xref: /linux/arch/arm/Kconfig (revision 8ede71e1202011d8bfceeab4737e6d52d88688ab)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6fed240d9SMasami Hiramatsu	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
7aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
88690bbcfSMathieu Desnoyers	select ARCH_HAS_CPU_CACHE_ALIASING
9ee31bb05SThomas Gleixner	select ARCH_HAS_CPU_FINALIZE_INIT if MMU
102792d84eSKees Cook	select ARCH_HAS_CURRENT_STACK_POINTER
11c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
122c8ed1b9SChristoph Hellwig	select ARCH_HAS_DMA_ALLOC if MMU
13419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
142b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
15ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
16d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1775851720SDmitry Vyukov	select ARCH_HAS_KCOV
18e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
190ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
203010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
21347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
2275851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
239fbed16cSLi Huafei	select ARCH_STACKWALK
24ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
25ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
26ae626eb9SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
27ae626eb9SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU
28dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
293d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
309aaf9bb7SDaniel Thompson	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
31957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
325e545df3SMike Rapoport	select ARCH_KEEP_MEMBLOCK
33918327e9SKees Cook	select ARCH_HAS_UBSAN
34d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
35ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
36ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
374badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
381a4fec49SLinus Walleij	select ARCH_SUPPORTS_CFI_CLANG
39855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
40c16af121SWang Kefeng	select ARCH_SUPPORTS_PER_VMA_LOCK
41017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
420cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
43dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
44dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
4507431506SAnshuman Khandual	select ARCH_WANT_GENERAL_HUGETLB
46b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
4759612b24SNathan Chancellor	select ARCH_WANT_LD_ORPHAN_WARN
48bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
4910916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
506fd09c9aSArnd Bergmann	select COMMON_CLK if !(ARCH_RPC || ARCH_FOOTBRIDGE)
51171b3f0dSRussell King	select CLONE_BACKWARDS
52f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
53dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
54ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
5531b089bbSChristoph Hellwig	select DMA_GLOBAL_POOL if !MMU
562f9237d4SChristoph Hellwig	select DMA_OPS
57f5ff79fdSChristoph Hellwig	select DMA_NONCOHERENT_MMAP if MMU
58b01aec9bSBorislav Petkov	select EDAC_SUPPORT
59b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
6036d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
612ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
62f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
63b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
6456afcd3dSMarc Zyngier	select GENERIC_IRQ_IPI if SMP
65ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
662937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
67171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
68234a0f20SArnd Bergmann	select GENERIC_IRQ_MULTI_HANDLER
69b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
70b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
717c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
72914ee966SPalmer Dabbelt	select GENERIC_LIB_DEVMEM_IS_ALLOWED
73b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
7438ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
75b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
76b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
77fcbfe812SNiklas Schnelle	select HAS_IOPORT
78f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
790b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
80437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
8175969686SWang Kefeng	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
82437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
8342101571SLinus Walleij	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
84565cbaadSLecopzer Chen	select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN
85e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
864f5b0c17SMike Rapoport	select HAVE_ARCH_PFN_VALID
87282a181bSYiFei Zhu	select HAVE_ARCH_SECCOMP
88f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
8908626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
900693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
91e8003bf6SAnshuman Khandual	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
92b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
9339c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
9424a9c541SFrederic Weisbecker	select HAVE_CONTEXT_TRACKING_USER
95b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
964ed308c4SSteven Rostedt (Google)	select HAVE_BUILDTIME_MCOUNT_SORT
97bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
98b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
99f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
100620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
101dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
1025f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
10325176ad0SDavid Hildenbrand	select HAVE_GUP_FAST if ARM_LPAE
104f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
105aaa4dd1bSWang Kefeng	select HAVE_FUNCTION_ERROR_INJECTION
10641918ec8SArd Biesheuvel	select HAVE_FUNCTION_GRAPH_TRACER
107d6800ca7SArd Biesheuvel	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
1086b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
109f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
11087c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
111b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
112f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
113b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
114b1b3f49cSRussell King	select HAVE_KERNEL_LZO
115b1b3f49cSRussell King	select HAVE_KERNEL_XZ
116cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
117f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
1187d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
11942a0bb3fSPetr Mladek	select HAVE_NMI
1200dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
1215394f1e9SArnd Bergmann	select HAVE_PAGE_SIZE_4KB
12247723de8SArnd Bergmann	select HAVE_PCI if MMU
1237ada189fSJamie Iles	select HAVE_PERF_EVENTS
12449863894SWill Deacon	select HAVE_PERF_REGS
12549863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
126ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
127e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1289800b9dcSMathieu Desnoyers	select HAVE_RSEQ
129d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
130b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
131af1839ebSCatalin Marinas	select HAVE_UID16
13231c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
1335490e769SThomas Gleixner	select HOTPLUG_CORE_SYNC_DEAD if HOTPLUG_CPU
134da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
1358b35ca3eSBen Hutchings	select LOCK_MM_AND_FIND_VMA
136171b3f0dSRussell King	select MODULES_USE_ELF_REL
137f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
138aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
139171b3f0dSRussell King	select OLD_SIGACTION
140171b3f0dSRussell King	select OLD_SIGSUSPEND3
1416fd09c9aSArnd Bergmann	select PCI_DOMAINS_GENERIC if PCI
14220f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
143b1b3f49cSRussell King	select PERF_USE_VMALLOC
144b1b3f49cSRussell King	select RTC_LIB
1456fd09c9aSArnd Bergmann	select SPARSE_IRQ if !(ARCH_FOOTBRIDGE || ARCH_RPC)
146b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
1479c46929eSArd Biesheuvel	select THREAD_INFO_IN_TASK
1486fd09c9aSArnd Bergmann	select TIMER_OF if OF
149d6905849SArd Biesheuvel	select HAVE_ARCH_VMAP_STACK if MMU && ARM_HAS_GROUP_RELOCS
1504aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
1516fd09c9aSArnd Bergmann	select USE_OF if !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
152171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
153171b3f0dSRussell King	# according to that.  Thanks.
1541da177e4SLinus Torvalds	help
1551da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
156f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1571da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1581da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1591da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1601da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1611da177e4SLinus Torvalds
162d6905849SArd Biesheuvelconfig ARM_HAS_GROUP_RELOCS
163d6905849SArd Biesheuvel	def_bool y
164d6905849SArd Biesheuvel	depends on !LD_IS_LLD || LLD_VERSION >= 140000
165d6905849SArd Biesheuvel	depends on !COMPILE_TEST
166d6905849SArd Biesheuvel	help
167d6905849SArd Biesheuvel	  Whether or not to use R_ARM_ALU_PC_Gn or R_ARM_LDR_PC_Gn group
168d6905849SArd Biesheuvel	  relocations, which have been around for a long time, but were not
169d6905849SArd Biesheuvel	  supported in LLD until version 14. The combined range is -/+ 256 MiB,
170d6905849SArd Biesheuvel	  which is usually sufficient, but not for allyesconfig, so we disable
171d6905849SArd Biesheuvel	  this feature when doing compile testing.
172d6905849SArd Biesheuvel
1734ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1744ce63fcdSMarek Szyprowski	bool
175b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1764ce63fcdSMarek Szyprowski
17760460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
17860460abfSSeung-Woo Kim
17960460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
18060460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
18160460abfSSeung-Woo Kim	range 4 9
18260460abfSSeung-Woo Kim	default 8
18360460abfSSeung-Woo Kim	help
18460460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
18560460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
18660460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
18760460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
18860460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
18960460abfSSeung-Woo Kim	  virtual space with just a few allocations.
19060460abfSSeung-Woo Kim
19160460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
19260460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
19360460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
19460460abfSSeung-Woo Kim	  by the PAGE_SIZE.
19560460abfSSeung-Woo Kim
19660460abfSSeung-Woo Kimendif
19760460abfSSeung-Woo Kim
19875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
19975e7153aSRalf Baechle	bool
20075e7153aSRalf Baechle
201bc581770SLinus Walleijconfig HAVE_TCM
202bc581770SLinus Walleij	bool
203bc581770SLinus Walleij	select GENERIC_ALLOCATOR
204bc581770SLinus Walleij
205e119bfffSRussell Kingconfig HAVE_PROC_CPU
206e119bfffSRussell King	bool
207e119bfffSRussell King
208ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
2095ea81769SAl Viro	bool
2105ea81769SAl Viro
2111da177e4SLinus Torvaldsconfig SBUS
2121da177e4SLinus Torvalds	bool
2131da177e4SLinus Torvalds
214f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
215f16fb1ecSRussell King	bool
216f16fb1ecSRussell King	default y
217f16fb1ecSRussell King
218f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
219f16fb1ecSRussell King	bool
220f16fb1ecSRussell King	default y
221f16fb1ecSRussell King
222f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
223f0d1b0b3SDavid Howells	bool
224f0d1b0b3SDavid Howells
225f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
226f0d1b0b3SDavid Howells	bool
227f0d1b0b3SDavid Howells
2284a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2294a1b5733SEduardo Valentin	bool
2304a1b5733SEduardo Valentin
231a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
232a5f4c561SStefan Agner	def_bool y if MMU
233a5f4c561SStefan Agner
234b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
235b89c3b16SAkinobu Mita	bool
236b89c3b16SAkinobu Mita	default y
237b89c3b16SAkinobu Mita
2381da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2391da177e4SLinus Torvalds	bool
2401da177e4SLinus Torvalds	default y
2411da177e4SLinus Torvalds
242a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
243a08b6b79Sviro@ZenIV.linux.org.uk	bool
244a08b6b79Sviro@ZenIV.linux.org.uk
245c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
246c7edc9e3SDavid A. Long	def_bool y
247c7edc9e3SDavid A. Long
2481da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2491da177e4SLinus Torvalds	bool
2501da177e4SLinus Torvalds
2511da177e4SLinus Torvaldsconfig FIQ
2521da177e4SLinus Torvalds	bool
2531da177e4SLinus Torvalds
254034d2f5aSAl Viroconfig ARCH_MTD_XIP
255034d2f5aSAl Viro	bool
256034d2f5aSAl Viro
257dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
258ef815d2cSRandy Dunlap	bool "Patch physical to virtual translations at runtime" if !ARCH_MULTIPLATFORM
259c1becedcSRussell King	default y
2605408445bSArnd Bergmann	depends on MMU
261dc21af99SRussell King	help
262111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
263111e9a5cSRussell King	  boot and module load time according to the position of the
264111e9a5cSRussell King	  kernel in system memory.
265dc21af99SRussell King
266111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
2679443076eSArd Biesheuvel	  of physical memory is at a 2 MiB boundary.
268dc21af99SRussell King
269c1becedcSRussell King	  Only disable this option if you know that you do not require
270c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
271c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
272c1becedcSRussell King
273c334bc15SRob Herringconfig NEED_MACH_IO_H
274c334bc15SRob Herring	bool
275c334bc15SRob Herring	help
276c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
277c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
278c334bc15SRob Herring	  be avoided when possible.
279c334bc15SRob Herring
2800cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2811b9f95f8SNicolas Pitre	bool
282111e9a5cSRussell King	help
2830cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2840cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2850cdc8b92SNicolas Pitre	  be avoided when possible.
2861b9f95f8SNicolas Pitre
2871b9f95f8SNicolas Pitreconfig PHYS_OFFSET
288974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
28992481c7dSArnd Bergmann	depends on !ARM_PATCH_PHYS_VIRT || !AUTO_ZRELADDR
290974c0724SNicolas Pitre	default DRAM_BASE if !MMU
29106954b6aSLinus Walleij	default 0x00000000 if ARCH_FOOTBRIDGE
292c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
293b91a69d1SArnd Bergmann	default 0xa0000000 if ARCH_PXA
294c6e77bb6SArnd Bergmann	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
295c6e77bb6SArnd Bergmann	default 0
2961b9f95f8SNicolas Pitre	help
2971b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2981b9f95f8SNicolas Pitre	  location of main memory in your system.
299cada3c08SRussell King
30087e040b6SSimon Glassconfig GENERIC_BUG
30187e040b6SSimon Glass	def_bool y
30287e040b6SSimon Glass	depends on BUG
30387e040b6SSimon Glass
3041bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
3051bcad26eSKirill A. Shutemov	int
3061bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
3071bcad26eSKirill A. Shutemov	default 2
3081bcad26eSKirill A. Shutemov
3091da177e4SLinus Torvaldsmenu "System Type"
3101da177e4SLinus Torvalds
3113c427975SHyok S. Choiconfig MMU
3123c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3133c427975SHyok S. Choi	default y
3143c427975SHyok S. Choi	help
3153c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3163c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3173c427975SHyok S. Choi
3182f618d5eSArnd Bergmannconfig ARM_SINGLE_ARMV7M
3192f618d5eSArnd Bergmann	def_bool !MMU
3202f618d5eSArnd Bergmann	select ARM_NVIC
3212f618d5eSArnd Bergmann	select CPU_V7M
3222f618d5eSArnd Bergmann	select NO_IOPORT_MAP
3232f618d5eSArnd Bergmann
324e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
325e0c25d95SDaniel Cashman	default 8
326e0c25d95SDaniel Cashman
327e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
328e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
329e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
330e0c25d95SDaniel Cashman	default 16
331e0c25d95SDaniel Cashman
332387798b3SRob Herringconfig ARCH_MULTIPLATFORM
33384fc8636SArnd Bergmann	bool "Require kernel to be portable to multiple machines" if EXPERT
33484fc8636SArnd Bergmann	depends on MMU && !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
33584fc8636SArnd Bergmann	default y
336f999b8bdSMartin Michlmayr	help
33784fc8636SArnd Bergmann	  In general, all Arm machines can be supported in a single
33884fc8636SArnd Bergmann	  kernel image, covering either Armv4/v5 or Armv6/v7.
3391da177e4SLinus Torvalds
34084fc8636SArnd Bergmann	  However, some configuration options require hardcoding machine
34184fc8636SArnd Bergmann	  specific physical addresses or enable errata workarounds that may
34284fc8636SArnd Bergmann	  break other machines.
3431da177e4SLinus Torvalds
34484fc8636SArnd Bergmann	  Selecting N here allows using those options, including
34584fc8636SArnd Bergmann	  DEBUG_UNCOMPRESS, XIP_KERNEL and ZBOOT_ROM. If unsure, say Y.
3461da177e4SLinus Torvalds
34720e3ab9eSAndrew Davissource "arch/arm/Kconfig.platforms"
3482cf1c348SJohn Crispin
349ccf50e23SRussell King#
350ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
351ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
352ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
353ccf50e23SRussell King#
3546bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
3556bb8536cSAndreas Färber
356445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
357445d9b30STsahee Zidenberg
358590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
359590b460cSLars Persson
360a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
361a66c51f9SAlexandre Belloni
36295b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
36395b8f20fSRussell King
3641d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
3651d22924eSAnders Berg
3668ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
3678ac49e04SChristian Daudt
3681c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
3691c37fa10SSebastian Hesselbarth
3701da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
3711da177e4SLinus Torvalds
37295b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
37395b8f20fSRussell King
374df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
375df8d742eSBaruch Siach
37695b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
37795b8f20fSRussell King
378e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
379e7736d47SLennert Buytenhek
380a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
381a66c51f9SAlexandre Belloni
3821da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
3831da177e4SLinus Torvalds
38459d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
38559d3a193SPaulius Zaleckas
386387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
387387798b3SRob Herring
388389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
389389ee0c2SHaojian Zhuang
39011d89440SNick Hawkinssource "arch/arm/mach-hpe/Kconfig"
39111d89440SNick Hawkins
392a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
393a66c51f9SAlexandre Belloni
3941da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
3951da177e4SLinus Torvalds
396828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
397828989adSSantosh Shilimkar
39875bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
39995b8f20fSRussell King
400a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
401a66c51f9SAlexandre Belloni
4023b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
4033b8f5030SCarlo Caione
4049fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
4059fb29c73SSugaya Taichi
406a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
407a66c51f9SAlexandre Belloni
408312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
409312b62b6SDaniel Palmer
410794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
411794d15b2SStanislav Samsonov
412a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
413f682a218SMatthias Brugger
4141d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
4151d3f33d5SShawn Guo
41695b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
41795b8f20fSRussell King
4187bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
4197bffa14cSBrendan Higgins
420d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
4211da177e4SLinus Torvalds
4221dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
4231dbae815STony Lindgren
4249dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
425585cf175STzachi Perelstein
42695b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
4271da177e4SLinus Torvalds
4288fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
4298fc1b0f8SKumar Gala
43086aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
43186aeee4dSAndreas Färber
4326fd09c9aSArnd Bergmannsource "arch/arm/mach-rpc/Kconfig"
4336fd09c9aSArnd Bergmann
434d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
435d63dc051SHeiko Stuebner
43671b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig"
437a66c51f9SAlexandre Belloni
438a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
439a66c51f9SAlexandre Belloni
44095b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
441edabd38eSSaeed Bishara
442a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
443a66c51f9SAlexandre Belloni
444387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
445387798b3SRob Herring
446a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
447a21765a7SBen Dooks
44865ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
44965ebcc11SSrinivas Kandagatla
450bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
451bcb84fb4SAlexandre TORGUE
4523b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
4533b52634fSMaxime Ripard
454c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
455c5f80065SErik Gilling
45695b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
4571da177e4SLinus Torvalds
4581da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
4591da177e4SLinus Torvalds
4606f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
4616f35f9a9STony Prisk
4629a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
4639a45eb69SJosh Cartwright
464499f1640SStefan Agner# ARMv7-M architecture
465499f1640SStefan Agnerconfig ARCH_LPC18XX
466499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
467499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
468499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
469499f1640SStefan Agner	select ARM_AMBA
470499f1640SStefan Agner	select CLKSRC_LPC32XX
471499f1640SStefan Agner	select PINCTRL
472499f1640SStefan Agner	help
473499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
474499f1640SStefan Agner	  high performance microcontrollers.
475499f1640SStefan Agner
4761847119dSVladimir Murzinconfig ARCH_MPS2
47717bd274eSBaruch Siach	bool "ARM MPS2 platform"
4781847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
4791847119dSVladimir Murzin	select ARM_AMBA
4801847119dSVladimir Murzin	select CLKSRC_MPS2
4811847119dSVladimir Murzin	help
4821847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
4831847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
4841847119dSVladimir Murzin
4851847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
4861847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
4871847119dSVladimir Murzin
4881da177e4SLinus Torvalds# Definitions to make life easier
4891da177e4SLinus Torvaldsconfig ARCH_ACORN
4901da177e4SLinus Torvalds	bool
4911da177e4SLinus Torvalds
49269b02f6aSLennert Buytenhekconfig PLAT_ORION
49369b02f6aSLennert Buytenhek	bool
494bfe45e0bSRussell King	select CLKSRC_MMIO
495dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
496278b45b0SAndrew Lunn	select IRQ_DOMAIN
49769b02f6aSLennert Buytenhek
498abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
499abcda1dcSThomas Petazzoni	bool
500abcda1dcSThomas Petazzoni	select PLAT_ORION
501abcda1dcSThomas Petazzoni
502f4b8b319SRussell Kingconfig PLAT_VERSATILE
503f4b8b319SRussell King	bool
504f4b8b319SRussell King
5058636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
5061da177e4SLinus Torvalds
507afe4b25eSLennert Buytenhekconfig IWMMXT
508d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
509b9920fddSArd Biesheuvel	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK
510b9920fddSArd Biesheuvel	default y if PXA27x || PXA3xx || ARCH_MMP
511afe4b25eSLennert Buytenhek	help
512afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
513afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
514afe4b25eSLennert Buytenhek
5153b93e7b0SHyok S. Choiif !MMU
5163b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
5173b93e7b0SHyok S. Choiendif
5183b93e7b0SHyok S. Choi
5193e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
5203e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
5213e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
5223e0a07f8SGregory CLEMENT	default y
5233e0a07f8SGregory CLEMENT	help
5243e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
5253e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
5263e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
5273e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
5283e0a07f8SGregory CLEMENT	  Workaround:
5293e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
5303e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
5313e0a07f8SGregory CLEMENT	  instruction
5323e0a07f8SGregory CLEMENT
533f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
534f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
535f0c4b8d6SWill Deacon	depends on CPU_V6
536f0c4b8d6SWill Deacon	help
537f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
538f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
539f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
540f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
541f0c4b8d6SWill Deacon
5429cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
5439cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
544e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
5459cba3cccSCatalin Marinas	help
5469cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
5479cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
5489cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
5499cba3cccSCatalin Marinas	  recommended workaround.
5509cba3cccSCatalin Marinas
5517ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
5527ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
5537ce236fcSCatalin Marinas	depends on CPU_V7
5547ce236fcSCatalin Marinas	help
5557ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
55679403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
5577ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
5587ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
5597ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
5607ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
5617ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
5627ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
5637ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
5647ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
5657ce236fcSCatalin Marinas	  available in non-secure mode.
5667ce236fcSCatalin Marinas
567855c551fSCatalin Marinasconfig ARM_ERRATA_458693
568855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
569855c551fSCatalin Marinas	depends on CPU_V7
57062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
571855c551fSCatalin Marinas	help
572855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
573855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
574855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
575855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
576855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
577855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
578855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
579368ccecdSSebastian Reichel	  register may not be available in non-secure mode and thus is not
580368ccecdSSebastian Reichel	  available on a multiplatform kernel. This should be applied by the
581368ccecdSSebastian Reichel	  bootloader instead.
582855c551fSCatalin Marinas
5830516e464SCatalin Marinasconfig ARM_ERRATA_460075
5840516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
5850516e464SCatalin Marinas	depends on CPU_V7
58662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
5870516e464SCatalin Marinas	help
5880516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
5890516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
5900516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
5910516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
5920516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
5930516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
594368ccecdSSebastian Reichel	  may not be available in non-secure mode and thus is not available on
595368ccecdSSebastian Reichel	  a multiplatform kernel. This should be applied by the bootloader
596368ccecdSSebastian Reichel	  instead.
5970516e464SCatalin Marinas
5989f05027cSWill Deaconconfig ARM_ERRATA_742230
5999f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
6009f05027cSWill Deacon	depends on CPU_V7 && SMP
60162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
6029f05027cSWill Deacon	help
6039f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
6049f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
6059f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
6069f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
6079f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
6089f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
609368ccecdSSebastian Reichel	  the two writes. Note that setting specific bits in the diagnostics
610368ccecdSSebastian Reichel	  register may not be available in non-secure mode and thus is not
611368ccecdSSebastian Reichel	  available on a multiplatform kernel. This should be applied by the
612368ccecdSSebastian Reichel	  bootloader instead.
6139f05027cSWill Deacon
614a672e99bSWill Deaconconfig ARM_ERRATA_742231
615a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
616a672e99bSWill Deacon	depends on CPU_V7 && SMP
61762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
618a672e99bSWill Deacon	help
619a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
620a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
621a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
622a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
623a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
624a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
625a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
626a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
627368ccecdSSebastian Reichel	  capabilities of the processor. Note that setting specific bits in the
628368ccecdSSebastian Reichel	  diagnostics register may not be available in non-secure mode and thus
629368ccecdSSebastian Reichel	  is not available on a multiplatform kernel. This should be applied by
630368ccecdSSebastian Reichel	  the bootloader instead.
631a672e99bSWill Deacon
63269155794SJon Medhurstconfig ARM_ERRATA_643719
63369155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
63469155794SJon Medhurst	depends on CPU_V7 && SMP
635e5a5de44SRussell King	default y
63669155794SJon Medhurst	help
63769155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
63869155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
63969155794SJon Medhurst	  register returns zero when it should return one. The workaround
64069155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
64169155794SJon Medhurst	  it behave as intended and avoiding data corruption.
64269155794SJon Medhurst
643cdf357f1SWill Deaconconfig ARM_ERRATA_720789
644cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
645e66dc745SDave Martin	depends on CPU_V7
646cdf357f1SWill Deacon	help
647cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
648cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
649cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
650cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
651cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
652cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
653cdf357f1SWill Deacon	  entries regardless of the ASID.
654475d92fcSWill Deacon
655475d92fcSWill Deaconconfig ARM_ERRATA_743622
656475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
657475d92fcSWill Deacon	depends on CPU_V7
65862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
659475d92fcSWill Deacon	help
660475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
661efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
662475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
663475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
664475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
665475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
666475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
667368ccecdSSebastian Reichel	  processor. Note that setting specific bits in the diagnostics register
668368ccecdSSebastian Reichel	  may not be available in non-secure mode and thus is not available on a
669368ccecdSSebastian Reichel	  multiplatform kernel. This should be applied by the bootloader instead.
670475d92fcSWill Deacon
6719a27c27cSWill Deaconconfig ARM_ERRATA_751472
6729a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
673ba90c516SDave Martin	depends on CPU_V7
67462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
6759a27c27cSWill Deacon	help
6769a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
6779a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
6789a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
6799a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
6809a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
681368ccecdSSebastian Reichel	  Note that setting specific bits in the diagnostics register may
682368ccecdSSebastian Reichel	  not be available in non-secure mode and thus is not available on
683368ccecdSSebastian Reichel	  a multiplatform kernel. This should be applied by the bootloader
684368ccecdSSebastian Reichel	  instead.
6859a27c27cSWill Deacon
686fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
687fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
688fcbdc5feSWill Deacon	depends on CPU_V7
689fcbdc5feSWill Deacon	help
690fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
691fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
692fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
693fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
694fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
695fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
696fcbdc5feSWill Deacon
6975dab26afSWill Deaconconfig ARM_ERRATA_754327
6985dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
6995dab26afSWill Deacon	depends on CPU_V7 && SMP
7005dab26afSWill Deacon	help
7015dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
7025dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
7035dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
7045dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
7055dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
7065dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
7075dab26afSWill Deacon
708145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
709145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
710fd832478SFabio Estevam	depends on CPU_V6
711145e10e1SCatalin Marinas	help
712145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
713145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
714145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
715145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
716145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
717145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
718145e10e1SCatalin Marinas	  is not affected.
719145e10e1SCatalin Marinas
720f630c1bdSWill Deaconconfig ARM_ERRATA_764369
721f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
722f630c1bdSWill Deacon	depends on CPU_V7 && SMP
723f630c1bdSWill Deacon	help
724f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
725f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
726f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
727f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
728f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
729f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
730f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
731f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
732f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
733f630c1bdSWill Deacon
7348294fec1SNick Hawkinsconfig ARM_ERRATA_764319
7358294fec1SNick Hawkins	bool "ARM errata: Read to DBGPRSR and DBGOSLSR may generate Undefined instruction"
7368294fec1SNick Hawkins	depends on CPU_V7
7378294fec1SNick Hawkins	help
738*8ede71e1SGeert Uytterhoeven	  This option enables the workaround for the 764319 Cortex-A9 erratum.
7398294fec1SNick Hawkins	  CP14 read accesses to the DBGPRSR and DBGOSLSR registers generate an
7408294fec1SNick Hawkins	  unexpected Undefined Instruction exception when the DBGSWENABLE
7418294fec1SNick Hawkins	  external pin is set to 0, even when the CP14 accesses are performed
7428294fec1SNick Hawkins	  from a privileged mode. This work around catches the exception in a
7438294fec1SNick Hawkins	  way the kernel does not stop execution.
7448294fec1SNick Hawkins
7457253b85cSSimon Hormanconfig ARM_ERRATA_775420
7467253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
7477253b85cSSimon Horman       depends on CPU_V7
7487253b85cSSimon Horman       help
7497253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
750cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
7517253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
7527253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
7537253b85cSSimon Horman	 an abort may occur on cache maintenance.
7547253b85cSSimon Horman
75593dc6887SCatalin Marinasconfig ARM_ERRATA_798181
75693dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
75793dc6887SCatalin Marinas	depends on CPU_V7 && SMP
75893dc6887SCatalin Marinas	help
75993dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
76093dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
76193dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
76293dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
76393dc6887SCatalin Marinas	  as the one being invalidated.
76493dc6887SCatalin Marinas
76584b6504fSWill Deaconconfig ARM_ERRATA_773022
76684b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
76784b6504fSWill Deacon	depends on CPU_V7
76884b6504fSWill Deacon	help
76984b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
77084b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
77184b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
77284b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
77384b6504fSWill Deacon
77462c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
77562c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
77662c0f4a5SDoug Anderson	depends on CPU_V7
77762c0f4a5SDoug Anderson	help
77862c0f4a5SDoug Anderson	  This option enables the workaround for:
77962c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
78062c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
78162c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
78262c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
78362c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
78462c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
78562c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
78662c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
78762c0f4a5SDoug Anderson
788416bcf21SDoug Andersonconfig ARM_ERRATA_821420
789416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
790416bcf21SDoug Anderson	depends on CPU_V7
791416bcf21SDoug Anderson	help
792416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
793416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
794416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
795416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
796416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
797416bcf21SDoug Anderson
7989f6f9354SDoug Andersonconfig ARM_ERRATA_825619
7999f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
8009f6f9354SDoug Anderson	depends on CPU_V7
8019f6f9354SDoug Anderson	help
8029f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
8039f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
8049f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
8059f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
8069f6f9354SDoug Anderson
807304009a1SDoug Andersonconfig ARM_ERRATA_857271
808304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
809304009a1SDoug Anderson	depends on CPU_V7
810304009a1SDoug Anderson	help
811304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
812304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
813304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
814304009a1SDoug Anderson
8159f6f9354SDoug Andersonconfig ARM_ERRATA_852421
8169f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
8179f6f9354SDoug Anderson	depends on CPU_V7
8189f6f9354SDoug Anderson	help
8199f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
8209f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
8219f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
8229f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
8239f6f9354SDoug Anderson
82462c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
82562c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
82662c0f4a5SDoug Anderson	depends on CPU_V7
82762c0f4a5SDoug Anderson	help
82862c0f4a5SDoug Anderson	  This option enables the workaround for:
82962c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
83062c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
83162c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
83262c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
83362c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
83462c0f4a5SDoug Anderson	  for and handled.
83562c0f4a5SDoug Anderson
836304009a1SDoug Andersonconfig ARM_ERRATA_857272
837304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
838304009a1SDoug Anderson	depends on CPU_V7
839304009a1SDoug Anderson	help
840304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
841304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
842304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
843304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
844304009a1SDoug Anderson	  for and handled.
845304009a1SDoug Anderson
8461da177e4SLinus Torvaldsendmenu
8471da177e4SLinus Torvalds
8481da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
8491da177e4SLinus Torvalds
8501da177e4SLinus Torvaldsmenu "Bus support"
8511da177e4SLinus Torvalds
8521da177e4SLinus Torvaldsconfig ISA
8531da177e4SLinus Torvalds	bool
8541da177e4SLinus Torvalds	help
8551da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
8561da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
8571da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
8581da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
8591da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
8601da177e4SLinus Torvalds
861065909b9SRussell King# Select ISA DMA interface
8625cae841bSAl Viroconfig ISA_DMA_API
8635cae841bSAl Viro	bool
8645cae841bSAl Viro
865779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
866779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
867779eb41cSBenjamin Gaignard	depends on CPU_V7
868779eb41cSBenjamin Gaignard	help
869779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
870779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
871779eb41cSBenjamin Gaignard	  each other, in program order.
872779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
873779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
874779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
875779eb41cSBenjamin Gaignard	  r0p4, r0p5.
876779eb41cSBenjamin Gaignard
8771da177e4SLinus Torvaldsendmenu
8781da177e4SLinus Torvalds
8791da177e4SLinus Torvaldsmenu "Kernel Features"
8801da177e4SLinus Torvalds
8813b55658aSDave Martinconfig HAVE_SMP
8823b55658aSDave Martin	bool
8833b55658aSDave Martin	help
8843b55658aSDave Martin	  This option should be selected by machines which have an SMP-
8853b55658aSDave Martin	  capable CPU.
8863b55658aSDave Martin
8873b55658aSDave Martin	  The only effect of this option is to make the SMP-related
8883b55658aSDave Martin	  options available to the user for configuration.
8893b55658aSDave Martin
8901da177e4SLinus Torvaldsconfig SMP
891bb2d8130SRussell King	bool "Symmetric Multi-Processing"
892fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
8933b55658aSDave Martin	depends on HAVE_SMP
894801bb21cSJonathan Austin	depends on MMU || ARM_MPU
8950361748fSArnd Bergmann	select IRQ_WORK
8961da177e4SLinus Torvalds	help
8971da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
8984a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
8994a474157SRobert Graffham	  than one CPU, say Y.
9001da177e4SLinus Torvalds
9014a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
9021da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
9034a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
9044a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
9054a474157SRobert Graffham	  will run faster if you say N here.
9061da177e4SLinus Torvalds
907ff61f079SJonathan Corbet	  See also <file:Documentation/arch/x86/i386/IO-APIC.rst>,
9084f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
90950a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
9101da177e4SLinus Torvalds
9111da177e4SLinus Torvalds	  If you don't know what to do here, say N.
9121da177e4SLinus Torvalds
913f00ec48fSRussell Kingconfig SMP_ON_UP
9145744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
9155408445bSArnd Bergmann	depends on SMP && MMU
916f00ec48fSRussell King	default y
917f00ec48fSRussell King	help
918f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
919f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
920f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
921f00ec48fSRussell King	  savings.
922f00ec48fSRussell King
923f00ec48fSRussell King	  If you don't know what to do here, say Y.
924f00ec48fSRussell King
92550596b75SArd Biesheuvel
92650596b75SArd Biesheuvelconfig CURRENT_POINTER_IN_TPIDRURO
92750596b75SArd Biesheuvel	def_bool y
928b87cf911SArd Biesheuvel	depends on CPU_32v6K && !CPU_V6
92950596b75SArd Biesheuvel
930d4664b6cSArd Biesheuvelconfig IRQSTACKS
931d4664b6cSArd Biesheuvel	def_bool y
9329974f857SArd Biesheuvel	select HAVE_IRQ_EXIT_ON_IRQ_STACK
9339974f857SArd Biesheuvel	select HAVE_SOFTIRQ_ON_OWN_STACK
9341da177e4SLinus Torvalds
935c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
936c9018aabSVincent Guittot	bool "Support cpu topology definition"
937c9018aabSVincent Guittot	depends on SMP && CPU_V7
938c9018aabSVincent Guittot	default y
939c9018aabSVincent Guittot	help
940c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
941c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
942c9018aabSVincent Guittot	  topology of an ARM System.
943c9018aabSVincent Guittot
944c9018aabSVincent Guittotconfig SCHED_MC
945c9018aabSVincent Guittot	bool "Multi-core scheduler support"
946c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
947c9018aabSVincent Guittot	help
948c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
949c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
950c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
951c9018aabSVincent Guittot
952c9018aabSVincent Guittotconfig SCHED_SMT
953c9018aabSVincent Guittot	bool "SMT scheduler support"
954c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
955c9018aabSVincent Guittot	help
956c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
957c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
958c9018aabSVincent Guittot	  places. If unsure say N here.
959c9018aabSVincent Guittot
960a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
961a8cbcd92SRussell King	bool
962a8cbcd92SRussell King	help
9638f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
964a8cbcd92SRussell King
9658a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
966022c03a2SMarc Zyngier	bool "Architected timer support"
967022c03a2SMarc Zyngier	depends on CPU_V7
9688a4da6e3SMark Rutland	select ARM_ARCH_TIMER
969022c03a2SMarc Zyngier	help
970022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
971022c03a2SMarc Zyngier
972f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
973f32f4ce2SRussell King	bool
974f32f4ce2SRussell King	help
975f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
976f32f4ce2SRussell King
977e8db288eSNicolas Pitreconfig MCPM
978e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
979e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
980e8db288eSNicolas Pitre	help
981e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
982e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
983e8db288eSNicolas Pitre	  systems.
984e8db288eSNicolas Pitre
985ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
986ebf4a5c5SHaojian Zhuang	bool
987ebf4a5c5SHaojian Zhuang	depends on MCPM
988ebf4a5c5SHaojian Zhuang	help
989ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
990ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
991ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
992ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
993ebf4a5c5SHaojian Zhuang
9941c33be57SNicolas Pitreconfig BIG_LITTLE
9951c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
9961c33be57SNicolas Pitre	depends on CPU_V7 && SMP
9971c33be57SNicolas Pitre	select MCPM
9981c33be57SNicolas Pitre	help
9991c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
10001c33be57SNicolas Pitre	  system architecture.
10011c33be57SNicolas Pitre
10021c33be57SNicolas Pitreconfig BL_SWITCHER
10031c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
10046c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
100551aaf81fSRussell King	select CPU_PM
10061c33be57SNicolas Pitre	help
10071c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
10081c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
10091c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
10101c33be57SNicolas Pitre
1011b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1012b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1013b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1014b22537c6SNicolas Pitre	help
1015b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1016b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1017b22537c6SNicolas Pitre	  debugging purposes only.
1018b22537c6SNicolas Pitre
10198d5796d2SLennert Buytenhekchoice
10208d5796d2SLennert Buytenhek	prompt "Memory split"
1021006fa259SRussell King	depends on MMU
10228d5796d2SLennert Buytenhek	default VMSPLIT_3G
10238d5796d2SLennert Buytenhek	help
10248d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
10258d5796d2SLennert Buytenhek
10268d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
10278d5796d2SLennert Buytenhek	  option alone!
10288d5796d2SLennert Buytenhek
10298d5796d2SLennert Buytenhek	config VMSPLIT_3G
10308d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
103163ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1032bbeedfdaSYisheng Xie		depends on !ARM_LPAE
103363ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
10348d5796d2SLennert Buytenhek	config VMSPLIT_2G
10358d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
10368d5796d2SLennert Buytenhek	config VMSPLIT_1G
10378d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
10388d5796d2SLennert Buytenhekendchoice
10398d5796d2SLennert Buytenhek
10408d5796d2SLennert Buytenhekconfig PAGE_OFFSET
10418d5796d2SLennert Buytenhek	hex
1042006fa259SRussell King	default PHYS_OFFSET if !MMU
10438d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
10448d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
104563ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
10468d5796d2SLennert Buytenhek	default 0xC0000000
10478d5796d2SLennert Buytenhek
1048c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET
1049c12366baSLinus Walleij	hex
1050c12366baSLinus Walleij	depends on KASAN
1051c12366baSLinus Walleij	default 0x1f000000 if PAGE_OFFSET=0x40000000
1052c12366baSLinus Walleij	default 0x5f000000 if PAGE_OFFSET=0x80000000
1053c12366baSLinus Walleij	default 0x9f000000 if PAGE_OFFSET=0xC0000000
1054c12366baSLinus Walleij	default 0x8f000000 if PAGE_OFFSET=0xB0000000
1055c12366baSLinus Walleij	default 0xffffffff
1056c12366baSLinus Walleij
10571da177e4SLinus Torvaldsconfig NR_CPUS
10581da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
1059d624833fSArd Biesheuvel	range 2 16 if DEBUG_KMAP_LOCAL
1060d624833fSArd Biesheuvel	range 2 32 if !DEBUG_KMAP_LOCAL
10611da177e4SLinus Torvalds	depends on SMP
10621da177e4SLinus Torvalds	default "4"
1063d624833fSArd Biesheuvel	help
1064d624833fSArd Biesheuvel	  The maximum number of CPUs that the kernel can support.
1065d624833fSArd Biesheuvel	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1066d624833fSArd Biesheuvel	  debugging is enabled, which uses half of the per-CPU fixmap
1067d624833fSArd Biesheuvel	  slots as guard regions.
10681da177e4SLinus Torvalds
1069a054a811SRussell Kingconfig HOTPLUG_CPU
107000b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
107140b31360SStephen Rothwell	depends on SMP
10721b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1073a054a811SRussell King	help
1074a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1075a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1076a054a811SRussell King
10772bdd424fSWill Deaconconfig ARM_PSCI
10782bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1079e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1080be120397SMark Rutland	select ARM_PSCI_FW
10812bdd424fSWill Deacon	help
10822bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
10832bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
10842bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
10852bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
10862bdd424fSWill Deacon	  ARM processors").
10872bdd424fSWill Deacon
1088c9218b16SRussell Kingconfig HZ_FIXED
1089f8065813SRussell King	int
10901164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
109147d84682SRussell King	default 0
1092c9218b16SRussell King
1093c9218b16SRussell Kingchoice
109447d84682SRussell King	depends on HZ_FIXED = 0
1095c9218b16SRussell King	prompt "Timer frequency"
1096c9218b16SRussell King
1097c9218b16SRussell Kingconfig HZ_100
1098c9218b16SRussell King	bool "100 Hz"
1099c9218b16SRussell King
1100c9218b16SRussell Kingconfig HZ_200
1101c9218b16SRussell King	bool "200 Hz"
1102c9218b16SRussell King
1103c9218b16SRussell Kingconfig HZ_250
1104c9218b16SRussell King	bool "250 Hz"
1105c9218b16SRussell King
1106c9218b16SRussell Kingconfig HZ_300
1107c9218b16SRussell King	bool "300 Hz"
1108c9218b16SRussell King
1109c9218b16SRussell Kingconfig HZ_500
1110c9218b16SRussell King	bool "500 Hz"
1111c9218b16SRussell King
1112c9218b16SRussell Kingconfig HZ_1000
1113c9218b16SRussell King	bool "1000 Hz"
1114c9218b16SRussell King
1115c9218b16SRussell Kingendchoice
1116c9218b16SRussell King
1117c9218b16SRussell Kingconfig HZ
1118c9218b16SRussell King	int
111947d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1120c9218b16SRussell King	default 100 if HZ_100
1121c9218b16SRussell King	default 200 if HZ_200
1122c9218b16SRussell King	default 250 if HZ_250
1123c9218b16SRussell King	default 300 if HZ_300
1124c9218b16SRussell King	default 500 if HZ_500
1125c9218b16SRussell King	default 1000
1126c9218b16SRussell King
1127c9218b16SRussell Kingconfig SCHED_HRTICK
1128c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1129f8065813SRussell King
113016c79651SCatalin Marinasconfig THUMB2_KERNEL
1131bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
11324477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1133bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
113489bace65SArnd Bergmann	select ARM_UNWIND
113516c79651SCatalin Marinas	help
113616c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
113775fea300SNicolas Pitre	  Thumb-2 mode.
113816c79651SCatalin Marinas
113916c79651SCatalin Marinas	  If unsure, say N.
114016c79651SCatalin Marinas
114142f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
114242f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
11435408445bSArnd Bergmann	depends on CPU_32v7
114442f25bddSNicolas Pitre	default y
114542f25bddSNicolas Pitre	help
114642f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
114742f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
114842f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
114942f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
115042f25bddSNicolas Pitre	  functions.
115142f25bddSNicolas Pitre
115242f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
115342f25bddSNicolas Pitre	  replace the first two instructions of these library functions
115442f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
115542f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
115642f25bddSNicolas Pitre	  and less power intensive than running the original library
115742f25bddSNicolas Pitre	  code to do integer division.
115842f25bddSNicolas Pitre
1159704bdda0SNicolas Pitreconfig AEABI
1160a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1161a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1162a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1163704bdda0SNicolas Pitre	help
1164704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1165704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1166704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1167704bdda0SNicolas Pitre
1168704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1169704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1170704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1171704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1172704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1173704bdda0SNicolas Pitre
1174704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1175704bdda0SNicolas Pitre
11766c90c872SNicolas Pitreconfig OABI_COMPAT
1177a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1178d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
11796c90c872SNicolas Pitre	help
11806c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
11816c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
11826c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
11836c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
11846c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
11856c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
118691702175SKees Cook
118791702175SKees Cook	  The seccomp filter system will not be available when this is
118891702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
118991702175SKees Cook	  between calling conventions during filtering.
119091702175SKees Cook
11916c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
11926c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
11936c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
11946c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1195b02f8467SKees Cook	  at all). If in doubt say N.
11966c90c872SNicolas Pitre
1197fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
11986fd09c9aSArnd Bergmann	def_bool y
119905944d74SRussell King
1200fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
12016fd09c9aSArnd Bergmann	def_bool !(ARCH_RPC || ARCH_SA1100)
1202fb597f2aSGregory Fong
120305944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
12046fd09c9aSArnd Bergmann	def_bool !ARCH_FOOTBRIDGE
1205fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
120607a2f737SRussell King
1207053a96caSNicolas Pitreconfig HIGHMEM
1208e8db89a2SRussell King	bool "High Memory Support"
1209e8db89a2SRussell King	depends on MMU
12102a15ba82SThomas Gleixner	select KMAP_LOCAL
1211825c43f5SArd Biesheuvel	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
1212053a96caSNicolas Pitre	help
1213053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1214053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1215053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1216053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1217053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1218053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1219053a96caSNicolas Pitre
1220053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1221053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1222053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1223053a96caSNicolas Pitre
1224053a96caSNicolas Pitre	  If unsure, say n.
1225053a96caSNicolas Pitre
122665cec8e3SRussell Kingconfig HIGHPTE
12279a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
122865cec8e3SRussell King	depends on HIGHMEM
12299a431bd5SRussell King	default y
1230b4d103d1SRussell King	help
1231b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1232b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1233b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1234b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1235b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
123665cec8e3SRussell King
12377af5b901SLinus Walleijconfig ARM_PAN
12387af5b901SLinus Walleij	bool "Enable privileged no-access"
12397af5b901SLinus Walleij	depends on MMU
12401b8873a0SJamie Iles	default y
12411b8873a0SJamie Iles	help
1242a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1243a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1244a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1245a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1246a5e090acSRussell King	  fault when dereferenced.
1247a5e090acSRussell King
12487af5b901SLinus Walleij	  The implementation uses CPU domains when !CONFIG_ARM_LPAE and
12497af5b901SLinus Walleij	  disabling of TTBR0 page table walks with CONFIG_ARM_LPAE.
12507af5b901SLinus Walleij
12517af5b901SLinus Walleijconfig CPU_SW_DOMAIN_PAN
12527af5b901SLinus Walleij	def_bool y
12537af5b901SLinus Walleij	depends on ARM_PAN && !ARM_LPAE
12547af5b901SLinus Walleij	help
12557af5b901SLinus Walleij	  Enable use of CPU domains to implement privileged no-access.
12567af5b901SLinus Walleij
1257a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1258a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1259a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1260c80d79d7SYasunori Goto
12617af5b901SLinus Walleijconfig CPU_TTBR0_PAN
12627af5b901SLinus Walleij	def_bool y
12637af5b901SLinus Walleij	depends on ARM_PAN && ARM_LPAE
12647af5b901SLinus Walleij	help
12657af5b901SLinus Walleij	  Enable privileged no-access by disabling TTBR0 page table walks when
12667af5b901SLinus Walleij	  running in kernel mode.
12677af5b901SLinus Walleij
1268c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1269fa8ad788SMark Rutland	def_bool y
1270fa8ad788SMark Rutland	depends on ARM_PMU
12711b8873a0SJamie Iles
12727d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
12737d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
12747d485f64SArd Biesheuvel	depends on MODULES
12758fa7ea40SLecopzer Chen	select KASAN_VMALLOC if KASAN
1276e7229f7dSAnders Roxell	default y
12777d485f64SArd Biesheuvel	help
12787d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
12797d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
12807d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
12817d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
12827d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
12837d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
12847d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
12857d485f64SArd Biesheuvel	  the same.
12867d485f64SArd Biesheuvel
1287e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1288e7229f7dSAnders Roxell	  configurations. If unsure, say y.
12897d485f64SArd Biesheuvel
12900192445cSZi Yanconfig ARCH_FORCE_MAX_ORDER
12918c907785SMike Rapoport (IBM)	int "Order of maximal physically contiguous allocations"
129223baf831SKirill A. Shutemov	default "11" if SOC_AM33XX
129323baf831SKirill A. Shutemov	default "8" if SA1111
129423baf831SKirill A. Shutemov	default "10"
1295c1b2d970SMagnus Damm	help
12968c907785SMike Rapoport (IBM)	  The kernel page allocator limits the size of maximal physically
12975e0a760bSKirill A. Shutemov	  contiguous allocations. The limit is called MAX_PAGE_ORDER and it
12988c907785SMike Rapoport (IBM)	  defines the maximal power of two of number of pages that can be
12998c907785SMike Rapoport (IBM)	  allocated as a single contiguous block. This option allows
13008c907785SMike Rapoport (IBM)	  overriding the default setting when ability to allocate very
13018c907785SMike Rapoport (IBM)	  large blocks of physically contiguous memory is required.
1302c1b2d970SMagnus Damm
13038c907785SMike Rapoport (IBM)	  Don't change if unsure.
1304c1b2d970SMagnus Damm
13051da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
13063e3f354bSArnd Bergmann	def_bool CPU_CP15_MMU
1307e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
13081da177e4SLinus Torvalds	help
13091da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
13101da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
13111da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
13121da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
13131da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
13141da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
13151da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
13161da177e4SLinus Torvalds
131739ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
131838ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
131938ef2ad5SLinus Walleij	depends on MMU
132039ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
132139ec58f3SLennert Buytenhek	help
132239ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
132339ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
132439ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
132539ec58f3SLennert Buytenhek
132639ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
132739ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
132839ec58f3SLennert Buytenhek	  such copy operations with large buffers.
132939ec58f3SLennert Buytenhek
133039ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
133139ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
133239ec58f3SLennert Buytenhek
133302c2433bSStefano Stabelliniconfig PARAVIRT
133402c2433bSStefano Stabellini	bool "Enable paravirtualization code"
133502c2433bSStefano Stabellini	help
133602c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
133702c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
133802c2433bSStefano Stabellini	  over full virtualization.
133902c2433bSStefano Stabellini
134002c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
134102c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
134202c2433bSStefano Stabellini	select PARAVIRT
134302c2433bSStefano Stabellini	help
134402c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
134502c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
134602c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
134702c2433bSStefano Stabellini	  that, there can be a small performance impact.
134802c2433bSStefano Stabellini
134902c2433bSStefano Stabellini	  If in doubt, say N here.
135002c2433bSStefano Stabellini
1351eff8d644SStefano Stabelliniconfig XEN_DOM0
1352eff8d644SStefano Stabellini	def_bool y
1353eff8d644SStefano Stabellini	depends on XEN
1354eff8d644SStefano Stabellini
1355eff8d644SStefano Stabelliniconfig XEN
1356c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
135785323a99SIan Campbell	depends on ARM && AEABI && OF
1358f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
135985323a99SIan Campbell	depends on !GENERIC_ATOMIC64
13607693deccSUwe Kleine-König	depends on MMU
136151aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
136217b7ab80SStefano Stabellini	select ARM_PSCI
1363f21254cdSChristoph Hellwig	select SWIOTLB
136483862ccfSStefano Stabellini	select SWIOTLB_XEN
136502c2433bSStefano Stabellini	select PARAVIRT
1366eff8d644SStefano Stabellini	help
1367eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1368eff8d644SStefano Stabellini
1369f05eb1d2SArd Biesheuvelconfig CC_HAVE_STACKPROTECTOR_TLS
1370f05eb1d2SArd Biesheuvel	def_bool $(cc-option,-mtp=cp15 -mstack-protector-guard=tls -mstack-protector-guard-offset=0)
1371f05eb1d2SArd Biesheuvel
1372189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1373189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
13749c46929eSArd Biesheuvel	depends on STACKPROTECTOR && CURRENT_POINTER_IN_TPIDRURO && !XIP_DEFLATED_DATA
1375f05eb1d2SArd Biesheuvel	depends on GCC_PLUGINS || CC_HAVE_STACKPROTECTOR_TLS
1376f05eb1d2SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK if !CC_HAVE_STACKPROTECTOR_TLS
1377189af465SArd Biesheuvel	default y
1378189af465SArd Biesheuvel	help
1379189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1380189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1381189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1382189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1383189af465SArd Biesheuvel	  the entire duration that the system is up.
1384189af465SArd Biesheuvel
1385189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1386189af465SArd Biesheuvel	  different canary value for each task.
1387189af465SArd Biesheuvel
13881da177e4SLinus Torvaldsendmenu
13891da177e4SLinus Torvalds
13901da177e4SLinus Torvaldsmenu "Boot options"
13911da177e4SLinus Torvalds
13929eb8f674SGrant Likelyconfig USE_OF
13939eb8f674SGrant Likely	bool "Flattened Device Tree support"
1394b1b3f49cSRussell King	select IRQ_DOMAIN
13959eb8f674SGrant Likely	select OF
13969eb8f674SGrant Likely	help
13979eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
13989eb8f674SGrant Likely
13996a1d798fSRob Herringconfig ARCH_WANT_FLAT_DTB_INSTALL
14006a1d798fSRob Herring	def_bool y
14016a1d798fSRob Herring
1402bd51e2f5SNicolas Pitreconfig ATAGS
140396a4ce30SArnd Bergmann	bool "Support for the traditional ATAGS boot data passing"
1404bd51e2f5SNicolas Pitre	default y
1405bd51e2f5SNicolas Pitre	help
1406bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1407bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1408bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1409acb926d6SArnd Bergmann	  to remove ATAGS support from your kernel binary.
1410acb926d6SArnd Bergmann
1411bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1412bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1413bd51e2f5SNicolas Pitre	depends on ATAGS
1414bd51e2f5SNicolas Pitre	help
1415bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1416bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1417bd51e2f5SNicolas Pitre
14181da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
14191da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
14201da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
14211da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
142239c3e304SChris Packham	default 0x0
14231da177e4SLinus Torvalds	help
14241da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
14251da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
14261da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
14271da177e4SLinus Torvalds	  value in their defconfig file.
14281da177e4SLinus Torvalds
14291da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
14301da177e4SLinus Torvalds
14311da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
14321da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
143339c3e304SChris Packham	default 0x0
14341da177e4SLinus Torvalds	help
1435f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1436f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1437f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1438f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1439f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1440f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
14411da177e4SLinus Torvalds
14421da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
14431da177e4SLinus Torvalds
14441da177e4SLinus Torvaldsconfig ZBOOT_ROM
14451da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
14461da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
144710968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
14481da177e4SLinus Torvalds	help
14491da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
14501da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
14511da177e4SLinus Torvalds
1452e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1453e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
145410968131SRussell King	depends on OF
1455e2a6a3aaSJohn Bonesio	help
1456e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1457e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1458e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1459e2a6a3aaSJohn Bonesio
1460e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1461e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1462e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1463e2a6a3aaSJohn Bonesio
1464e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1465e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1466e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1467e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1468e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1469e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1470e2a6a3aaSJohn Bonesio	  to this option.
1471e2a6a3aaSJohn Bonesio
1472b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1473b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1474b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1475b90b9a38SNicolas Pitre	help
1476b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1477b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1478b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1479b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1480b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1481b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1482b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1483b90b9a38SNicolas Pitre
1484d0f34a11SGenoud Richardchoice
1485d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1486d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1487d0f34a11SGenoud Richard
1488d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1489d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1490d0f34a11SGenoud Richard	help
1491d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1492d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1493d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1494d0f34a11SGenoud Richard
1495d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1496d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1497d0f34a11SGenoud Richard	help
1498d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1499d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1500d0f34a11SGenoud Richard
1501d0f34a11SGenoud Richardendchoice
1502d0f34a11SGenoud Richard
15031da177e4SLinus Torvaldsconfig CMDLINE
15041da177e4SLinus Torvalds	string "Default kernel command string"
15051da177e4SLinus Torvalds	default ""
15061da177e4SLinus Torvalds	help
15073e3f354bSArnd Bergmann	  On some architectures (e.g. CATS), there is currently no way
15081da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
15091da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
15101da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
15111da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
15121da177e4SLinus Torvalds
15134394c124SVictor Boiviechoice
15144394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
15154394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
15164394c124SVictor Boivie
15174394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
15184394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
15194394c124SVictor Boivie	help
15204394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
15214394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
15224394c124SVictor Boivie	  string provided in CMDLINE will be used.
15234394c124SVictor Boivie
15244394c124SVictor Boivieconfig CMDLINE_EXTEND
15254394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
15264394c124SVictor Boivie	help
15274394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
15284394c124SVictor Boivie	  appended to the default kernel command string.
15294394c124SVictor Boivie
153092d2040dSAlexander Hollerconfig CMDLINE_FORCE
153192d2040dSAlexander Holler	bool "Always use the default kernel command string"
153292d2040dSAlexander Holler	help
153392d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
153492d2040dSAlexander Holler	  loader passes other arguments to the kernel.
153592d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
153692d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
15374394c124SVictor Boivieendchoice
153892d2040dSAlexander Holler
15391da177e4SLinus Torvaldsconfig XIP_KERNEL
15401da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
154110968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
15425408445bSArnd Bergmann	depends on !ARM_PATCH_IDIV && !ARM_PATCH_PHYS_VIRT && !SMP_ON_UP
15431da177e4SLinus Torvalds	help
15441da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
15451da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
15461da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
15471da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
15481da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
15491da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
15501da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
15511da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
15521da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
15531da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
15541da177e4SLinus Torvalds
15551da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
15561da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
15571da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
15581da177e4SLinus Torvalds
15591da177e4SLinus Torvalds	  If unsure, say N.
15601da177e4SLinus Torvalds
15611da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
15621da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
15631da177e4SLinus Torvalds	depends on XIP_KERNEL
15641da177e4SLinus Torvalds	default "0x00080000"
15651da177e4SLinus Torvalds	help
15661da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
15671da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
15681da177e4SLinus Torvalds	  own flash usage.
15691da177e4SLinus Torvalds
1570ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1571ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1572ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1573ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1574ca8b5d97SNicolas Pitre	help
1575ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1576ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1577ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1578ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1579ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1580ca8b5d97SNicolas Pitre
15814183635eSEric DeVolderconfig ARCH_SUPPORTS_KEXEC
15824183635eSEric DeVolder	def_bool (!SMP || PM_SLEEP_SMP) && MMU
1583c587e4a6SRichard Purdie
15844cd9d6f7SRichard Purdieconfig ATAGS_PROC
15854cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1586bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1587b98d7291SUli Luckas	default y
15884cd9d6f7SRichard Purdie	help
15894cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
15904cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
15914cd9d6f7SRichard Purdie
15924183635eSEric DeVolderconfig ARCH_SUPPORTS_CRASH_DUMP
15934183635eSEric DeVolder	def_bool y
1594cb5d39b3SMika Westerberg
1595e69edc79SEric Miaoconfig AUTO_ZRELADDR
15966fd09c9aSArnd Bergmann	bool "Auto calculation of the decompressed kernel image address" if !ARCH_MULTIPLATFORM
15976fd09c9aSArnd Bergmann	default !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
1598e69edc79SEric Miao	help
1599e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1600e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
16010673cb38SGeert Uytterhoeven	  will be determined at run-time, either by masking the current IP
16020673cb38SGeert Uytterhoeven	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
16030673cb38SGeert Uytterhoeven	  This assumes the zImage being placed in the first 128MB from
16040673cb38SGeert Uytterhoeven	  start of memory.
1605e69edc79SEric Miao
160681a0bc39SRoy Franzconfig EFI_STUB
160781a0bc39SRoy Franz	bool
160881a0bc39SRoy Franz
160981a0bc39SRoy Franzconfig EFI
161081a0bc39SRoy Franz	bool "UEFI runtime support"
161181a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
161281a0bc39SRoy Franz	select UCS2_STRING
161381a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
161481a0bc39SRoy Franz	select EFI_STUB
16152e0eb483SAtish Patra	select EFI_GENERIC_STUB
161681a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1617a7f7f624SMasahiro Yamada	help
161881a0bc39SRoy Franz	  This option provides support for runtime services provided
161981a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
162081a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
162181a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
162281a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
162381a0bc39SRoy Franz	  UEFI firmware.
162481a0bc39SRoy Franz
1625bb817befSArd Biesheuvelconfig DMI
1626bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1627bb817befSArd Biesheuvel	depends on EFI
1628bb817befSArd Biesheuvel	default y
1629bb817befSArd Biesheuvel	help
1630bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1631bb817befSArd Biesheuvel
1632bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1633bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1634bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1635bb817befSArd Biesheuvel
1636bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1637bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1638bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1639bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1640bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1641bb817befSArd Biesheuvel
16421da177e4SLinus Torvaldsendmenu
16431da177e4SLinus Torvalds
1644ac9d7efcSRussell Kingmenu "CPU Power Management"
16451da177e4SLinus Torvalds
16461da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
16471da177e4SLinus Torvalds
1648ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1649ac9d7efcSRussell King
1650ac9d7efcSRussell Kingendmenu
1651ac9d7efcSRussell King
16521da177e4SLinus Torvaldsmenu "Floating point emulation"
16531da177e4SLinus Torvalds
16541da177e4SLinus Torvaldscomment "At least one emulation must be selected"
16551da177e4SLinus Torvalds
16561da177e4SLinus Torvaldsconfig FPE_NWFPE
16571da177e4SLinus Torvalds	bool "NWFPE math emulation"
1658593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1659a7f7f624SMasahiro Yamada	help
16601da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
16611da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
16621da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
16631da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
16641da177e4SLinus Torvalds
16651da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
16661da177e4SLinus Torvalds	  early in the bootup.
16671da177e4SLinus Torvalds
16681da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
16691da177e4SLinus Torvalds	bool "Support extended precision"
1670bedf142bSLennert Buytenhek	depends on FPE_NWFPE
16711da177e4SLinus Torvalds	help
16721da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
16731da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
16741da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
16751da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
16761da177e4SLinus Torvalds	  floating point emulator without any good reason.
16771da177e4SLinus Torvalds
16781da177e4SLinus Torvalds	  You almost surely want to say N here.
16791da177e4SLinus Torvalds
16801da177e4SLinus Torvaldsconfig FPE_FASTFPE
16811da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1682d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1683a7f7f624SMasahiro Yamada	help
16841da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
16851da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
16861da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
16871da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
16881da177e4SLinus Torvalds
16891da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
16901da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
16911da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
16921da177e4SLinus Torvalds	  choose NWFPE.
16931da177e4SLinus Torvalds
16941da177e4SLinus Torvaldsconfig VFP
16951da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1696e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
16971da177e4SLinus Torvalds	help
16981da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
16991da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
17001da177e4SLinus Torvalds
1701e318b36eSJonathan Corbet	  Please see <file:Documentation/arch/arm/vfp/release-notes.rst> for
17021da177e4SLinus Torvalds	  release notes and additional status information.
17031da177e4SLinus Torvalds
17041da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
17051da177e4SLinus Torvalds
170625ebee02SCatalin Marinasconfig VFPv3
170725ebee02SCatalin Marinas	bool
170825ebee02SCatalin Marinas	depends on VFP
170925ebee02SCatalin Marinas	default y if CPU_V7
171025ebee02SCatalin Marinas
1711b5872db4SCatalin Marinasconfig NEON
1712b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
1713b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
1714b5872db4SCatalin Marinas	help
1715b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1716b5872db4SCatalin Marinas	  Extension.
1717b5872db4SCatalin Marinas
171873c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
171973c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
1720c4a30c3bSRussell King	depends on NEON && AEABI
172173c132c1SArd Biesheuvel	help
172273c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
172373c132c1SArd Biesheuvel
17241da177e4SLinus Torvaldsendmenu
17251da177e4SLinus Torvalds
17261da177e4SLinus Torvaldsmenu "Power management options"
17271da177e4SLinus Torvalds
1728eceab4acSRussell Kingsource "kernel/power/Kconfig"
17291da177e4SLinus Torvalds
1730f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
173119a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1732f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
1733f4cb5700SJohannes Berg	def_bool y
1734f4cb5700SJohannes Berg
173515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
17368b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
17371b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
173815e0d9e3SArnd Bergmann
1739603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
1740603fb42aSSebastian Capella	bool
1741603fb42aSSebastian Capella	depends on MMU
1742603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
1743603fb42aSSebastian Capella
17441da177e4SLinus Torvaldsendmenu
17451da177e4SLinus Torvalds
17462cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler"
1747