xref: /linux/arch/arm/Kconfig (revision 8d4d9f52081cd45bde42b9452eba95f38feb7dae)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47563bbf8SMark Brown	select ARCH_HAVE_CUSTOM_GPIO_H
5e17c6d56SDavid Woodhouse	select HAVE_AOUT
624056f52SRussell King	select HAVE_DMA_API_DEBUG
7d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
82dc6a016SMarek Szyprowski	select HAVE_DMA_ATTRS
9c7909509SMarek Szyprowski	select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
102778f620SRussell King	select HAVE_MEMBLOCK
1112b824fbSAlessandro Zummo	select RTC_LIB
1275e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
13a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
14fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1509f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
165cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
170693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
18856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
199edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
20606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
2180be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
2280be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
230e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
24e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
251fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
26e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
27e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
286e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
29a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
30e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
317ada189fSJamie Iles	select HAVE_PERF_EVENTS
327ada189fSJamie Iles	select PERF_USE_VMALLOC
33e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
34e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
35ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
36e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3737e74bebSStephen Boyd	select HARDIRQS_SW_RESEND
3837e74bebSStephen Boyd	select GENERIC_IRQ_PROBE
3925a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
40d4aa8b15SThomas Gleixner	select GENERIC_IRQ_PROBE
41d4aa8b15SThomas Gleixner	select HARDIRQS_SW_RESEND
421fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
43e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
44e47b65b0SSam Ravnborg	select HAVE_BPF_JIT
4584ec6d57SThomas Gleixner	select GENERIC_SMP_IDLE_THREAD
463d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
473d92a71aSAnna-Maria Gleixner	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
481da177e4SLinus Torvalds	help
491da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
50f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
511da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
521da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
531da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
541da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
551da177e4SLinus Torvalds
5674facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
5774facffeSRussell King	bool
5874facffeSRussell King
594ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
604ce63fcdSMarek Szyprowski	bool
614ce63fcdSMarek Szyprowski
624ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
634ce63fcdSMarek Szyprowski	select NEED_SG_DMA_LENGTH
644ce63fcdSMarek Szyprowski	select ARM_HAS_SG_CHAIN
654ce63fcdSMarek Szyprowski	bool
664ce63fcdSMarek Szyprowski
671a189b97SRussell Kingconfig HAVE_PWM
681a189b97SRussell King	bool
691a189b97SRussell King
700b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
710b05da72SHans Ulli Kroll	bool
720b05da72SHans Ulli Kroll
7375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
7475e7153aSRalf Baechle	bool
7575e7153aSRalf Baechle
760a938b97SDavid Brownellconfig GENERIC_GPIO
770a938b97SDavid Brownell	bool
780a938b97SDavid Brownell
79bc581770SLinus Walleijconfig HAVE_TCM
80bc581770SLinus Walleij	bool
81bc581770SLinus Walleij	select GENERIC_ALLOCATOR
82bc581770SLinus Walleij
83e119bfffSRussell Kingconfig HAVE_PROC_CPU
84e119bfffSRussell King	bool
85e119bfffSRussell King
865ea81769SAl Viroconfig NO_IOPORT
875ea81769SAl Viro	bool
885ea81769SAl Viro
891da177e4SLinus Torvaldsconfig EISA
901da177e4SLinus Torvalds	bool
911da177e4SLinus Torvalds	---help---
921da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
931da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
941da177e4SLinus Torvalds
951da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
961da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
971da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
981da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
991da177e4SLinus Torvalds
1001da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1011da177e4SLinus Torvalds
1021da177e4SLinus Torvalds	  Otherwise, say N.
1031da177e4SLinus Torvalds
1041da177e4SLinus Torvaldsconfig SBUS
1051da177e4SLinus Torvalds	bool
1061da177e4SLinus Torvalds
107f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
108f16fb1ecSRussell King	bool
109f16fb1ecSRussell King	default y
110f16fb1ecSRussell King
111f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
112f76e9154SNicolas Pitre	bool
113f76e9154SNicolas Pitre	depends on !SMP
114f76e9154SNicolas Pitre	default y
115f76e9154SNicolas Pitre
116f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
117f16fb1ecSRussell King	bool
118f16fb1ecSRussell King	default y
119f16fb1ecSRussell King
1207ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1217ad1bcb2SRussell King	bool
1227ad1bcb2SRussell King	default y
1237ad1bcb2SRussell King
12495c354feSNick Pigginconfig GENERIC_LOCKBREAK
12595c354feSNick Piggin	bool
12695c354feSNick Piggin	default y
12795c354feSNick Piggin	depends on SMP && PREEMPT
12895c354feSNick Piggin
1291da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1301da177e4SLinus Torvalds	bool
1311da177e4SLinus Torvalds	default y
1321da177e4SLinus Torvalds
1331da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1341da177e4SLinus Torvalds	bool
1351da177e4SLinus Torvalds
136f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
137f0d1b0b3SDavid Howells	bool
138f0d1b0b3SDavid Howells
139f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
140f0d1b0b3SDavid Howells	bool
141f0d1b0b3SDavid Howells
14289c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
14389c52ed4SBen Dooks	bool
14489c52ed4SBen Dooks	help
14589c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
14689c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
14789c52ed4SBen Dooks	  it.
14889c52ed4SBen Dooks
149b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
150b89c3b16SAkinobu Mita	bool
151b89c3b16SAkinobu Mita	default y
152b89c3b16SAkinobu Mita
1531da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1541da177e4SLinus Torvalds	bool
1551da177e4SLinus Torvalds	default y
1561da177e4SLinus Torvalds
157a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
158a08b6b79Sviro@ZenIV.linux.org.uk	bool
159a08b6b79Sviro@ZenIV.linux.org.uk
1605ac6da66SChristoph Lameterconfig ZONE_DMA
1615ac6da66SChristoph Lameter	bool
1625ac6da66SChristoph Lameter
163ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
164ccd7ab7fSFUJITA Tomonori       def_bool y
165ccd7ab7fSFUJITA Tomonori
16658af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
16758af4a24SRob Herring	bool
16858af4a24SRob Herring
1691da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1701da177e4SLinus Torvalds	bool
1711da177e4SLinus Torvalds
1721da177e4SLinus Torvaldsconfig FIQ
1731da177e4SLinus Torvalds	bool
1741da177e4SLinus Torvalds
17513a5045dSRob Herringconfig NEED_RET_TO_USER
17613a5045dSRob Herring	bool
17713a5045dSRob Herring
178034d2f5aSAl Viroconfig ARCH_MTD_XIP
179034d2f5aSAl Viro	bool
180034d2f5aSAl Viro
181c760fc19SHyok S. Choiconfig VECTORS_BASE
182c760fc19SHyok S. Choi	hex
1836afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
184c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
185c760fc19SHyok S. Choi	default 0x00000000
186c760fc19SHyok S. Choi	help
187c760fc19SHyok S. Choi	  The base address of exception vectors.
188c760fc19SHyok S. Choi
189dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
190c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
191c1becedcSRussell King	default y
192b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
193dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
194dc21af99SRussell King	help
195111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
196111e9a5cSRussell King	  boot and module load time according to the position of the
197111e9a5cSRussell King	  kernel in system memory.
198dc21af99SRussell King
199111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
200daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
201dc21af99SRussell King
202c1becedcSRussell King	  Only disable this option if you know that you do not require
203c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
204c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
205c1becedcSRussell King
206c334bc15SRob Herringconfig NEED_MACH_IO_H
207c334bc15SRob Herring	bool
208c334bc15SRob Herring	help
209c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
210c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
211c334bc15SRob Herring	  be avoided when possible.
212c334bc15SRob Herring
2130cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2141b9f95f8SNicolas Pitre	bool
215111e9a5cSRussell King	help
2160cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2170cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2180cdc8b92SNicolas Pitre	  be avoided when possible.
2191b9f95f8SNicolas Pitre
2201b9f95f8SNicolas Pitreconfig PHYS_OFFSET
221974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2220cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
223974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2241b9f95f8SNicolas Pitre	help
2251b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2261b9f95f8SNicolas Pitre	  location of main memory in your system.
227cada3c08SRussell King
22887e040b6SSimon Glassconfig GENERIC_BUG
22987e040b6SSimon Glass	def_bool y
23087e040b6SSimon Glass	depends on BUG
23187e040b6SSimon Glass
2321da177e4SLinus Torvaldssource "init/Kconfig"
2331da177e4SLinus Torvalds
234dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
235dc52ddc0SMatt Helsley
2361da177e4SLinus Torvaldsmenu "System Type"
2371da177e4SLinus Torvalds
2383c427975SHyok S. Choiconfig MMU
2393c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2403c427975SHyok S. Choi	default y
2413c427975SHyok S. Choi	help
2423c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2433c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2443c427975SHyok S. Choi
245ccf50e23SRussell King#
246ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
247ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
248ccf50e23SRussell King#
2491da177e4SLinus Torvaldschoice
2501da177e4SLinus Torvalds	prompt "ARM system type"
2516a0e2430SCatalin Marinas	default ARCH_VERSATILE
2521da177e4SLinus Torvalds
2534af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2544af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2554af6fee1SDeepak Saxena	select ARM_AMBA
25689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
257a613163dSLinus Walleij	select COMMON_CLK
258a613163dSLinus Walleij	select CLK_VERSATILE
2599904f793SLinus Walleij	select HAVE_TCM
260c5a0adb5SRussell King	select ICST
26113edd86dSRussell King	select GENERIC_CLOCKEVENTS
262f4b8b319SRussell King	select PLAT_VERSATILE
263c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
264c334bc15SRob Herring	select NEED_MACH_IO_H
2650cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
266695436e3SLinus Walleij	select SPARSE_IRQ
2673108e6abSLinus Walleij	select MULTI_IRQ_HANDLER
2684af6fee1SDeepak Saxena	help
2694af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2704af6fee1SDeepak Saxena
2714af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2724af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2734af6fee1SDeepak Saxena	select ARM_AMBA
2746d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
275aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
276c5a0adb5SRussell King	select ICST
277ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
278eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
279f4b8b319SRussell King	select PLAT_VERSATILE
280a613163dSLinus Walleij	select PLAT_VERSATILE_CLOCK
2813cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
282e3887714SRussell King	select ARM_TIMER_SP804
283b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
2840cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2854af6fee1SDeepak Saxena	help
2864af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
2874af6fee1SDeepak Saxena
2884af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
2894af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
2904af6fee1SDeepak Saxena	select ARM_AMBA
2914af6fee1SDeepak Saxena	select ARM_VIC
2926d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
293aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
294c5a0adb5SRussell King	select ICST
29589df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
296bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
2979b0f7e39SArnd Bergmann	select NEED_MACH_IO_H if PCI
298f4b8b319SRussell King	select PLAT_VERSATILE
299a613163dSLinus Walleij	select PLAT_VERSATILE_CLOCK
3003414ba8cSRussell King	select PLAT_VERSATILE_CLCD
301c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
302e3887714SRussell King	select ARM_TIMER_SP804
3034af6fee1SDeepak Saxena	help
3044af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3054af6fee1SDeepak Saxena
306ceade897SRussell Kingconfig ARCH_VEXPRESS
307ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
308ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
309ceade897SRussell King	select ARM_AMBA
310ceade897SRussell King	select ARM_TIMER_SP804
3116d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
312aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
313ceade897SRussell King	select GENERIC_CLOCKEVENTS
314ceade897SRussell King	select HAVE_CLK
31595c34f83SNick Bowler	select HAVE_PATA_PLATFORM
316ceade897SRussell King	select ICST
317ba81f502SRussell King	select NO_IOPORT
318ceade897SRussell King	select PLAT_VERSATILE
319a613163dSLinus Walleij	select PLAT_VERSATILE_CLOCK
3200fb44b91SRussell King	select PLAT_VERSATILE_CLCD
321ceade897SRussell King	help
322ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
323ceade897SRussell King
3248fc5ffa0SAndrew Victorconfig ARCH_AT91
3258fc5ffa0SAndrew Victor	bool "Atmel AT91"
326f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
32793686ae8SDavid Brownell	select HAVE_CLK
328bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
329e261501dSNicolas Ferre	select IRQ_DOMAIN
3301ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3314af6fee1SDeepak Saxena	help
332929e994fSNicolas Ferre	  This enables support for systems based on Atmel
333929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3344af6fee1SDeepak Saxena
335ccf50e23SRussell Kingconfig ARCH_BCMRING
336ccf50e23SRussell King	bool "Broadcom BCMRING"
337ccf50e23SRussell King	depends on MMU
338ccf50e23SRussell King	select CPU_V6
339ccf50e23SRussell King	select ARM_AMBA
34082d63734SRussell King	select ARM_TIMER_SP804
3416d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
342ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
343ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
344ccf50e23SRussell King	help
345ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
346ccf50e23SRussell King
347220e6cf7SRob Herringconfig ARCH_HIGHBANK
348220e6cf7SRob Herring	bool "Calxeda Highbank-based"
349220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
350220e6cf7SRob Herring	select ARM_AMBA
351220e6cf7SRob Herring	select ARM_GIC
352220e6cf7SRob Herring	select ARM_TIMER_SP804
35322d80379SDave Martin	select CACHE_L2X0
354220e6cf7SRob Herring	select CLKDEV_LOOKUP
355*8d4d9f52SRob Herring	select COMMON_CLK
356220e6cf7SRob Herring	select CPU_V7
357220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
358220e6cf7SRob Herring	select HAVE_ARM_SCU
3593b55658aSDave Martin	select HAVE_SMP
360fdfa64a4SRob Herring	select SPARSE_IRQ
361220e6cf7SRob Herring	select USE_OF
362220e6cf7SRob Herring	help
363220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
364220e6cf7SRob Herring
3651da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3660e2fce59SAlexander Shiyan	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
367c750815eSRussell King	select CPU_ARM720T
3685cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3690cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
370f999b8bdSMartin Michlmayr	help
3710e2fce59SAlexander Shiyan	  Support for Cirrus Logic 711x/721x/731x based boards.
3721da177e4SLinus Torvalds
373d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
374d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
37500d2711dSImre Kaloz	select CPU_V6K
376d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
377d94f944eSAnton Vorontsov	select ARM_GIC
378ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
3790b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3805f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
381d94f944eSAnton Vorontsov	help
382d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
383d94f944eSAnton Vorontsov
384788c9700SRussell Kingconfig ARCH_GEMINI
385788c9700SRussell King	bool "Cortina Systems Gemini"
386788c9700SRussell King	select CPU_FA526
387788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3885cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
389788c9700SRussell King	help
390788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
391788c9700SRussell King
3923a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
3933a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
3943a6cb8ceSArnd Bergmann	select CPU_V7
3953a6cb8ceSArnd Bergmann	select NO_IOPORT
3963a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
3973a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
3983a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
399ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
400cbd8d842SBarry Song	select PINCTRL
401cbd8d842SBarry Song	select PINCTRL_SIRF
4023a6cb8ceSArnd Bergmann	select USE_OF
4033a6cb8ceSArnd Bergmann	select ZONE_DMA
4043a6cb8ceSArnd Bergmann	help
4053a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
4063a6cb8ceSArnd Bergmann
4071da177e4SLinus Torvaldsconfig ARCH_EBSA110
4081da177e4SLinus Torvalds	bool "EBSA-110"
409c750815eSRussell King	select CPU_SA110
410f7e68bbfSRussell King	select ISA
411c5eb2a2bSRussell King	select NO_IOPORT
4125cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
413c334bc15SRob Herring	select NEED_MACH_IO_H
4140cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4151da177e4SLinus Torvalds	help
4161da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
417f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4181da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4191da177e4SLinus Torvalds	  parallel port.
4201da177e4SLinus Torvalds
421e7736d47SLennert Buytenhekconfig ARCH_EP93XX
422e7736d47SLennert Buytenhek	bool "EP93xx-based"
423c750815eSRussell King	select CPU_ARM920T
424e7736d47SLennert Buytenhek	select ARM_AMBA
425e7736d47SLennert Buytenhek	select ARM_VIC
4266d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4277444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
428eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4295cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4305725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
431e7736d47SLennert Buytenhek	help
432e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
433e7736d47SLennert Buytenhek
4341da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4351da177e4SLinus Torvalds	bool "FootBridge"
436c750815eSRussell King	select CPU_SA110
4371da177e4SLinus Torvalds	select FOOTBRIDGE
4384e8d7637SRussell King	select GENERIC_CLOCKEVENTS
439d0ee9f40SArnd Bergmann	select HAVE_IDE
440c334bc15SRob Herring	select NEED_MACH_IO_H
4410cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
442f999b8bdSMartin Michlmayr	help
443f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
444f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4451da177e4SLinus Torvalds
446788c9700SRussell Kingconfig ARCH_MXC
447788c9700SRussell King	bool "Freescale MXC/iMX-based"
448788c9700SRussell King	select GENERIC_CLOCKEVENTS
449788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4506d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
451234b6cedSRussell King	select CLKSRC_MMIO
4528b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
453ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
454788c9700SRussell King	help
455788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
456788c9700SRussell King
4571d3f33d5SShawn Guoconfig ARCH_MXS
4581d3f33d5SShawn Guo	bool "Freescale MXS-based"
4591d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4601d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
461b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4625c61ddcfSRussell King	select CLKSRC_MMIO
4632664681fSShawn Guo	select COMMON_CLK
4646abda3e1SShawn Guo	select HAVE_CLK_PREPARE
465a0f5e363SShawn Guo	select PINCTRL
4666c4d4efbSShawn Guo	select USE_OF
4671d3f33d5SShawn Guo	help
4681d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4691d3f33d5SShawn Guo
4704af6fee1SDeepak Saxenaconfig ARCH_NETX
4714af6fee1SDeepak Saxena	bool "Hilscher NetX based"
472234b6cedSRussell King	select CLKSRC_MMIO
473c750815eSRussell King	select CPU_ARM926T
4744af6fee1SDeepak Saxena	select ARM_VIC
4752fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
476f999b8bdSMartin Michlmayr	help
4774af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4784af6fee1SDeepak Saxena
4794af6fee1SDeepak Saxenaconfig ARCH_H720X
4804af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
481c750815eSRussell King	select CPU_ARM720T
4824af6fee1SDeepak Saxena	select ISA_DMA_API
4835cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4844af6fee1SDeepak Saxena	help
4854af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4864af6fee1SDeepak Saxena
4873b938be6SRussell Kingconfig ARCH_IOP13XX
4883b938be6SRussell King	bool "IOP13xx-based"
4893b938be6SRussell King	depends on MMU
490c750815eSRussell King	select CPU_XSC3
4913b938be6SRussell King	select PLAT_IOP
4923b938be6SRussell King	select PCI
4933b938be6SRussell King	select ARCH_SUPPORTS_MSI
4948d5796d2SLennert Buytenhek	select VMSPLIT_1G
495c334bc15SRob Herring	select NEED_MACH_IO_H
4960cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
49713a5045dSRob Herring	select NEED_RET_TO_USER
4983b938be6SRussell King	help
4993b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
5003b938be6SRussell King
5013f7e5815SLennert Buytenhekconfig ARCH_IOP32X
5023f7e5815SLennert Buytenhek	bool "IOP32x-based"
503a4f7e763SRussell King	depends on MMU
504c750815eSRussell King	select CPU_XSCALE
505c334bc15SRob Herring	select NEED_MACH_IO_H
50613a5045dSRob Herring	select NEED_RET_TO_USER
5077ae1f7ecSLennert Buytenhek	select PLAT_IOP
508f7e68bbfSRussell King	select PCI
509bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
510f999b8bdSMartin Michlmayr	help
5113f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5123f7e5815SLennert Buytenhek	  processors.
5133f7e5815SLennert Buytenhek
5143f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5153f7e5815SLennert Buytenhek	bool "IOP33x-based"
5163f7e5815SLennert Buytenhek	depends on MMU
517c750815eSRussell King	select CPU_XSCALE
518c334bc15SRob Herring	select NEED_MACH_IO_H
51913a5045dSRob Herring	select NEED_RET_TO_USER
5207ae1f7ecSLennert Buytenhek	select PLAT_IOP
5213f7e5815SLennert Buytenhek	select PCI
522bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5233f7e5815SLennert Buytenhek	help
5243f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5251da177e4SLinus Torvalds
5263b938be6SRussell Kingconfig ARCH_IXP4XX
5273b938be6SRussell King	bool "IXP4xx-based"
528a4f7e763SRussell King	depends on MMU
52958af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
530234b6cedSRussell King	select CLKSRC_MMIO
531c750815eSRussell King	select CPU_XSCALE
5329dde0ae3SRichard Cochran	select ARCH_REQUIRE_GPIOLIB
5333b938be6SRussell King	select GENERIC_CLOCKEVENTS
5340b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
535c334bc15SRob Herring	select NEED_MACH_IO_H
536485bdde7SRussell King	select DMABOUNCE if PCI
537c4713074SLennert Buytenhek	help
5383b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
539c4713074SLennert Buytenhek
540edabd38eSSaeed Bisharaconfig ARCH_DOVE
541edabd38eSSaeed Bishara	bool "Marvell Dove"
5427b769bb3SKonstantin Porotchkin	select CPU_V7
543edabd38eSSaeed Bishara	select PCI
544edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
545edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
546c334bc15SRob Herring	select NEED_MACH_IO_H
547edabd38eSSaeed Bishara	select PLAT_ORION
548edabd38eSSaeed Bishara	help
549edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
550edabd38eSSaeed Bishara
551651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
552651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
553c750815eSRussell King	select CPU_FEROCEON
554651c74c7SSaeed Bishara	select PCI
555a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
556651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
557c334bc15SRob Herring	select NEED_MACH_IO_H
558651c74c7SSaeed Bishara	select PLAT_ORION
559651c74c7SSaeed Bishara	help
560651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
561651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
562651c74c7SSaeed Bishara
56340805949SKevin Wellsconfig ARCH_LPC32XX
56440805949SKevin Wells	bool "NXP LPC32XX"
565234b6cedSRussell King	select CLKSRC_MMIO
56640805949SKevin Wells	select CPU_ARM926T
56740805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
56840805949SKevin Wells	select HAVE_IDE
56940805949SKevin Wells	select ARM_AMBA
57040805949SKevin Wells	select USB_ARCH_HAS_OHCI
5716d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
57240805949SKevin Wells	select GENERIC_CLOCKEVENTS
573f5c42271SRoland Stigge	select USE_OF
57440805949SKevin Wells	help
57540805949SKevin Wells	  Support for the NXP LPC32XX family of processors
57640805949SKevin Wells
577788c9700SRussell Kingconfig ARCH_MV78XX0
578788c9700SRussell King	bool "Marvell MV78xx0"
579788c9700SRussell King	select CPU_FEROCEON
580788c9700SRussell King	select PCI
581a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
582788c9700SRussell King	select GENERIC_CLOCKEVENTS
583c334bc15SRob Herring	select NEED_MACH_IO_H
584788c9700SRussell King	select PLAT_ORION
585788c9700SRussell King	help
586788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
587788c9700SRussell King	  MV781x0, MV782x0.
588788c9700SRussell King
589788c9700SRussell Kingconfig ARCH_ORION5X
590788c9700SRussell King	bool "Marvell Orion"
591788c9700SRussell King	depends on MMU
592788c9700SRussell King	select CPU_FEROCEON
593788c9700SRussell King	select PCI
594a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
595788c9700SRussell King	select GENERIC_CLOCKEVENTS
596b5e12229SAndrew Lunn	select NEED_MACH_IO_H
597788c9700SRussell King	select PLAT_ORION
598788c9700SRussell King	help
599788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
600788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
601788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
602788c9700SRussell King
603788c9700SRussell Kingconfig ARCH_MMP
6042f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
605788c9700SRussell King	depends on MMU
606788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6076d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
608788c9700SRussell King	select GENERIC_CLOCKEVENTS
609157d2644SHaojian Zhuang	select GPIO_PXA
610c24b3114SHaojian Zhuang	select IRQ_DOMAIN
611788c9700SRussell King	select PLAT_PXA
6120bd86961SHaojian Zhuang	select SPARSE_IRQ
6133c7241bdSLeo Yan	select GENERIC_ALLOCATOR
614788c9700SRussell King	help
6152f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
616788c9700SRussell King
617c53c9cf6SAndrew Victorconfig ARCH_KS8695
618c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
619c750815eSRussell King	select CPU_ARM922T
62072880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6215cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6220cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
623c53c9cf6SAndrew Victor	help
624c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
625c53c9cf6SAndrew Victor	  System-on-Chip devices.
626c53c9cf6SAndrew Victor
627788c9700SRussell Kingconfig ARCH_W90X900
628788c9700SRussell King	bool "Nuvoton W90X900 CPU"
629788c9700SRussell King	select CPU_ARM926T
630c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6316d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6326fa5d5f7SRussell King	select CLKSRC_MMIO
63358b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
634777f9bebSLennert Buytenhek	help
635a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
636a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
637a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
638a8bc4eadSwanzongshun	  link address to know more.
639a8bc4eadSwanzongshun
640a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
641a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
642585cf175STzachi Perelstein
643c5f80065SErik Gillingconfig ARCH_TEGRA
644c5f80065SErik Gilling	bool "NVIDIA Tegra"
6454073723aSRussell King	select CLKDEV_LOOKUP
646234b6cedSRussell King	select CLKSRC_MMIO
647c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
648c5f80065SErik Gilling	select GENERIC_GPIO
649c5f80065SErik Gilling	select HAVE_CLK
6503b55658aSDave Martin	select HAVE_SMP
651ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
652c334bc15SRob Herring	select NEED_MACH_IO_H if PCI
6537056d423SColin Cross	select ARCH_HAS_CPUFREQ
654c5f80065SErik Gilling	help
655c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
656c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
657c5f80065SErik Gilling
658af75655cSJamie Ilesconfig ARCH_PICOXCELL
659af75655cSJamie Iles	bool "Picochip picoXcell"
660af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
661af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
662af75655cSJamie Iles	select ARM_VIC
663af75655cSJamie Iles	select CPU_V6K
664af75655cSJamie Iles	select DW_APB_TIMER
665af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
666af75655cSJamie Iles	select GENERIC_GPIO
667af75655cSJamie Iles	select HAVE_TCM
668af75655cSJamie Iles	select NO_IOPORT
66998e27a5cSJamie Iles	select SPARSE_IRQ
670af75655cSJamie Iles	select USE_OF
671af75655cSJamie Iles	help
672af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
673af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
674af75655cSJamie Iles	  for all boards.
675af75655cSJamie Iles
6764af6fee1SDeepak Saxenaconfig ARCH_PNX4008
6774af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
678c750815eSRussell King	select CPU_ARM926T
6796d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6805cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6814af6fee1SDeepak Saxena	help
6824af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
6834af6fee1SDeepak Saxena
6841da177e4SLinus Torvaldsconfig ARCH_PXA
6852c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
686a4f7e763SRussell King	depends on MMU
687034d2f5aSAl Viro	select ARCH_MTD_XIP
68889c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
6896d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
690234b6cedSRussell King	select CLKSRC_MMIO
6917444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
692981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
693157d2644SHaojian Zhuang	select GPIO_PXA
694bd5ce433SEric Miao	select PLAT_PXA
6956ac6b817SHaojian Zhuang	select SPARSE_IRQ
6964e234cc0SEric Miao	select AUTO_ZRELADDR
6978a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
69815e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
699d0ee9f40SArnd Bergmann	select HAVE_IDE
700f999b8bdSMartin Michlmayr	help
7012c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
7021da177e4SLinus Torvalds
703788c9700SRussell Kingconfig ARCH_MSM
704788c9700SRussell King	bool "Qualcomm MSM"
7054b536b8dSSteve Muckle	select HAVE_CLK
70649cbe786SEric Miao	select GENERIC_CLOCKEVENTS
707923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
708bd32344aSStephen Boyd	select CLKDEV_LOOKUP
70949cbe786SEric Miao	help
7104b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7114b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7124b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7134b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7144b53eb4fSDaniel Walker	  (clock and power control, etc).
71549cbe786SEric Miao
716c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7176d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7186d72ad35SPaul Mundt	select HAVE_CLK
7195e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
720aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7213b55658aSDave Martin	select HAVE_SMP
7226d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
723ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7246d72ad35SPaul Mundt	select NO_IOPORT
7256d72ad35SPaul Mundt	select SPARSE_IRQ
72660f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
727e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7280cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
729c793c1b0SMagnus Damm	help
7306d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
731c793c1b0SMagnus Damm
7321da177e4SLinus Torvaldsconfig ARCH_RPC
7331da177e4SLinus Torvalds	bool "RiscPC"
7341da177e4SLinus Torvalds	select ARCH_ACORN
7351da177e4SLinus Torvalds	select FIQ
736a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
737341eb781SBen Dooks	select HAVE_PATA_PLATFORM
738065909b9SRussell King	select ISA_DMA_API
7395ea81769SAl Viro	select NO_IOPORT
74007f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7415cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
742d0ee9f40SArnd Bergmann	select HAVE_IDE
743c334bc15SRob Herring	select NEED_MACH_IO_H
7440cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7451da177e4SLinus Torvalds	help
7461da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7471da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7481da177e4SLinus Torvalds
7491da177e4SLinus Torvaldsconfig ARCH_SA1100
7501da177e4SLinus Torvalds	bool "SA1100-based"
751234b6cedSRussell King	select CLKSRC_MMIO
752c750815eSRussell King	select CPU_SA1100
753f7e68bbfSRussell King	select ISA
75405944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
755034d2f5aSAl Viro	select ARCH_MTD_XIP
75689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7571937f5b9SRussell King	select CPU_FREQ
7583e238be2SRussell King	select GENERIC_CLOCKEVENTS
7594a8f8340SJett.Zhou	select CLKDEV_LOOKUP
7607444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
761d0ee9f40SArnd Bergmann	select HAVE_IDE
7620cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
763375dec92SRussell King	select SPARSE_IRQ
764f999b8bdSMartin Michlmayr	help
765f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7661da177e4SLinus Torvalds
767b130d5c2SKukjin Kimconfig ARCH_S3C24XX
768b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
7690a938b97SDavid Brownell	select GENERIC_GPIO
7709d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
7719483a578SDavid Brownell	select HAVE_CLK
772e83626f2SThomas Abraham	select CLKDEV_LOOKUP
7735cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
77420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
775b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
776b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
777c334bc15SRob Herring	select NEED_MACH_IO_H
7781da177e4SLinus Torvalds	help
779b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
780b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
781b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
782b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
78363b1f51bSBen Dooks
784a08ab637SBen Dooksconfig ARCH_S3C64XX
785a08ab637SBen Dooks	bool "Samsung S3C64XX"
78689f1fa08SBen Dooks	select PLAT_SAMSUNG
78789f0ce72SBen Dooks	select CPU_V6
78889f0ce72SBen Dooks	select ARM_VIC
789a08ab637SBen Dooks	select HAVE_CLK
7906700397aSMark Brown	select HAVE_TCM
791226e85f4SThomas Abraham	select CLKDEV_LOOKUP
79289f0ce72SBen Dooks	select NO_IOPORT
7935cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
79489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
79589f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
79689f0ce72SBen Dooks	select SAMSUNG_CLKSRC
79789f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
79889f0ce72SBen Dooks	select S3C_GPIO_TRACK
79989f0ce72SBen Dooks	select S3C_DEV_NAND
80089f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
80189f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
80220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
803c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
804a08ab637SBen Dooks	help
805a08ab637SBen Dooks	  Samsung S3C64XX series based systems
806a08ab637SBen Dooks
80749b7a491SKukjin Kimconfig ARCH_S5P64X0
80849b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
809c4ffccddSKukjin Kim	select CPU_V6
810c4ffccddSKukjin Kim	select GENERIC_GPIO
811c4ffccddSKukjin Kim	select HAVE_CLK
812d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8130665ccc4SChanwoo Choi	select CLKSRC_MMIO
814c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8159e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
81620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
817754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
818c4ffccddSKukjin Kim	help
81949b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
82049b7a491SKukjin Kim	  SMDK6450.
821c4ffccddSKukjin Kim
822acc84707SMarek Szyprowskiconfig ARCH_S5PC100
823acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8245a7652f2SByungho Min	select GENERIC_GPIO
8255a7652f2SByungho Min	select HAVE_CLK
82629e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8275a7652f2SByungho Min	select CPU_V7
828925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
82920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
830754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
831c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8325a7652f2SByungho Min	help
833acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8345a7652f2SByungho Min
835170f4e42SKukjin Kimconfig ARCH_S5PV210
836170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
837170f4e42SKukjin Kim	select CPU_V7
838eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8390f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
840170f4e42SKukjin Kim	select GENERIC_GPIO
841170f4e42SKukjin Kim	select HAVE_CLK
842b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8430665ccc4SChanwoo Choi	select CLKSRC_MMIO
844d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8459e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
84620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
847754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
848c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8490cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
850170f4e42SKukjin Kim	help
851170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
852170f4e42SKukjin Kim
85383014579SKukjin Kimconfig ARCH_EXYNOS
85483014579SKukjin Kim	bool "SAMSUNG EXYNOS"
855cc0e72b8SChanghwan Youn	select CPU_V7
856f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8570f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
858cc0e72b8SChanghwan Youn	select GENERIC_GPIO
859cc0e72b8SChanghwan Youn	select HAVE_CLK
860badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
861b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
862cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
863754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
86420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
865c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8660cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
867cc0e72b8SChanghwan Youn	help
86883014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
869cc0e72b8SChanghwan Youn
8701da177e4SLinus Torvaldsconfig ARCH_SHARK
8711da177e4SLinus Torvalds	bool "Shark"
872c750815eSRussell King	select CPU_SA110
873f7e68bbfSRussell King	select ISA
874f7e68bbfSRussell King	select ISA_DMA
8753bca103aSNicolas Pitre	select ZONE_DMA
876f7e68bbfSRussell King	select PCI
8775cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
8780cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
879c334bc15SRob Herring	select NEED_MACH_IO_H
880f999b8bdSMartin Michlmayr	help
881f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
882f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
8831da177e4SLinus Torvalds
884d98aac75SLinus Walleijconfig ARCH_U300
885d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
886d98aac75SLinus Walleij	depends on MMU
887234b6cedSRussell King	select CLKSRC_MMIO
888d98aac75SLinus Walleij	select CPU_ARM926T
889bc581770SLinus Walleij	select HAVE_TCM
890d98aac75SLinus Walleij	select ARM_AMBA
8915485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
892d98aac75SLinus Walleij	select ARM_VIC
893d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
8946d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
89550667d63SLinus Walleij	select COMMON_CLK
896d98aac75SLinus Walleij	select GENERIC_GPIO
897cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
898d98aac75SLinus Walleij	help
899d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
900d98aac75SLinus Walleij
901ccf50e23SRussell Kingconfig ARCH_U8500
902ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
90367ae14fcSArnd Bergmann	depends on MMU
904ccf50e23SRussell King	select CPU_V7
905ccf50e23SRussell King	select ARM_AMBA
906ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9076d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
90894bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9097c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9103b55658aSDave Martin	select HAVE_SMP
911ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
912ccf50e23SRussell King	help
913ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
914ccf50e23SRussell King
915ccf50e23SRussell Kingconfig ARCH_NOMADIK
916ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
917ccf50e23SRussell King	select ARM_AMBA
918ccf50e23SRussell King	select ARM_VIC
919ccf50e23SRussell King	select CPU_ARM926T
9206d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
921ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9220fa7be40SArnd Bergmann	select PINCTRL
923ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
924ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
925ccf50e23SRussell King	help
926ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
927ccf50e23SRussell King
9287c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9297c6337e2SKevin Hilman	bool "TI DaVinci"
9307c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
931dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9323bca103aSNicolas Pitre	select ZONE_DMA
9339232fcc9SKevin Hilman	select HAVE_IDE
9346d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
93520e9969bSDavid Brownell	select GENERIC_ALLOCATOR
936dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
937ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9387c6337e2SKevin Hilman	help
9397c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9407c6337e2SKevin Hilman
9413b938be6SRussell Kingconfig ARCH_OMAP
9423b938be6SRussell King	bool "TI OMAP"
9439483a578SDavid Brownell	select HAVE_CLK
9447444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
94589c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
946354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
94706cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
9489af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9493b938be6SRussell King	help
9506e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9513b938be6SRussell King
952cee37e50Sviresh kumarconfig PLAT_SPEAR
953cee37e50Sviresh kumar	bool "ST SPEAr"
954cee37e50Sviresh kumar	select ARM_AMBA
955cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9566d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
9575df33a62SViresh Kumar	select COMMON_CLK
958d6e15d78SRussell King	select CLKSRC_MMIO
959cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
960cee37e50Sviresh kumar	select HAVE_CLK
961cee37e50Sviresh kumar	help
962cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
963cee37e50Sviresh kumar
96421f47fbcSAlexey Charkovconfig ARCH_VT8500
96521f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
96621f47fbcSAlexey Charkov	select CPU_ARM926T
96721f47fbcSAlexey Charkov	select GENERIC_GPIO
96821f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
96921f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
97021f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
97121f47fbcSAlexey Charkov	select HAVE_PWM
97221f47fbcSAlexey Charkov	help
97321f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
97402c981c0SBinghua Duan
975b85a3ef4SJohn Linnconfig ARCH_ZYNQ
976b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
97702c981c0SBinghua Duan	select CPU_V7
97802c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
97902c981c0SBinghua Duan	select CLKDEV_LOOKUP
980b85a3ef4SJohn Linn	select ARM_GIC
981b85a3ef4SJohn Linn	select ARM_AMBA
982b85a3ef4SJohn Linn	select ICST
983ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
98402c981c0SBinghua Duan	select USE_OF
98502c981c0SBinghua Duan	help
986b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
9871da177e4SLinus Torvaldsendchoice
9881da177e4SLinus Torvalds
989ccf50e23SRussell King#
990ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
991ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
992ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
993ccf50e23SRussell King#
99495b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
99595b8f20fSRussell King
99695b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
99795b8f20fSRussell King
9981da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
9991da177e4SLinus Torvalds
1000d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1001d94f944eSAnton Vorontsov
100295b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
100395b8f20fSRussell King
100495b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
100595b8f20fSRussell King
1006e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1007e7736d47SLennert Buytenhek
10081da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10091da177e4SLinus Torvalds
101059d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
101159d3a193SPaulius Zaleckas
101295b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
101395b8f20fSRussell King
10141da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10151da177e4SLinus Torvalds
10163f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10173f7e5815SLennert Buytenhek
10183f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10191da177e4SLinus Torvalds
1020285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1021285f5fa7SDan Williams
10221da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10231da177e4SLinus Torvalds
102495b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
102595b8f20fSRussell King
102695b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
102795b8f20fSRussell King
102840805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig"
102940805949SKevin Wells
103095b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
103195b8f20fSRussell King
1032794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1033794d15b2SStanislav Samsonov
103495b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10351da177e4SLinus Torvalds
10361d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10371d3f33d5SShawn Guo
103895b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
103949cbe786SEric Miao
104095b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
104195b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
104295b8f20fSRussell King
1043d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1044d48af15eSTony Lindgren
1045d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10461da177e4SLinus Torvalds
10471dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10481dbae815STony Lindgren
10499dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1050585cf175STzachi Perelstein
105195b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
105295b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10531da177e4SLinus Torvalds
105495b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
105595b8f20fSRussell King
105695b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
105795b8f20fSRussell King
105895b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1059edabd38eSSaeed Bishara
1060cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1061a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1062a21765a7SBen Dooks
1063cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1064a21765a7SBen Dooks
106585fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1066b130d5c2SKukjin Kimif ARCH_S3C24XX
1067a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1068a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1069a21765a7SBen Dooksendif
10701da177e4SLinus Torvalds
1071a08ab637SBen Dooksif ARCH_S3C64XX
1072431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1073a08ab637SBen Dooksendif
1074a08ab637SBen Dooks
107549b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1076c4ffccddSKukjin Kim
10775a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
10785a7652f2SByungho Min
1079170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1080170f4e42SKukjin Kim
108183014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1082cc0e72b8SChanghwan Youn
1083882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10841da177e4SLinus Torvalds
1085c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1086c5f80065SErik Gilling
108795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
10881da177e4SLinus Torvalds
108995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
10901da177e4SLinus Torvalds
10911da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
10921da177e4SLinus Torvalds
1093ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1094420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1095ceade897SRussell King
109621f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
109721f47fbcSAlexey Charkov
10987ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
10997ec80ddfSwanzongshun
11001da177e4SLinus Torvalds# Definitions to make life easier
11011da177e4SLinus Torvaldsconfig ARCH_ACORN
11021da177e4SLinus Torvalds	bool
11031da177e4SLinus Torvalds
11047ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11057ae1f7ecSLennert Buytenhek	bool
1106469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
11077ae1f7ecSLennert Buytenhek
110869b02f6aSLennert Buytenhekconfig PLAT_ORION
110969b02f6aSLennert Buytenhek	bool
1110bfe45e0bSRussell King	select CLKSRC_MMIO
1111dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
11122f129bf4SAndrew Lunn	select COMMON_CLK
111369b02f6aSLennert Buytenhek
1114bd5ce433SEric Miaoconfig PLAT_PXA
1115bd5ce433SEric Miao	bool
1116bd5ce433SEric Miao
1117f4b8b319SRussell Kingconfig PLAT_VERSATILE
1118f4b8b319SRussell King	bool
1119f4b8b319SRussell King
1120e3887714SRussell Kingconfig ARM_TIMER_SP804
1121e3887714SRussell King	bool
1122bfe45e0bSRussell King	select CLKSRC_MMIO
1123a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1124e3887714SRussell King
11251da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11261da177e4SLinus Torvalds
1127958cab0fSRussell Kingconfig ARM_NR_BANKS
1128958cab0fSRussell King	int
1129958cab0fSRussell King	default 16 if ARCH_EP93XX
1130958cab0fSRussell King	default 8
1131958cab0fSRussell King
1132afe4b25eSLennert Buytenhekconfig IWMMXT
1133afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1134ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1135ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1136afe4b25eSLennert Buytenhek	help
1137afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1138afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1139afe4b25eSLennert Buytenhek
11401da177e4SLinus Torvaldsconfig XSCALE_PMU
11411da177e4SLinus Torvalds	bool
1142bfc994b5SPaul Bolle	depends on CPU_XSCALE
11431da177e4SLinus Torvalds	default y
11441da177e4SLinus Torvalds
11450f4f0672SJamie Ilesconfig CPU_HAS_PMU
1146e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11478954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11480f4f0672SJamie Iles	default y
11490f4f0672SJamie Iles	bool
11500f4f0672SJamie Iles
115152108641Seric miaoconfig MULTI_IRQ_HANDLER
115252108641Seric miao	bool
115352108641Seric miao	help
115452108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
115552108641Seric miao
11563b93e7b0SHyok S. Choiif !MMU
11573b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11583b93e7b0SHyok S. Choiendif
11593b93e7b0SHyok S. Choi
1160f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1161f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1162f0c4b8d6SWill Deacon	depends on CPU_V6
1163f0c4b8d6SWill Deacon	help
1164f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1165f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1166f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1167f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1168f0c4b8d6SWill Deacon
11699cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11709cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1171e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11729cba3cccSCatalin Marinas	help
11739cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
11749cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
11759cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11769cba3cccSCatalin Marinas	  recommended workaround.
11779cba3cccSCatalin Marinas
11787ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11797ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11807ce236fcSCatalin Marinas	depends on CPU_V7
11817ce236fcSCatalin Marinas	help
11827ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11837ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11847ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11857ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11867ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11877ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11887ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11897ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
11907ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
11917ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
11927ce236fcSCatalin Marinas	  available in non-secure mode.
11937ce236fcSCatalin Marinas
1194855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1195855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1196855c551fSCatalin Marinas	depends on CPU_V7
1197855c551fSCatalin Marinas	help
1198855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1199855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1200855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1201855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1202855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1203855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1204855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1205855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1206855c551fSCatalin Marinas
12070516e464SCatalin Marinasconfig ARM_ERRATA_460075
12080516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12090516e464SCatalin Marinas	depends on CPU_V7
12100516e464SCatalin Marinas	help
12110516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12120516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12130516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12140516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12150516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12160516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12170516e464SCatalin Marinas	  may not be available in non-secure mode.
12180516e464SCatalin Marinas
12199f05027cSWill Deaconconfig ARM_ERRATA_742230
12209f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12219f05027cSWill Deacon	depends on CPU_V7 && SMP
12229f05027cSWill Deacon	help
12239f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12249f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12259f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12269f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12279f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12289f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12299f05027cSWill Deacon	  the two writes.
12309f05027cSWill Deacon
1231a672e99bSWill Deaconconfig ARM_ERRATA_742231
1232a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1233a672e99bSWill Deacon	depends on CPU_V7 && SMP
1234a672e99bSWill Deacon	help
1235a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1236a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1237a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1238a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1239a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1240a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1241a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1242a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1243a672e99bSWill Deacon	  capabilities of the processor.
1244a672e99bSWill Deacon
12459e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1246fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12472839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12489e65582aSSantosh Shilimkar	help
12499e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12509e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12519e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12529e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12539e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12549e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12559e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12562839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1257cdf357f1SWill Deacon
1258cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1259cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1260e66dc745SDave Martin	depends on CPU_V7
1261cdf357f1SWill Deacon	help
1262cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1263cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1264cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1265cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1266cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1267cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1268cdf357f1SWill Deacon	  entries regardless of the ASID.
1269475d92fcSWill Deacon
12701f0090a1SRussell Kingconfig PL310_ERRATA_727915
1271fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
12721f0090a1SRussell King	depends on CACHE_L2X0
12731f0090a1SRussell King	help
12741f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12751f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12761f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12771f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12781f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12791f0090a1SRussell King	  Invalidate by Way operation.
12801f0090a1SRussell King
1281475d92fcSWill Deaconconfig ARM_ERRATA_743622
1282475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1283475d92fcSWill Deacon	depends on CPU_V7
1284475d92fcSWill Deacon	help
1285475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1286efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1287475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1288475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1289475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1290475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1291475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1292475d92fcSWill Deacon	  processor.
1293475d92fcSWill Deacon
12949a27c27cSWill Deaconconfig ARM_ERRATA_751472
12959a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1296ba90c516SDave Martin	depends on CPU_V7
12979a27c27cSWill Deacon	help
12989a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
12999a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13009a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13019a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13029a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13039a27c27cSWill Deacon
1304fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1305fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1306885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1307885028e4SSrinidhi Kasagar	help
1308885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1309885028e4SSrinidhi Kasagar
1310885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1311885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1312885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1313885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1314885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1315885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1316885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1317885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1318885028e4SSrinidhi Kasagar
1319fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1320fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1321fcbdc5feSWill Deacon	depends on CPU_V7
1322fcbdc5feSWill Deacon	help
1323fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1324fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1325fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1326fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1327fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1328fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1329fcbdc5feSWill Deacon
13305dab26afSWill Deaconconfig ARM_ERRATA_754327
13315dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13325dab26afSWill Deacon	depends on CPU_V7 && SMP
13335dab26afSWill Deacon	help
13345dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13355dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13365dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13375dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13385dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13395dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13405dab26afSWill Deacon
1341145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1342145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1343145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1344145e10e1SCatalin Marinas	help
1345145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1346145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1347145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1348145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1349145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1350145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1351145e10e1SCatalin Marinas	  is not affected.
1352145e10e1SCatalin Marinas
1353f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1354f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1355f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1356f630c1bdSWill Deacon	help
1357f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1358f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1359f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1360f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1361f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1362f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1363f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1364f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1365f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1366f630c1bdSWill Deacon
136711ed0ba1SWill Deaconconfig PL310_ERRATA_769419
136811ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
136911ed0ba1SWill Deacon	depends on CACHE_L2X0
137011ed0ba1SWill Deacon	help
137111ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
137211ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
137311ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
137411ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
137511ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
137611ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
137711ed0ba1SWill Deacon	  explicitly.
137811ed0ba1SWill Deacon
13791da177e4SLinus Torvaldsendmenu
13801da177e4SLinus Torvalds
13811da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
13821da177e4SLinus Torvalds
13831da177e4SLinus Torvaldsmenu "Bus support"
13841da177e4SLinus Torvalds
13851da177e4SLinus Torvaldsconfig ARM_AMBA
13861da177e4SLinus Torvalds	bool
13871da177e4SLinus Torvalds
13881da177e4SLinus Torvaldsconfig ISA
13891da177e4SLinus Torvalds	bool
13901da177e4SLinus Torvalds	help
13911da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
13921da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
13931da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
13941da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
13951da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
13961da177e4SLinus Torvalds
1397065909b9SRussell King# Select ISA DMA controller support
13981da177e4SLinus Torvaldsconfig ISA_DMA
13991da177e4SLinus Torvalds	bool
1400065909b9SRussell King	select ISA_DMA_API
14011da177e4SLinus Torvalds
1402065909b9SRussell King# Select ISA DMA interface
14035cae841bSAl Viroconfig ISA_DMA_API
14045cae841bSAl Viro	bool
14055cae841bSAl Viro
14061da177e4SLinus Torvaldsconfig PCI
14070b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14081da177e4SLinus Torvalds	help
14091da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14101da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14111da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14121da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14131da177e4SLinus Torvalds
141452882173SAnton Vorontsovconfig PCI_DOMAINS
141552882173SAnton Vorontsov	bool
141652882173SAnton Vorontsov	depends on PCI
141752882173SAnton Vorontsov
1418b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1419b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1420b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1421b080ac8aSMarcelo Roberto Jimenez	help
1422b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1423b080ac8aSMarcelo Roberto Jimenez
142436e23590SMatthew Wilcoxconfig PCI_SYSCALL
142536e23590SMatthew Wilcox	def_bool PCI
142636e23590SMatthew Wilcox
14271da177e4SLinus Torvalds# Select the host bridge type
14281da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14291da177e4SLinus Torvalds	bool
14301da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14311da177e4SLinus Torvalds	default y
14321da177e4SLinus Torvalds
1433a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1434a0113a99SMike Rapoport	bool
1435a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1436a0113a99SMike Rapoport	default y
1437a0113a99SMike Rapoport	select DMABOUNCE
1438a0113a99SMike Rapoport
14391da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14401da177e4SLinus Torvalds
14411da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14421da177e4SLinus Torvalds
14431da177e4SLinus Torvaldsendmenu
14441da177e4SLinus Torvalds
14451da177e4SLinus Torvaldsmenu "Kernel Features"
14461da177e4SLinus Torvalds
14473b55658aSDave Martinconfig HAVE_SMP
14483b55658aSDave Martin	bool
14493b55658aSDave Martin	help
14503b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14513b55658aSDave Martin	  capable CPU.
14523b55658aSDave Martin
14533b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14543b55658aSDave Martin	  options available to the user for configuration.
14553b55658aSDave Martin
14561da177e4SLinus Torvaldsconfig SMP
1457bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1458fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1459bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14603b55658aSDave Martin	depends on HAVE_SMP
14619934ebb8SArnd Bergmann	depends on MMU
1462f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
146389c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
14641da177e4SLinus Torvalds	help
14651da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14661da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14671da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14681da177e4SLinus Torvalds
14691da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
14701da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14711da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
14721da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
14731da177e4SLinus Torvalds	  run faster if you say N here.
14741da177e4SLinus Torvalds
1475395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
14761da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
147750a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
14781da177e4SLinus Torvalds
14791da177e4SLinus Torvalds	  If you don't know what to do here, say N.
14801da177e4SLinus Torvalds
1481f00ec48fSRussell Kingconfig SMP_ON_UP
1482f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1483f00ec48fSRussell King	depends on EXPERIMENTAL
14844d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1485f00ec48fSRussell King	default y
1486f00ec48fSRussell King	help
1487f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1488f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1489f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1490f00ec48fSRussell King	  savings.
1491f00ec48fSRussell King
1492f00ec48fSRussell King	  If you don't know what to do here, say Y.
1493f00ec48fSRussell King
1494c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1495c9018aabSVincent Guittot	bool "Support cpu topology definition"
1496c9018aabSVincent Guittot	depends on SMP && CPU_V7
1497c9018aabSVincent Guittot	default y
1498c9018aabSVincent Guittot	help
1499c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1500c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1501c9018aabSVincent Guittot	  topology of an ARM System.
1502c9018aabSVincent Guittot
1503c9018aabSVincent Guittotconfig SCHED_MC
1504c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1505c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1506c9018aabSVincent Guittot	help
1507c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1508c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1509c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1510c9018aabSVincent Guittot
1511c9018aabSVincent Guittotconfig SCHED_SMT
1512c9018aabSVincent Guittot	bool "SMT scheduler support"
1513c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1514c9018aabSVincent Guittot	help
1515c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1516c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1517c9018aabSVincent Guittot	  places. If unsure say N here.
1518c9018aabSVincent Guittot
1519a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1520a8cbcd92SRussell King	bool
1521a8cbcd92SRussell King	help
1522a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1523a8cbcd92SRussell King
1524022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER
1525022c03a2SMarc Zyngier	bool "Architected timer support"
1526022c03a2SMarc Zyngier	depends on CPU_V7
1527022c03a2SMarc Zyngier	help
1528022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1529022c03a2SMarc Zyngier
1530f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1531f32f4ce2SRussell King	bool
1532f32f4ce2SRussell King	depends on SMP
1533f32f4ce2SRussell King	help
1534f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1535f32f4ce2SRussell King
15368d5796d2SLennert Buytenhekchoice
15378d5796d2SLennert Buytenhek	prompt "Memory split"
15388d5796d2SLennert Buytenhek	default VMSPLIT_3G
15398d5796d2SLennert Buytenhek	help
15408d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15418d5796d2SLennert Buytenhek
15428d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15438d5796d2SLennert Buytenhek	  option alone!
15448d5796d2SLennert Buytenhek
15458d5796d2SLennert Buytenhek	config VMSPLIT_3G
15468d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15478d5796d2SLennert Buytenhek	config VMSPLIT_2G
15488d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15498d5796d2SLennert Buytenhek	config VMSPLIT_1G
15508d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15518d5796d2SLennert Buytenhekendchoice
15528d5796d2SLennert Buytenhek
15538d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15548d5796d2SLennert Buytenhek	hex
15558d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15568d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15578d5796d2SLennert Buytenhek	default 0xC0000000
15588d5796d2SLennert Buytenhek
15591da177e4SLinus Torvaldsconfig NR_CPUS
15601da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15611da177e4SLinus Torvalds	range 2 32
15621da177e4SLinus Torvalds	depends on SMP
15631da177e4SLinus Torvalds	default "4"
15641da177e4SLinus Torvalds
1565a054a811SRussell Kingconfig HOTPLUG_CPU
1566a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1567a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1568a054a811SRussell King	help
1569a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1570a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1571a054a811SRussell King
157237ee16aeSRussell Kingconfig LOCAL_TIMERS
157337ee16aeSRussell King	bool "Use local timer interrupts"
1574971acb9bSRussell King	depends on SMP
157537ee16aeSRussell King	default y
157630d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
157737ee16aeSRussell King	help
157837ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
157937ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
158037ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
158137ee16aeSRussell King	  "thundering herd" at every timer tick.
158237ee16aeSRussell King
158344986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
158444986ab0SPeter De Schrijver (NVIDIA)	int
15853dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
158670227a45SPhilippe Langlais	default 355 if ARCH_U8500
15879a01ec30SPaul Parsons	default 264 if MACH_H4700
158844986ab0SPeter De Schrijver (NVIDIA)	default 0
158944986ab0SPeter De Schrijver (NVIDIA)	help
159044986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
159144986ab0SPeter De Schrijver (NVIDIA)
159244986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
159344986ab0SPeter De Schrijver (NVIDIA)
1594d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15951da177e4SLinus Torvalds
1596f8065813SRussell Kingconfig HZ
1597f8065813SRussell King	int
1598b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1599a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1600bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
16015248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16025da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1603f8065813SRussell King	default 100
1604f8065813SRussell King
160516c79651SCatalin Marinasconfig THUMB2_KERNEL
16064a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1607e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
160816c79651SCatalin Marinas	select AEABI
160916c79651SCatalin Marinas	select ARM_ASM_UNIFIED
161089bace65SArnd Bergmann	select ARM_UNWIND
161116c79651SCatalin Marinas	help
161216c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
161316c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
161416c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
161516c79651SCatalin Marinas
161616c79651SCatalin Marinas	  If unsure, say N.
161716c79651SCatalin Marinas
16186f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16196f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16206f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16216f685c5cSDave Martin	default y
16226f685c5cSDave Martin	help
16236f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16246f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16256f685c5cSDave Martin	  branch instructions.
16266f685c5cSDave Martin
16276f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16286f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16296f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16306f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16316f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16326f685c5cSDave Martin	  support.
16336f685c5cSDave Martin
16346f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16356f685c5cSDave Martin	  relocation" error when loading some modules.
16366f685c5cSDave Martin
16376f685c5cSDave Martin	  Until fixed tools are available, passing
16386f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16396f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16406f685c5cSDave Martin	  stack usage in some cases.
16416f685c5cSDave Martin
16426f685c5cSDave Martin	  The problem is described in more detail at:
16436f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16446f685c5cSDave Martin
16456f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16466f685c5cSDave Martin
16476f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16486f685c5cSDave Martin
16490becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16500becb088SCatalin Marinas	bool
16510becb088SCatalin Marinas
1652704bdda0SNicolas Pitreconfig AEABI
1653704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1654704bdda0SNicolas Pitre	help
1655704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1656704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1657704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1658704bdda0SNicolas Pitre
1659704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1660704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1661704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1662704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1663704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1664704bdda0SNicolas Pitre
1665704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1666704bdda0SNicolas Pitre
16676c90c872SNicolas Pitreconfig OABI_COMPAT
1668a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
16699bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
16706c90c872SNicolas Pitre	default y
16716c90c872SNicolas Pitre	help
16726c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16736c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16746c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16756c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16766c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16776c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
16786c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16796c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16806c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16816c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
16826c90c872SNicolas Pitre	  at all). If in doubt say Y.
16836c90c872SNicolas Pitre
1684eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1685e80d6a24SMel Gorman	bool
1686e80d6a24SMel Gorman
168705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
168805944d74SRussell King	bool
168905944d74SRussell King
169007a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
169107a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
169207a2f737SRussell King
169305944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1694be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1695c80d79d7SYasunori Goto
16967b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16977b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16987b7bf499SWill Deacon
1699053a96caSNicolas Pitreconfig HIGHMEM
1700e8db89a2SRussell King	bool "High Memory Support"
1701e8db89a2SRussell King	depends on MMU
1702053a96caSNicolas Pitre	help
1703053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1704053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1705053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1706053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1707053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1708053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1709053a96caSNicolas Pitre
1710053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1711053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1712053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1713053a96caSNicolas Pitre
1714053a96caSNicolas Pitre	  If unsure, say n.
1715053a96caSNicolas Pitre
171665cec8e3SRussell Kingconfig HIGHPTE
171765cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
171865cec8e3SRussell King	depends on HIGHMEM
171965cec8e3SRussell King
17201b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17211b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1722fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17231b8873a0SJamie Iles	default y
17241b8873a0SJamie Iles	help
17251b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17261b8873a0SJamie Iles	  disabled, perf events will use software events only.
17271b8873a0SJamie Iles
17283f22ab27SDave Hansensource "mm/Kconfig"
17293f22ab27SDave Hansen
1730c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1731c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1732c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1733c1b2d970SMagnus Damm	default "9" if SA1111
1734c1b2d970SMagnus Damm	default "11"
1735c1b2d970SMagnus Damm	help
1736c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1737c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1738c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1739c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1740c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1741c1b2d970SMagnus Damm	  increase this value.
1742c1b2d970SMagnus Damm
1743c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1744c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1745c1b2d970SMagnus Damm
17461da177e4SLinus Torvaldsconfig LEDS
17471da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1748e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
17498c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
17501da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
17511da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
175273a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
175325329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1754ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
17551da177e4SLinus Torvalds	help
17561da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
17571da177e4SLinus Torvalds	  to provide useful information about your current system status.
17581da177e4SLinus Torvalds
17591da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
17601da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
17611da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
17621da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
17631da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
17641da177e4SLinus Torvalds	  system, but the driver will do nothing.
17651da177e4SLinus Torvalds
17661da177e4SLinus Torvaldsconfig LEDS_TIMER
17671da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1768eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1769eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
17701da177e4SLinus Torvalds	depends on LEDS
17710567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
17721da177e4SLinus Torvalds	default y if ARCH_EBSA110
17731da177e4SLinus Torvalds	help
17741da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
17751da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
17761da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
17771da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
17781da177e4SLinus Torvalds	  debugging unstable kernels.
17791da177e4SLinus Torvalds
17801da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17811da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17821da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17831da177e4SLinus Torvalds
17841da177e4SLinus Torvaldsconfig LEDS_CPU
17851da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1786eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1787eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1788eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
17891da177e4SLinus Torvalds	depends on LEDS
17901da177e4SLinus Torvalds	help
17911da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
17921da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
17931da177e4SLinus Torvalds	  is not currently executing.
17941da177e4SLinus Torvalds
17951da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17961da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17971da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17981da177e4SLinus Torvalds
17991da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18001da177e4SLinus Torvalds	bool
1801f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18021da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1803e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18041da177e4SLinus Torvalds	help
18051da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18061da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18071da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18081da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18091da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18101da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18111da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18121da177e4SLinus Torvalds
181339ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
181439ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
181539ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
181639ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
181739ec58f3SLennert Buytenhek	help
181839ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
181939ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
182039ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
182139ec58f3SLennert Buytenhek
182239ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
182339ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
182439ec58f3SLennert Buytenhek	  such copy operations with large buffers.
182539ec58f3SLennert Buytenhek
182639ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
182739ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
182839ec58f3SLennert Buytenhek
182970c70d97SNicolas Pitreconfig SECCOMP
183070c70d97SNicolas Pitre	bool
183170c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
183270c70d97SNicolas Pitre	---help---
183370c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
183470c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
183570c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
183670c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
183770c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
183870c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
183970c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
184070c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
184170c70d97SNicolas Pitre	  defined by each seccomp mode.
184270c70d97SNicolas Pitre
1843c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1844c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18454a50bfe3SRussell King	depends on EXPERIMENTAL
1846c743f380SNicolas Pitre	help
1847c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1848c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1849c743f380SNicolas Pitre	  the stack just before the return address, and validates
1850c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1851c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1852c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1853c743f380SNicolas Pitre	  neutralized via a kernel panic.
1854c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1855c743f380SNicolas Pitre
185673a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
185773a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
185873a65b3fSUwe Kleine-König	help
185973a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
186073a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
186173a65b3fSUwe Kleine-König
18621da177e4SLinus Torvaldsendmenu
18631da177e4SLinus Torvalds
18641da177e4SLinus Torvaldsmenu "Boot options"
18651da177e4SLinus Torvalds
18669eb8f674SGrant Likelyconfig USE_OF
18679eb8f674SGrant Likely	bool "Flattened Device Tree support"
18689eb8f674SGrant Likely	select OF
18699eb8f674SGrant Likely	select OF_EARLY_FLATTREE
187008a543adSGrant Likely	select IRQ_DOMAIN
18719eb8f674SGrant Likely	help
18729eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18739eb8f674SGrant Likely
18741da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18751da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18761da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18771da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18781da177e4SLinus Torvalds	default "0"
18791da177e4SLinus Torvalds	help
18801da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18811da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18821da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18831da177e4SLinus Torvalds	  value in their defconfig file.
18841da177e4SLinus Torvalds
18851da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18861da177e4SLinus Torvalds
18871da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18881da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18891da177e4SLinus Torvalds	default "0"
18901da177e4SLinus Torvalds	help
1891f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1892f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1893f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1894f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1895f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1896f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18971da177e4SLinus Torvalds
18981da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18991da177e4SLinus Torvalds
19001da177e4SLinus Torvaldsconfig ZBOOT_ROM
19011da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19021da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19031da177e4SLinus Torvalds	help
19041da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19051da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19061da177e4SLinus Torvalds
1907090ab3ffSSimon Hormanchoice
1908090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1909090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1910090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1911090ab3ffSSimon Horman	help
1912090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
191359bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1914090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1915090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
191659bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1917090ab3ffSSimon Horman	  rest the kernel image to RAM.
1918090ab3ffSSimon Horman
1919090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1920090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1921090ab3ffSSimon Horman	help
1922090ab3ffSSimon Horman	  Do not load image from SD or MMC
1923090ab3ffSSimon Horman
1924f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1925f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1926f45b1149SSimon Horman	help
1927090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1928090ab3ffSSimon Horman
1929090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1930090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1931090ab3ffSSimon Horman	help
1932090ab3ffSSimon Horman	  Load image from SDHI hardware block
1933090ab3ffSSimon Horman
1934090ab3ffSSimon Hormanendchoice
1935f45b1149SSimon Horman
1936e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1937e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1938e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1939e2a6a3aaSJohn Bonesio	help
1940e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1941e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1942e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1943e2a6a3aaSJohn Bonesio
1944e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1945e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1946e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1947e2a6a3aaSJohn Bonesio
1948e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1949e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1950e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1951e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1952e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1953e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1954e2a6a3aaSJohn Bonesio	  to this option.
1955e2a6a3aaSJohn Bonesio
1956b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1957b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1958b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1959b90b9a38SNicolas Pitre	help
1960b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1961b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1962b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1963b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1964b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1965b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1966b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1967b90b9a38SNicolas Pitre
19681da177e4SLinus Torvaldsconfig CMDLINE
19691da177e4SLinus Torvalds	string "Default kernel command string"
19701da177e4SLinus Torvalds	default ""
19711da177e4SLinus Torvalds	help
19721da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19731da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19741da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19751da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19761da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19771da177e4SLinus Torvalds
19784394c124SVictor Boiviechoice
19794394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19804394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
19814394c124SVictor Boivie
19824394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19834394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19844394c124SVictor Boivie	help
19854394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19864394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19874394c124SVictor Boivie	  string provided in CMDLINE will be used.
19884394c124SVictor Boivie
19894394c124SVictor Boivieconfig CMDLINE_EXTEND
19904394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19914394c124SVictor Boivie	help
19924394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19934394c124SVictor Boivie	  appended to the default kernel command string.
19944394c124SVictor Boivie
199592d2040dSAlexander Hollerconfig CMDLINE_FORCE
199692d2040dSAlexander Holler	bool "Always use the default kernel command string"
199792d2040dSAlexander Holler	help
199892d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
199992d2040dSAlexander Holler	  loader passes other arguments to the kernel.
200092d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
200192d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20024394c124SVictor Boivieendchoice
200392d2040dSAlexander Holler
20041da177e4SLinus Torvaldsconfig XIP_KERNEL
20051da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2006497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
20071da177e4SLinus Torvalds	help
20081da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20091da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20101da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20111da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20121da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20131da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20141da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20151da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20161da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20171da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20181da177e4SLinus Torvalds
20191da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20201da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20211da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20221da177e4SLinus Torvalds
20231da177e4SLinus Torvalds	  If unsure, say N.
20241da177e4SLinus Torvalds
20251da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20261da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20271da177e4SLinus Torvalds	depends on XIP_KERNEL
20281da177e4SLinus Torvalds	default "0x00080000"
20291da177e4SLinus Torvalds	help
20301da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20311da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20321da177e4SLinus Torvalds	  own flash usage.
20331da177e4SLinus Torvalds
2034c587e4a6SRichard Purdieconfig KEXEC
2035c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
203602b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2037c587e4a6SRichard Purdie	help
2038c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2039c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
204001dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2041c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2042c587e4a6SRichard Purdie
2043c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2044c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2045c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2046c587e4a6SRichard Purdie	  support.
2047c587e4a6SRichard Purdie
20484cd9d6f7SRichard Purdieconfig ATAGS_PROC
20494cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2050b98d7291SUli Luckas	depends on KEXEC
2051b98d7291SUli Luckas	default y
20524cd9d6f7SRichard Purdie	help
20534cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20544cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20554cd9d6f7SRichard Purdie
2056cb5d39b3SMika Westerbergconfig CRASH_DUMP
2057cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2058cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2059cb5d39b3SMika Westerberg	help
2060cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2061cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2062cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2063cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2064cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2065cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2066cb5d39b3SMika Westerberg
2067cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2068cb5d39b3SMika Westerberg
2069e69edc79SEric Miaoconfig AUTO_ZRELADDR
2070e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2071e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2072e69edc79SEric Miao	help
2073e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2074e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2075e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2076e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2077e69edc79SEric Miao	  from start of memory.
2078e69edc79SEric Miao
20791da177e4SLinus Torvaldsendmenu
20801da177e4SLinus Torvalds
2081ac9d7efcSRussell Kingmenu "CPU Power Management"
20821da177e4SLinus Torvalds
208389c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
20841da177e4SLinus Torvalds
20851da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20861da177e4SLinus Torvalds
208764f102b6SYong Shenconfig CPU_FREQ_IMX
208864f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
208964f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
209064f102b6SYong Shen	help
209164f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
209264f102b6SYong Shen
20931da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
20941da177e4SLinus Torvalds	bool
20951da177e4SLinus Torvalds
20961da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
20971da177e4SLinus Torvalds	bool
20981da177e4SLinus Torvalds
20991da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
21001da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
21011da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
21021da177e4SLinus Torvalds	default y
21031da177e4SLinus Torvalds	help
21041da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21051da177e4SLinus Torvalds
21061da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21071da177e4SLinus Torvalds
21081da177e4SLinus Torvalds	  If in doubt, say Y.
21091da177e4SLinus Torvalds
21109e2697ffSRussell Kingconfig CPU_FREQ_PXA
21119e2697ffSRussell King	bool
21129e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21139e2697ffSRussell King	default y
2114ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21159e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21169e2697ffSRussell King
21179d56c02aSBen Dooksconfig CPU_FREQ_S3C
21189d56c02aSBen Dooks	bool
21199d56c02aSBen Dooks	help
21209d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21219d56c02aSBen Dooks
21229d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21234a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2124b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
21259d56c02aSBen Dooks	select CPU_FREQ_S3C
21269d56c02aSBen Dooks	help
21279d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
21289d56c02aSBen Dooks	  of CPUs.
21299d56c02aSBen Dooks
21309d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
21319d56c02aSBen Dooks
21329d56c02aSBen Dooks	  If in doubt, say N.
21339d56c02aSBen Dooks
21349d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21354a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
21369d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
21379d56c02aSBen Dooks	help
21389d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
21399d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
21409d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
21419d56c02aSBen Dooks
21429d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
21439d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
21449d56c02aSBen Dooks
21459d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
21469d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
21479d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21489d56c02aSBen Dooks	help
21499d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
21509d56c02aSBen Dooks
21519d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
21529d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
21539d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21549d56c02aSBen Dooks	help
21559d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
21569d56c02aSBen Dooks
2157e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2158e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2159e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2160e6d197a6SBen Dooks	help
2161e6d197a6SBen Dooks	  Export status information via debugfs.
2162e6d197a6SBen Dooks
21631da177e4SLinus Torvaldsendif
21641da177e4SLinus Torvalds
2165ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2166ac9d7efcSRussell King
2167ac9d7efcSRussell Kingendmenu
2168ac9d7efcSRussell King
21691da177e4SLinus Torvaldsmenu "Floating point emulation"
21701da177e4SLinus Torvalds
21711da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21721da177e4SLinus Torvalds
21731da177e4SLinus Torvaldsconfig FPE_NWFPE
21741da177e4SLinus Torvalds	bool "NWFPE math emulation"
2175593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21761da177e4SLinus Torvalds	---help---
21771da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21781da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21791da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21801da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21811da177e4SLinus Torvalds
21821da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21831da177e4SLinus Torvalds	  early in the bootup.
21841da177e4SLinus Torvalds
21851da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21861da177e4SLinus Torvalds	bool "Support extended precision"
2187bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21881da177e4SLinus Torvalds	help
21891da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21901da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21911da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21921da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21931da177e4SLinus Torvalds	  floating point emulator without any good reason.
21941da177e4SLinus Torvalds
21951da177e4SLinus Torvalds	  You almost surely want to say N here.
21961da177e4SLinus Torvalds
21971da177e4SLinus Torvaldsconfig FPE_FASTFPE
21981da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
21998993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
22001da177e4SLinus Torvalds	---help---
22011da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22021da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22031da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22041da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22051da177e4SLinus Torvalds
22061da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22071da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22081da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22091da177e4SLinus Torvalds	  choose NWFPE.
22101da177e4SLinus Torvalds
22111da177e4SLinus Torvaldsconfig VFP
22121da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2213e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22141da177e4SLinus Torvalds	help
22151da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22161da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22171da177e4SLinus Torvalds
22181da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22191da177e4SLinus Torvalds	  release notes and additional status information.
22201da177e4SLinus Torvalds
22211da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22221da177e4SLinus Torvalds
222325ebee02SCatalin Marinasconfig VFPv3
222425ebee02SCatalin Marinas	bool
222525ebee02SCatalin Marinas	depends on VFP
222625ebee02SCatalin Marinas	default y if CPU_V7
222725ebee02SCatalin Marinas
2228b5872db4SCatalin Marinasconfig NEON
2229b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2230b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2231b5872db4SCatalin Marinas	help
2232b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2233b5872db4SCatalin Marinas	  Extension.
2234b5872db4SCatalin Marinas
22351da177e4SLinus Torvaldsendmenu
22361da177e4SLinus Torvalds
22371da177e4SLinus Torvaldsmenu "Userspace binary formats"
22381da177e4SLinus Torvalds
22391da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22401da177e4SLinus Torvalds
22411da177e4SLinus Torvaldsconfig ARTHUR
22421da177e4SLinus Torvalds	tristate "RISC OS personality"
2243704bdda0SNicolas Pitre	depends on !AEABI
22441da177e4SLinus Torvalds	help
22451da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22461da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22471da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22481da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22491da177e4SLinus Torvalds	  will be called arthur).
22501da177e4SLinus Torvalds
22511da177e4SLinus Torvaldsendmenu
22521da177e4SLinus Torvalds
22531da177e4SLinus Torvaldsmenu "Power management options"
22541da177e4SLinus Torvalds
2255eceab4acSRussell Kingsource "kernel/power/Kconfig"
22561da177e4SLinus Torvalds
2257f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22583d5e8af4SStephen Warren	depends on !ARCH_S5PC100 && !ARCH_TEGRA
22596a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
22603f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2261f4cb5700SJohannes Berg	def_bool y
2262f4cb5700SJohannes Berg
226315e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
226415e0d9e3SArnd Bergmann	def_bool PM_SLEEP
226515e0d9e3SArnd Bergmann
22661da177e4SLinus Torvaldsendmenu
22671da177e4SLinus Torvalds
2268d5950b43SSam Ravnborgsource "net/Kconfig"
2269d5950b43SSam Ravnborg
2270ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22711da177e4SLinus Torvalds
22721da177e4SLinus Torvaldssource "fs/Kconfig"
22731da177e4SLinus Torvalds
22741da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22751da177e4SLinus Torvalds
22761da177e4SLinus Torvaldssource "security/Kconfig"
22771da177e4SLinus Torvalds
22781da177e4SLinus Torvaldssource "crypto/Kconfig"
22791da177e4SLinus Torvalds
22801da177e4SLinus Torvaldssource "lib/Kconfig"
2281