xref: /linux/arch/arm/Kconfig (revision 8c7d14746abce601b768533c3ccb3f3e64f98551)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4b1b3f49cSRussell King	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
57463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
63d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
8957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
9d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
104badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
11017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
120cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
13b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
14ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
15171b3f0dSRussell King	select CLONE_BACKWARDS
16b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
17dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
1836d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
194477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
20b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
21171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
22b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
23b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
24b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
2538ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
26b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
27b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
28b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
29a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
30b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
317a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
3209f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
335cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
3491702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
350693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
36b1b3f49cSRussell King	select HAVE_BPF_JIT
3751aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
38171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
39b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
40b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
41b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
42b1b3f49cSRussell King	select HAVE_DMA_ATTRS
43b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
44b1b3f49cSRussell King	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
45dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
46b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
47b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
48b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
49b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
50b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
51b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
5287c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
53b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
54f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
55b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
56b1b3f49cSRussell King	select HAVE_KERNEL_LZO
57b1b3f49cSRussell King	select HAVE_KERNEL_XZ
58856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
599edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
60b1b3f49cSRussell King	select HAVE_MEMBLOCK
61171b3f0dSRussell King	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
62b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
637ada189fSJamie Iles	select HAVE_PERF_EVENTS
6449863894SWill Deacon	select HAVE_PERF_REGS
6549863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
66a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
67e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
68b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
69af1839ebSCatalin Marinas	select HAVE_UID16
7031c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
71da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
72171b3f0dSRussell King	select MODULES_USE_ELF_REL
7384f452b1SSantosh Shilimkar	select NO_BOOTMEM
74171b3f0dSRussell King	select OLD_SIGACTION
75171b3f0dSRussell King	select OLD_SIGSUSPEND3
76b1b3f49cSRussell King	select PERF_USE_VMALLOC
77b1b3f49cSRussell King	select RTC_LIB
78b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
79171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
80171b3f0dSRussell King	# according to that.  Thanks.
811da177e4SLinus Torvalds	help
821da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
83f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
841da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
851da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
861da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
871da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
881da177e4SLinus Torvalds
8974facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
90308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
9174facffeSRussell King	bool
9274facffeSRussell King
934ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
944ce63fcdSMarek Szyprowski	bool
954ce63fcdSMarek Szyprowski
964ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
974ce63fcdSMarek Szyprowski	bool
98b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
99b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1004ce63fcdSMarek Szyprowski
10160460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
10260460abfSSeung-Woo Kim
10360460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
10460460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
10560460abfSSeung-Woo Kim	range 4 9
10660460abfSSeung-Woo Kim	default 8
10760460abfSSeung-Woo Kim	help
10860460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
10960460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
11060460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
11160460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
11260460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
11360460abfSSeung-Woo Kim	  virtual space with just a few allocations.
11460460abfSSeung-Woo Kim
11560460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
11660460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
11760460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
11860460abfSSeung-Woo Kim	  by the PAGE_SIZE.
11960460abfSSeung-Woo Kim
12060460abfSSeung-Woo Kimendif
12160460abfSSeung-Woo Kim
1220b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1230b05da72SHans Ulli Kroll	bool
1240b05da72SHans Ulli Kroll
12575e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12675e7153aSRalf Baechle	bool
12775e7153aSRalf Baechle
128bc581770SLinus Walleijconfig HAVE_TCM
129bc581770SLinus Walleij	bool
130bc581770SLinus Walleij	select GENERIC_ALLOCATOR
131bc581770SLinus Walleij
132e119bfffSRussell Kingconfig HAVE_PROC_CPU
133e119bfffSRussell King	bool
134e119bfffSRussell King
135ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1365ea81769SAl Viro	bool
1375ea81769SAl Viro
1381da177e4SLinus Torvaldsconfig EISA
1391da177e4SLinus Torvalds	bool
1401da177e4SLinus Torvalds	---help---
1411da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1421da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1431da177e4SLinus Torvalds
1441da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1451da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1461da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1471da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1481da177e4SLinus Torvalds
1491da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1501da177e4SLinus Torvalds
1511da177e4SLinus Torvalds	  Otherwise, say N.
1521da177e4SLinus Torvalds
1531da177e4SLinus Torvaldsconfig SBUS
1541da177e4SLinus Torvalds	bool
1551da177e4SLinus Torvalds
156f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
157f16fb1ecSRussell King	bool
158f16fb1ecSRussell King	default y
159f16fb1ecSRussell King
160f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
161f76e9154SNicolas Pitre	bool
162f76e9154SNicolas Pitre	depends on !SMP
163f76e9154SNicolas Pitre	default y
164f76e9154SNicolas Pitre
165f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
166f16fb1ecSRussell King	bool
167f16fb1ecSRussell King	default y
168f16fb1ecSRussell King
1697ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1707ad1bcb2SRussell King	bool
1717ad1bcb2SRussell King	default y
1727ad1bcb2SRussell King
1731da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1741da177e4SLinus Torvalds	bool
1758a87411bSWill Deacon	default y
1761da177e4SLinus Torvalds
177f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
178f0d1b0b3SDavid Howells	bool
179f0d1b0b3SDavid Howells
180f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
181f0d1b0b3SDavid Howells	bool
182f0d1b0b3SDavid Howells
1834a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1844a1b5733SEduardo Valentin	bool
1854a1b5733SEduardo Valentin
186b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
187b89c3b16SAkinobu Mita	bool
188b89c3b16SAkinobu Mita	default y
189b89c3b16SAkinobu Mita
1901da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1911da177e4SLinus Torvalds	bool
1921da177e4SLinus Torvalds	default y
1931da177e4SLinus Torvalds
194a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
195a08b6b79Sviro@ZenIV.linux.org.uk	bool
196a08b6b79Sviro@ZenIV.linux.org.uk
1975ac6da66SChristoph Lameterconfig ZONE_DMA
1985ac6da66SChristoph Lameter	bool
1995ac6da66SChristoph Lameter
200ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
201ccd7ab7fSFUJITA Tomonori       def_bool y
202ccd7ab7fSFUJITA Tomonori
203c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
204c7edc9e3SDavid A. Long	def_bool y
205c7edc9e3SDavid A. Long
20658af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
20758af4a24SRob Herring	bool
20858af4a24SRob Herring
2091da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2101da177e4SLinus Torvalds	bool
2111da177e4SLinus Torvalds
2121da177e4SLinus Torvaldsconfig FIQ
2131da177e4SLinus Torvalds	bool
2141da177e4SLinus Torvalds
21513a5045dSRob Herringconfig NEED_RET_TO_USER
21613a5045dSRob Herring	bool
21713a5045dSRob Herring
218034d2f5aSAl Viroconfig ARCH_MTD_XIP
219034d2f5aSAl Viro	bool
220034d2f5aSAl Viro
221c760fc19SHyok S. Choiconfig VECTORS_BASE
222c760fc19SHyok S. Choi	hex
2236afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
224c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
225c760fc19SHyok S. Choi	default 0x00000000
226c760fc19SHyok S. Choi	help
22719accfd3SRussell King	  The base address of exception vectors.  This must be two pages
22819accfd3SRussell King	  in size.
229c760fc19SHyok S. Choi
230dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
231c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
232c1becedcSRussell King	default y
233b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
234dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
235dc21af99SRussell King	help
236111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
237111e9a5cSRussell King	  boot and module load time according to the position of the
238111e9a5cSRussell King	  kernel in system memory.
239dc21af99SRussell King
240111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
241daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
242dc21af99SRussell King
243c1becedcSRussell King	  Only disable this option if you know that you do not require
244c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
245c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
246c1becedcSRussell King
247c334bc15SRob Herringconfig NEED_MACH_IO_H
248c334bc15SRob Herring	bool
249c334bc15SRob Herring	help
250c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
251c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
252c334bc15SRob Herring	  be avoided when possible.
253c334bc15SRob Herring
2540cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2551b9f95f8SNicolas Pitre	bool
256111e9a5cSRussell King	help
2570cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2580cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2590cdc8b92SNicolas Pitre	  be avoided when possible.
2601b9f95f8SNicolas Pitre
2611b9f95f8SNicolas Pitreconfig PHYS_OFFSET
262974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
263c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
264974c0724SNicolas Pitre	default DRAM_BASE if !MMU
265c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
266c6f54a9bSUwe Kleine-König			EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
267c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
268c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
269c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
270c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
271c6f54a9bSUwe Kleine-König			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
272c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
273c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
274c6f54a9bSUwe Kleine-König	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
275c6f54a9bSUwe Kleine-König	default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
276c6f54a9bSUwe Kleine-König	default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
277c6f54a9bSUwe Kleine-König	default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
278c6f54a9bSUwe Kleine-König	default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
2791b9f95f8SNicolas Pitre	help
2801b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2811b9f95f8SNicolas Pitre	  location of main memory in your system.
282cada3c08SRussell King
28387e040b6SSimon Glassconfig GENERIC_BUG
28487e040b6SSimon Glass	def_bool y
28587e040b6SSimon Glass	depends on BUG
28687e040b6SSimon Glass
2871da177e4SLinus Torvaldssource "init/Kconfig"
2881da177e4SLinus Torvalds
289dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
290dc52ddc0SMatt Helsley
2911da177e4SLinus Torvaldsmenu "System Type"
2921da177e4SLinus Torvalds
2933c427975SHyok S. Choiconfig MMU
2943c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2953c427975SHyok S. Choi	default y
2963c427975SHyok S. Choi	help
2973c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2983c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2993c427975SHyok S. Choi
300ccf50e23SRussell King#
301ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
302ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
303ccf50e23SRussell King#
3041da177e4SLinus Torvaldschoice
3051da177e4SLinus Torvalds	prompt "ARM system type"
3061420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
3071420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3081da177e4SLinus Torvalds
309387798b3SRob Herringconfig ARCH_MULTIPLATFORM
310387798b3SRob Herring	bool "Allow multiple platforms to be selected"
311b1b3f49cSRussell King	depends on MMU
312ddb902ccSRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
31342dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
314387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
315387798b3SRob Herring	select AUTO_ZRELADDR
3166d0add40SRob Herring	select CLKSRC_OF
31766314223SDinh Nguyen	select COMMON_CLK
318ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
31908d38bebSWill Deacon	select MIGHT_HAVE_PCI
320387798b3SRob Herring	select MULTI_IRQ_HANDLER
32166314223SDinh Nguyen	select SPARSE_IRQ
32266314223SDinh Nguyen	select USE_OF
32366314223SDinh Nguyen
3244af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3254af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
326b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3274af6fee1SDeepak Saxena	select ARM_AMBA
328b1b3f49cSRussell King	select ARM_TIMER_SP804
329f9a6aa43SLinus Walleij	select COMMON_CLK
330f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
331ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
332b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
333b1b3f49cSRussell King	select ICST
334b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
335f4b8b319SRussell King	select PLAT_VERSATILE
33681cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3374af6fee1SDeepak Saxena	help
3384af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3394af6fee1SDeepak Saxena
3404af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3414af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
342b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3434af6fee1SDeepak Saxena	select ARM_AMBA
344b1b3f49cSRussell King	select ARM_TIMER_SP804
3454af6fee1SDeepak Saxena	select ARM_VIC
3466d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
347b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
348aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
349c5a0adb5SRussell King	select ICST
350f4b8b319SRussell King	select PLAT_VERSATILE
351b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
35281cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3532389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3544af6fee1SDeepak Saxena	help
3554af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3564af6fee1SDeepak Saxena
3578fc5ffa0SAndrew Victorconfig ARCH_AT91
3588fc5ffa0SAndrew Victor	bool "Atmel AT91"
359f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
360bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
361e261501dSNicolas Ferre	select IRQ_DOMAIN
3621ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3636732ae5cSJean-Christophe PLAGNIOL-VILLARD	select PINCTRL
364d48346c1SNicolas Ferre	select PINCTRL_AT91
365d48346c1SNicolas Ferre	select USE_OF
3664af6fee1SDeepak Saxena	help
367929e994fSNicolas Ferre	  This enables support for systems based on Atmel
36832963a8eSNicolas Ferre	  AT91RM9200, AT91SAM9 and SAMA5 processors.
3694af6fee1SDeepak Saxena
37093e22567SRussell Kingconfig ARCH_CLPS711X
37193e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
372a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
373ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
374c99f72adSAlexander Shiyan	select CLKSRC_MMIO
37593e22567SRussell King	select COMMON_CLK
37693e22567SRussell King	select CPU_ARM720T
3774a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3786597619fSAlexander Shiyan	select MFD_SYSCON
379e4e3a37dSAlexander Shiyan	select SOC_BUS
38093e22567SRussell King	help
38193e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
38293e22567SRussell King
383788c9700SRussell Kingconfig ARCH_GEMINI
384788c9700SRussell King	bool "Cortina Systems Gemini"
385788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
386f3372c01SLinus Walleij	select CLKSRC_MMIO
387b1b3f49cSRussell King	select CPU_FA526
388f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
389788c9700SRussell King	help
390788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
391788c9700SRussell King
3921da177e4SLinus Torvaldsconfig ARCH_EBSA110
3931da177e4SLinus Torvalds	bool "EBSA-110"
394b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
395c750815eSRussell King	select CPU_SA110
396f7e68bbfSRussell King	select ISA
397c334bc15SRob Herring	select NEED_MACH_IO_H
3980cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
399ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4001da177e4SLinus Torvalds	help
4011da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
402f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4031da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4041da177e4SLinus Torvalds	  parallel port.
4051da177e4SLinus Torvalds
4066d85e2b0SUwe Kleine-Königconfig ARCH_EFM32
4076d85e2b0SUwe Kleine-König	bool "Energy Micro efm32"
4086d85e2b0SUwe Kleine-König	depends on !MMU
4096d85e2b0SUwe Kleine-König	select ARCH_REQUIRE_GPIOLIB
4106d85e2b0SUwe Kleine-König	select ARM_NVIC
41151aaf81fSRussell King	select AUTO_ZRELADDR
4126d85e2b0SUwe Kleine-König	select CLKSRC_OF
4136d85e2b0SUwe Kleine-König	select COMMON_CLK
4146d85e2b0SUwe Kleine-König	select CPU_V7M
4156d85e2b0SUwe Kleine-König	select GENERIC_CLOCKEVENTS
4166d85e2b0SUwe Kleine-König	select NO_DMA
417ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4186d85e2b0SUwe Kleine-König	select SPARSE_IRQ
4196d85e2b0SUwe Kleine-König	select USE_OF
4206d85e2b0SUwe Kleine-König	help
4216d85e2b0SUwe Kleine-König	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
4226d85e2b0SUwe Kleine-König	  processors.
4236d85e2b0SUwe Kleine-König
424e7736d47SLennert Buytenhekconfig ARCH_EP93XX
425e7736d47SLennert Buytenhek	bool "EP93xx-based"
426b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
427b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
428b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
429e7736d47SLennert Buytenhek	select ARM_AMBA
430e7736d47SLennert Buytenhek	select ARM_VIC
4316d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
432b1b3f49cSRussell King	select CPU_ARM920T
433e7736d47SLennert Buytenhek	help
434e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
435e7736d47SLennert Buytenhek
4361da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4371da177e4SLinus Torvalds	bool "FootBridge"
438c750815eSRussell King	select CPU_SA110
4391da177e4SLinus Torvalds	select FOOTBRIDGE
4404e8d7637SRussell King	select GENERIC_CLOCKEVENTS
441d0ee9f40SArnd Bergmann	select HAVE_IDE
4428ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4430cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
444f999b8bdSMartin Michlmayr	help
445f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
446f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4471da177e4SLinus Torvalds
4484af6fee1SDeepak Saxenaconfig ARCH_NETX
4494af6fee1SDeepak Saxena	bool "Hilscher NetX based"
450b1b3f49cSRussell King	select ARM_VIC
451234b6cedSRussell King	select CLKSRC_MMIO
452c750815eSRussell King	select CPU_ARM926T
4532fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
454f999b8bdSMartin Michlmayr	help
4554af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4564af6fee1SDeepak Saxena
4573b938be6SRussell Kingconfig ARCH_IOP13XX
4583b938be6SRussell King	bool "IOP13xx-based"
4593b938be6SRussell King	depends on MMU
460b1b3f49cSRussell King	select CPU_XSC3
4610cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
46213a5045dSRob Herring	select NEED_RET_TO_USER
463b1b3f49cSRussell King	select PCI
464b1b3f49cSRussell King	select PLAT_IOP
465b1b3f49cSRussell King	select VMSPLIT_1G
46637ebbcffSThomas Gleixner	select SPARSE_IRQ
4673b938be6SRussell King	help
4683b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4693b938be6SRussell King
4703f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4713f7e5815SLennert Buytenhek	bool "IOP32x-based"
472a4f7e763SRussell King	depends on MMU
473b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
474c750815eSRussell King	select CPU_XSCALE
475e9004f50SLinus Walleij	select GPIO_IOP
47613a5045dSRob Herring	select NEED_RET_TO_USER
477f7e68bbfSRussell King	select PCI
478b1b3f49cSRussell King	select PLAT_IOP
479f999b8bdSMartin Michlmayr	help
4803f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4813f7e5815SLennert Buytenhek	  processors.
4823f7e5815SLennert Buytenhek
4833f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4843f7e5815SLennert Buytenhek	bool "IOP33x-based"
4853f7e5815SLennert Buytenhek	depends on MMU
486b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
487c750815eSRussell King	select CPU_XSCALE
488e9004f50SLinus Walleij	select GPIO_IOP
48913a5045dSRob Herring	select NEED_RET_TO_USER
4903f7e5815SLennert Buytenhek	select PCI
491b1b3f49cSRussell King	select PLAT_IOP
4923f7e5815SLennert Buytenhek	help
4933f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4941da177e4SLinus Torvalds
4953b938be6SRussell Kingconfig ARCH_IXP4XX
4963b938be6SRussell King	bool "IXP4xx-based"
497a4f7e763SRussell King	depends on MMU
49858af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
499b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
50051aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
501234b6cedSRussell King	select CLKSRC_MMIO
502c750815eSRussell King	select CPU_XSCALE
503b1b3f49cSRussell King	select DMABOUNCE if PCI
5043b938be6SRussell King	select GENERIC_CLOCKEVENTS
5050b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
506c334bc15SRob Herring	select NEED_MACH_IO_H
5079296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
508171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
509c4713074SLennert Buytenhek	help
5103b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
511c4713074SLennert Buytenhek
512edabd38eSSaeed Bisharaconfig ARCH_DOVE
513edabd38eSSaeed Bishara	bool "Marvell Dove"
514edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
515756b2531SSebastian Hesselbarth	select CPU_PJ4
516edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5170f81bd43SRussell King	select MIGHT_HAVE_PCI
518171b3f0dSRussell King	select MVEBU_MBUS
5199139acd1SSebastian Hesselbarth	select PINCTRL
5209139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
521abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
522edabd38eSSaeed Bishara	help
523edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
524edabd38eSSaeed Bishara
525788c9700SRussell Kingconfig ARCH_MV78XX0
526788c9700SRussell King	bool "Marvell MV78xx0"
527a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
528b1b3f49cSRussell King	select CPU_FEROCEON
529788c9700SRussell King	select GENERIC_CLOCKEVENTS
530171b3f0dSRussell King	select MVEBU_MBUS
531b1b3f49cSRussell King	select PCI
532abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
533788c9700SRussell King	help
534788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
535788c9700SRussell King	  MV781x0, MV782x0.
536788c9700SRussell King
537788c9700SRussell Kingconfig ARCH_ORION5X
538788c9700SRussell King	bool "Marvell Orion"
539788c9700SRussell King	depends on MMU
540a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
541b1b3f49cSRussell King	select CPU_FEROCEON
542788c9700SRussell King	select GENERIC_CLOCKEVENTS
543171b3f0dSRussell King	select MVEBU_MBUS
544b1b3f49cSRussell King	select PCI
545abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
546788c9700SRussell King	help
547788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
548788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
549788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
550788c9700SRussell King
551788c9700SRussell Kingconfig ARCH_MMP
5522f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
553788c9700SRussell King	depends on MMU
554788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5556d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
556b1b3f49cSRussell King	select GENERIC_ALLOCATOR
557788c9700SRussell King	select GENERIC_CLOCKEVENTS
558157d2644SHaojian Zhuang	select GPIO_PXA
559c24b3114SHaojian Zhuang	select IRQ_DOMAIN
5600f374561SHaojian Zhuang	select MULTI_IRQ_HANDLER
5617c8f86a4SAxel Lin	select PINCTRL
562788c9700SRussell King	select PLAT_PXA
5630bd86961SHaojian Zhuang	select SPARSE_IRQ
564788c9700SRussell King	help
5652f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
566788c9700SRussell King
567c53c9cf6SAndrew Victorconfig ARCH_KS8695
568c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
56972880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
570c7e783d6SLinus Walleij	select CLKSRC_MMIO
571b1b3f49cSRussell King	select CPU_ARM922T
572c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
573b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
574c53c9cf6SAndrew Victor	help
575c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
576c53c9cf6SAndrew Victor	  System-on-Chip devices.
577c53c9cf6SAndrew Victor
578788c9700SRussell Kingconfig ARCH_W90X900
579788c9700SRussell King	bool "Nuvoton W90X900 CPU"
580c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5816d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5826fa5d5f7SRussell King	select CLKSRC_MMIO
583b1b3f49cSRussell King	select CPU_ARM926T
58458b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
585777f9bebSLennert Buytenhek	help
586a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
587a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
588a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
589a8bc4eadSwanzongshun	  link address to know more.
590a8bc4eadSwanzongshun
591a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
592a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
593585cf175STzachi Perelstein
59493e22567SRussell Kingconfig ARCH_LPC32XX
59593e22567SRussell King	bool "NXP LPC32XX"
59693e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
59793e22567SRussell King	select ARM_AMBA
5984073723aSRussell King	select CLKDEV_LOOKUP
599234b6cedSRussell King	select CLKSRC_MMIO
60093e22567SRussell King	select CPU_ARM926T
60193e22567SRussell King	select GENERIC_CLOCKEVENTS
60293e22567SRussell King	select HAVE_IDE
60393e22567SRussell King	select USE_OF
60493e22567SRussell King	help
60593e22567SRussell King	  Support for the NXP LPC32XX family of processors
60693e22567SRussell King
6071da177e4SLinus Torvaldsconfig ARCH_PXA
6082c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
609a4f7e763SRussell King	depends on MMU
610b1b3f49cSRussell King	select ARCH_MTD_XIP
611b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
612b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
613b1b3f49cSRussell King	select AUTO_ZRELADDR
6146d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
615234b6cedSRussell King	select CLKSRC_MMIO
6166f6caeaaSRobert Jarzmik	select CLKSRC_OF
617981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
618157d2644SHaojian Zhuang	select GPIO_PXA
619b1b3f49cSRussell King	select HAVE_IDE
620b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
621bd5ce433SEric Miao	select PLAT_PXA
6226ac6b817SHaojian Zhuang	select SPARSE_IRQ
623f999b8bdSMartin Michlmayr	help
6242c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6251da177e4SLinus Torvalds
6268fc1b0f8SKumar Galaconfig ARCH_MSM
6278fc1b0f8SKumar Gala	bool "Qualcomm MSM (non-multiplatform)"
628923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
6298cc7f533SStephen Boyd	select COMMON_CLK
630b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
63149cbe786SEric Miao	help
6324b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6334b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6344b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6354b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6364b53eb4fSDaniel Walker	  (clock and power control, etc).
63749cbe786SEric Miao
638bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY
6390d9fd616SLaurent Pinchart	bool "Renesas ARM SoCs (non-multiplatform)"
640bf98c1eaSLaurent Pinchart	select ARCH_SHMOBILE
64191942d17SUwe Kleine-König	select ARM_PATCH_PHYS_VIRT if MMU
6425e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
6430ed82bc9SMagnus Damm	select CPU_V7
644b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6454c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
646a894fcc2SStephen Boyd	select HAVE_ARM_TWD if SMP
647aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
6483b55658aSDave Martin	select HAVE_SMP
649ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
65060f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
651ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
6522cd3c927SLaurent Pinchart	select PINCTRL
653b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
6540cdc23dfSMagnus Damm	select SH_CLK_CPG
655b1b3f49cSRussell King	select SPARSE_IRQ
656c793c1b0SMagnus Damm	help
6570d9fd616SLaurent Pinchart	  Support for Renesas ARM SoC platforms using a non-multiplatform
6580d9fd616SLaurent Pinchart	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
6590d9fd616SLaurent Pinchart	  and RZ families.
660c793c1b0SMagnus Damm
6611da177e4SLinus Torvaldsconfig ARCH_RPC
6621da177e4SLinus Torvalds	bool "RiscPC"
6631da177e4SLinus Torvalds	select ARCH_ACORN
664a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
66507f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6665cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
667fa04e209SArnd Bergmann	select CPU_SA110
668b1b3f49cSRussell King	select FIQ
669d0ee9f40SArnd Bergmann	select HAVE_IDE
670b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
671b1b3f49cSRussell King	select ISA_DMA_API
672c334bc15SRob Herring	select NEED_MACH_IO_H
6730cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
674ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
675b4811bacSArnd Bergmann	select VIRT_TO_BUS
6761da177e4SLinus Torvalds	help
6771da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6781da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6791da177e4SLinus Torvalds
6801da177e4SLinus Torvaldsconfig ARCH_SA1100
6811da177e4SLinus Torvalds	bool "SA1100-based"
682b1b3f49cSRussell King	select ARCH_MTD_XIP
6837444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
684b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
685b1b3f49cSRussell King	select CLKDEV_LOOKUP
686b1b3f49cSRussell King	select CLKSRC_MMIO
687b1b3f49cSRussell King	select CPU_FREQ
688b1b3f49cSRussell King	select CPU_SA1100
689b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
690d0ee9f40SArnd Bergmann	select HAVE_IDE
6911eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
692b1b3f49cSRussell King	select ISA
693affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
6940cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
695375dec92SRussell King	select SPARSE_IRQ
696f999b8bdSMartin Michlmayr	help
697f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6981da177e4SLinus Torvalds
699b130d5c2SKukjin Kimconfig ARCH_S3C24XX
700b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
70153650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
702335cce74SArnd Bergmann	select ATAGS
703b1b3f49cSRussell King	select CLKDEV_LOOKUP
7044280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
7057f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
706880cf071STomasz Figa	select GPIO_SAMSUNG
70720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
708b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
709b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
71017453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
711c334bc15SRob Herring	select NEED_MACH_IO_H
712cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7131da177e4SLinus Torvalds	help
714b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
715b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
716b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
717b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
71863b1f51bSBen Dooks
719a08ab637SBen Dooksconfig ARCH_S3C64XX
720a08ab637SBen Dooks	bool "Samsung S3C64XX"
72189f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
7221db0287aSTomasz Figa	select ARM_AMBA
723b1b3f49cSRussell King	select ARM_VIC
724335cce74SArnd Bergmann	select ATAGS
725b1b3f49cSRussell King	select CLKDEV_LOOKUP
7264280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
727ccecba3cSPankaj Dubey	select COMMON_CLK_SAMSUNG
72870bacadbSTomasz Figa	select CPU_V6K
72904a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
730880cf071STomasz Figa	select GPIO_SAMSUNG
73120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
732c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
733b1b3f49cSRussell King	select HAVE_TCM
734ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
735b1b3f49cSRussell King	select PLAT_SAMSUNG
7364ab75a3fSArnd Bergmann	select PM_GENERIC_DOMAINS if PM
737b1b3f49cSRussell King	select S3C_DEV_NAND
738b1b3f49cSRussell King	select S3C_GPIO_TRACK
739cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7406e2d9e93STomasz Figa	select SAMSUNG_WAKEMASK
74188f59738STomasz Figa	select SAMSUNG_WDT_RESET
742a08ab637SBen Dooks	help
743a08ab637SBen Dooks	  Samsung S3C64XX series based systems
744a08ab637SBen Dooks
7457c6337e2SKevin Hilmanconfig ARCH_DAVINCI
7467c6337e2SKevin Hilman	bool "TI DaVinci"
747b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
748dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
7496d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
75020e9969bSDavid Brownell	select GENERIC_ALLOCATOR
751b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
752dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
753b1b3f49cSRussell King	select HAVE_IDE
7543ad7a42dSMatt Porter	select TI_PRIV_EDMA
755689e331fSSekhar Nori	select USE_OF
756b1b3f49cSRussell King	select ZONE_DMA
7577c6337e2SKevin Hilman	help
7587c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
7597c6337e2SKevin Hilman
760a0694861STony Lindgrenconfig ARCH_OMAP1
761a0694861STony Lindgren	bool "TI OMAP1"
76200a36698SArnd Bergmann	depends on MMU
763b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
764a0694861STony Lindgren	select ARCH_OMAP
76521f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
766e9a91de7STony Prisk	select CLKDEV_LOOKUP
767cee37e50Sviresh kumar	select CLKSRC_MMIO
768b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
769a0694861STony Lindgren	select GENERIC_IRQ_CHIP
770a0694861STony Lindgren	select HAVE_IDE
771a0694861STony Lindgren	select IRQ_DOMAIN
772a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
773a0694861STony Lindgren	select NEED_MACH_MEMORY_H
77421f47fbcSAlexey Charkov	help
775a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
77602c981c0SBinghua Duan
7771da177e4SLinus Torvaldsendchoice
7781da177e4SLinus Torvalds
779387798b3SRob Herringmenu "Multiple platform selection"
780387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
781387798b3SRob Herring
782387798b3SRob Herringcomment "CPU Core family selection"
783387798b3SRob Herring
784f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
785f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
786f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
787f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
788f8afae40SArnd Bergmann	select CPU_FA526
789f8afae40SArnd Bergmann
790387798b3SRob Herringconfig ARCH_MULTI_V4T
791387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
792387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
793b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
79424e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
79524e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
79624e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
797387798b3SRob Herring
798387798b3SRob Herringconfig ARCH_MULTI_V5
799387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
800387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
801b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
80212567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
80324e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
80424e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
805387798b3SRob Herring
806387798b3SRob Herringconfig ARCH_MULTI_V4_V5
807387798b3SRob Herring	bool
808387798b3SRob Herring
809387798b3SRob Herringconfig ARCH_MULTI_V6
8108dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
811387798b3SRob Herring	select ARCH_MULTI_V6_V7
81242f4754aSRob Herring	select CPU_V6K
813387798b3SRob Herring
814387798b3SRob Herringconfig ARCH_MULTI_V7
8158dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
816387798b3SRob Herring	default y
817387798b3SRob Herring	select ARCH_MULTI_V6_V7
818b1b3f49cSRussell King	select CPU_V7
81990bc8ac7SRob Herring	select HAVE_SMP
820387798b3SRob Herring
821387798b3SRob Herringconfig ARCH_MULTI_V6_V7
822387798b3SRob Herring	bool
8239352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
824387798b3SRob Herring
825387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
826387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
827387798b3SRob Herring	select ARCH_MULTI_V5
828387798b3SRob Herring
829387798b3SRob Herringendmenu
830387798b3SRob Herring
83105e2a3deSRob Herringconfig ARCH_VIRT
83205e2a3deSRob Herring	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
8334b8b5f25SRob Herring	select ARM_AMBA
83405e2a3deSRob Herring	select ARM_GIC
83505e2a3deSRob Herring	select ARM_PSCI
8364b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
83705e2a3deSRob Herring
838ccf50e23SRussell King#
839ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
840ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
841ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
842ccf50e23SRussell King#
8433e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
8443e93a22bSGregory CLEMENT
845d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
846d9bfc86dSOleksij Rempel
84795b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
84895b8f20fSRussell King
8491d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
8501d22924eSAnders Berg
8518ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
8528ac49e04SChristian Daudt
8531c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
8541c37fa10SSebastian Hesselbarth
8551da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
8561da177e4SLinus Torvalds
857d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
858d94f944eSAnton Vorontsov
85995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
86095b8f20fSRussell King
86195b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
86295b8f20fSRussell King
863e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
864e7736d47SLennert Buytenhek
8651da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
8661da177e4SLinus Torvalds
86759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
86859d3a193SPaulius Zaleckas
869387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
870387798b3SRob Herring
871389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
872389ee0c2SHaojian Zhuang
8731da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
8741da177e4SLinus Torvalds
8753f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
8763f7e5815SLennert Buytenhek
8773f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
8781da177e4SLinus Torvalds
879285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
880285f5fa7SDan Williams
8811da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
8821da177e4SLinus Torvalds
883828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
884828989adSSantosh Shilimkar
88595b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
88695b8f20fSRussell King
8873b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
8883b8f5030SCarlo Caione
88995b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
89095b8f20fSRussell King
89117723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
89217723fd3SJonas Jensen
893794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
894794d15b2SStanislav Samsonov
8953995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
8961da177e4SLinus Torvalds
897f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
898f682a218SMatthias Brugger
8991d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
9001d3f33d5SShawn Guo
90195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
90249cbe786SEric Miao
90395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
90495b8f20fSRussell King
9059851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
9069851ca57SDaniel Tang
907d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
908d48af15eSTony Lindgren
909d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
9101da177e4SLinus Torvalds
9111dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
9121dbae815STony Lindgren
9139dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
914585cf175STzachi Perelstein
915387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
916387798b3SRob Herring
91795b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
91895b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9191da177e4SLinus Torvalds
92095b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
92195b8f20fSRussell King
9228fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
9238fc1b0f8SKumar Gala
92495b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
92595b8f20fSRussell King
926d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
927d63dc051SHeiko Stuebner
92895b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
929edabd38eSSaeed Bishara
930387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
931387798b3SRob Herring
932a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
933a21765a7SBen Dooks
93465ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
93565ebcc11SSrinivas Kandagatla
93685fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
9371da177e4SLinus Torvalds
938431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
939a08ab637SBen Dooks
940170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
941170f4e42SKukjin Kim
94283014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
943e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
944cc0e72b8SChanghwan Youn
945882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
9461da177e4SLinus Torvalds
9473b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
9483b52634fSMaxime Ripard
949156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
950156a0997SBarry Song
951c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
952c5f80065SErik Gilling
95395b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
9541da177e4SLinus Torvalds
95595b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
9561da177e4SLinus Torvalds
9571da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
9581da177e4SLinus Torvalds
959ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
960420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
961ceade897SRussell King
9626f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
9636f35f9a9STony Prisk
9647ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
9657ec80ddfSwanzongshun
9669a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
9679a45eb69SJosh Cartwright
9681da177e4SLinus Torvalds# Definitions to make life easier
9691da177e4SLinus Torvaldsconfig ARCH_ACORN
9701da177e4SLinus Torvalds	bool
9711da177e4SLinus Torvalds
9727ae1f7ecSLennert Buytenhekconfig PLAT_IOP
9737ae1f7ecSLennert Buytenhek	bool
974469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
9757ae1f7ecSLennert Buytenhek
97669b02f6aSLennert Buytenhekconfig PLAT_ORION
97769b02f6aSLennert Buytenhek	bool
978bfe45e0bSRussell King	select CLKSRC_MMIO
979b1b3f49cSRussell King	select COMMON_CLK
980dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
981278b45b0SAndrew Lunn	select IRQ_DOMAIN
98269b02f6aSLennert Buytenhek
983abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
984abcda1dcSThomas Petazzoni	bool
985abcda1dcSThomas Petazzoni	select PLAT_ORION
986abcda1dcSThomas Petazzoni
987bd5ce433SEric Miaoconfig PLAT_PXA
988bd5ce433SEric Miao	bool
989bd5ce433SEric Miao
990f4b8b319SRussell Kingconfig PLAT_VERSATILE
991f4b8b319SRussell King	bool
992f4b8b319SRussell King
993e3887714SRussell Kingconfig ARM_TIMER_SP804
994e3887714SRussell King	bool
995bfe45e0bSRussell King	select CLKSRC_MMIO
9967a0eca71SRob Herring	select CLKSRC_OF if OF
997e3887714SRussell King
998d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
999d9a1beaaSAlexandre Courbot
10001da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10011da177e4SLinus Torvalds
1002afe4b25eSLennert Buytenhekconfig IWMMXT
1003d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
1004d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1005d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
1006afe4b25eSLennert Buytenhek	help
1007afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1008afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1009afe4b25eSLennert Buytenhek
101052108641Seric miaoconfig MULTI_IRQ_HANDLER
101152108641Seric miao	bool
101252108641Seric miao	help
101352108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
101452108641Seric miao
10153b93e7b0SHyok S. Choiif !MMU
10163b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10173b93e7b0SHyok S. Choiendif
10183b93e7b0SHyok S. Choi
10193e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
10203e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
10213e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
10223e0a07f8SGregory CLEMENT	default y
10233e0a07f8SGregory CLEMENT	help
10243e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
10253e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
10263e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
10273e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
10283e0a07f8SGregory CLEMENT	  Workaround:
10293e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
10303e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
10313e0a07f8SGregory CLEMENT	  instruction
10323e0a07f8SGregory CLEMENT
1033f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1034f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1035f0c4b8d6SWill Deacon	depends on CPU_V6
1036f0c4b8d6SWill Deacon	help
1037f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1038f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1039f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1040f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1041f0c4b8d6SWill Deacon
10429cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
10439cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1044e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
10459cba3cccSCatalin Marinas	help
10469cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
10479cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
10489cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
10499cba3cccSCatalin Marinas	  recommended workaround.
10509cba3cccSCatalin Marinas
10517ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
10527ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
10537ce236fcSCatalin Marinas	depends on CPU_V7
10547ce236fcSCatalin Marinas	help
10557ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
10567ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
10577ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
10587ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
10597ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
10607ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
10617ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
10627ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
10637ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
10647ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
10657ce236fcSCatalin Marinas	  available in non-secure mode.
10667ce236fcSCatalin Marinas
1067855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1068855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1069855c551fSCatalin Marinas	depends on CPU_V7
107062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1071855c551fSCatalin Marinas	help
1072855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1073855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1074855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1075855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1076855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1077855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1078855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1079855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1080855c551fSCatalin Marinas
10810516e464SCatalin Marinasconfig ARM_ERRATA_460075
10820516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
10830516e464SCatalin Marinas	depends on CPU_V7
108462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10850516e464SCatalin Marinas	help
10860516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
10870516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
10880516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
10890516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
10900516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
10910516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
10920516e464SCatalin Marinas	  may not be available in non-secure mode.
10930516e464SCatalin Marinas
10949f05027cSWill Deaconconfig ARM_ERRATA_742230
10959f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
10969f05027cSWill Deacon	depends on CPU_V7 && SMP
109762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10989f05027cSWill Deacon	help
10999f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11009f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
11019f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
11029f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
11039f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
11049f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
11059f05027cSWill Deacon	  the two writes.
11069f05027cSWill Deacon
1107a672e99bSWill Deaconconfig ARM_ERRATA_742231
1108a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1109a672e99bSWill Deacon	depends on CPU_V7 && SMP
111062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1111a672e99bSWill Deacon	help
1112a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1113a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1114a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1115a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1116a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1117a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1118a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1119a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1120a672e99bSWill Deacon	  capabilities of the processor.
1121a672e99bSWill Deacon
112269155794SJon Medhurstconfig ARM_ERRATA_643719
112369155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
112469155794SJon Medhurst	depends on CPU_V7 && SMP
112569155794SJon Medhurst	help
112669155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
112769155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
112869155794SJon Medhurst	  register returns zero when it should return one. The workaround
112969155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
113069155794SJon Medhurst	  it behave as intended and avoiding data corruption.
113169155794SJon Medhurst
1132cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1133cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1134e66dc745SDave Martin	depends on CPU_V7
1135cdf357f1SWill Deacon	help
1136cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1137cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1138cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1139cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1140cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1141cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1142cdf357f1SWill Deacon	  entries regardless of the ASID.
1143475d92fcSWill Deacon
1144475d92fcSWill Deaconconfig ARM_ERRATA_743622
1145475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1146475d92fcSWill Deacon	depends on CPU_V7
114762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1148475d92fcSWill Deacon	help
1149475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1150efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1151475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1152475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1153475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1154475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1155475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1156475d92fcSWill Deacon	  processor.
1157475d92fcSWill Deacon
11589a27c27cSWill Deaconconfig ARM_ERRATA_751472
11599a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1160ba90c516SDave Martin	depends on CPU_V7
116162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11629a27c27cSWill Deacon	help
11639a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
11649a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
11659a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
11669a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
11679a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
11689a27c27cSWill Deacon
1169fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1170fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1171fcbdc5feSWill Deacon	depends on CPU_V7
1172fcbdc5feSWill Deacon	help
1173fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1174fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1175fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1176fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1177fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1178fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1179fcbdc5feSWill Deacon
11805dab26afSWill Deaconconfig ARM_ERRATA_754327
11815dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
11825dab26afSWill Deacon	depends on CPU_V7 && SMP
11835dab26afSWill Deacon	help
11845dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
11855dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
11865dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
11875dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
11885dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
11895dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
11905dab26afSWill Deacon
1191145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1192145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1193fd832478SFabio Estevam	depends on CPU_V6
1194145e10e1SCatalin Marinas	help
1195145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1196145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1197145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1198145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1199145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1200145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1201145e10e1SCatalin Marinas	  is not affected.
1202145e10e1SCatalin Marinas
1203f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1204f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1205f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1206f630c1bdSWill Deacon	help
1207f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1208f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1209f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1210f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1211f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1212f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1213f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1214f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1215f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1216f630c1bdSWill Deacon
12177253b85cSSimon Hormanconfig ARM_ERRATA_775420
12187253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
12197253b85cSSimon Horman       depends on CPU_V7
12207253b85cSSimon Horman       help
12217253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
12227253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
12237253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
12247253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
12257253b85cSSimon Horman	 an abort may occur on cache maintenance.
12267253b85cSSimon Horman
122793dc6887SCatalin Marinasconfig ARM_ERRATA_798181
122893dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
122993dc6887SCatalin Marinas	depends on CPU_V7 && SMP
123093dc6887SCatalin Marinas	help
123193dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
123293dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
123393dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
123493dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
123593dc6887SCatalin Marinas	  as the one being invalidated.
123693dc6887SCatalin Marinas
123784b6504fSWill Deaconconfig ARM_ERRATA_773022
123884b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
123984b6504fSWill Deacon	depends on CPU_V7
124084b6504fSWill Deacon	help
124184b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
124284b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
124384b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
124484b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
124584b6504fSWill Deacon
12461da177e4SLinus Torvaldsendmenu
12471da177e4SLinus Torvalds
12481da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12491da177e4SLinus Torvalds
12501da177e4SLinus Torvaldsmenu "Bus support"
12511da177e4SLinus Torvalds
12521da177e4SLinus Torvaldsconfig ISA
12531da177e4SLinus Torvalds	bool
12541da177e4SLinus Torvalds	help
12551da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12561da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12571da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12581da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12591da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12601da177e4SLinus Torvalds
1261065909b9SRussell King# Select ISA DMA controller support
12621da177e4SLinus Torvaldsconfig ISA_DMA
12631da177e4SLinus Torvalds	bool
1264065909b9SRussell King	select ISA_DMA_API
12651da177e4SLinus Torvalds
1266065909b9SRussell King# Select ISA DMA interface
12675cae841bSAl Viroconfig ISA_DMA_API
12685cae841bSAl Viro	bool
12695cae841bSAl Viro
12701da177e4SLinus Torvaldsconfig PCI
12710b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12721da177e4SLinus Torvalds	help
12731da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12741da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12751da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12761da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12771da177e4SLinus Torvalds
127852882173SAnton Vorontsovconfig PCI_DOMAINS
127952882173SAnton Vorontsov	bool
128052882173SAnton Vorontsov	depends on PCI
128152882173SAnton Vorontsov
1282*8c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
1283*8c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
1284*8c7d1474SLorenzo Pieralisi
1285b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1286b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1287b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1288b080ac8aSMarcelo Roberto Jimenez	help
1289b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1290b080ac8aSMarcelo Roberto Jimenez
129136e23590SMatthew Wilcoxconfig PCI_SYSCALL
129236e23590SMatthew Wilcox	def_bool PCI
129336e23590SMatthew Wilcox
1294a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1295a0113a99SMike Rapoport	bool
1296a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1297a0113a99SMike Rapoport	default y
1298a0113a99SMike Rapoport	select DMABOUNCE
1299a0113a99SMike Rapoport
13001da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
13013f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
13021da177e4SLinus Torvalds
13031da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
13041da177e4SLinus Torvalds
13051da177e4SLinus Torvaldsendmenu
13061da177e4SLinus Torvalds
13071da177e4SLinus Torvaldsmenu "Kernel Features"
13081da177e4SLinus Torvalds
13093b55658aSDave Martinconfig HAVE_SMP
13103b55658aSDave Martin	bool
13113b55658aSDave Martin	help
13123b55658aSDave Martin	  This option should be selected by machines which have an SMP-
13133b55658aSDave Martin	  capable CPU.
13143b55658aSDave Martin
13153b55658aSDave Martin	  The only effect of this option is to make the SMP-related
13163b55658aSDave Martin	  options available to the user for configuration.
13173b55658aSDave Martin
13181da177e4SLinus Torvaldsconfig SMP
1319bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1320fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1321bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
13223b55658aSDave Martin	depends on HAVE_SMP
1323801bb21cSJonathan Austin	depends on MMU || ARM_MPU
13241da177e4SLinus Torvalds	help
13251da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13264a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
13274a474157SRobert Graffham	  than one CPU, say Y.
13281da177e4SLinus Torvalds
13294a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13301da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13314a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13324a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13334a474157SRobert Graffham	  will run faster if you say N here.
13341da177e4SLinus Torvalds
1335395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13361da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
133750a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13381da177e4SLinus Torvalds
13391da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13401da177e4SLinus Torvalds
1341f00ec48fSRussell Kingconfig SMP_ON_UP
1342f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1343801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1344f00ec48fSRussell King	default y
1345f00ec48fSRussell King	help
1346f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1347f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1348f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1349f00ec48fSRussell King	  savings.
1350f00ec48fSRussell King
1351f00ec48fSRussell King	  If you don't know what to do here, say Y.
1352f00ec48fSRussell King
1353c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1354c9018aabSVincent Guittot	bool "Support cpu topology definition"
1355c9018aabSVincent Guittot	depends on SMP && CPU_V7
1356c9018aabSVincent Guittot	default y
1357c9018aabSVincent Guittot	help
1358c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1359c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1360c9018aabSVincent Guittot	  topology of an ARM System.
1361c9018aabSVincent Guittot
1362c9018aabSVincent Guittotconfig SCHED_MC
1363c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1364c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1365c9018aabSVincent Guittot	help
1366c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1367c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1368c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1369c9018aabSVincent Guittot
1370c9018aabSVincent Guittotconfig SCHED_SMT
1371c9018aabSVincent Guittot	bool "SMT scheduler support"
1372c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1373c9018aabSVincent Guittot	help
1374c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1375c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1376c9018aabSVincent Guittot	  places. If unsure say N here.
1377c9018aabSVincent Guittot
1378a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1379a8cbcd92SRussell King	bool
1380a8cbcd92SRussell King	help
1381a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1382a8cbcd92SRussell King
13838a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1384022c03a2SMarc Zyngier	bool "Architected timer support"
1385022c03a2SMarc Zyngier	depends on CPU_V7
13868a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13870c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1388022c03a2SMarc Zyngier	help
1389022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1390022c03a2SMarc Zyngier
1391f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1392f32f4ce2SRussell King	bool
1393f32f4ce2SRussell King	depends on SMP
1394da4a686aSRob Herring	select CLKSRC_OF if OF
1395f32f4ce2SRussell King	help
1396f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1397f32f4ce2SRussell King
1398e8db288eSNicolas Pitreconfig MCPM
1399e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1400e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1401e8db288eSNicolas Pitre	help
1402e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1403e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1404e8db288eSNicolas Pitre	  systems.
1405e8db288eSNicolas Pitre
1406ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1407ebf4a5c5SHaojian Zhuang	bool
1408ebf4a5c5SHaojian Zhuang	depends on MCPM
1409ebf4a5c5SHaojian Zhuang	help
1410ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1411ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1412ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1413ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1414ebf4a5c5SHaojian Zhuang
14151c33be57SNicolas Pitreconfig BIG_LITTLE
14161c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
14171c33be57SNicolas Pitre	depends on CPU_V7 && SMP
14181c33be57SNicolas Pitre	select MCPM
14191c33be57SNicolas Pitre	help
14201c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
14211c33be57SNicolas Pitre	  system architecture.
14221c33be57SNicolas Pitre
14231c33be57SNicolas Pitreconfig BL_SWITCHER
14241c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
14251c33be57SNicolas Pitre	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
14261c33be57SNicolas Pitre	select ARM_CPU_SUSPEND
142751aaf81fSRussell King	select CPU_PM
14281c33be57SNicolas Pitre	help
14291c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
14301c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14311c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14321c33be57SNicolas Pitre
1433b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1434b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1435b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1436b22537c6SNicolas Pitre	help
1437b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1438b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1439b22537c6SNicolas Pitre	  debugging purposes only.
1440b22537c6SNicolas Pitre
14418d5796d2SLennert Buytenhekchoice
14428d5796d2SLennert Buytenhek	prompt "Memory split"
1443006fa259SRussell King	depends on MMU
14448d5796d2SLennert Buytenhek	default VMSPLIT_3G
14458d5796d2SLennert Buytenhek	help
14468d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14478d5796d2SLennert Buytenhek
14488d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14498d5796d2SLennert Buytenhek	  option alone!
14508d5796d2SLennert Buytenhek
14518d5796d2SLennert Buytenhek	config VMSPLIT_3G
14528d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
14538d5796d2SLennert Buytenhek	config VMSPLIT_2G
14548d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14558d5796d2SLennert Buytenhek	config VMSPLIT_1G
14568d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14578d5796d2SLennert Buytenhekendchoice
14588d5796d2SLennert Buytenhek
14598d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14608d5796d2SLennert Buytenhek	hex
1461006fa259SRussell King	default PHYS_OFFSET if !MMU
14628d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14638d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
14648d5796d2SLennert Buytenhek	default 0xC0000000
14658d5796d2SLennert Buytenhek
14661da177e4SLinus Torvaldsconfig NR_CPUS
14671da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14681da177e4SLinus Torvalds	range 2 32
14691da177e4SLinus Torvalds	depends on SMP
14701da177e4SLinus Torvalds	default "4"
14711da177e4SLinus Torvalds
1472a054a811SRussell Kingconfig HOTPLUG_CPU
147300b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
147440b31360SStephen Rothwell	depends on SMP
1475a054a811SRussell King	help
1476a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1477a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1478a054a811SRussell King
14792bdd424fSWill Deaconconfig ARM_PSCI
14802bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
14812bdd424fSWill Deacon	depends on CPU_V7
14822bdd424fSWill Deacon	help
14832bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14842bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14852bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14862bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14872bdd424fSWill Deacon	  ARM processors").
14882bdd424fSWill Deacon
14892a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14902a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14912a6ad871SMaxime Ripard# selected platforms.
149244986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
149344986ab0SPeter De Schrijver (NVIDIA)	int
14943dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1495aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1496aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1497eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
149806b851e5SOlof Johansson	default 392 if ARCH_U8500
149901bb914cSTony Prisk	default 352 if ARCH_VT8500
15007b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
15012a6ad871SMaxime Ripard	default 264 if MACH_H4700
150244986ab0SPeter De Schrijver (NVIDIA)	default 0
150344986ab0SPeter De Schrijver (NVIDIA)	help
150444986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
150544986ab0SPeter De Schrijver (NVIDIA)
150644986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
150744986ab0SPeter De Schrijver (NVIDIA)
1508d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15091da177e4SLinus Torvalds
1510c9218b16SRussell Kingconfig HZ_FIXED
1511f8065813SRussell King	int
1512070b8b43SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
1513a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
15145248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
1515bf98c1eaSLaurent Pinchart	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
151647d84682SRussell King	default 0
1517c9218b16SRussell King
1518c9218b16SRussell Kingchoice
151947d84682SRussell King	depends on HZ_FIXED = 0
1520c9218b16SRussell King	prompt "Timer frequency"
1521c9218b16SRussell King
1522c9218b16SRussell Kingconfig HZ_100
1523c9218b16SRussell King	bool "100 Hz"
1524c9218b16SRussell King
1525c9218b16SRussell Kingconfig HZ_200
1526c9218b16SRussell King	bool "200 Hz"
1527c9218b16SRussell King
1528c9218b16SRussell Kingconfig HZ_250
1529c9218b16SRussell King	bool "250 Hz"
1530c9218b16SRussell King
1531c9218b16SRussell Kingconfig HZ_300
1532c9218b16SRussell King	bool "300 Hz"
1533c9218b16SRussell King
1534c9218b16SRussell Kingconfig HZ_500
1535c9218b16SRussell King	bool "500 Hz"
1536c9218b16SRussell King
1537c9218b16SRussell Kingconfig HZ_1000
1538c9218b16SRussell King	bool "1000 Hz"
1539c9218b16SRussell King
1540c9218b16SRussell Kingendchoice
1541c9218b16SRussell King
1542c9218b16SRussell Kingconfig HZ
1543c9218b16SRussell King	int
154447d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1545c9218b16SRussell King	default 100 if HZ_100
1546c9218b16SRussell King	default 200 if HZ_200
1547c9218b16SRussell King	default 250 if HZ_250
1548c9218b16SRussell King	default 300 if HZ_300
1549c9218b16SRussell King	default 500 if HZ_500
1550c9218b16SRussell King	default 1000
1551c9218b16SRussell King
1552c9218b16SRussell Kingconfig SCHED_HRTICK
1553c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1554f8065813SRussell King
155516c79651SCatalin Marinasconfig THUMB2_KERNEL
1556bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15574477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1558bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
155916c79651SCatalin Marinas	select AEABI
156016c79651SCatalin Marinas	select ARM_ASM_UNIFIED
156189bace65SArnd Bergmann	select ARM_UNWIND
156216c79651SCatalin Marinas	help
156316c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
156416c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
156516c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
156616c79651SCatalin Marinas
156716c79651SCatalin Marinas	  If unsure, say N.
156816c79651SCatalin Marinas
15696f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15706f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15716f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15726f685c5cSDave Martin	default y
15736f685c5cSDave Martin	help
15746f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15756f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15766f685c5cSDave Martin	  branch instructions.
15776f685c5cSDave Martin
15786f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15796f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15806f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15816f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15826f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15836f685c5cSDave Martin	  support.
15846f685c5cSDave Martin
15856f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15866f685c5cSDave Martin	  relocation" error when loading some modules.
15876f685c5cSDave Martin
15886f685c5cSDave Martin	  Until fixed tools are available, passing
15896f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15906f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15916f685c5cSDave Martin	  stack usage in some cases.
15926f685c5cSDave Martin
15936f685c5cSDave Martin	  The problem is described in more detail at:
15946f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15956f685c5cSDave Martin
15966f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15976f685c5cSDave Martin
15986f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15996f685c5cSDave Martin
16000becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16010becb088SCatalin Marinas	bool
16020becb088SCatalin Marinas
1603704bdda0SNicolas Pitreconfig AEABI
1604704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1605704bdda0SNicolas Pitre	help
1606704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1607704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1608704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1609704bdda0SNicolas Pitre
1610704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1611704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1612704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1613704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1614704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1615704bdda0SNicolas Pitre
1616704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1617704bdda0SNicolas Pitre
16186c90c872SNicolas Pitreconfig OABI_COMPAT
1619a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1620d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16216c90c872SNicolas Pitre	help
16226c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16236c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16246c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16256c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16266c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16276c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
162891702175SKees Cook
162991702175SKees Cook	  The seccomp filter system will not be available when this is
163091702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
163191702175SKees Cook	  between calling conventions during filtering.
163291702175SKees Cook
16336c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16346c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16356c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16366c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1637b02f8467SKees Cook	  at all). If in doubt say N.
16386c90c872SNicolas Pitre
1639eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1640e80d6a24SMel Gorman	bool
1641e80d6a24SMel Gorman
164205944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
164305944d74SRussell King	bool
164405944d74SRussell King
164507a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
164607a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
164707a2f737SRussell King
164805944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1649be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1650c80d79d7SYasunori Goto
16517b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16527b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16537b7bf499SWill Deacon
1654b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP
1655b8cd51afSSteve Capper	def_bool y
1656b8cd51afSSteve Capper	depends on ARM_LPAE
1657b8cd51afSSteve Capper
1658053a96caSNicolas Pitreconfig HIGHMEM
1659e8db89a2SRussell King	bool "High Memory Support"
1660e8db89a2SRussell King	depends on MMU
1661053a96caSNicolas Pitre	help
1662053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1663053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1664053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1665053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1666053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1667053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1668053a96caSNicolas Pitre
1669053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1670053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1671053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1672053a96caSNicolas Pitre
1673053a96caSNicolas Pitre	  If unsure, say n.
1674053a96caSNicolas Pitre
167565cec8e3SRussell Kingconfig HIGHPTE
167665cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
167765cec8e3SRussell King	depends on HIGHMEM
167865cec8e3SRussell King
16791b8873a0SJamie Ilesconfig HW_PERF_EVENTS
16801b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1681f0d1bc47SWill Deacon	depends on PERF_EVENTS
16821b8873a0SJamie Iles	default y
16831b8873a0SJamie Iles	help
16841b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
16851b8873a0SJamie Iles	  disabled, perf events will use software events only.
16861b8873a0SJamie Iles
16871355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
16881355e2a6SCatalin Marinas       def_bool y
16891355e2a6SCatalin Marinas       depends on ARM_LPAE
16901355e2a6SCatalin Marinas
16918d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
16928d962507SCatalin Marinas       def_bool y
16938d962507SCatalin Marinas       depends on ARM_LPAE
16948d962507SCatalin Marinas
16954bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
16964bfab203SSteven Capper	def_bool y
16974bfab203SSteven Capper
16983f22ab27SDave Hansensource "mm/Kconfig"
16993f22ab27SDave Hansen
1700c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1701bf98c1eaSLaurent Pinchart	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1702bf98c1eaSLaurent Pinchart	range 11 64 if ARCH_SHMOBILE_LEGACY
1703898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
17046d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1705c1b2d970SMagnus Damm	default "11"
1706c1b2d970SMagnus Damm	help
1707c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1708c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1709c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1710c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1711c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1712c1b2d970SMagnus Damm	  increase this value.
1713c1b2d970SMagnus Damm
1714c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1715c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1716c1b2d970SMagnus Damm
17171da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17181da177e4SLinus Torvalds	bool
1719f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17201da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1721e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17221da177e4SLinus Torvalds	help
17231da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17241da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17251da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17261da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17271da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17281da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17291da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17301da177e4SLinus Torvalds
173139ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
173238ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
173338ef2ad5SLinus Walleij	depends on MMU
173439ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
173539ec58f3SLennert Buytenhek	help
173639ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
173739ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
173839ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
173939ec58f3SLennert Buytenhek
174039ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
174139ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
174239ec58f3SLennert Buytenhek	  such copy operations with large buffers.
174339ec58f3SLennert Buytenhek
174439ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
174539ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
174639ec58f3SLennert Buytenhek
174770c70d97SNicolas Pitreconfig SECCOMP
174870c70d97SNicolas Pitre	bool
174970c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
175070c70d97SNicolas Pitre	---help---
175170c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
175270c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
175370c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
175470c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
175570c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
175670c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
175770c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
175870c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
175970c70d97SNicolas Pitre	  defined by each seccomp mode.
176070c70d97SNicolas Pitre
176106e6295bSStefano Stabelliniconfig SWIOTLB
176206e6295bSStefano Stabellini	def_bool y
176306e6295bSStefano Stabellini
176406e6295bSStefano Stabelliniconfig IOMMU_HELPER
176506e6295bSStefano Stabellini	def_bool SWIOTLB
176606e6295bSStefano Stabellini
1767eff8d644SStefano Stabelliniconfig XEN_DOM0
1768eff8d644SStefano Stabellini	def_bool y
1769eff8d644SStefano Stabellini	depends on XEN
1770eff8d644SStefano Stabellini
1771eff8d644SStefano Stabelliniconfig XEN
1772c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
177385323a99SIan Campbell	depends on ARM && AEABI && OF
1774f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
177585323a99SIan Campbell	depends on !GENERIC_ATOMIC64
17767693deccSUwe Kleine-König	depends on MMU
177751aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
177817b7ab80SStefano Stabellini	select ARM_PSCI
177983862ccfSStefano Stabellini	select SWIOTLB_XEN
1780eff8d644SStefano Stabellini	help
1781eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1782eff8d644SStefano Stabellini
17831da177e4SLinus Torvaldsendmenu
17841da177e4SLinus Torvalds
17851da177e4SLinus Torvaldsmenu "Boot options"
17861da177e4SLinus Torvalds
17879eb8f674SGrant Likelyconfig USE_OF
17889eb8f674SGrant Likely	bool "Flattened Device Tree support"
1789b1b3f49cSRussell King	select IRQ_DOMAIN
17909eb8f674SGrant Likely	select OF
17919eb8f674SGrant Likely	select OF_EARLY_FLATTREE
1792bcedb5f9SMarek Szyprowski	select OF_RESERVED_MEM
17939eb8f674SGrant Likely	help
17949eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
17959eb8f674SGrant Likely
1796bd51e2f5SNicolas Pitreconfig ATAGS
1797bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1798bd51e2f5SNicolas Pitre	default y
1799bd51e2f5SNicolas Pitre	help
1800bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1801bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1802bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1803bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1804bd51e2f5SNicolas Pitre	  leave this to y.
1805bd51e2f5SNicolas Pitre
1806bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1807bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1808bd51e2f5SNicolas Pitre	depends on ATAGS
1809bd51e2f5SNicolas Pitre	help
1810bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1811bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1812bd51e2f5SNicolas Pitre
18131da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18141da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18151da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18161da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18171da177e4SLinus Torvalds	default "0"
18181da177e4SLinus Torvalds	help
18191da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18201da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18211da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18221da177e4SLinus Torvalds	  value in their defconfig file.
18231da177e4SLinus Torvalds
18241da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18251da177e4SLinus Torvalds
18261da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18271da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18281da177e4SLinus Torvalds	default "0"
18291da177e4SLinus Torvalds	help
1830f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1831f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1832f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1833f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1834f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1835f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18361da177e4SLinus Torvalds
18371da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18381da177e4SLinus Torvalds
18391da177e4SLinus Torvaldsconfig ZBOOT_ROM
18401da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18411da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
184210968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18431da177e4SLinus Torvalds	help
18441da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18451da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18461da177e4SLinus Torvalds
1847090ab3ffSSimon Hormanchoice
1848090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1849d6f94fa0SKees Cook	depends on ZBOOT_ROM && ARCH_SH7372
1850090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1851090ab3ffSSimon Horman	help
1852090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
185359bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1854090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1855090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
185659bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1857090ab3ffSSimon Horman	  rest the kernel image to RAM.
1858090ab3ffSSimon Horman
1859090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1860090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1861090ab3ffSSimon Horman	help
1862090ab3ffSSimon Horman	  Do not load image from SD or MMC
1863090ab3ffSSimon Horman
1864f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1865f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1866f45b1149SSimon Horman	help
1867090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1868090ab3ffSSimon Horman
1869090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1870090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1871090ab3ffSSimon Horman	help
1872090ab3ffSSimon Horman	  Load image from SDHI hardware block
1873090ab3ffSSimon Horman
1874090ab3ffSSimon Hormanendchoice
1875f45b1149SSimon Horman
1876e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1877e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
187810968131SRussell King	depends on OF
1879e2a6a3aaSJohn Bonesio	help
1880e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1881e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1882e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1883e2a6a3aaSJohn Bonesio
1884e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1885e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1886e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1887e2a6a3aaSJohn Bonesio
1888e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1889e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1890e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1891e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1892e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1893e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1894e2a6a3aaSJohn Bonesio	  to this option.
1895e2a6a3aaSJohn Bonesio
1896b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1897b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1898b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1899b90b9a38SNicolas Pitre	help
1900b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1901b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1902b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1903b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1904b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1905b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1906b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1907b90b9a38SNicolas Pitre
1908d0f34a11SGenoud Richardchoice
1909d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1910d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1911d0f34a11SGenoud Richard
1912d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1913d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1914d0f34a11SGenoud Richard	help
1915d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1916d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1917d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1918d0f34a11SGenoud Richard
1919d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1920d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1921d0f34a11SGenoud Richard	help
1922d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1923d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1924d0f34a11SGenoud Richard
1925d0f34a11SGenoud Richardendchoice
1926d0f34a11SGenoud Richard
19271da177e4SLinus Torvaldsconfig CMDLINE
19281da177e4SLinus Torvalds	string "Default kernel command string"
19291da177e4SLinus Torvalds	default ""
19301da177e4SLinus Torvalds	help
19311da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19321da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19331da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19341da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19351da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19361da177e4SLinus Torvalds
19374394c124SVictor Boiviechoice
19384394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19394394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1940bd51e2f5SNicolas Pitre	depends on ATAGS
19414394c124SVictor Boivie
19424394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19434394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19444394c124SVictor Boivie	help
19454394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19464394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19474394c124SVictor Boivie	  string provided in CMDLINE will be used.
19484394c124SVictor Boivie
19494394c124SVictor Boivieconfig CMDLINE_EXTEND
19504394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19514394c124SVictor Boivie	help
19524394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19534394c124SVictor Boivie	  appended to the default kernel command string.
19544394c124SVictor Boivie
195592d2040dSAlexander Hollerconfig CMDLINE_FORCE
195692d2040dSAlexander Holler	bool "Always use the default kernel command string"
195792d2040dSAlexander Holler	help
195892d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
195992d2040dSAlexander Holler	  loader passes other arguments to the kernel.
196092d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
196192d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19624394c124SVictor Boivieendchoice
196392d2040dSAlexander Holler
19641da177e4SLinus Torvaldsconfig XIP_KERNEL
19651da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
196610968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19671da177e4SLinus Torvalds	help
19681da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19691da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19701da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19711da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19721da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19731da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19741da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19751da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19761da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19771da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19781da177e4SLinus Torvalds
19791da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19801da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19811da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19821da177e4SLinus Torvalds
19831da177e4SLinus Torvalds	  If unsure, say N.
19841da177e4SLinus Torvalds
19851da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19861da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19871da177e4SLinus Torvalds	depends on XIP_KERNEL
19881da177e4SLinus Torvalds	default "0x00080000"
19891da177e4SLinus Torvalds	help
19901da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19911da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
19921da177e4SLinus Torvalds	  own flash usage.
19931da177e4SLinus Torvalds
1994c587e4a6SRichard Purdieconfig KEXEC
1995c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
199619ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
1997c587e4a6SRichard Purdie	help
1998c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1999c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
200001dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2001c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2002c587e4a6SRichard Purdie
2003c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2004c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2005bf220695SGeert Uytterhoeven	  initially work for you.
2006c587e4a6SRichard Purdie
20074cd9d6f7SRichard Purdieconfig ATAGS_PROC
20084cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2009bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2010b98d7291SUli Luckas	default y
20114cd9d6f7SRichard Purdie	help
20124cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20134cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20144cd9d6f7SRichard Purdie
2015cb5d39b3SMika Westerbergconfig CRASH_DUMP
2016cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2017cb5d39b3SMika Westerberg	help
2018cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2019cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2020cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2021cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2022cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2023cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2024cb5d39b3SMika Westerberg
2025cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2026cb5d39b3SMika Westerberg
2027e69edc79SEric Miaoconfig AUTO_ZRELADDR
2028e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2029e69edc79SEric Miao	help
2030e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2031e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2032e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2033e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2034e69edc79SEric Miao	  from start of memory.
2035e69edc79SEric Miao
20361da177e4SLinus Torvaldsendmenu
20371da177e4SLinus Torvalds
2038ac9d7efcSRussell Kingmenu "CPU Power Management"
20391da177e4SLinus Torvalds
20401da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20411da177e4SLinus Torvalds
2042ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2043ac9d7efcSRussell King
2044ac9d7efcSRussell Kingendmenu
2045ac9d7efcSRussell King
20461da177e4SLinus Torvaldsmenu "Floating point emulation"
20471da177e4SLinus Torvalds
20481da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20491da177e4SLinus Torvalds
20501da177e4SLinus Torvaldsconfig FPE_NWFPE
20511da177e4SLinus Torvalds	bool "NWFPE math emulation"
2052593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20531da177e4SLinus Torvalds	---help---
20541da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20551da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20561da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20571da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20581da177e4SLinus Torvalds
20591da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20601da177e4SLinus Torvalds	  early in the bootup.
20611da177e4SLinus Torvalds
20621da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20631da177e4SLinus Torvalds	bool "Support extended precision"
2064bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20651da177e4SLinus Torvalds	help
20661da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20671da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20681da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20691da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20701da177e4SLinus Torvalds	  floating point emulator without any good reason.
20711da177e4SLinus Torvalds
20721da177e4SLinus Torvalds	  You almost surely want to say N here.
20731da177e4SLinus Torvalds
20741da177e4SLinus Torvaldsconfig FPE_FASTFPE
20751da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2076d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
20771da177e4SLinus Torvalds	---help---
20781da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
20791da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
20801da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
20811da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
20821da177e4SLinus Torvalds
20831da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
20841da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
20851da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
20861da177e4SLinus Torvalds	  choose NWFPE.
20871da177e4SLinus Torvalds
20881da177e4SLinus Torvaldsconfig VFP
20891da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2090e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
20911da177e4SLinus Torvalds	help
20921da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
20931da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
20941da177e4SLinus Torvalds
20951da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
20961da177e4SLinus Torvalds	  release notes and additional status information.
20971da177e4SLinus Torvalds
20981da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
20991da177e4SLinus Torvalds
210025ebee02SCatalin Marinasconfig VFPv3
210125ebee02SCatalin Marinas	bool
210225ebee02SCatalin Marinas	depends on VFP
210325ebee02SCatalin Marinas	default y if CPU_V7
210425ebee02SCatalin Marinas
2105b5872db4SCatalin Marinasconfig NEON
2106b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2107b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2108b5872db4SCatalin Marinas	help
2109b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2110b5872db4SCatalin Marinas	  Extension.
2111b5872db4SCatalin Marinas
211273c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
211373c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2114c4a30c3bSRussell King	depends on NEON && AEABI
211573c132c1SArd Biesheuvel	help
211673c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
211773c132c1SArd Biesheuvel
21181da177e4SLinus Torvaldsendmenu
21191da177e4SLinus Torvalds
21201da177e4SLinus Torvaldsmenu "Userspace binary formats"
21211da177e4SLinus Torvalds
21221da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21231da177e4SLinus Torvalds
21241da177e4SLinus Torvaldsconfig ARTHUR
21251da177e4SLinus Torvalds	tristate "RISC OS personality"
2126704bdda0SNicolas Pitre	depends on !AEABI
21271da177e4SLinus Torvalds	help
21281da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
21291da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
21301da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
21311da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
21321da177e4SLinus Torvalds	  will be called arthur).
21331da177e4SLinus Torvalds
21341da177e4SLinus Torvaldsendmenu
21351da177e4SLinus Torvalds
21361da177e4SLinus Torvaldsmenu "Power management options"
21371da177e4SLinus Torvalds
2138eceab4acSRussell Kingsource "kernel/power/Kconfig"
21391da177e4SLinus Torvalds
2140f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
214119a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2142f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2143f4cb5700SJohannes Berg	def_bool y
2144f4cb5700SJohannes Berg
214515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
214615e0d9e3SArnd Bergmann	def_bool PM_SLEEP
214715e0d9e3SArnd Bergmann
2148603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2149603fb42aSSebastian Capella	bool
2150603fb42aSSebastian Capella	depends on MMU
2151603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2152603fb42aSSebastian Capella
21531da177e4SLinus Torvaldsendmenu
21541da177e4SLinus Torvalds
2155d5950b43SSam Ravnborgsource "net/Kconfig"
2156d5950b43SSam Ravnborg
2157ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
21581da177e4SLinus Torvalds
21591da177e4SLinus Torvaldssource "fs/Kconfig"
21601da177e4SLinus Torvalds
21611da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
21621da177e4SLinus Torvalds
21631da177e4SLinus Torvaldssource "security/Kconfig"
21641da177e4SLinus Torvalds
21651da177e4SLinus Torvaldssource "crypto/Kconfig"
21661da177e4SLinus Torvalds
21671da177e4SLinus Torvaldssource "lib/Kconfig"
2168749cf76cSChristoffer Dall
2169749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2170