xref: /linux/arch/arm/Kconfig (revision 898f08e159bb63eaa5843f8dc0dab9592d4bae4c)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47563bbf8SMark Brown	select ARCH_HAVE_CUSTOM_GPIO_H
5e17c6d56SDavid Woodhouse	select HAVE_AOUT
624056f52SRussell King	select HAVE_DMA_API_DEBUG
7d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
82dc6a016SMarek Szyprowski	select HAVE_DMA_ATTRS
9e092705bSMarek Szyprowski	select HAVE_DMA_CONTIGUOUS if MMU
102778f620SRussell King	select HAVE_MEMBLOCK
1112b824fbSAlessandro Zummo	select RTC_LIB
1275e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
13a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
147463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
15fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1609f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
175cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
180693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
19856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
209edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
21606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
2280be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
2380be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
240e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
25e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
261fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
27e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
28e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
296e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
30a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
31e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
327ada189fSJamie Iles	select HAVE_PERF_EVENTS
337ada189fSJamie Iles	select PERF_USE_VMALLOC
34e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
35e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
36ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
37e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3837e74bebSStephen Boyd	select HARDIRQS_SW_RESEND
3937e74bebSStephen Boyd	select GENERIC_IRQ_PROBE
4025a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
41c1d7e01dSWill Deacon	select ARCH_WANT_IPC_PARSE_VERSION
42d4aa8b15SThomas Gleixner	select HARDIRQS_SW_RESEND
431fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
44e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
45e47b65b0SSam Ravnborg	select HAVE_BPF_JIT
4684ec6d57SThomas Gleixner	select GENERIC_SMP_IDLE_THREAD
473d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
483d92a71aSAnna-Maria Gleixner	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
498c56cc8bSWill Deacon	select GENERIC_STRNCPY_FROM_USER
508c56cc8bSWill Deacon	select GENERIC_STRNLEN_USER
51b9a50f74SWill Deacon	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
521da177e4SLinus Torvalds	help
531da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
54f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
551da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
561da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
571da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
581da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
591da177e4SLinus Torvalds
6074facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
6174facffeSRussell King	bool
6274facffeSRussell King
634ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
644ce63fcdSMarek Szyprowski	bool
654ce63fcdSMarek Szyprowski
664ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
674ce63fcdSMarek Szyprowski	select NEED_SG_DMA_LENGTH
684ce63fcdSMarek Szyprowski	select ARM_HAS_SG_CHAIN
694ce63fcdSMarek Szyprowski	bool
704ce63fcdSMarek Szyprowski
711a189b97SRussell Kingconfig HAVE_PWM
721a189b97SRussell King	bool
731a189b97SRussell King
740b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
750b05da72SHans Ulli Kroll	bool
760b05da72SHans Ulli Kroll
7775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
7875e7153aSRalf Baechle	bool
7975e7153aSRalf Baechle
800a938b97SDavid Brownellconfig GENERIC_GPIO
810a938b97SDavid Brownell	bool
820a938b97SDavid Brownell
83bc581770SLinus Walleijconfig HAVE_TCM
84bc581770SLinus Walleij	bool
85bc581770SLinus Walleij	select GENERIC_ALLOCATOR
86bc581770SLinus Walleij
87e119bfffSRussell Kingconfig HAVE_PROC_CPU
88e119bfffSRussell King	bool
89e119bfffSRussell King
905ea81769SAl Viroconfig NO_IOPORT
915ea81769SAl Viro	bool
925ea81769SAl Viro
931da177e4SLinus Torvaldsconfig EISA
941da177e4SLinus Torvalds	bool
951da177e4SLinus Torvalds	---help---
961da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
971da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
981da177e4SLinus Torvalds
991da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1001da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1011da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1021da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1031da177e4SLinus Torvalds
1041da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1051da177e4SLinus Torvalds
1061da177e4SLinus Torvalds	  Otherwise, say N.
1071da177e4SLinus Torvalds
1081da177e4SLinus Torvaldsconfig SBUS
1091da177e4SLinus Torvalds	bool
1101da177e4SLinus Torvalds
111f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
112f16fb1ecSRussell King	bool
113f16fb1ecSRussell King	default y
114f16fb1ecSRussell King
115f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
116f76e9154SNicolas Pitre	bool
117f76e9154SNicolas Pitre	depends on !SMP
118f76e9154SNicolas Pitre	default y
119f76e9154SNicolas Pitre
120f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
121f16fb1ecSRussell King	bool
122f16fb1ecSRussell King	default y
123f16fb1ecSRussell King
1247ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1257ad1bcb2SRussell King	bool
1267ad1bcb2SRussell King	default y
1277ad1bcb2SRussell King
1281da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1291da177e4SLinus Torvalds	bool
1301da177e4SLinus Torvalds	default y
1311da177e4SLinus Torvalds
1321da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1331da177e4SLinus Torvalds	bool
1341da177e4SLinus Torvalds
135f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
136f0d1b0b3SDavid Howells	bool
137f0d1b0b3SDavid Howells
138f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
139f0d1b0b3SDavid Howells	bool
140f0d1b0b3SDavid Howells
14189c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
14289c52ed4SBen Dooks	bool
14389c52ed4SBen Dooks	help
14489c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
14589c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
14689c52ed4SBen Dooks	  it.
14789c52ed4SBen Dooks
148b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
149b89c3b16SAkinobu Mita	bool
150b89c3b16SAkinobu Mita	default y
151b89c3b16SAkinobu Mita
1521da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1531da177e4SLinus Torvalds	bool
1541da177e4SLinus Torvalds	default y
1551da177e4SLinus Torvalds
156a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
157a08b6b79Sviro@ZenIV.linux.org.uk	bool
158a08b6b79Sviro@ZenIV.linux.org.uk
1595ac6da66SChristoph Lameterconfig ZONE_DMA
1605ac6da66SChristoph Lameter	bool
1615ac6da66SChristoph Lameter
162ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
163ccd7ab7fSFUJITA Tomonori       def_bool y
164ccd7ab7fSFUJITA Tomonori
16558af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
16658af4a24SRob Herring	bool
16758af4a24SRob Herring
1681da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1691da177e4SLinus Torvalds	bool
1701da177e4SLinus Torvalds
1711da177e4SLinus Torvaldsconfig FIQ
1721da177e4SLinus Torvalds	bool
1731da177e4SLinus Torvalds
17413a5045dSRob Herringconfig NEED_RET_TO_USER
17513a5045dSRob Herring	bool
17613a5045dSRob Herring
177034d2f5aSAl Viroconfig ARCH_MTD_XIP
178034d2f5aSAl Viro	bool
179034d2f5aSAl Viro
180c760fc19SHyok S. Choiconfig VECTORS_BASE
181c760fc19SHyok S. Choi	hex
1826afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
183c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
184c760fc19SHyok S. Choi	default 0x00000000
185c760fc19SHyok S. Choi	help
186c760fc19SHyok S. Choi	  The base address of exception vectors.
187c760fc19SHyok S. Choi
188dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
189c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
190c1becedcSRussell King	default y
191b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
192dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
193dc21af99SRussell King	help
194111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
195111e9a5cSRussell King	  boot and module load time according to the position of the
196111e9a5cSRussell King	  kernel in system memory.
197dc21af99SRussell King
198111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
199daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
200dc21af99SRussell King
201c1becedcSRussell King	  Only disable this option if you know that you do not require
202c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
203c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
204c1becedcSRussell King
20501464226SRob Herringconfig NEED_MACH_GPIO_H
20601464226SRob Herring	bool
20701464226SRob Herring	help
20801464226SRob Herring	  Select this when mach/gpio.h is required to provide special
20901464226SRob Herring	  definitions for this platform. The need for mach/gpio.h should
21001464226SRob Herring	  be avoided when possible.
21101464226SRob Herring
212c334bc15SRob Herringconfig NEED_MACH_IO_H
213c334bc15SRob Herring	bool
214c334bc15SRob Herring	help
215c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
216c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
217c334bc15SRob Herring	  be avoided when possible.
218c334bc15SRob Herring
2190cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2201b9f95f8SNicolas Pitre	bool
221111e9a5cSRussell King	help
2220cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2230cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2240cdc8b92SNicolas Pitre	  be avoided when possible.
2251b9f95f8SNicolas Pitre
2261b9f95f8SNicolas Pitreconfig PHYS_OFFSET
227974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2280cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
229974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2301b9f95f8SNicolas Pitre	help
2311b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2321b9f95f8SNicolas Pitre	  location of main memory in your system.
233cada3c08SRussell King
23487e040b6SSimon Glassconfig GENERIC_BUG
23587e040b6SSimon Glass	def_bool y
23687e040b6SSimon Glass	depends on BUG
23787e040b6SSimon Glass
2381da177e4SLinus Torvaldssource "init/Kconfig"
2391da177e4SLinus Torvalds
240dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
241dc52ddc0SMatt Helsley
2421da177e4SLinus Torvaldsmenu "System Type"
2431da177e4SLinus Torvalds
2443c427975SHyok S. Choiconfig MMU
2453c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2463c427975SHyok S. Choi	default y
2473c427975SHyok S. Choi	help
2483c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2493c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2503c427975SHyok S. Choi
251ccf50e23SRussell King#
252ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
253ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
254ccf50e23SRussell King#
2551da177e4SLinus Torvaldschoice
2561da177e4SLinus Torvalds	prompt "ARM system type"
257387798b3SRob Herring	default ARCH_MULTIPLATFORM
2581da177e4SLinus Torvalds
259387798b3SRob Herringconfig ARCH_MULTIPLATFORM
260387798b3SRob Herring	bool "Allow multiple platforms to be selected"
261387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
262387798b3SRob Herring	select AUTO_ZRELADDR
26366314223SDinh Nguyen	select COMMON_CLK
264387798b3SRob Herring	select MULTI_IRQ_HANDLER
26566314223SDinh Nguyen	select SPARSE_IRQ
26666314223SDinh Nguyen	select USE_OF
267387798b3SRob Herring	depends on MMU
26866314223SDinh Nguyen
2694af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2704af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2714af6fee1SDeepak Saxena	select ARM_AMBA
27289c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
273a613163dSLinus Walleij	select COMMON_CLK
274f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
2759904f793SLinus Walleij	select HAVE_TCM
276c5a0adb5SRussell King	select ICST
27713edd86dSRussell King	select GENERIC_CLOCKEVENTS
278f4b8b319SRussell King	select PLAT_VERSATILE
279c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
2800cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
281695436e3SLinus Walleij	select SPARSE_IRQ
2823108e6abSLinus Walleij	select MULTI_IRQ_HANDLER
2834af6fee1SDeepak Saxena	help
2844af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2854af6fee1SDeepak Saxena
2864af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2874af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2884af6fee1SDeepak Saxena	select ARM_AMBA
289f9a6aa43SLinus Walleij	select COMMON_CLK
290f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
291c5a0adb5SRussell King	select ICST
292ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
293eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
294f4b8b319SRussell King	select PLAT_VERSATILE
2953cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
296e3887714SRussell King	select ARM_TIMER_SP804
297b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
2980cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2994af6fee1SDeepak Saxena	help
3004af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3014af6fee1SDeepak Saxena
3024af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3034af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
3044af6fee1SDeepak Saxena	select ARM_AMBA
3054af6fee1SDeepak Saxena	select ARM_VIC
3066d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
307aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
308c5a0adb5SRussell King	select ICST
30989df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
310bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
311f4b8b319SRussell King	select PLAT_VERSATILE
31256a34b03SPawel Moll	select PLAT_VERSATILE_CLOCK
3133414ba8cSRussell King	select PLAT_VERSATILE_CLCD
314c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
315e3887714SRussell King	select ARM_TIMER_SP804
3164af6fee1SDeepak Saxena	help
3174af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3184af6fee1SDeepak Saxena
3198fc5ffa0SAndrew Victorconfig ARCH_AT91
3208fc5ffa0SAndrew Victor	bool "Atmel AT91"
321f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
32293686ae8SDavid Brownell	select HAVE_CLK
323bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
324e261501dSNicolas Ferre	select IRQ_DOMAIN
32501464226SRob Herring	select NEED_MACH_GPIO_H
3261ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3274af6fee1SDeepak Saxena	help
328929e994fSNicolas Ferre	  This enables support for systems based on Atmel
329929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3304af6fee1SDeepak Saxena
331ec9653b8SSimon Arlottconfig ARCH_BCM2835
332ec9653b8SSimon Arlott	bool "Broadcom BCM2835 family"
333ec9653b8SSimon Arlott	select ARCH_WANT_OPTIONAL_GPIOLIB
334ec9653b8SSimon Arlott	select ARM_AMBA
335ec9653b8SSimon Arlott	select ARM_ERRATA_411920
336ec9653b8SSimon Arlott	select ARM_TIMER_SP804
337ec9653b8SSimon Arlott	select CLKDEV_LOOKUP
338ec9653b8SSimon Arlott	select COMMON_CLK
339ec9653b8SSimon Arlott	select CPU_V6
340ec9653b8SSimon Arlott	select GENERIC_CLOCKEVENTS
341ec9653b8SSimon Arlott	select MULTI_IRQ_HANDLER
342ec9653b8SSimon Arlott	select SPARSE_IRQ
343ec9653b8SSimon Arlott	select USE_OF
344ec9653b8SSimon Arlott	help
345ec9653b8SSimon Arlott	  This enables support for the Broadcom BCM2835 SoC. This SoC is
346ec9653b8SSimon Arlott	  use in the Raspberry Pi, and Roku 2 devices.
347ec9653b8SSimon Arlott
3481da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3490e2fce59SAlexander Shiyan	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
350c750815eSRussell King	select CPU_ARM720T
3515cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
35261ae48c3SAlexander Shiyan	select COMMON_CLK
35361ae48c3SAlexander Shiyan	select CLKDEV_LOOKUP
3540cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
355f999b8bdSMartin Michlmayr	help
3560e2fce59SAlexander Shiyan	  Support for Cirrus Logic 711x/721x/731x based boards.
3571da177e4SLinus Torvalds
358d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
359d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
36000d2711dSImre Kaloz	select CPU_V6K
361d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
362d94f944eSAnton Vorontsov	select ARM_GIC
363ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
3640b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3655f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
366d94f944eSAnton Vorontsov	help
367d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
368d94f944eSAnton Vorontsov
369788c9700SRussell Kingconfig ARCH_GEMINI
370788c9700SRussell King	bool "Cortina Systems Gemini"
371788c9700SRussell King	select CPU_FA526
372788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3735cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
374788c9700SRussell King	help
375788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
376788c9700SRussell King
377156a0997SBarry Songconfig ARCH_SIRF
378156a0997SBarry Song	bool "CSR SiRF"
3793a6cb8ceSArnd Bergmann	select NO_IOPORT
380f6387092SArnd Bergmann	select ARCH_REQUIRE_GPIOLIB
3813a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
382198678b0SBinghua Duan	select COMMON_CLK
3833a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
384ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
385cbd8d842SBarry Song	select PINCTRL
386cbd8d842SBarry Song	select PINCTRL_SIRF
3873a6cb8ceSArnd Bergmann	select USE_OF
3883a6cb8ceSArnd Bergmann	help
389156a0997SBarry Song	  Support for CSR SiRFprimaII/Marco/Polo platforms
3903a6cb8ceSArnd Bergmann
3911da177e4SLinus Torvaldsconfig ARCH_EBSA110
3921da177e4SLinus Torvalds	bool "EBSA-110"
393c750815eSRussell King	select CPU_SA110
394f7e68bbfSRussell King	select ISA
395c5eb2a2bSRussell King	select NO_IOPORT
3965cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
397c334bc15SRob Herring	select NEED_MACH_IO_H
3980cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
3991da177e4SLinus Torvalds	help
4001da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
401f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4021da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4031da177e4SLinus Torvalds	  parallel port.
4041da177e4SLinus Torvalds
405e7736d47SLennert Buytenhekconfig ARCH_EP93XX
406e7736d47SLennert Buytenhek	bool "EP93xx-based"
407c750815eSRussell King	select CPU_ARM920T
408e7736d47SLennert Buytenhek	select ARM_AMBA
409e7736d47SLennert Buytenhek	select ARM_VIC
4106d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4117444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
412eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4135cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4145725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
415e7736d47SLennert Buytenhek	help
416e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
417e7736d47SLennert Buytenhek
4181da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4191da177e4SLinus Torvalds	bool "FootBridge"
420c750815eSRussell King	select CPU_SA110
4211da177e4SLinus Torvalds	select FOOTBRIDGE
4224e8d7637SRussell King	select GENERIC_CLOCKEVENTS
423d0ee9f40SArnd Bergmann	select HAVE_IDE
4248ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4250cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
426f999b8bdSMartin Michlmayr	help
427f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
428f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4291da177e4SLinus Torvalds
430788c9700SRussell Kingconfig ARCH_MXC
431788c9700SRussell King	bool "Freescale MXC/iMX-based"
432788c9700SRussell King	select GENERIC_CLOCKEVENTS
433788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4346d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
435234b6cedSRussell King	select CLKSRC_MMIO
4368b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
437ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
4388842a9e2SShawn Guo	select SPARSE_IRQ
4393e62af82SUwe Kleine-König	select USE_OF
440788c9700SRussell King	help
441788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
442788c9700SRussell King
4431d3f33d5SShawn Guoconfig ARCH_MXS
4441d3f33d5SShawn Guo	bool "Freescale MXS-based"
4451d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4461d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
447b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4485c61ddcfSRussell King	select CLKSRC_MMIO
4492664681fSShawn Guo	select COMMON_CLK
4506abda3e1SShawn Guo	select HAVE_CLK_PREPARE
4514e0a1b8cSShawn Guo	select MULTI_IRQ_HANDLER
452a0f5e363SShawn Guo	select PINCTRL
453c2668206SShawn Guo	select SPARSE_IRQ
4546c4d4efbSShawn Guo	select USE_OF
4551d3f33d5SShawn Guo	help
4561d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4571d3f33d5SShawn Guo
4584af6fee1SDeepak Saxenaconfig ARCH_NETX
4594af6fee1SDeepak Saxena	bool "Hilscher NetX based"
460234b6cedSRussell King	select CLKSRC_MMIO
461c750815eSRussell King	select CPU_ARM926T
4624af6fee1SDeepak Saxena	select ARM_VIC
4632fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
464f999b8bdSMartin Michlmayr	help
4654af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4664af6fee1SDeepak Saxena
4674af6fee1SDeepak Saxenaconfig ARCH_H720X
4684af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
469c750815eSRussell King	select CPU_ARM720T
4704af6fee1SDeepak Saxena	select ISA_DMA_API
4715cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4724af6fee1SDeepak Saxena	help
4734af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4744af6fee1SDeepak Saxena
4753b938be6SRussell Kingconfig ARCH_IOP13XX
4763b938be6SRussell King	bool "IOP13xx-based"
4773b938be6SRussell King	depends on MMU
478c750815eSRussell King	select CPU_XSC3
4793b938be6SRussell King	select PLAT_IOP
4803b938be6SRussell King	select PCI
4813b938be6SRussell King	select ARCH_SUPPORTS_MSI
4828d5796d2SLennert Buytenhek	select VMSPLIT_1G
4830cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
48413a5045dSRob Herring	select NEED_RET_TO_USER
4853b938be6SRussell King	help
4863b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4873b938be6SRussell King
4883f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4893f7e5815SLennert Buytenhek	bool "IOP32x-based"
490a4f7e763SRussell King	depends on MMU
491c750815eSRussell King	select CPU_XSCALE
49201464226SRob Herring	select NEED_MACH_GPIO_H
493c334bc15SRob Herring	select NEED_MACH_IO_H
49413a5045dSRob Herring	select NEED_RET_TO_USER
4957ae1f7ecSLennert Buytenhek	select PLAT_IOP
496f7e68bbfSRussell King	select PCI
497bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
498f999b8bdSMartin Michlmayr	help
4993f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5003f7e5815SLennert Buytenhek	  processors.
5013f7e5815SLennert Buytenhek
5023f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5033f7e5815SLennert Buytenhek	bool "IOP33x-based"
5043f7e5815SLennert Buytenhek	depends on MMU
505c750815eSRussell King	select CPU_XSCALE
50601464226SRob Herring	select NEED_MACH_GPIO_H
507c334bc15SRob Herring	select NEED_MACH_IO_H
50813a5045dSRob Herring	select NEED_RET_TO_USER
5097ae1f7ecSLennert Buytenhek	select PLAT_IOP
5103f7e5815SLennert Buytenhek	select PCI
511bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5123f7e5815SLennert Buytenhek	help
5133f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5141da177e4SLinus Torvalds
5153b938be6SRussell Kingconfig ARCH_IXP4XX
5163b938be6SRussell King	bool "IXP4xx-based"
517a4f7e763SRussell King	depends on MMU
51858af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
519234b6cedSRussell King	select CLKSRC_MMIO
520c750815eSRussell King	select CPU_XSCALE
5219dde0ae3SRichard Cochran	select ARCH_REQUIRE_GPIOLIB
5223b938be6SRussell King	select GENERIC_CLOCKEVENTS
5230b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
524c334bc15SRob Herring	select NEED_MACH_IO_H
525485bdde7SRussell King	select DMABOUNCE if PCI
526c4713074SLennert Buytenhek	help
5273b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
528c4713074SLennert Buytenhek
529edabd38eSSaeed Bisharaconfig ARCH_DOVE
530edabd38eSSaeed Bishara	bool "Marvell Dove"
5317b769bb3SKonstantin Porotchkin	select CPU_V7
532edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
533edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5340f81bd43SRussell King	select MIGHT_HAVE_PCI
535abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
5360f81bd43SRussell King	select USB_ARCH_HAS_EHCI
537edabd38eSSaeed Bishara	help
538edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
539edabd38eSSaeed Bishara
540651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
541651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
542c750815eSRussell King	select CPU_FEROCEON
543651c74c7SSaeed Bishara	select PCI
544a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
545651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
546abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
547651c74c7SSaeed Bishara	help
548651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
549651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
550651c74c7SSaeed Bishara
55140805949SKevin Wellsconfig ARCH_LPC32XX
55240805949SKevin Wells	bool "NXP LPC32XX"
553234b6cedSRussell King	select CLKSRC_MMIO
55440805949SKevin Wells	select CPU_ARM926T
55540805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
55640805949SKevin Wells	select HAVE_IDE
55740805949SKevin Wells	select ARM_AMBA
55840805949SKevin Wells	select USB_ARCH_HAS_OHCI
5596d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
56040805949SKevin Wells	select GENERIC_CLOCKEVENTS
561f5c42271SRoland Stigge	select USE_OF
562c49a1830SAlexandre Pereira da Silva	select HAVE_PWM
56340805949SKevin Wells	help
56440805949SKevin Wells	  Support for the NXP LPC32XX family of processors
56540805949SKevin Wells
566788c9700SRussell Kingconfig ARCH_MV78XX0
567788c9700SRussell King	bool "Marvell MV78xx0"
568788c9700SRussell King	select CPU_FEROCEON
569788c9700SRussell King	select PCI
570a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
571788c9700SRussell King	select GENERIC_CLOCKEVENTS
572abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
573788c9700SRussell King	help
574788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
575788c9700SRussell King	  MV781x0, MV782x0.
576788c9700SRussell King
577788c9700SRussell Kingconfig ARCH_ORION5X
578788c9700SRussell King	bool "Marvell Orion"
579788c9700SRussell King	depends on MMU
580788c9700SRussell King	select CPU_FEROCEON
581788c9700SRussell King	select PCI
582a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
583788c9700SRussell King	select GENERIC_CLOCKEVENTS
584abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
585788c9700SRussell King	help
586788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
587788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
588788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
589788c9700SRussell King
590788c9700SRussell Kingconfig ARCH_MMP
5912f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
592788c9700SRussell King	depends on MMU
593788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5946d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
595788c9700SRussell King	select GENERIC_CLOCKEVENTS
596157d2644SHaojian Zhuang	select GPIO_PXA
597c24b3114SHaojian Zhuang	select IRQ_DOMAIN
598788c9700SRussell King	select PLAT_PXA
5990bd86961SHaojian Zhuang	select SPARSE_IRQ
6003c7241bdSLeo Yan	select GENERIC_ALLOCATOR
60101464226SRob Herring	select NEED_MACH_GPIO_H
602788c9700SRussell King	help
6032f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
604788c9700SRussell King
605c53c9cf6SAndrew Victorconfig ARCH_KS8695
606c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
607c750815eSRussell King	select CPU_ARM922T
60872880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6090cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
610c7e783d6SLinus Walleij	select CLKSRC_MMIO
611c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
612c53c9cf6SAndrew Victor	help
613c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
614c53c9cf6SAndrew Victor	  System-on-Chip devices.
615c53c9cf6SAndrew Victor
616788c9700SRussell Kingconfig ARCH_W90X900
617788c9700SRussell King	bool "Nuvoton W90X900 CPU"
618788c9700SRussell King	select CPU_ARM926T
619c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6206d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6216fa5d5f7SRussell King	select CLKSRC_MMIO
62258b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
623777f9bebSLennert Buytenhek	help
624a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
625a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
626a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
627a8bc4eadSwanzongshun	  link address to know more.
628a8bc4eadSwanzongshun
629a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
630a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
631585cf175STzachi Perelstein
632c5f80065SErik Gillingconfig ARCH_TEGRA
633c5f80065SErik Gilling	bool "NVIDIA Tegra"
6344073723aSRussell King	select CLKDEV_LOOKUP
635234b6cedSRussell King	select CLKSRC_MMIO
636c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
637c5f80065SErik Gilling	select GENERIC_GPIO
638c5f80065SErik Gilling	select HAVE_CLK
6393b55658aSDave Martin	select HAVE_SMP
640ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
6417056d423SColin Cross	select ARCH_HAS_CPUFREQ
6422c95b7e0SStephen Warren	select USE_OF
64392fe58f0SPrashant Gaikwad	select COMMON_CLK
644c5f80065SErik Gilling	help
645c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
646c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
647c5f80065SErik Gilling
6481da177e4SLinus Torvaldsconfig ARCH_PXA
6492c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
650a4f7e763SRussell King	depends on MMU
651034d2f5aSAl Viro	select ARCH_MTD_XIP
65289c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
6536d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
654234b6cedSRussell King	select CLKSRC_MMIO
6557444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
656981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
657157d2644SHaojian Zhuang	select GPIO_PXA
658bd5ce433SEric Miao	select PLAT_PXA
6596ac6b817SHaojian Zhuang	select SPARSE_IRQ
6604e234cc0SEric Miao	select AUTO_ZRELADDR
6618a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
66215e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
663d0ee9f40SArnd Bergmann	select HAVE_IDE
66401464226SRob Herring	select NEED_MACH_GPIO_H
665f999b8bdSMartin Michlmayr	help
6662c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6671da177e4SLinus Torvalds
668788c9700SRussell Kingconfig ARCH_MSM
669788c9700SRussell King	bool "Qualcomm MSM"
6704b536b8dSSteve Muckle	select HAVE_CLK
67149cbe786SEric Miao	select GENERIC_CLOCKEVENTS
672923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
673bd32344aSStephen Boyd	select CLKDEV_LOOKUP
67449cbe786SEric Miao	help
6754b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6764b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6774b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6784b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6794b53eb4fSDaniel Walker	  (clock and power control, etc).
68049cbe786SEric Miao
681c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
6826d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
6836d72ad35SPaul Mundt	select HAVE_CLK
6845e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
685aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
6863b55658aSDave Martin	select HAVE_SMP
6876d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
688ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
6896d72ad35SPaul Mundt	select NO_IOPORT
6906d72ad35SPaul Mundt	select SPARSE_IRQ
69160f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
692e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
6930cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
694c793c1b0SMagnus Damm	help
6956d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
696c793c1b0SMagnus Damm
6971da177e4SLinus Torvaldsconfig ARCH_RPC
6981da177e4SLinus Torvalds	bool "RiscPC"
6991da177e4SLinus Torvalds	select ARCH_ACORN
7001da177e4SLinus Torvalds	select FIQ
701a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
702341eb781SBen Dooks	select HAVE_PATA_PLATFORM
703065909b9SRussell King	select ISA_DMA_API
7045ea81769SAl Viro	select NO_IOPORT
70507f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7065cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
707d0ee9f40SArnd Bergmann	select HAVE_IDE
708c334bc15SRob Herring	select NEED_MACH_IO_H
7090cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7101da177e4SLinus Torvalds	help
7111da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7121da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7131da177e4SLinus Torvalds
7141da177e4SLinus Torvaldsconfig ARCH_SA1100
7151da177e4SLinus Torvalds	bool "SA1100-based"
716234b6cedSRussell King	select CLKSRC_MMIO
717c750815eSRussell King	select CPU_SA1100
718f7e68bbfSRussell King	select ISA
71905944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
720034d2f5aSAl Viro	select ARCH_MTD_XIP
72189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7221937f5b9SRussell King	select CPU_FREQ
7233e238be2SRussell King	select GENERIC_CLOCKEVENTS
7244a8f8340SJett.Zhou	select CLKDEV_LOOKUP
7257444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
726d0ee9f40SArnd Bergmann	select HAVE_IDE
72701464226SRob Herring	select NEED_MACH_GPIO_H
7280cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
729375dec92SRussell King	select SPARSE_IRQ
730f999b8bdSMartin Michlmayr	help
731f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7321da177e4SLinus Torvalds
733b130d5c2SKukjin Kimconfig ARCH_S3C24XX
734b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
7350a938b97SDavid Brownell	select GENERIC_GPIO
7369d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
7379483a578SDavid Brownell	select HAVE_CLK
738e83626f2SThomas Abraham	select CLKDEV_LOOKUP
7395cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
74020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
741b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
742b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
74301464226SRob Herring	select NEED_MACH_GPIO_H
744c334bc15SRob Herring	select NEED_MACH_IO_H
7451da177e4SLinus Torvalds	help
746b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
747b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
748b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
749b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
75063b1f51bSBen Dooks
751a08ab637SBen Dooksconfig ARCH_S3C64XX
752a08ab637SBen Dooks	bool "Samsung S3C64XX"
75389f1fa08SBen Dooks	select PLAT_SAMSUNG
75489f0ce72SBen Dooks	select CPU_V6
75589f0ce72SBen Dooks	select ARM_VIC
756a08ab637SBen Dooks	select HAVE_CLK
7576700397aSMark Brown	select HAVE_TCM
758226e85f4SThomas Abraham	select CLKDEV_LOOKUP
75989f0ce72SBen Dooks	select NO_IOPORT
7605cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
76189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
76289f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
76389f0ce72SBen Dooks	select SAMSUNG_CLKSRC
76489f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
76589f0ce72SBen Dooks	select S3C_GPIO_TRACK
76689f0ce72SBen Dooks	select S3C_DEV_NAND
76789f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
76889f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
76920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
770c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
77101464226SRob Herring	select NEED_MACH_GPIO_H
772a08ab637SBen Dooks	help
773a08ab637SBen Dooks	  Samsung S3C64XX series based systems
774a08ab637SBen Dooks
77549b7a491SKukjin Kimconfig ARCH_S5P64X0
77649b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
777c4ffccddSKukjin Kim	select CPU_V6
778c4ffccddSKukjin Kim	select GENERIC_GPIO
779c4ffccddSKukjin Kim	select HAVE_CLK
780d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
7810665ccc4SChanwoo Choi	select CLKSRC_MMIO
782c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
7839e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
78420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
785754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
78601464226SRob Herring	select NEED_MACH_GPIO_H
787c4ffccddSKukjin Kim	help
78849b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
78949b7a491SKukjin Kim	  SMDK6450.
790c4ffccddSKukjin Kim
791acc84707SMarek Szyprowskiconfig ARCH_S5PC100
792acc84707SMarek Szyprowski	bool "Samsung S5PC100"
7935a7652f2SByungho Min	select GENERIC_GPIO
7945a7652f2SByungho Min	select HAVE_CLK
79529e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
7965a7652f2SByungho Min	select CPU_V7
797925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
79820676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
799754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
800c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
80101464226SRob Herring	select NEED_MACH_GPIO_H
8025a7652f2SByungho Min	help
803acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8045a7652f2SByungho Min
805170f4e42SKukjin Kimconfig ARCH_S5PV210
806170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
807170f4e42SKukjin Kim	select CPU_V7
808eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8090f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
810170f4e42SKukjin Kim	select GENERIC_GPIO
811170f4e42SKukjin Kim	select HAVE_CLK
812b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8130665ccc4SChanwoo Choi	select CLKSRC_MMIO
814d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8159e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
81620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
817754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
818c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
81901464226SRob Herring	select NEED_MACH_GPIO_H
8200cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
821170f4e42SKukjin Kim	help
822170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
823170f4e42SKukjin Kim
82483014579SKukjin Kimconfig ARCH_EXYNOS
82583014579SKukjin Kim	bool "SAMSUNG EXYNOS"
826cc0e72b8SChanghwan Youn	select CPU_V7
827f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8280f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
829cc0e72b8SChanghwan Youn	select GENERIC_GPIO
830cc0e72b8SChanghwan Youn	select HAVE_CLK
831badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
832b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
833cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
834754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
83520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
836c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
83701464226SRob Herring	select NEED_MACH_GPIO_H
8380cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
839cc0e72b8SChanghwan Youn	help
84083014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
841cc0e72b8SChanghwan Youn
8421da177e4SLinus Torvaldsconfig ARCH_SHARK
8431da177e4SLinus Torvalds	bool "Shark"
844c750815eSRussell King	select CPU_SA110
845f7e68bbfSRussell King	select ISA
846f7e68bbfSRussell King	select ISA_DMA
8473bca103aSNicolas Pitre	select ZONE_DMA
848f7e68bbfSRussell King	select PCI
8495cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
8500cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
851f999b8bdSMartin Michlmayr	help
852f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
853f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
8541da177e4SLinus Torvalds
855d98aac75SLinus Walleijconfig ARCH_U300
856d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
857d98aac75SLinus Walleij	depends on MMU
858234b6cedSRussell King	select CLKSRC_MMIO
859d98aac75SLinus Walleij	select CPU_ARM926T
860bc581770SLinus Walleij	select HAVE_TCM
861d98aac75SLinus Walleij	select ARM_AMBA
8625485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
863d98aac75SLinus Walleij	select ARM_VIC
864d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
8656d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
86650667d63SLinus Walleij	select COMMON_CLK
867d98aac75SLinus Walleij	select GENERIC_GPIO
868cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
869a4fe292fSLinus Walleij	select SPARSE_IRQ
870d98aac75SLinus Walleij	help
871d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
872d98aac75SLinus Walleij
873ccf50e23SRussell Kingconfig ARCH_U8500
874ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
87567ae14fcSArnd Bergmann	depends on MMU
876ccf50e23SRussell King	select CPU_V7
877ccf50e23SRussell King	select ARM_AMBA
878ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
8796d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
88094bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
8817c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
8823b55658aSDave Martin	select HAVE_SMP
883ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
884ccf50e23SRussell King	help
885ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
886ccf50e23SRussell King
887ccf50e23SRussell Kingconfig ARCH_NOMADIK
888ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
889ccf50e23SRussell King	select ARM_AMBA
890ccf50e23SRussell King	select ARM_VIC
891ccf50e23SRussell King	select CPU_ARM926T
8924a31bd28SLinus Walleij	select COMMON_CLK
893ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
8940fa7be40SArnd Bergmann	select PINCTRL
8952601ccfeSLinus Walleij	select PINCTRL_STN8815
896ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
897ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
898ccf50e23SRussell King	help
899ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
900ccf50e23SRussell King
9017c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9027c6337e2SKevin Hilman	bool "TI DaVinci"
9037c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
904dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9053bca103aSNicolas Pitre	select ZONE_DMA
9069232fcc9SKevin Hilman	select HAVE_IDE
9076d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
90820e9969bSDavid Brownell	select GENERIC_ALLOCATOR
909dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
910ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
91101464226SRob Herring	select NEED_MACH_GPIO_H
9127c6337e2SKevin Hilman	help
9137c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9147c6337e2SKevin Hilman
9153b938be6SRussell Kingconfig ARCH_OMAP
9163b938be6SRussell King	bool "TI OMAP"
91700a36698SArnd Bergmann	depends on MMU
9189483a578SDavid Brownell	select HAVE_CLK
9197444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
92089c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
921354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
92206cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
9239af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
92401464226SRob Herring	select NEED_MACH_GPIO_H
9253b938be6SRussell King	help
9266e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9273b938be6SRussell King
928cee37e50Sviresh kumarconfig PLAT_SPEAR
929cee37e50Sviresh kumar	bool "ST SPEAr"
930cee37e50Sviresh kumar	select ARM_AMBA
931cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9326d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
9335df33a62SViresh Kumar	select COMMON_CLK
934d6e15d78SRussell King	select CLKSRC_MMIO
935cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
936cee37e50Sviresh kumar	select HAVE_CLK
937cee37e50Sviresh kumar	help
938cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
939cee37e50Sviresh kumar
94021f47fbcSAlexey Charkovconfig ARCH_VT8500
94121f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
94221f47fbcSAlexey Charkov	select CPU_ARM926T
94321f47fbcSAlexey Charkov	select GENERIC_GPIO
94421f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
94521f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
94621f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
947e9a91de7STony Prisk	select USE_OF
948e9a91de7STony Prisk	select COMMON_CLK
949e9a91de7STony Prisk	select HAVE_CLK
950e9a91de7STony Prisk	select CLKDEV_LOOKUP
95121f47fbcSAlexey Charkov	help
95221f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
95302c981c0SBinghua Duan
954b85a3ef4SJohn Linnconfig ARCH_ZYNQ
955b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
95602c981c0SBinghua Duan	select CPU_V7
95702c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
95802c981c0SBinghua Duan	select CLKDEV_LOOKUP
959b85a3ef4SJohn Linn	select ARM_GIC
960b85a3ef4SJohn Linn	select ARM_AMBA
961b85a3ef4SJohn Linn	select ICST
962ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
96302c981c0SBinghua Duan	select USE_OF
96402c981c0SBinghua Duan	help
965b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
9661da177e4SLinus Torvaldsendchoice
9671da177e4SLinus Torvalds
968387798b3SRob Herringmenu "Multiple platform selection"
969387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
970387798b3SRob Herring
971387798b3SRob Herringcomment "CPU Core family selection"
972387798b3SRob Herring
973387798b3SRob Herringconfig ARCH_MULTI_V4
974387798b3SRob Herring	bool "ARMv4 based platforms (FA526, StrongARM)"
975387798b3SRob Herring	select ARCH_MULTI_V4_V5
976387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
977387798b3SRob Herring
978387798b3SRob Herringconfig ARCH_MULTI_V4T
979387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
980387798b3SRob Herring	select ARCH_MULTI_V4_V5
981387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
982387798b3SRob Herring
983387798b3SRob Herringconfig ARCH_MULTI_V5
984387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
985387798b3SRob Herring	select ARCH_MULTI_V4_V5
986387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
987387798b3SRob Herring
988387798b3SRob Herringconfig ARCH_MULTI_V4_V5
989387798b3SRob Herring	bool
990387798b3SRob Herring
991387798b3SRob Herringconfig ARCH_MULTI_V6
992387798b3SRob Herring	bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
993387798b3SRob Herring	select CPU_V6
994387798b3SRob Herring	select ARCH_MULTI_V6_V7
995387798b3SRob Herring
996387798b3SRob Herringconfig ARCH_MULTI_V7
997387798b3SRob Herring	bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
998387798b3SRob Herring	select CPU_V7
99961727630SRob Herring	select ARCH_VEXPRESS
1000387798b3SRob Herring	default y
1001387798b3SRob Herring	select ARCH_MULTI_V6_V7
1002387798b3SRob Herring
1003387798b3SRob Herringconfig ARCH_MULTI_V6_V7
1004387798b3SRob Herring	bool
1005387798b3SRob Herring
1006387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
1007387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1008387798b3SRob Herring	select ARCH_MULTI_V5
1009387798b3SRob Herring
1010387798b3SRob Herringendmenu
1011387798b3SRob Herring
1012ccf50e23SRussell King#
1013ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
1014ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
1015ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
1016ccf50e23SRussell King#
10173e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
10183e93a22bSGregory CLEMENT
101995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
102095b8f20fSRussell King
10211da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
10221da177e4SLinus Torvalds
1023d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1024d94f944eSAnton Vorontsov
102595b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
102695b8f20fSRussell King
102795b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
102895b8f20fSRussell King
1029e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1030e7736d47SLennert Buytenhek
10311da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10321da177e4SLinus Torvalds
103359d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
103459d3a193SPaulius Zaleckas
103595b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
103695b8f20fSRussell King
1037387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
1038387798b3SRob Herring
10391da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10401da177e4SLinus Torvalds
10413f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10423f7e5815SLennert Buytenhek
10433f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10441da177e4SLinus Torvalds
1045285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1046285f5fa7SDan Williams
10471da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10481da177e4SLinus Torvalds
104995b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
105095b8f20fSRussell King
105195b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
105295b8f20fSRussell King
105395b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
105495b8f20fSRussell King
1055794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1056794d15b2SStanislav Samsonov
105795b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10581da177e4SLinus Torvalds
10591d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10601d3f33d5SShawn Guo
106195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
106249cbe786SEric Miao
106395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
106495b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
106595b8f20fSRussell King
1066d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1067d48af15eSTony Lindgren
1068d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10691da177e4SLinus Torvalds
10701dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10711dbae815STony Lindgren
10729dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1073585cf175STzachi Perelstein
1074387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
1075387798b3SRob Herring
107695b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
107795b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10781da177e4SLinus Torvalds
107995b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
108095b8f20fSRussell King
108195b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
108295b8f20fSRussell King
108395b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1084edabd38eSSaeed Bishara
1085cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1086a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1087a21765a7SBen Dooks
1088387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
1089387798b3SRob Herring
1090cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1091a21765a7SBen Dooks
109285fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1093b130d5c2SKukjin Kimif ARCH_S3C24XX
1094a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1095a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1096a21765a7SBen Dooksendif
10971da177e4SLinus Torvalds
1098a08ab637SBen Dooksif ARCH_S3C64XX
1099431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1100a08ab637SBen Dooksendif
1101a08ab637SBen Dooks
110249b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1103c4ffccddSKukjin Kim
11045a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
11055a7652f2SByungho Min
1106170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1107170f4e42SKukjin Kim
110883014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1109cc0e72b8SChanghwan Youn
1110882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
11111da177e4SLinus Torvalds
1112156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
1113156a0997SBarry Song
1114c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1115c5f80065SErik Gilling
111695b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
11171da177e4SLinus Torvalds
111895b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
11191da177e4SLinus Torvalds
11201da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
11211da177e4SLinus Torvalds
1122ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1123420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1124ceade897SRussell King
11257ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11267ec80ddfSwanzongshun
11271da177e4SLinus Torvalds# Definitions to make life easier
11281da177e4SLinus Torvaldsconfig ARCH_ACORN
11291da177e4SLinus Torvalds	bool
11301da177e4SLinus Torvalds
11317ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11327ae1f7ecSLennert Buytenhek	bool
1133469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
11347ae1f7ecSLennert Buytenhek
113569b02f6aSLennert Buytenhekconfig PLAT_ORION
113669b02f6aSLennert Buytenhek	bool
1137bfe45e0bSRussell King	select CLKSRC_MMIO
1138dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1139278b45b0SAndrew Lunn	select IRQ_DOMAIN
11402f129bf4SAndrew Lunn	select COMMON_CLK
114169b02f6aSLennert Buytenhek
1142abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
1143abcda1dcSThomas Petazzoni	bool
1144abcda1dcSThomas Petazzoni	select PLAT_ORION
1145abcda1dcSThomas Petazzoni
1146bd5ce433SEric Miaoconfig PLAT_PXA
1147bd5ce433SEric Miao	bool
1148bd5ce433SEric Miao
1149f4b8b319SRussell Kingconfig PLAT_VERSATILE
1150f4b8b319SRussell King	bool
1151f4b8b319SRussell King
1152e3887714SRussell Kingconfig ARM_TIMER_SP804
1153e3887714SRussell King	bool
1154bfe45e0bSRussell King	select CLKSRC_MMIO
1155a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1156e3887714SRussell King
11571da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11581da177e4SLinus Torvalds
1159958cab0fSRussell Kingconfig ARM_NR_BANKS
1160958cab0fSRussell King	int
1161958cab0fSRussell King	default 16 if ARCH_EP93XX
1162958cab0fSRussell King	default 8
1163958cab0fSRussell King
1164afe4b25eSLennert Buytenhekconfig IWMMXT
1165afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1166ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1167ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1168afe4b25eSLennert Buytenhek	help
1169afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1170afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1171afe4b25eSLennert Buytenhek
11721da177e4SLinus Torvaldsconfig XSCALE_PMU
11731da177e4SLinus Torvalds	bool
1174bfc994b5SPaul Bolle	depends on CPU_XSCALE
11751da177e4SLinus Torvalds	default y
11761da177e4SLinus Torvalds
117752108641Seric miaoconfig MULTI_IRQ_HANDLER
117852108641Seric miao	bool
117952108641Seric miao	help
118052108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
118152108641Seric miao
11823b93e7b0SHyok S. Choiif !MMU
11833b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11843b93e7b0SHyok S. Choiendif
11853b93e7b0SHyok S. Choi
1186f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1187f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1188f0c4b8d6SWill Deacon	depends on CPU_V6
1189f0c4b8d6SWill Deacon	help
1190f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1191f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1192f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1193f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1194f0c4b8d6SWill Deacon
11959cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11969cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1197e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11989cba3cccSCatalin Marinas	help
11999cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
12009cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
12019cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
12029cba3cccSCatalin Marinas	  recommended workaround.
12039cba3cccSCatalin Marinas
12047ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
12057ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
12067ce236fcSCatalin Marinas	depends on CPU_V7
12077ce236fcSCatalin Marinas	help
12087ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
12097ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
12107ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
12117ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
12127ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
12137ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
12147ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
12157ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
12167ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
12177ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
12187ce236fcSCatalin Marinas	  available in non-secure mode.
12197ce236fcSCatalin Marinas
1220855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1221855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1222855c551fSCatalin Marinas	depends on CPU_V7
1223855c551fSCatalin Marinas	help
1224855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1225855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1226855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1227855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1228855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1229855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1230855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1231855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1232855c551fSCatalin Marinas
12330516e464SCatalin Marinasconfig ARM_ERRATA_460075
12340516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12350516e464SCatalin Marinas	depends on CPU_V7
12360516e464SCatalin Marinas	help
12370516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12380516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12390516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12400516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12410516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12420516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12430516e464SCatalin Marinas	  may not be available in non-secure mode.
12440516e464SCatalin Marinas
12459f05027cSWill Deaconconfig ARM_ERRATA_742230
12469f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12479f05027cSWill Deacon	depends on CPU_V7 && SMP
12489f05027cSWill Deacon	help
12499f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12509f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12519f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12529f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12539f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12549f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12559f05027cSWill Deacon	  the two writes.
12569f05027cSWill Deacon
1257a672e99bSWill Deaconconfig ARM_ERRATA_742231
1258a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1259a672e99bSWill Deacon	depends on CPU_V7 && SMP
1260a672e99bSWill Deacon	help
1261a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1262a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1263a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1264a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1265a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1266a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1267a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1268a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1269a672e99bSWill Deacon	  capabilities of the processor.
1270a672e99bSWill Deacon
12719e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1272fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12732839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12749e65582aSSantosh Shilimkar	help
12759e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12769e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12779e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12789e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12799e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12809e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12819e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12822839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1283cdf357f1SWill Deacon
1284cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1285cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1286e66dc745SDave Martin	depends on CPU_V7
1287cdf357f1SWill Deacon	help
1288cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1289cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1290cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1291cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1292cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1293cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1294cdf357f1SWill Deacon	  entries regardless of the ASID.
1295475d92fcSWill Deacon
12961f0090a1SRussell Kingconfig PL310_ERRATA_727915
1297fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
12981f0090a1SRussell King	depends on CACHE_L2X0
12991f0090a1SRussell King	help
13001f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
13011f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
13021f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
13031f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
13041f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
13051f0090a1SRussell King	  Invalidate by Way operation.
13061f0090a1SRussell King
1307475d92fcSWill Deaconconfig ARM_ERRATA_743622
1308475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1309475d92fcSWill Deacon	depends on CPU_V7
1310475d92fcSWill Deacon	help
1311475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1312efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1313475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1314475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1315475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1316475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1317475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1318475d92fcSWill Deacon	  processor.
1319475d92fcSWill Deacon
13209a27c27cSWill Deaconconfig ARM_ERRATA_751472
13219a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1322ba90c516SDave Martin	depends on CPU_V7
13239a27c27cSWill Deacon	help
13249a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
13259a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13269a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13279a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13289a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13299a27c27cSWill Deacon
1330fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1331fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1332885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1333885028e4SSrinidhi Kasagar	help
1334885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1335885028e4SSrinidhi Kasagar
1336885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1337885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1338885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1339885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1340885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1341885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1342885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1343885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1344885028e4SSrinidhi Kasagar
1345fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1346fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1347fcbdc5feSWill Deacon	depends on CPU_V7
1348fcbdc5feSWill Deacon	help
1349fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1350fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1351fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1352fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1353fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1354fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1355fcbdc5feSWill Deacon
13565dab26afSWill Deaconconfig ARM_ERRATA_754327
13575dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13585dab26afSWill Deacon	depends on CPU_V7 && SMP
13595dab26afSWill Deacon	help
13605dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13615dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13625dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13635dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13645dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13655dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13665dab26afSWill Deacon
1367145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1368145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1369145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1370145e10e1SCatalin Marinas	help
1371145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1372145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1373145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1374145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1375145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1376145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1377145e10e1SCatalin Marinas	  is not affected.
1378145e10e1SCatalin Marinas
1379f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1380f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1381f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1382f630c1bdSWill Deacon	help
1383f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1384f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1385f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1386f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1387f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1388f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1389f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1390f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1391f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1392f630c1bdSWill Deacon
139311ed0ba1SWill Deaconconfig PL310_ERRATA_769419
139411ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
139511ed0ba1SWill Deacon	depends on CACHE_L2X0
139611ed0ba1SWill Deacon	help
139711ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
139811ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
139911ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
140011ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
140111ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
140211ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
140311ed0ba1SWill Deacon	  explicitly.
140411ed0ba1SWill Deacon
14051da177e4SLinus Torvaldsendmenu
14061da177e4SLinus Torvalds
14071da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
14081da177e4SLinus Torvalds
14091da177e4SLinus Torvaldsmenu "Bus support"
14101da177e4SLinus Torvalds
14111da177e4SLinus Torvaldsconfig ARM_AMBA
14121da177e4SLinus Torvalds	bool
14131da177e4SLinus Torvalds
14141da177e4SLinus Torvaldsconfig ISA
14151da177e4SLinus Torvalds	bool
14161da177e4SLinus Torvalds	help
14171da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
14181da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
14191da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
14201da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
14211da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
14221da177e4SLinus Torvalds
1423065909b9SRussell King# Select ISA DMA controller support
14241da177e4SLinus Torvaldsconfig ISA_DMA
14251da177e4SLinus Torvalds	bool
1426065909b9SRussell King	select ISA_DMA_API
14271da177e4SLinus Torvalds
1428065909b9SRussell King# Select ISA DMA interface
14295cae841bSAl Viroconfig ISA_DMA_API
14305cae841bSAl Viro	bool
14315cae841bSAl Viro
14321da177e4SLinus Torvaldsconfig PCI
14330b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14341da177e4SLinus Torvalds	help
14351da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14361da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14371da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14381da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14391da177e4SLinus Torvalds
144052882173SAnton Vorontsovconfig PCI_DOMAINS
144152882173SAnton Vorontsov	bool
144252882173SAnton Vorontsov	depends on PCI
144352882173SAnton Vorontsov
1444b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1445b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1446b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1447b080ac8aSMarcelo Roberto Jimenez	help
1448b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1449b080ac8aSMarcelo Roberto Jimenez
145036e23590SMatthew Wilcoxconfig PCI_SYSCALL
145136e23590SMatthew Wilcox	def_bool PCI
145236e23590SMatthew Wilcox
14531da177e4SLinus Torvalds# Select the host bridge type
14541da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14551da177e4SLinus Torvalds	bool
14561da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14571da177e4SLinus Torvalds	default y
14581da177e4SLinus Torvalds
1459a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1460a0113a99SMike Rapoport	bool
1461a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1462a0113a99SMike Rapoport	default y
1463a0113a99SMike Rapoport	select DMABOUNCE
1464a0113a99SMike Rapoport
14651da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14661da177e4SLinus Torvalds
14671da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14681da177e4SLinus Torvalds
14691da177e4SLinus Torvaldsendmenu
14701da177e4SLinus Torvalds
14711da177e4SLinus Torvaldsmenu "Kernel Features"
14721da177e4SLinus Torvalds
14733b55658aSDave Martinconfig HAVE_SMP
14743b55658aSDave Martin	bool
14753b55658aSDave Martin	help
14763b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14773b55658aSDave Martin	  capable CPU.
14783b55658aSDave Martin
14793b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14803b55658aSDave Martin	  options available to the user for configuration.
14813b55658aSDave Martin
14821da177e4SLinus Torvaldsconfig SMP
1483bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1484fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1485bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14863b55658aSDave Martin	depends on HAVE_SMP
14879934ebb8SArnd Bergmann	depends on MMU
1488f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
148989c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
14901da177e4SLinus Torvalds	help
14911da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14921da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14931da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14941da177e4SLinus Torvalds
14951da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
14961da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14971da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
14981da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
14991da177e4SLinus Torvalds	  run faster if you say N here.
15001da177e4SLinus Torvalds
1501395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
15021da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
150350a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
15041da177e4SLinus Torvalds
15051da177e4SLinus Torvalds	  If you don't know what to do here, say N.
15061da177e4SLinus Torvalds
1507f00ec48fSRussell Kingconfig SMP_ON_UP
1508f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1509f00ec48fSRussell King	depends on EXPERIMENTAL
15104d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1511f00ec48fSRussell King	default y
1512f00ec48fSRussell King	help
1513f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1514f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1515f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1516f00ec48fSRussell King	  savings.
1517f00ec48fSRussell King
1518f00ec48fSRussell King	  If you don't know what to do here, say Y.
1519f00ec48fSRussell King
1520c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1521c9018aabSVincent Guittot	bool "Support cpu topology definition"
1522c9018aabSVincent Guittot	depends on SMP && CPU_V7
1523c9018aabSVincent Guittot	default y
1524c9018aabSVincent Guittot	help
1525c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1526c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1527c9018aabSVincent Guittot	  topology of an ARM System.
1528c9018aabSVincent Guittot
1529c9018aabSVincent Guittotconfig SCHED_MC
1530c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1531c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1532c9018aabSVincent Guittot	help
1533c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1534c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1535c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1536c9018aabSVincent Guittot
1537c9018aabSVincent Guittotconfig SCHED_SMT
1538c9018aabSVincent Guittot	bool "SMT scheduler support"
1539c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1540c9018aabSVincent Guittot	help
1541c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1542c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1543c9018aabSVincent Guittot	  places. If unsure say N here.
1544c9018aabSVincent Guittot
1545a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1546a8cbcd92SRussell King	bool
1547a8cbcd92SRussell King	help
1548a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1549a8cbcd92SRussell King
1550022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER
1551022c03a2SMarc Zyngier	bool "Architected timer support"
1552022c03a2SMarc Zyngier	depends on CPU_V7
1553022c03a2SMarc Zyngier	help
1554022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1555022c03a2SMarc Zyngier
1556f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1557f32f4ce2SRussell King	bool
1558f32f4ce2SRussell King	depends on SMP
1559f32f4ce2SRussell King	help
1560f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1561f32f4ce2SRussell King
15628d5796d2SLennert Buytenhekchoice
15638d5796d2SLennert Buytenhek	prompt "Memory split"
15648d5796d2SLennert Buytenhek	default VMSPLIT_3G
15658d5796d2SLennert Buytenhek	help
15668d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15678d5796d2SLennert Buytenhek
15688d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15698d5796d2SLennert Buytenhek	  option alone!
15708d5796d2SLennert Buytenhek
15718d5796d2SLennert Buytenhek	config VMSPLIT_3G
15728d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15738d5796d2SLennert Buytenhek	config VMSPLIT_2G
15748d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15758d5796d2SLennert Buytenhek	config VMSPLIT_1G
15768d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15778d5796d2SLennert Buytenhekendchoice
15788d5796d2SLennert Buytenhek
15798d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15808d5796d2SLennert Buytenhek	hex
15818d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15828d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15838d5796d2SLennert Buytenhek	default 0xC0000000
15848d5796d2SLennert Buytenhek
15851da177e4SLinus Torvaldsconfig NR_CPUS
15861da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15871da177e4SLinus Torvalds	range 2 32
15881da177e4SLinus Torvalds	depends on SMP
15891da177e4SLinus Torvalds	default "4"
15901da177e4SLinus Torvalds
1591a054a811SRussell Kingconfig HOTPLUG_CPU
1592a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1593a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1594a054a811SRussell King	help
1595a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1596a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1597a054a811SRussell King
159837ee16aeSRussell Kingconfig LOCAL_TIMERS
159937ee16aeSRussell King	bool "Use local timer interrupts"
1600971acb9bSRussell King	depends on SMP
160137ee16aeSRussell King	default y
160230d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
160337ee16aeSRussell King	help
160437ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
160537ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
160637ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
160737ee16aeSRussell King	  "thundering herd" at every timer tick.
160837ee16aeSRussell King
160944986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
161044986ab0SPeter De Schrijver (NVIDIA)	int
16113dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
161270227a45SPhilippe Langlais	default 355 if ARCH_U8500
16139a01ec30SPaul Parsons	default 264 if MACH_H4700
161439f47d9fSTarun Kanti DebBarma	default 512 if SOC_OMAP5
1615e9a91de7STony Prisk	default 288 if ARCH_VT8500
161644986ab0SPeter De Schrijver (NVIDIA)	default 0
161744986ab0SPeter De Schrijver (NVIDIA)	help
161844986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
161944986ab0SPeter De Schrijver (NVIDIA)
162044986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
162144986ab0SPeter De Schrijver (NVIDIA)
1622d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16231da177e4SLinus Torvalds
1624f8065813SRussell Kingconfig HZ
1625f8065813SRussell King	int
1626b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1627a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1628bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
16295248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16305da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1631f8065813SRussell King	default 100
1632f8065813SRussell King
163316c79651SCatalin Marinasconfig THUMB2_KERNEL
16344a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1635e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
163616c79651SCatalin Marinas	select AEABI
163716c79651SCatalin Marinas	select ARM_ASM_UNIFIED
163889bace65SArnd Bergmann	select ARM_UNWIND
163916c79651SCatalin Marinas	help
164016c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
164116c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
164216c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
164316c79651SCatalin Marinas
164416c79651SCatalin Marinas	  If unsure, say N.
164516c79651SCatalin Marinas
16466f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16476f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16486f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16496f685c5cSDave Martin	default y
16506f685c5cSDave Martin	help
16516f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16526f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16536f685c5cSDave Martin	  branch instructions.
16546f685c5cSDave Martin
16556f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16566f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16576f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16586f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16596f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16606f685c5cSDave Martin	  support.
16616f685c5cSDave Martin
16626f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16636f685c5cSDave Martin	  relocation" error when loading some modules.
16646f685c5cSDave Martin
16656f685c5cSDave Martin	  Until fixed tools are available, passing
16666f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16676f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16686f685c5cSDave Martin	  stack usage in some cases.
16696f685c5cSDave Martin
16706f685c5cSDave Martin	  The problem is described in more detail at:
16716f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16726f685c5cSDave Martin
16736f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16746f685c5cSDave Martin
16756f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16766f685c5cSDave Martin
16770becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16780becb088SCatalin Marinas	bool
16790becb088SCatalin Marinas
1680704bdda0SNicolas Pitreconfig AEABI
1681704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1682704bdda0SNicolas Pitre	help
1683704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1684704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1685704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1686704bdda0SNicolas Pitre
1687704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1688704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1689704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1690704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1691704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1692704bdda0SNicolas Pitre
1693704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1694704bdda0SNicolas Pitre
16956c90c872SNicolas Pitreconfig OABI_COMPAT
1696a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
16979bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
16986c90c872SNicolas Pitre	default y
16996c90c872SNicolas Pitre	help
17006c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
17016c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
17026c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
17036c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
17046c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
17056c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
17066c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
17076c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
17086c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
17096c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
17106c90c872SNicolas Pitre	  at all). If in doubt say Y.
17116c90c872SNicolas Pitre
1712eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1713e80d6a24SMel Gorman	bool
1714e80d6a24SMel Gorman
171505944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
171605944d74SRussell King	bool
171705944d74SRussell King
171807a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
171907a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
172007a2f737SRussell King
172105944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1722be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1723c80d79d7SYasunori Goto
17247b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17257b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17267b7bf499SWill Deacon
1727053a96caSNicolas Pitreconfig HIGHMEM
1728e8db89a2SRussell King	bool "High Memory Support"
1729e8db89a2SRussell King	depends on MMU
1730053a96caSNicolas Pitre	help
1731053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1732053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1733053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1734053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1735053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1736053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1737053a96caSNicolas Pitre
1738053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1739053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1740053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1741053a96caSNicolas Pitre
1742053a96caSNicolas Pitre	  If unsure, say n.
1743053a96caSNicolas Pitre
174465cec8e3SRussell Kingconfig HIGHPTE
174565cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
174665cec8e3SRussell King	depends on HIGHMEM
174765cec8e3SRussell King
17481b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17491b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1750f0d1bc47SWill Deacon	depends on PERF_EVENTS
17511b8873a0SJamie Iles	default y
17521b8873a0SJamie Iles	help
17531b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17541b8873a0SJamie Iles	  disabled, perf events will use software events only.
17551b8873a0SJamie Iles
17563f22ab27SDave Hansensource "mm/Kconfig"
17573f22ab27SDave Hansen
1758c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1759c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1760c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1761*898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
1762c1b2d970SMagnus Damm	default "9" if SA1111
1763c1b2d970SMagnus Damm	default "11"
1764c1b2d970SMagnus Damm	help
1765c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1766c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1767c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1768c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1769c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1770c1b2d970SMagnus Damm	  increase this value.
1771c1b2d970SMagnus Damm
1772c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1773c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1774c1b2d970SMagnus Damm
17751da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17761da177e4SLinus Torvalds	bool
1777f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17781da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1779e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17801da177e4SLinus Torvalds	help
17811da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17821da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17831da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17841da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17851da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17861da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17871da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17881da177e4SLinus Torvalds
178939ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
179039ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
179139ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
179239ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
179339ec58f3SLennert Buytenhek	help
179439ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
179539ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
179639ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
179739ec58f3SLennert Buytenhek
179839ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
179939ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
180039ec58f3SLennert Buytenhek	  such copy operations with large buffers.
180139ec58f3SLennert Buytenhek
180239ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
180339ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
180439ec58f3SLennert Buytenhek
180570c70d97SNicolas Pitreconfig SECCOMP
180670c70d97SNicolas Pitre	bool
180770c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
180870c70d97SNicolas Pitre	---help---
180970c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
181070c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
181170c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
181270c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
181370c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
181470c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
181570c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
181670c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
181770c70d97SNicolas Pitre	  defined by each seccomp mode.
181870c70d97SNicolas Pitre
1819c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1820c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18214a50bfe3SRussell King	depends on EXPERIMENTAL
1822c743f380SNicolas Pitre	help
1823c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1824c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1825c743f380SNicolas Pitre	  the stack just before the return address, and validates
1826c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1827c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1828c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1829c743f380SNicolas Pitre	  neutralized via a kernel panic.
1830c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1831c743f380SNicolas Pitre
183273a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
183373a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
183473a65b3fSUwe Kleine-König	help
183573a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
183673a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
183773a65b3fSUwe Kleine-König
1838eff8d644SStefano Stabelliniconfig XEN_DOM0
1839eff8d644SStefano Stabellini	def_bool y
1840eff8d644SStefano Stabellini	depends on XEN
1841eff8d644SStefano Stabellini
1842eff8d644SStefano Stabelliniconfig XEN
1843eff8d644SStefano Stabellini	bool "Xen guest support on ARM (EXPERIMENTAL)"
1844eff8d644SStefano Stabellini	depends on EXPERIMENTAL && ARM && OF
1845eff8d644SStefano Stabellini	help
1846eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1847eff8d644SStefano Stabellini
18481da177e4SLinus Torvaldsendmenu
18491da177e4SLinus Torvalds
18501da177e4SLinus Torvaldsmenu "Boot options"
18511da177e4SLinus Torvalds
18529eb8f674SGrant Likelyconfig USE_OF
18539eb8f674SGrant Likely	bool "Flattened Device Tree support"
18549eb8f674SGrant Likely	select OF
18559eb8f674SGrant Likely	select OF_EARLY_FLATTREE
185608a543adSGrant Likely	select IRQ_DOMAIN
18579eb8f674SGrant Likely	help
18589eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18599eb8f674SGrant Likely
18601da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18611da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18621da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18631da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18641da177e4SLinus Torvalds	default "0"
18651da177e4SLinus Torvalds	help
18661da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18671da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18681da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18691da177e4SLinus Torvalds	  value in their defconfig file.
18701da177e4SLinus Torvalds
18711da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18721da177e4SLinus Torvalds
18731da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18741da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18751da177e4SLinus Torvalds	default "0"
18761da177e4SLinus Torvalds	help
1877f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1878f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1879f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1880f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1881f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1882f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18831da177e4SLinus Torvalds
18841da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18851da177e4SLinus Torvalds
18861da177e4SLinus Torvaldsconfig ZBOOT_ROM
18871da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18881da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
18891da177e4SLinus Torvalds	help
18901da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18911da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18921da177e4SLinus Torvalds
1893090ab3ffSSimon Hormanchoice
1894090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1895090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1896090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1897090ab3ffSSimon Horman	help
1898090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
189959bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1900090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1901090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
190259bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1903090ab3ffSSimon Horman	  rest the kernel image to RAM.
1904090ab3ffSSimon Horman
1905090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1906090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1907090ab3ffSSimon Horman	help
1908090ab3ffSSimon Horman	  Do not load image from SD or MMC
1909090ab3ffSSimon Horman
1910f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1911f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1912f45b1149SSimon Horman	help
1913090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1914090ab3ffSSimon Horman
1915090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1916090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1917090ab3ffSSimon Horman	help
1918090ab3ffSSimon Horman	  Load image from SDHI hardware block
1919090ab3ffSSimon Horman
1920090ab3ffSSimon Hormanendchoice
1921f45b1149SSimon Horman
1922e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1923e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1924e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1925e2a6a3aaSJohn Bonesio	help
1926e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1927e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1928e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1929e2a6a3aaSJohn Bonesio
1930e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1931e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1932e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1933e2a6a3aaSJohn Bonesio
1934e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1935e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1936e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1937e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1938e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1939e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1940e2a6a3aaSJohn Bonesio	  to this option.
1941e2a6a3aaSJohn Bonesio
1942b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1943b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1944b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1945b90b9a38SNicolas Pitre	help
1946b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1947b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1948b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1949b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1950b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1951b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1952b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1953b90b9a38SNicolas Pitre
1954d0f34a11SGenoud Richardchoice
1955d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1956d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1957d0f34a11SGenoud Richard
1958d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1959d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1960d0f34a11SGenoud Richard	help
1961d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1962d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1963d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1964d0f34a11SGenoud Richard
1965d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1966d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1967d0f34a11SGenoud Richard	help
1968d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1969d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1970d0f34a11SGenoud Richard
1971d0f34a11SGenoud Richardendchoice
1972d0f34a11SGenoud Richard
19731da177e4SLinus Torvaldsconfig CMDLINE
19741da177e4SLinus Torvalds	string "Default kernel command string"
19751da177e4SLinus Torvalds	default ""
19761da177e4SLinus Torvalds	help
19771da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19781da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19791da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19801da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19811da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19821da177e4SLinus Torvalds
19834394c124SVictor Boiviechoice
19844394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19854394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
19864394c124SVictor Boivie
19874394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19884394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19894394c124SVictor Boivie	help
19904394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19914394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19924394c124SVictor Boivie	  string provided in CMDLINE will be used.
19934394c124SVictor Boivie
19944394c124SVictor Boivieconfig CMDLINE_EXTEND
19954394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19964394c124SVictor Boivie	help
19974394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19984394c124SVictor Boivie	  appended to the default kernel command string.
19994394c124SVictor Boivie
200092d2040dSAlexander Hollerconfig CMDLINE_FORCE
200192d2040dSAlexander Holler	bool "Always use the default kernel command string"
200292d2040dSAlexander Holler	help
200392d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
200492d2040dSAlexander Holler	  loader passes other arguments to the kernel.
200592d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
200692d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20074394c124SVictor Boivieendchoice
200892d2040dSAlexander Holler
20091da177e4SLinus Torvaldsconfig XIP_KERNEL
20101da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2011387798b3SRob Herring	depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
20121da177e4SLinus Torvalds	help
20131da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20141da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20151da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20161da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20171da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20181da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20191da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20201da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20211da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20221da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20231da177e4SLinus Torvalds
20241da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20251da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20261da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20271da177e4SLinus Torvalds
20281da177e4SLinus Torvalds	  If unsure, say N.
20291da177e4SLinus Torvalds
20301da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20311da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20321da177e4SLinus Torvalds	depends on XIP_KERNEL
20331da177e4SLinus Torvalds	default "0x00080000"
20341da177e4SLinus Torvalds	help
20351da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20361da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20371da177e4SLinus Torvalds	  own flash usage.
20381da177e4SLinus Torvalds
2039c587e4a6SRichard Purdieconfig KEXEC
2040c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
204102b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2042c587e4a6SRichard Purdie	help
2043c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2044c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
204501dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2046c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2047c587e4a6SRichard Purdie
2048c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2049c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2050c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2051c587e4a6SRichard Purdie	  support.
2052c587e4a6SRichard Purdie
20534cd9d6f7SRichard Purdieconfig ATAGS_PROC
20544cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2055b98d7291SUli Luckas	depends on KEXEC
2056b98d7291SUli Luckas	default y
20574cd9d6f7SRichard Purdie	help
20584cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20594cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20604cd9d6f7SRichard Purdie
2061cb5d39b3SMika Westerbergconfig CRASH_DUMP
2062cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2063cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2064cb5d39b3SMika Westerberg	help
2065cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2066cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2067cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2068cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2069cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2070cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2071cb5d39b3SMika Westerberg
2072cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2073cb5d39b3SMika Westerberg
2074e69edc79SEric Miaoconfig AUTO_ZRELADDR
2075e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2076e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2077e69edc79SEric Miao	help
2078e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2079e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2080e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2081e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2082e69edc79SEric Miao	  from start of memory.
2083e69edc79SEric Miao
20841da177e4SLinus Torvaldsendmenu
20851da177e4SLinus Torvalds
2086ac9d7efcSRussell Kingmenu "CPU Power Management"
20871da177e4SLinus Torvalds
208889c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
20891da177e4SLinus Torvalds
20901da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20911da177e4SLinus Torvalds
209264f102b6SYong Shenconfig CPU_FREQ_IMX
209364f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
209464f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
2095f637c4c9SArnd Bergmann	select CPU_FREQ_TABLE
209664f102b6SYong Shen	help
209764f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
209864f102b6SYong Shen
20991da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
21001da177e4SLinus Torvalds	bool
21011da177e4SLinus Torvalds
21021da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
21031da177e4SLinus Torvalds	bool
21041da177e4SLinus Torvalds
21051da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
21061da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
21071da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
21081da177e4SLinus Torvalds	default y
21091da177e4SLinus Torvalds	help
21101da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21111da177e4SLinus Torvalds
21121da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21131da177e4SLinus Torvalds
21141da177e4SLinus Torvalds	  If in doubt, say Y.
21151da177e4SLinus Torvalds
21169e2697ffSRussell Kingconfig CPU_FREQ_PXA
21179e2697ffSRussell King	bool
21189e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21199e2697ffSRussell King	default y
2120ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21219e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21229e2697ffSRussell King
21239d56c02aSBen Dooksconfig CPU_FREQ_S3C
21249d56c02aSBen Dooks	bool
21259d56c02aSBen Dooks	help
21269d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21279d56c02aSBen Dooks
21289d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21294a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2130b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
21319d56c02aSBen Dooks	select CPU_FREQ_S3C
21329d56c02aSBen Dooks	help
21339d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
21349d56c02aSBen Dooks	  of CPUs.
21359d56c02aSBen Dooks
21369d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
21379d56c02aSBen Dooks
21389d56c02aSBen Dooks	  If in doubt, say N.
21399d56c02aSBen Dooks
21409d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21414a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
21429d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
21439d56c02aSBen Dooks	help
21449d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
21459d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
21469d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
21479d56c02aSBen Dooks
21489d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
21499d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
21509d56c02aSBen Dooks
21519d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
21529d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
21539d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21549d56c02aSBen Dooks	help
21559d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
21569d56c02aSBen Dooks
21579d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
21589d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
21599d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21609d56c02aSBen Dooks	help
21619d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
21629d56c02aSBen Dooks
2163e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2164e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2165e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2166e6d197a6SBen Dooks	help
2167e6d197a6SBen Dooks	  Export status information via debugfs.
2168e6d197a6SBen Dooks
21691da177e4SLinus Torvaldsendif
21701da177e4SLinus Torvalds
2171ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2172ac9d7efcSRussell King
2173ac9d7efcSRussell Kingendmenu
2174ac9d7efcSRussell King
21751da177e4SLinus Torvaldsmenu "Floating point emulation"
21761da177e4SLinus Torvalds
21771da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21781da177e4SLinus Torvalds
21791da177e4SLinus Torvaldsconfig FPE_NWFPE
21801da177e4SLinus Torvalds	bool "NWFPE math emulation"
2181593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21821da177e4SLinus Torvalds	---help---
21831da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21841da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21851da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21861da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21871da177e4SLinus Torvalds
21881da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21891da177e4SLinus Torvalds	  early in the bootup.
21901da177e4SLinus Torvalds
21911da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21921da177e4SLinus Torvalds	bool "Support extended precision"
2193bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21941da177e4SLinus Torvalds	help
21951da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21961da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21971da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21981da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21991da177e4SLinus Torvalds	  floating point emulator without any good reason.
22001da177e4SLinus Torvalds
22011da177e4SLinus Torvalds	  You almost surely want to say N here.
22021da177e4SLinus Torvalds
22031da177e4SLinus Torvaldsconfig FPE_FASTFPE
22041da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
22058993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
22061da177e4SLinus Torvalds	---help---
22071da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22081da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22091da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22101da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22111da177e4SLinus Torvalds
22121da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22131da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22141da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22151da177e4SLinus Torvalds	  choose NWFPE.
22161da177e4SLinus Torvalds
22171da177e4SLinus Torvaldsconfig VFP
22181da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2219e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22201da177e4SLinus Torvalds	help
22211da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22221da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22231da177e4SLinus Torvalds
22241da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22251da177e4SLinus Torvalds	  release notes and additional status information.
22261da177e4SLinus Torvalds
22271da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22281da177e4SLinus Torvalds
222925ebee02SCatalin Marinasconfig VFPv3
223025ebee02SCatalin Marinas	bool
223125ebee02SCatalin Marinas	depends on VFP
223225ebee02SCatalin Marinas	default y if CPU_V7
223325ebee02SCatalin Marinas
2234b5872db4SCatalin Marinasconfig NEON
2235b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2236b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2237b5872db4SCatalin Marinas	help
2238b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2239b5872db4SCatalin Marinas	  Extension.
2240b5872db4SCatalin Marinas
22411da177e4SLinus Torvaldsendmenu
22421da177e4SLinus Torvalds
22431da177e4SLinus Torvaldsmenu "Userspace binary formats"
22441da177e4SLinus Torvalds
22451da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22461da177e4SLinus Torvalds
22471da177e4SLinus Torvaldsconfig ARTHUR
22481da177e4SLinus Torvalds	tristate "RISC OS personality"
2249704bdda0SNicolas Pitre	depends on !AEABI
22501da177e4SLinus Torvalds	help
22511da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22521da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22531da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22541da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22551da177e4SLinus Torvalds	  will be called arthur).
22561da177e4SLinus Torvalds
22571da177e4SLinus Torvaldsendmenu
22581da177e4SLinus Torvalds
22591da177e4SLinus Torvaldsmenu "Power management options"
22601da177e4SLinus Torvalds
2261eceab4acSRussell Kingsource "kernel/power/Kconfig"
22621da177e4SLinus Torvalds
2263f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22644b1082caSStephen Warren	depends on !ARCH_S5PC100
22656a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
22663f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2267f4cb5700SJohannes Berg	def_bool y
2268f4cb5700SJohannes Berg
226915e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
227015e0d9e3SArnd Bergmann	def_bool PM_SLEEP
227115e0d9e3SArnd Bergmann
22721da177e4SLinus Torvaldsendmenu
22731da177e4SLinus Torvalds
2274d5950b43SSam Ravnborgsource "net/Kconfig"
2275d5950b43SSam Ravnborg
2276ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22771da177e4SLinus Torvalds
22781da177e4SLinus Torvaldssource "fs/Kconfig"
22791da177e4SLinus Torvalds
22801da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22811da177e4SLinus Torvalds
22821da177e4SLinus Torvaldssource "security/Kconfig"
22831da177e4SLinus Torvalds
22841da177e4SLinus Torvaldssource "crypto/Kconfig"
22851da177e4SLinus Torvalds
22861da177e4SLinus Torvaldssource "lib/Kconfig"
2287