xref: /linux/arch/arm/Kconfig (revision 87c46b6c3d9c4d7f22bc553945728f5a82e9248a)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4b1b3f49cSRussell King	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
57463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6b1b3f49cSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
73d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
9ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
10b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
1139b175a0SWill Deacon	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
12b1b3f49cSRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
13b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
15b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
16b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
17b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
18f7b861b7SThomas Gleixner	select GENERIC_IDLE_POLL_SETUP
19b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
20b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
21b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
22b1b3f49cSRussell King	select HAVE_AOUT
2309f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
245cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
254095ccc3SWill Drewry	select HAVE_ARCH_SECCOMP_FILTER
260693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
27b1b3f49cSRussell King	select HAVE_BPF_JIT
28b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
29b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
30b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
31b1b3f49cSRussell King	select HAVE_DMA_ATTRS
32b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
33b1b3f49cSRussell King	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
34b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
35b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
36b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
37b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
38b1b3f49cSRussell King	select HAVE_GENERIC_HARDIRQS
39b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
41*87c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
42b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
43b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
44b1b3f49cSRussell King	select HAVE_KERNEL_LZO
45b1b3f49cSRussell King	select HAVE_KERNEL_XZ
46856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
479edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
48b1b3f49cSRussell King	select HAVE_MEMBLOCK
49b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
507ada189fSJamie Iles	select HAVE_PERF_EVENTS
51e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
52b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
53af1839ebSCatalin Marinas	select HAVE_UID16
543d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
55b1b3f49cSRussell King	select PERF_USE_VMALLOC
56b1b3f49cSRussell King	select RTC_LIB
57b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
58786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
59786d35d4SDavid Howells	select MODULES_USE_ELF_REL
6038a61b6bSAl Viro	select CLONE_BACKWARDS
61b68fec24SAl Viro	select OLD_SIGSUSPEND3
6250bcb7e4SAl Viro	select OLD_SIGACTION
63b0088480SKevin Hilman	select HAVE_CONTEXT_TRACKING
641da177e4SLinus Torvalds	help
651da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
66f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
671da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
681da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
691da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
701da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
711da177e4SLinus Torvalds
7274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
7374facffeSRussell King	bool
7474facffeSRussell King
754ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
764ce63fcdSMarek Szyprowski	bool
774ce63fcdSMarek Szyprowski
784ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
794ce63fcdSMarek Szyprowski	bool
80b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
81b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
824ce63fcdSMarek Szyprowski
8360460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
8460460abfSSeung-Woo Kim
8560460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
8660460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
8760460abfSSeung-Woo Kim	range 4 9
8860460abfSSeung-Woo Kim	default 8
8960460abfSSeung-Woo Kim	help
9060460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
9160460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
9260460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
9360460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
9460460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
9560460abfSSeung-Woo Kim	  virtual space with just a few allocations.
9660460abfSSeung-Woo Kim
9760460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
9860460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
9960460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
10060460abfSSeung-Woo Kim	  by the PAGE_SIZE.
10160460abfSSeung-Woo Kim
10260460abfSSeung-Woo Kimendif
10360460abfSSeung-Woo Kim
1041a189b97SRussell Kingconfig HAVE_PWM
1051a189b97SRussell King	bool
1061a189b97SRussell King
1070b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1080b05da72SHans Ulli Kroll	bool
1090b05da72SHans Ulli Kroll
11075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
11175e7153aSRalf Baechle	bool
11275e7153aSRalf Baechle
1130a938b97SDavid Brownellconfig GENERIC_GPIO
1140a938b97SDavid Brownell	bool
1150a938b97SDavid Brownell
116bc581770SLinus Walleijconfig HAVE_TCM
117bc581770SLinus Walleij	bool
118bc581770SLinus Walleij	select GENERIC_ALLOCATOR
119bc581770SLinus Walleij
120e119bfffSRussell Kingconfig HAVE_PROC_CPU
121e119bfffSRussell King	bool
122e119bfffSRussell King
1235ea81769SAl Viroconfig NO_IOPORT
1245ea81769SAl Viro	bool
1255ea81769SAl Viro
1261da177e4SLinus Torvaldsconfig EISA
1271da177e4SLinus Torvalds	bool
1281da177e4SLinus Torvalds	---help---
1291da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1301da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1311da177e4SLinus Torvalds
1321da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1331da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1341da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1351da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1361da177e4SLinus Torvalds
1371da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1381da177e4SLinus Torvalds
1391da177e4SLinus Torvalds	  Otherwise, say N.
1401da177e4SLinus Torvalds
1411da177e4SLinus Torvaldsconfig SBUS
1421da177e4SLinus Torvalds	bool
1431da177e4SLinus Torvalds
144f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
145f16fb1ecSRussell King	bool
146f16fb1ecSRussell King	default y
147f16fb1ecSRussell King
148f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
149f76e9154SNicolas Pitre	bool
150f76e9154SNicolas Pitre	depends on !SMP
151f76e9154SNicolas Pitre	default y
152f76e9154SNicolas Pitre
153f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
154f16fb1ecSRussell King	bool
155f16fb1ecSRussell King	default y
156f16fb1ecSRussell King
1577ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1587ad1bcb2SRussell King	bool
1597ad1bcb2SRussell King	default y
1607ad1bcb2SRussell King
1611da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1621da177e4SLinus Torvalds	bool
1631da177e4SLinus Torvalds	default y
1641da177e4SLinus Torvalds
1651da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1661da177e4SLinus Torvalds	bool
1671da177e4SLinus Torvalds
168f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
169f0d1b0b3SDavid Howells	bool
170f0d1b0b3SDavid Howells
171f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
172f0d1b0b3SDavid Howells	bool
173f0d1b0b3SDavid Howells
17489c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
17589c52ed4SBen Dooks	bool
17689c52ed4SBen Dooks	help
17789c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
17889c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
17989c52ed4SBen Dooks	  it.
18089c52ed4SBen Dooks
181b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
182b89c3b16SAkinobu Mita	bool
183b89c3b16SAkinobu Mita	default y
184b89c3b16SAkinobu Mita
1851da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1861da177e4SLinus Torvalds	bool
1871da177e4SLinus Torvalds	default y
1881da177e4SLinus Torvalds
189a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
190a08b6b79Sviro@ZenIV.linux.org.uk	bool
191a08b6b79Sviro@ZenIV.linux.org.uk
1925ac6da66SChristoph Lameterconfig ZONE_DMA
1935ac6da66SChristoph Lameter	bool
1945ac6da66SChristoph Lameter
195ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
196ccd7ab7fSFUJITA Tomonori       def_bool y
197ccd7ab7fSFUJITA Tomonori
19858af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
19958af4a24SRob Herring	bool
20058af4a24SRob Herring
2011da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2021da177e4SLinus Torvalds	bool
2031da177e4SLinus Torvalds
2041da177e4SLinus Torvaldsconfig FIQ
2051da177e4SLinus Torvalds	bool
2061da177e4SLinus Torvalds
20713a5045dSRob Herringconfig NEED_RET_TO_USER
20813a5045dSRob Herring	bool
20913a5045dSRob Herring
210034d2f5aSAl Viroconfig ARCH_MTD_XIP
211034d2f5aSAl Viro	bool
212034d2f5aSAl Viro
213c760fc19SHyok S. Choiconfig VECTORS_BASE
214c760fc19SHyok S. Choi	hex
2156afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
216c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
217c760fc19SHyok S. Choi	default 0x00000000
218c760fc19SHyok S. Choi	help
219c760fc19SHyok S. Choi	  The base address of exception vectors.
220c760fc19SHyok S. Choi
221dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
222c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
223c1becedcSRussell King	default y
224b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
225dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
226dc21af99SRussell King	help
227111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
228111e9a5cSRussell King	  boot and module load time according to the position of the
229111e9a5cSRussell King	  kernel in system memory.
230dc21af99SRussell King
231111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
232daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
233dc21af99SRussell King
234c1becedcSRussell King	  Only disable this option if you know that you do not require
235c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
236c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
237c1becedcSRussell King
23801464226SRob Herringconfig NEED_MACH_GPIO_H
23901464226SRob Herring	bool
24001464226SRob Herring	help
24101464226SRob Herring	  Select this when mach/gpio.h is required to provide special
24201464226SRob Herring	  definitions for this platform. The need for mach/gpio.h should
24301464226SRob Herring	  be avoided when possible.
24401464226SRob Herring
245c334bc15SRob Herringconfig NEED_MACH_IO_H
246c334bc15SRob Herring	bool
247c334bc15SRob Herring	help
248c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
249c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
250c334bc15SRob Herring	  be avoided when possible.
251c334bc15SRob Herring
2520cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2531b9f95f8SNicolas Pitre	bool
254111e9a5cSRussell King	help
2550cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2560cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2570cdc8b92SNicolas Pitre	  be avoided when possible.
2581b9f95f8SNicolas Pitre
2591b9f95f8SNicolas Pitreconfig PHYS_OFFSET
260974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2610cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
262974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2631b9f95f8SNicolas Pitre	help
2641b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2651b9f95f8SNicolas Pitre	  location of main memory in your system.
266cada3c08SRussell King
26787e040b6SSimon Glassconfig GENERIC_BUG
26887e040b6SSimon Glass	def_bool y
26987e040b6SSimon Glass	depends on BUG
27087e040b6SSimon Glass
2711da177e4SLinus Torvaldssource "init/Kconfig"
2721da177e4SLinus Torvalds
273dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
274dc52ddc0SMatt Helsley
2751da177e4SLinus Torvaldsmenu "System Type"
2761da177e4SLinus Torvalds
2773c427975SHyok S. Choiconfig MMU
2783c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2793c427975SHyok S. Choi	default y
2803c427975SHyok S. Choi	help
2813c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2823c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2833c427975SHyok S. Choi
284ccf50e23SRussell King#
285ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
286ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
287ccf50e23SRussell King#
2881da177e4SLinus Torvaldschoice
2891da177e4SLinus Torvalds	prompt "ARM system type"
2901420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
2911420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
2921da177e4SLinus Torvalds
293387798b3SRob Herringconfig ARCH_MULTIPLATFORM
294387798b3SRob Herring	bool "Allow multiple platforms to be selected"
295b1b3f49cSRussell King	depends on MMU
296387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
297387798b3SRob Herring	select AUTO_ZRELADDR
29866314223SDinh Nguyen	select COMMON_CLK
299387798b3SRob Herring	select MULTI_IRQ_HANDLER
30066314223SDinh Nguyen	select SPARSE_IRQ
30166314223SDinh Nguyen	select USE_OF
30266314223SDinh Nguyen
3034af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
3044af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
30589c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
306b1b3f49cSRussell King	select ARM_AMBA
307a613163dSLinus Walleij	select COMMON_CLK
308f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
309b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
3109904f793SLinus Walleij	select HAVE_TCM
311c5a0adb5SRussell King	select ICST
312b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
313b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
314f4b8b319SRussell King	select PLAT_VERSATILE
315695436e3SLinus Walleij	select SPARSE_IRQ
3162389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3174af6fee1SDeepak Saxena	help
3184af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
3194af6fee1SDeepak Saxena
3204af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3214af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
322b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3234af6fee1SDeepak Saxena	select ARM_AMBA
324b1b3f49cSRussell King	select ARM_TIMER_SP804
325f9a6aa43SLinus Walleij	select COMMON_CLK
326f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
327ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
328b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
329b1b3f49cSRussell King	select ICST
330b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
331f4b8b319SRussell King	select PLAT_VERSATILE
3323cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
3334af6fee1SDeepak Saxena	help
3344af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3354af6fee1SDeepak Saxena
3364af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3374af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
338b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3394af6fee1SDeepak Saxena	select ARM_AMBA
340b1b3f49cSRussell King	select ARM_TIMER_SP804
3414af6fee1SDeepak Saxena	select ARM_VIC
3426d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
343b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
344aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
345c5a0adb5SRussell King	select ICST
346f4b8b319SRussell King	select PLAT_VERSATILE
3473414ba8cSRussell King	select PLAT_VERSATILE_CLCD
348b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
3492389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3504af6fee1SDeepak Saxena	help
3514af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3524af6fee1SDeepak Saxena
3538fc5ffa0SAndrew Victorconfig ARCH_AT91
3548fc5ffa0SAndrew Victor	bool "Atmel AT91"
355f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
356bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
357b1b3f49cSRussell King	select HAVE_CLK
358e261501dSNicolas Ferre	select IRQ_DOMAIN
35901464226SRob Herring	select NEED_MACH_GPIO_H
3601ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3616732ae5cSJean-Christophe PLAGNIOL-VILLARD	select PINCTRL
3626732ae5cSJean-Christophe PLAGNIOL-VILLARD	select PINCTRL_AT91 if USE_OF
3634af6fee1SDeepak Saxena	help
364929e994fSNicolas Ferre	  This enables support for systems based on Atmel
365929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3664af6fee1SDeepak Saxena
36793e22567SRussell Kingconfig ARCH_CLPS711X
36893e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
369a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
370ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
37193e22567SRussell King	select CLKDEV_LOOKUP
37293e22567SRussell King	select COMMON_CLK
37393e22567SRussell King	select CPU_ARM720T
3744a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
37599f04c8fSAlexander Shiyan	select MULTI_IRQ_HANDLER
37693e22567SRussell King	select NEED_MACH_MEMORY_H
3770d8be81cSAlexander Shiyan	select SPARSE_IRQ
37893e22567SRussell King	help
37993e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
38093e22567SRussell King
381788c9700SRussell Kingconfig ARCH_GEMINI
382788c9700SRussell King	bool "Cortina Systems Gemini"
383788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3845cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
385662146b1SArnd Bergmann	select NEED_MACH_GPIO_H
386b1b3f49cSRussell King	select CPU_FA526
387788c9700SRussell King	help
388788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
389788c9700SRussell King
3901da177e4SLinus Torvaldsconfig ARCH_EBSA110
3911da177e4SLinus Torvalds	bool "EBSA-110"
392b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
393c750815eSRussell King	select CPU_SA110
394f7e68bbfSRussell King	select ISA
395c334bc15SRob Herring	select NEED_MACH_IO_H
3960cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
397b1b3f49cSRussell King	select NO_IOPORT
3981da177e4SLinus Torvalds	help
3991da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
400f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4011da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4021da177e4SLinus Torvalds	  parallel port.
4031da177e4SLinus Torvalds
404e7736d47SLennert Buytenhekconfig ARCH_EP93XX
405e7736d47SLennert Buytenhek	bool "EP93xx-based"
406b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
407b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
408b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
409e7736d47SLennert Buytenhek	select ARM_AMBA
410e7736d47SLennert Buytenhek	select ARM_VIC
4116d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
412b1b3f49cSRussell King	select CPU_ARM920T
4135725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
414e7736d47SLennert Buytenhek	help
415e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
416e7736d47SLennert Buytenhek
4171da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4181da177e4SLinus Torvalds	bool "FootBridge"
419c750815eSRussell King	select CPU_SA110
4201da177e4SLinus Torvalds	select FOOTBRIDGE
4214e8d7637SRussell King	select GENERIC_CLOCKEVENTS
422d0ee9f40SArnd Bergmann	select HAVE_IDE
4238ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4240cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
425f999b8bdSMartin Michlmayr	help
426f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
427f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4281da177e4SLinus Torvalds
4294af6fee1SDeepak Saxenaconfig ARCH_NETX
4304af6fee1SDeepak Saxena	bool "Hilscher NetX based"
431b1b3f49cSRussell King	select ARM_VIC
432234b6cedSRussell King	select CLKSRC_MMIO
433c750815eSRussell King	select CPU_ARM926T
4342fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
435f999b8bdSMartin Michlmayr	help
4364af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4374af6fee1SDeepak Saxena
4383b938be6SRussell Kingconfig ARCH_IOP13XX
4393b938be6SRussell King	bool "IOP13xx-based"
4403b938be6SRussell King	depends on MMU
4413b938be6SRussell King	select ARCH_SUPPORTS_MSI
442b1b3f49cSRussell King	select CPU_XSC3
4430cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
44413a5045dSRob Herring	select NEED_RET_TO_USER
445b1b3f49cSRussell King	select PCI
446b1b3f49cSRussell King	select PLAT_IOP
447b1b3f49cSRussell King	select VMSPLIT_1G
4483b938be6SRussell King	help
4493b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4503b938be6SRussell King
4513f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4523f7e5815SLennert Buytenhek	bool "IOP32x-based"
453a4f7e763SRussell King	depends on MMU
454b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
455c750815eSRussell King	select CPU_XSCALE
45601464226SRob Herring	select NEED_MACH_GPIO_H
45713a5045dSRob Herring	select NEED_RET_TO_USER
458f7e68bbfSRussell King	select PCI
459b1b3f49cSRussell King	select PLAT_IOP
460f999b8bdSMartin Michlmayr	help
4613f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4623f7e5815SLennert Buytenhek	  processors.
4633f7e5815SLennert Buytenhek
4643f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4653f7e5815SLennert Buytenhek	bool "IOP33x-based"
4663f7e5815SLennert Buytenhek	depends on MMU
467b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
468c750815eSRussell King	select CPU_XSCALE
46901464226SRob Herring	select NEED_MACH_GPIO_H
47013a5045dSRob Herring	select NEED_RET_TO_USER
4713f7e5815SLennert Buytenhek	select PCI
472b1b3f49cSRussell King	select PLAT_IOP
4733f7e5815SLennert Buytenhek	help
4743f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4751da177e4SLinus Torvalds
4763b938be6SRussell Kingconfig ARCH_IXP4XX
4773b938be6SRussell King	bool "IXP4xx-based"
478a4f7e763SRussell King	depends on MMU
47958af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
480b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
481234b6cedSRussell King	select CLKSRC_MMIO
482c750815eSRussell King	select CPU_XSCALE
483b1b3f49cSRussell King	select DMABOUNCE if PCI
4843b938be6SRussell King	select GENERIC_CLOCKEVENTS
4850b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
486c334bc15SRob Herring	select NEED_MACH_IO_H
4879296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_MMIO
4889296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
489c4713074SLennert Buytenhek	help
4903b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
491c4713074SLennert Buytenhek
492edabd38eSSaeed Bisharaconfig ARCH_DOVE
493edabd38eSSaeed Bishara	bool "Marvell Dove"
494edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
495b1b3f49cSRussell King	select CPU_V7
496edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
4970f81bd43SRussell King	select MIGHT_HAVE_PCI
4989139acd1SSebastian Hesselbarth	select PINCTRL
4999139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
500abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
5010f81bd43SRussell King	select USB_ARCH_HAS_EHCI
502edabd38eSSaeed Bishara	help
503edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
504edabd38eSSaeed Bishara
505651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
506651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
507a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
508b1b3f49cSRussell King	select CPU_FEROCEON
509651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
510b1b3f49cSRussell King	select PCI
5111dc831bfSJason Gunthorpe	select PCI_QUIRKS
512f9e75922SAndrew Lunn	select PINCTRL
513f9e75922SAndrew Lunn	select PINCTRL_KIRKWOOD
514abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
515651c74c7SSaeed Bishara	help
516651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
517651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
518651c74c7SSaeed Bishara
519788c9700SRussell Kingconfig ARCH_MV78XX0
520788c9700SRussell King	bool "Marvell MV78xx0"
521a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
522b1b3f49cSRussell King	select CPU_FEROCEON
523788c9700SRussell King	select GENERIC_CLOCKEVENTS
524b1b3f49cSRussell King	select PCI
525abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
526788c9700SRussell King	help
527788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
528788c9700SRussell King	  MV781x0, MV782x0.
529788c9700SRussell King
530788c9700SRussell Kingconfig ARCH_ORION5X
531788c9700SRussell King	bool "Marvell Orion"
532788c9700SRussell King	depends on MMU
533a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
534b1b3f49cSRussell King	select CPU_FEROCEON
535788c9700SRussell King	select GENERIC_CLOCKEVENTS
536b1b3f49cSRussell King	select PCI
537abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
538788c9700SRussell King	help
539788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
540788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
541788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
542788c9700SRussell King
543788c9700SRussell Kingconfig ARCH_MMP
5442f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
545788c9700SRussell King	depends on MMU
546788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5476d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
548b1b3f49cSRussell King	select GENERIC_ALLOCATOR
549788c9700SRussell King	select GENERIC_CLOCKEVENTS
550157d2644SHaojian Zhuang	select GPIO_PXA
551c24b3114SHaojian Zhuang	select IRQ_DOMAIN
552b1b3f49cSRussell King	select NEED_MACH_GPIO_H
5537c8f86a4SAxel Lin	select PINCTRL
554788c9700SRussell King	select PLAT_PXA
5550bd86961SHaojian Zhuang	select SPARSE_IRQ
556788c9700SRussell King	help
5572f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
558788c9700SRussell King
559c53c9cf6SAndrew Victorconfig ARCH_KS8695
560c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
56172880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
562c7e783d6SLinus Walleij	select CLKSRC_MMIO
563b1b3f49cSRussell King	select CPU_ARM922T
564c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
565b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
566c53c9cf6SAndrew Victor	help
567c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
568c53c9cf6SAndrew Victor	  System-on-Chip devices.
569c53c9cf6SAndrew Victor
570788c9700SRussell Kingconfig ARCH_W90X900
571788c9700SRussell King	bool "Nuvoton W90X900 CPU"
572c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5736d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5746fa5d5f7SRussell King	select CLKSRC_MMIO
575b1b3f49cSRussell King	select CPU_ARM926T
57658b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
577777f9bebSLennert Buytenhek	help
578a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
579a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
580a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
581a8bc4eadSwanzongshun	  link address to know more.
582a8bc4eadSwanzongshun
583a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
584a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
585585cf175STzachi Perelstein
58693e22567SRussell Kingconfig ARCH_LPC32XX
58793e22567SRussell King	bool "NXP LPC32XX"
58893e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
58993e22567SRussell King	select ARM_AMBA
5904073723aSRussell King	select CLKDEV_LOOKUP
591234b6cedSRussell King	select CLKSRC_MMIO
59293e22567SRussell King	select CPU_ARM926T
59393e22567SRussell King	select GENERIC_CLOCKEVENTS
59493e22567SRussell King	select HAVE_IDE
59593e22567SRussell King	select HAVE_PWM
59693e22567SRussell King	select USB_ARCH_HAS_OHCI
59793e22567SRussell King	select USE_OF
59893e22567SRussell King	help
59993e22567SRussell King	  Support for the NXP LPC32XX family of processors
60093e22567SRussell King
6011da177e4SLinus Torvaldsconfig ARCH_PXA
6022c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
603a4f7e763SRussell King	depends on MMU
60489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
605b1b3f49cSRussell King	select ARCH_MTD_XIP
606b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
607b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
608b1b3f49cSRussell King	select AUTO_ZRELADDR
6096d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
610234b6cedSRussell King	select CLKSRC_MMIO
611981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
612157d2644SHaojian Zhuang	select GPIO_PXA
613b1b3f49cSRussell King	select HAVE_IDE
614b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
615b1b3f49cSRussell King	select NEED_MACH_GPIO_H
616bd5ce433SEric Miao	select PLAT_PXA
6176ac6b817SHaojian Zhuang	select SPARSE_IRQ
618f999b8bdSMartin Michlmayr	help
6192c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6201da177e4SLinus Torvalds
621788c9700SRussell Kingconfig ARCH_MSM
622788c9700SRussell King	bool "Qualcomm MSM"
623923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
624bd32344aSStephen Boyd	select CLKDEV_LOOKUP
625b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
626b1b3f49cSRussell King	select HAVE_CLK
62749cbe786SEric Miao	help
6284b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6294b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6304b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6314b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6324b53eb4fSDaniel Walker	  (clock and power control, etc).
63349cbe786SEric Miao
634c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
6356d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
6365e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
637b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6384c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
6394c3ffffdSStephen Boyd	select HAVE_ARM_TWD if LOCAL_TIMERS
640b1b3f49cSRussell King	select HAVE_CLK
641aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
6423b55658aSDave Martin	select HAVE_SMP
643ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
64460f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
6450cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
646b1b3f49cSRussell King	select NO_IOPORT
647a47029c1SLaurent Pinchart	select PINCTRL
648b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
649b1b3f49cSRussell King	select SPARSE_IRQ
650c793c1b0SMagnus Damm	help
6516d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
652c793c1b0SMagnus Damm
6531da177e4SLinus Torvaldsconfig ARCH_RPC
6541da177e4SLinus Torvalds	bool "RiscPC"
6551da177e4SLinus Torvalds	select ARCH_ACORN
656a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
65707f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6585cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
659b1b3f49cSRussell King	select FIQ
660d0ee9f40SArnd Bergmann	select HAVE_IDE
661b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
662b1b3f49cSRussell King	select ISA_DMA_API
663c334bc15SRob Herring	select NEED_MACH_IO_H
6640cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
665b1b3f49cSRussell King	select NO_IOPORT
666b4811bacSArnd Bergmann	select VIRT_TO_BUS
6671da177e4SLinus Torvalds	help
6681da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6691da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6701da177e4SLinus Torvalds
6711da177e4SLinus Torvaldsconfig ARCH_SA1100
6721da177e4SLinus Torvalds	bool "SA1100-based"
67389c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
674b1b3f49cSRussell King	select ARCH_MTD_XIP
6757444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
676b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
677b1b3f49cSRussell King	select CLKDEV_LOOKUP
678b1b3f49cSRussell King	select CLKSRC_MMIO
679b1b3f49cSRussell King	select CPU_FREQ
680b1b3f49cSRussell King	select CPU_SA1100
681b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
682d0ee9f40SArnd Bergmann	select HAVE_IDE
683b1b3f49cSRussell King	select ISA
68401464226SRob Herring	select NEED_MACH_GPIO_H
6850cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
686375dec92SRussell King	select SPARSE_IRQ
687f999b8bdSMartin Michlmayr	help
688f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6891da177e4SLinus Torvalds
690b130d5c2SKukjin Kimconfig ARCH_S3C24XX
691b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
6929d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
6935cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
694b1b3f49cSRussell King	select CLKDEV_LOOKUP
695b1b3f49cSRussell King	select HAVE_CLK
69620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
697b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
698b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
69901464226SRob Herring	select NEED_MACH_GPIO_H
700c334bc15SRob Herring	select NEED_MACH_IO_H
7011da177e4SLinus Torvalds	help
702b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
703b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
704b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
705b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
70663b1f51bSBen Dooks
707a08ab637SBen Dooksconfig ARCH_S3C64XX
708a08ab637SBen Dooks	bool "Samsung S3C64XX"
70989c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
71089f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
711b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
712b1b3f49cSRussell King	select ARM_VIC
713b1b3f49cSRussell King	select CLKDEV_LOOKUP
714b1b3f49cSRussell King	select CPU_V6
715b1b3f49cSRussell King	select HAVE_CLK
71620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
717c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
718b1b3f49cSRussell King	select HAVE_TCM
71901464226SRob Herring	select NEED_MACH_GPIO_H
720b1b3f49cSRussell King	select NO_IOPORT
721b1b3f49cSRussell King	select PLAT_SAMSUNG
722b1b3f49cSRussell King	select S3C_DEV_NAND
723b1b3f49cSRussell King	select S3C_GPIO_TRACK
724b1b3f49cSRussell King	select SAMSUNG_CLKSRC
725b1b3f49cSRussell King	select SAMSUNG_GPIOLIB_4BIT
726b1b3f49cSRussell King	select SAMSUNG_IRQ_VIC_TIMER
727b1b3f49cSRussell King	select USB_ARCH_HAS_OHCI
728a08ab637SBen Dooks	help
729a08ab637SBen Dooks	  Samsung S3C64XX series based systems
730a08ab637SBen Dooks
73149b7a491SKukjin Kimconfig ARCH_S5P64X0
73249b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
733d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
7340665ccc4SChanwoo Choi	select CLKSRC_MMIO
735b1b3f49cSRussell King	select CPU_V6
7369e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
737b1b3f49cSRussell King	select HAVE_CLK
73820676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
739b1b3f49cSRussell King	select HAVE_S3C2410_WATCHDOG if WATCHDOG
740754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
74101464226SRob Herring	select NEED_MACH_GPIO_H
742c4ffccddSKukjin Kim	help
74349b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
74449b7a491SKukjin Kim	  SMDK6450.
745c4ffccddSKukjin Kim
746acc84707SMarek Szyprowskiconfig ARCH_S5PC100
747acc84707SMarek Szyprowski	bool "Samsung S5PC100"
748b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
74929e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
7505a7652f2SByungho Min	select CPU_V7
751b1b3f49cSRussell King	select HAVE_CLK
75220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
753c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
754b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
75501464226SRob Herring	select NEED_MACH_GPIO_H
7565a7652f2SByungho Min	help
757acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
7585a7652f2SByungho Min
759170f4e42SKukjin Kimconfig ARCH_S5PV210
760170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
761b1b3f49cSRussell King	select ARCH_HAS_CPUFREQ
7620f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
763b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
764b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
7650665ccc4SChanwoo Choi	select CLKSRC_MMIO
766b1b3f49cSRussell King	select CPU_V7
7679e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
768b1b3f49cSRussell King	select HAVE_CLK
76920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
770c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
771b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
77201464226SRob Herring	select NEED_MACH_GPIO_H
7730cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
774170f4e42SKukjin Kim	help
775170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
776170f4e42SKukjin Kim
77783014579SKukjin Kimconfig ARCH_EXYNOS
77893e22567SRussell King	bool "Samsung EXYNOS"
779b1b3f49cSRussell King	select ARCH_HAS_CPUFREQ
7800f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
781b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
782b1b3f49cSRussell King	select CLKDEV_LOOKUP
783b1b3f49cSRussell King	select CPU_V7
784b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
785cc0e72b8SChanghwan Youn	select HAVE_CLK
78620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
787c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
788b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
78901464226SRob Herring	select NEED_MACH_GPIO_H
7900cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
791cc0e72b8SChanghwan Youn	help
79283014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
793cc0e72b8SChanghwan Youn
7941da177e4SLinus Torvaldsconfig ARCH_SHARK
7951da177e4SLinus Torvalds	bool "Shark"
796b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
797c750815eSRussell King	select CPU_SA110
798f7e68bbfSRussell King	select ISA
799f7e68bbfSRussell King	select ISA_DMA
8000cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
801b1b3f49cSRussell King	select PCI
802b4811bacSArnd Bergmann	select VIRT_TO_BUS
803b1b3f49cSRussell King	select ZONE_DMA
804f999b8bdSMartin Michlmayr	help
805f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
806f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
8071da177e4SLinus Torvalds
808d98aac75SLinus Walleijconfig ARCH_U300
809d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
810d98aac75SLinus Walleij	depends on MMU
811b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
812d98aac75SLinus Walleij	select ARM_AMBA
8135485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
814d98aac75SLinus Walleij	select ARM_VIC
8156d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
816b1b3f49cSRussell King	select CLKSRC_MMIO
81750667d63SLinus Walleij	select COMMON_CLK
818b1b3f49cSRussell King	select CPU_ARM926T
819b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
820b1b3f49cSRussell King	select HAVE_TCM
821a4fe292fSLinus Walleij	select SPARSE_IRQ
822d98aac75SLinus Walleij	help
823d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
824d98aac75SLinus Walleij
8257c6337e2SKevin Hilmanconfig ARCH_DAVINCI
8267c6337e2SKevin Hilman	bool "TI DaVinci"
827b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
828dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
8296d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
83020e9969bSDavid Brownell	select GENERIC_ALLOCATOR
831b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
832dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
833b1b3f49cSRussell King	select HAVE_IDE
83401464226SRob Herring	select NEED_MACH_GPIO_H
835689e331fSSekhar Nori	select USE_OF
836b1b3f49cSRussell King	select ZONE_DMA
8377c6337e2SKevin Hilman	help
8387c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
8397c6337e2SKevin Hilman
840a0694861STony Lindgrenconfig ARCH_OMAP1
841a0694861STony Lindgren	bool "TI OMAP1"
84200a36698SArnd Bergmann	depends on MMU
84389c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
844b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
845a0694861STony Lindgren	select ARCH_OMAP
84621f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
847e9a91de7STony Prisk	select CLKDEV_LOOKUP
848cee37e50Sviresh kumar	select CLKSRC_MMIO
849b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
850a0694861STony Lindgren	select GENERIC_IRQ_CHIP
851b1b3f49cSRussell King	select HAVE_CLK
852a0694861STony Lindgren	select HAVE_IDE
853a0694861STony Lindgren	select IRQ_DOMAIN
854a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
855a0694861STony Lindgren	select NEED_MACH_MEMORY_H
85621f47fbcSAlexey Charkov	help
857a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
85802c981c0SBinghua Duan
8591da177e4SLinus Torvaldsendchoice
8601da177e4SLinus Torvalds
861387798b3SRob Herringmenu "Multiple platform selection"
862387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
863387798b3SRob Herring
864387798b3SRob Herringcomment "CPU Core family selection"
865387798b3SRob Herring
866387798b3SRob Herringconfig ARCH_MULTI_V4
867387798b3SRob Herring	bool "ARMv4 based platforms (FA526, StrongARM)"
868387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
869b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
870387798b3SRob Herring
871387798b3SRob Herringconfig ARCH_MULTI_V4T
872387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
873387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
874b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
875387798b3SRob Herring
876387798b3SRob Herringconfig ARCH_MULTI_V5
877387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
878387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
879b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
880387798b3SRob Herring
881387798b3SRob Herringconfig ARCH_MULTI_V4_V5
882387798b3SRob Herring	bool
883387798b3SRob Herring
884387798b3SRob Herringconfig ARCH_MULTI_V6
8858dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
886387798b3SRob Herring	select ARCH_MULTI_V6_V7
887b1b3f49cSRussell King	select CPU_V6
888387798b3SRob Herring
889387798b3SRob Herringconfig ARCH_MULTI_V7
8908dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
891387798b3SRob Herring	default y
892387798b3SRob Herring	select ARCH_MULTI_V6_V7
893b1b3f49cSRussell King	select ARCH_VEXPRESS
894b1b3f49cSRussell King	select CPU_V7
895387798b3SRob Herring
896387798b3SRob Herringconfig ARCH_MULTI_V6_V7
897387798b3SRob Herring	bool
898387798b3SRob Herring
899387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
900387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
901387798b3SRob Herring	select ARCH_MULTI_V5
902387798b3SRob Herring
903387798b3SRob Herringendmenu
904387798b3SRob Herring
905ccf50e23SRussell King#
906ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
907ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
908ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
909ccf50e23SRussell King#
9103e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
9113e93a22bSGregory CLEMENT
91295b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
91395b8f20fSRussell King
9148ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
9158ac49e04SChristian Daudt
916f1ac922dSStephen Warrensource "arch/arm/mach-bcm2835/Kconfig"
917f1ac922dSStephen Warren
9181da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
9191da177e4SLinus Torvalds
920d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
921d94f944eSAnton Vorontsov
92295b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
92395b8f20fSRussell King
92495b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
92595b8f20fSRussell King
926e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
927e7736d47SLennert Buytenhek
9281da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
9291da177e4SLinus Torvalds
93059d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
93159d3a193SPaulius Zaleckas
932387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
933387798b3SRob Herring
9341da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
9351da177e4SLinus Torvalds
9363f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
9373f7e5815SLennert Buytenhek
9383f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
9391da177e4SLinus Torvalds
940285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
941285f5fa7SDan Williams
9421da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
9431da177e4SLinus Torvalds
94495b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
94595b8f20fSRussell King
94695b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
94795b8f20fSRussell King
94895b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
94995b8f20fSRussell King
950794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
951794d15b2SStanislav Samsonov
9523995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
9531da177e4SLinus Torvalds
9541d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
9551d3f33d5SShawn Guo
95695b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
95749cbe786SEric Miao
95895b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
95995b8f20fSRussell King
960d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
961d48af15eSTony Lindgren
962d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
9631da177e4SLinus Torvalds
9641dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
9651dbae815STony Lindgren
9669dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
967585cf175STzachi Perelstein
968387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
969387798b3SRob Herring
97095b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
97195b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9721da177e4SLinus Torvalds
97395b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
97495b8f20fSRussell King
97595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
97695b8f20fSRussell King
97795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
978edabd38eSSaeed Bishara
979cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
980a21765a7SBen Dooks
981387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
982387798b3SRob Herring
983a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
984a21765a7SBen Dooks
98585fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
9861da177e4SLinus Torvalds
987a08ab637SBen Dooksif ARCH_S3C64XX
988431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
989a08ab637SBen Dooksendif
990a08ab637SBen Dooks
99149b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
992c4ffccddSKukjin Kim
9935a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
9945a7652f2SByungho Min
995170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
996170f4e42SKukjin Kim
99783014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
998cc0e72b8SChanghwan Youn
999882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10001da177e4SLinus Torvalds
10013b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
10023b52634fSMaxime Ripard
1003156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
1004156a0997SBarry Song
1005c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1006c5f80065SErik Gilling
100795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
10081da177e4SLinus Torvalds
100995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
10101da177e4SLinus Torvalds
10111da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
10121da177e4SLinus Torvalds
1013ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1014420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1015ceade897SRussell King
10162a0ba738SMarc Zyngiersource "arch/arm/mach-virt/Kconfig"
10172a0ba738SMarc Zyngier
10186f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
10196f35f9a9STony Prisk
10207ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
10217ec80ddfSwanzongshun
10229a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
10239a45eb69SJosh Cartwright
10241da177e4SLinus Torvalds# Definitions to make life easier
10251da177e4SLinus Torvaldsconfig ARCH_ACORN
10261da177e4SLinus Torvalds	bool
10271da177e4SLinus Torvalds
10287ae1f7ecSLennert Buytenhekconfig PLAT_IOP
10297ae1f7ecSLennert Buytenhek	bool
1030469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
10317ae1f7ecSLennert Buytenhek
103269b02f6aSLennert Buytenhekconfig PLAT_ORION
103369b02f6aSLennert Buytenhek	bool
1034bfe45e0bSRussell King	select CLKSRC_MMIO
1035b1b3f49cSRussell King	select COMMON_CLK
1036dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1037278b45b0SAndrew Lunn	select IRQ_DOMAIN
103869b02f6aSLennert Buytenhek
1039abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
1040abcda1dcSThomas Petazzoni	bool
1041abcda1dcSThomas Petazzoni	select PLAT_ORION
1042abcda1dcSThomas Petazzoni
1043bd5ce433SEric Miaoconfig PLAT_PXA
1044bd5ce433SEric Miao	bool
1045bd5ce433SEric Miao
1046f4b8b319SRussell Kingconfig PLAT_VERSATILE
1047f4b8b319SRussell King	bool
1048f4b8b319SRussell King
1049e3887714SRussell Kingconfig ARM_TIMER_SP804
1050e3887714SRussell King	bool
1051bfe45e0bSRussell King	select CLKSRC_MMIO
1052e3887714SRussell King
10531da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10541da177e4SLinus Torvalds
1055958cab0fSRussell Kingconfig ARM_NR_BANKS
1056958cab0fSRussell King	int
1057958cab0fSRussell King	default 16 if ARCH_EP93XX
1058958cab0fSRussell King	default 8
1059958cab0fSRussell King
1060afe4b25eSLennert Buytenhekconfig IWMMXT
1061698613b6SRussell King	bool "Enable iWMMXt support" if !CPU_PJ4
1062ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1063698613b6SRussell King	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1064afe4b25eSLennert Buytenhek	help
1065afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1066afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1067afe4b25eSLennert Buytenhek
10681da177e4SLinus Torvaldsconfig XSCALE_PMU
10691da177e4SLinus Torvalds	bool
1070bfc994b5SPaul Bolle	depends on CPU_XSCALE
10711da177e4SLinus Torvalds	default y
10721da177e4SLinus Torvalds
107352108641Seric miaoconfig MULTI_IRQ_HANDLER
107452108641Seric miao	bool
107552108641Seric miao	help
107652108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
107752108641Seric miao
10783b93e7b0SHyok S. Choiif !MMU
10793b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10803b93e7b0SHyok S. Choiendif
10813b93e7b0SHyok S. Choi
1082f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1083f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1084f0c4b8d6SWill Deacon	depends on CPU_V6
1085f0c4b8d6SWill Deacon	help
1086f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1087f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1088f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1089f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1090f0c4b8d6SWill Deacon
10919cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
10929cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1093e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
10949cba3cccSCatalin Marinas	help
10959cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
10969cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
10979cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
10989cba3cccSCatalin Marinas	  recommended workaround.
10999cba3cccSCatalin Marinas
11007ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11017ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11027ce236fcSCatalin Marinas	depends on CPU_V7
11037ce236fcSCatalin Marinas	help
11047ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11057ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11067ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11077ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11087ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11097ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11107ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11117ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
11127ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
11137ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
11147ce236fcSCatalin Marinas	  available in non-secure mode.
11157ce236fcSCatalin Marinas
1116855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1117855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1118855c551fSCatalin Marinas	depends on CPU_V7
111962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1120855c551fSCatalin Marinas	help
1121855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1122855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1123855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1124855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1125855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1126855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1127855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1128855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1129855c551fSCatalin Marinas
11300516e464SCatalin Marinasconfig ARM_ERRATA_460075
11310516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
11320516e464SCatalin Marinas	depends on CPU_V7
113362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11340516e464SCatalin Marinas	help
11350516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
11360516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
11370516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
11380516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
11390516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
11400516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
11410516e464SCatalin Marinas	  may not be available in non-secure mode.
11420516e464SCatalin Marinas
11439f05027cSWill Deaconconfig ARM_ERRATA_742230
11449f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
11459f05027cSWill Deacon	depends on CPU_V7 && SMP
114662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11479f05027cSWill Deacon	help
11489f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11499f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
11509f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
11519f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
11529f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
11539f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
11549f05027cSWill Deacon	  the two writes.
11559f05027cSWill Deacon
1156a672e99bSWill Deaconconfig ARM_ERRATA_742231
1157a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1158a672e99bSWill Deacon	depends on CPU_V7 && SMP
115962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1160a672e99bSWill Deacon	help
1161a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1162a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1163a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1164a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1165a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1166a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1167a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1168a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1169a672e99bSWill Deacon	  capabilities of the processor.
1170a672e99bSWill Deacon
11719e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1172fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
11732839e06cSSantosh Shilimkar	depends on CACHE_L2X0
11749e65582aSSantosh Shilimkar	help
11759e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
11769e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
11779e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
11789e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
11799e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
11809e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
11819e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
11822839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1183cdf357f1SWill Deacon
1184cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1185cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1186e66dc745SDave Martin	depends on CPU_V7
1187cdf357f1SWill Deacon	help
1188cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1189cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1190cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1191cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1192cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1193cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1194cdf357f1SWill Deacon	  entries regardless of the ASID.
1195475d92fcSWill Deacon
11961f0090a1SRussell Kingconfig PL310_ERRATA_727915
1197fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
11981f0090a1SRussell King	depends on CACHE_L2X0
11991f0090a1SRussell King	help
12001f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12011f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12021f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12031f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12041f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12051f0090a1SRussell King	  Invalidate by Way operation.
12061f0090a1SRussell King
1207475d92fcSWill Deaconconfig ARM_ERRATA_743622
1208475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1209475d92fcSWill Deacon	depends on CPU_V7
121062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1211475d92fcSWill Deacon	help
1212475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1213efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1214475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1215475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1216475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1217475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1218475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1219475d92fcSWill Deacon	  processor.
1220475d92fcSWill Deacon
12219a27c27cSWill Deaconconfig ARM_ERRATA_751472
12229a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1223ba90c516SDave Martin	depends on CPU_V7
122462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
12259a27c27cSWill Deacon	help
12269a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
12279a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
12289a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
12299a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
12309a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
12319a27c27cSWill Deacon
1232fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1233fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1234885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1235885028e4SSrinidhi Kasagar	help
1236885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1237885028e4SSrinidhi Kasagar
1238885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1239885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1240885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1241885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1242885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1243885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1244885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1245885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1246885028e4SSrinidhi Kasagar
1247fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1248fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1249fcbdc5feSWill Deacon	depends on CPU_V7
1250fcbdc5feSWill Deacon	help
1251fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1252fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1253fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1254fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1255fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1256fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1257fcbdc5feSWill Deacon
12585dab26afSWill Deaconconfig ARM_ERRATA_754327
12595dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
12605dab26afSWill Deacon	depends on CPU_V7 && SMP
12615dab26afSWill Deacon	help
12625dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
12635dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
12645dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
12655dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
12665dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
12675dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
12685dab26afSWill Deacon
1269145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1270145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1271145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1272145e10e1SCatalin Marinas	help
1273145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1274145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1275145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1276145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1277145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1278145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1279145e10e1SCatalin Marinas	  is not affected.
1280145e10e1SCatalin Marinas
1281f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1282f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1283f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1284f630c1bdSWill Deacon	help
1285f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1286f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1287f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1288f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1289f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1290f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1291f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1292f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1293f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1294f630c1bdSWill Deacon
129511ed0ba1SWill Deaconconfig PL310_ERRATA_769419
129611ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
129711ed0ba1SWill Deacon	depends on CACHE_L2X0
129811ed0ba1SWill Deacon	help
129911ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
130011ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
130111ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
130211ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
130311ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
130411ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
130511ed0ba1SWill Deacon	  explicitly.
130611ed0ba1SWill Deacon
13077253b85cSSimon Hormanconfig ARM_ERRATA_775420
13087253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
13097253b85cSSimon Horman       depends on CPU_V7
13107253b85cSSimon Horman       help
13117253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
13127253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
13137253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
13147253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
13157253b85cSSimon Horman	 an abort may occur on cache maintenance.
13167253b85cSSimon Horman
131793dc6887SCatalin Marinasconfig ARM_ERRATA_798181
131893dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
131993dc6887SCatalin Marinas	depends on CPU_V7 && SMP
132093dc6887SCatalin Marinas	help
132193dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
132293dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
132393dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
132493dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
132593dc6887SCatalin Marinas	  as the one being invalidated.
132693dc6887SCatalin Marinas
13271da177e4SLinus Torvaldsendmenu
13281da177e4SLinus Torvalds
13291da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
13301da177e4SLinus Torvalds
13311da177e4SLinus Torvaldsmenu "Bus support"
13321da177e4SLinus Torvalds
13331da177e4SLinus Torvaldsconfig ARM_AMBA
13341da177e4SLinus Torvalds	bool
13351da177e4SLinus Torvalds
13361da177e4SLinus Torvaldsconfig ISA
13371da177e4SLinus Torvalds	bool
13381da177e4SLinus Torvalds	help
13391da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
13401da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
13411da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
13421da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
13431da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
13441da177e4SLinus Torvalds
1345065909b9SRussell King# Select ISA DMA controller support
13461da177e4SLinus Torvaldsconfig ISA_DMA
13471da177e4SLinus Torvalds	bool
1348065909b9SRussell King	select ISA_DMA_API
13491da177e4SLinus Torvalds
1350065909b9SRussell King# Select ISA DMA interface
13515cae841bSAl Viroconfig ISA_DMA_API
13525cae841bSAl Viro	bool
13535cae841bSAl Viro
13541da177e4SLinus Torvaldsconfig PCI
13550b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
13561da177e4SLinus Torvalds	help
13571da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
13581da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
13591da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
13601da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
13611da177e4SLinus Torvalds
136252882173SAnton Vorontsovconfig PCI_DOMAINS
136352882173SAnton Vorontsov	bool
136452882173SAnton Vorontsov	depends on PCI
136552882173SAnton Vorontsov
1366b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1367b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1368b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1369b080ac8aSMarcelo Roberto Jimenez	help
1370b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1371b080ac8aSMarcelo Roberto Jimenez
137236e23590SMatthew Wilcoxconfig PCI_SYSCALL
137336e23590SMatthew Wilcox	def_bool PCI
137436e23590SMatthew Wilcox
13751da177e4SLinus Torvalds# Select the host bridge type
13761da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
13771da177e4SLinus Torvalds	bool
13781da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
13791da177e4SLinus Torvalds	default y
13801da177e4SLinus Torvalds
1381a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1382a0113a99SMike Rapoport	bool
1383a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1384a0113a99SMike Rapoport	default y
1385a0113a99SMike Rapoport	select DMABOUNCE
1386a0113a99SMike Rapoport
13871da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
13881da177e4SLinus Torvalds
13891da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
13901da177e4SLinus Torvalds
13911da177e4SLinus Torvaldsendmenu
13921da177e4SLinus Torvalds
13931da177e4SLinus Torvaldsmenu "Kernel Features"
13941da177e4SLinus Torvalds
13953b55658aSDave Martinconfig HAVE_SMP
13963b55658aSDave Martin	bool
13973b55658aSDave Martin	help
13983b55658aSDave Martin	  This option should be selected by machines which have an SMP-
13993b55658aSDave Martin	  capable CPU.
14003b55658aSDave Martin
14013b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14023b55658aSDave Martin	  options available to the user for configuration.
14033b55658aSDave Martin
14041da177e4SLinus Torvaldsconfig SMP
1405bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1406fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1407bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14083b55658aSDave Martin	depends on HAVE_SMP
14099934ebb8SArnd Bergmann	depends on MMU
1410b1b3f49cSRussell King	select USE_GENERIC_SMP_HELPERS
14111da177e4SLinus Torvalds	help
14121da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14131da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14141da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14151da177e4SLinus Torvalds
14161da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
14171da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14181da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
14191da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
14201da177e4SLinus Torvalds	  run faster if you say N here.
14211da177e4SLinus Torvalds
1422395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
14231da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
142450a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
14251da177e4SLinus Torvalds
14261da177e4SLinus Torvalds	  If you don't know what to do here, say N.
14271da177e4SLinus Torvalds
1428f00ec48fSRussell Kingconfig SMP_ON_UP
1429f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
14304d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1431f00ec48fSRussell King	default y
1432f00ec48fSRussell King	help
1433f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1434f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1435f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1436f00ec48fSRussell King	  savings.
1437f00ec48fSRussell King
1438f00ec48fSRussell King	  If you don't know what to do here, say Y.
1439f00ec48fSRussell King
1440c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1441c9018aabSVincent Guittot	bool "Support cpu topology definition"
1442c9018aabSVincent Guittot	depends on SMP && CPU_V7
1443c9018aabSVincent Guittot	default y
1444c9018aabSVincent Guittot	help
1445c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1446c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1447c9018aabSVincent Guittot	  topology of an ARM System.
1448c9018aabSVincent Guittot
1449c9018aabSVincent Guittotconfig SCHED_MC
1450c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1451c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1452c9018aabSVincent Guittot	help
1453c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1454c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1455c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1456c9018aabSVincent Guittot
1457c9018aabSVincent Guittotconfig SCHED_SMT
1458c9018aabSVincent Guittot	bool "SMT scheduler support"
1459c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1460c9018aabSVincent Guittot	help
1461c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1462c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1463c9018aabSVincent Guittot	  places. If unsure say N here.
1464c9018aabSVincent Guittot
1465a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1466a8cbcd92SRussell King	bool
1467a8cbcd92SRussell King	help
1468a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1469a8cbcd92SRussell King
14708a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1471022c03a2SMarc Zyngier	bool "Architected timer support"
1472022c03a2SMarc Zyngier	depends on CPU_V7
14738a4da6e3SMark Rutland	select ARM_ARCH_TIMER
1474022c03a2SMarc Zyngier	help
1475022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1476022c03a2SMarc Zyngier
1477f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1478f32f4ce2SRussell King	bool
1479f32f4ce2SRussell King	depends on SMP
1480da4a686aSRob Herring	select CLKSRC_OF if OF
1481f32f4ce2SRussell King	help
1482f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1483f32f4ce2SRussell King
1484e8db288eSNicolas Pitreconfig MCPM
1485e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1486e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1487e8db288eSNicolas Pitre	help
1488e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1489e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1490e8db288eSNicolas Pitre	  systems.
1491e8db288eSNicolas Pitre
14928d5796d2SLennert Buytenhekchoice
14938d5796d2SLennert Buytenhek	prompt "Memory split"
14948d5796d2SLennert Buytenhek	default VMSPLIT_3G
14958d5796d2SLennert Buytenhek	help
14968d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14978d5796d2SLennert Buytenhek
14988d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14998d5796d2SLennert Buytenhek	  option alone!
15008d5796d2SLennert Buytenhek
15018d5796d2SLennert Buytenhek	config VMSPLIT_3G
15028d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15038d5796d2SLennert Buytenhek	config VMSPLIT_2G
15048d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15058d5796d2SLennert Buytenhek	config VMSPLIT_1G
15068d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15078d5796d2SLennert Buytenhekendchoice
15088d5796d2SLennert Buytenhek
15098d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15108d5796d2SLennert Buytenhek	hex
15118d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15128d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15138d5796d2SLennert Buytenhek	default 0xC0000000
15148d5796d2SLennert Buytenhek
15151da177e4SLinus Torvaldsconfig NR_CPUS
15161da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15171da177e4SLinus Torvalds	range 2 32
15181da177e4SLinus Torvalds	depends on SMP
15191da177e4SLinus Torvalds	default "4"
15201da177e4SLinus Torvalds
1521a054a811SRussell Kingconfig HOTPLUG_CPU
152200b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
152300b7dedeSRussell King	depends on SMP && HOTPLUG
1524a054a811SRussell King	help
1525a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1526a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1527a054a811SRussell King
15282bdd424fSWill Deaconconfig ARM_PSCI
15292bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
15302bdd424fSWill Deacon	depends on CPU_V7
15312bdd424fSWill Deacon	help
15322bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
15332bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
15342bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
15352bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
15362bdd424fSWill Deacon	  ARM processors").
15372bdd424fSWill Deacon
153837ee16aeSRussell Kingconfig LOCAL_TIMERS
153937ee16aeSRussell King	bool "Use local timer interrupts"
1540971acb9bSRussell King	depends on SMP
154137ee16aeSRussell King	default y
154237ee16aeSRussell King	help
154337ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
154437ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
154537ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
154637ee16aeSRussell King	  "thundering herd" at every timer tick.
154737ee16aeSRussell King
15482a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
15492a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
15502a6ad871SMaxime Ripard# selected platforms.
155144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
155244986ab0SPeter De Schrijver (NVIDIA)	int
15533dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
155439f47d9fSTarun Kanti DebBarma	default 512 if SOC_OMAP5
155506b851e5SOlof Johansson	default 392 if ARCH_U8500
1556e590b91eSMaxime Ripard	default 288 if ARCH_VT8500 || ARCH_SUNXI
15572a6ad871SMaxime Ripard	default 264 if MACH_H4700
155844986ab0SPeter De Schrijver (NVIDIA)	default 0
155944986ab0SPeter De Schrijver (NVIDIA)	help
156044986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
156144986ab0SPeter De Schrijver (NVIDIA)
156244986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
156344986ab0SPeter De Schrijver (NVIDIA)
1564d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15651da177e4SLinus Torvalds
1566f8065813SRussell Kingconfig HZ
1567f8065813SRussell King	int
1568b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1569a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
15705248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
15715da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1572f8065813SRussell King	default 100
1573f8065813SRussell King
1574b28748fbSRussell Kingconfig SCHED_HRTICK
1575b28748fbSRussell King	def_bool HIGH_RES_TIMERS
1576b28748fbSRussell King
157716c79651SCatalin Marinasconfig THUMB2_KERNEL
1578bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
157900b7dedeSRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K
1580bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
158116c79651SCatalin Marinas	select AEABI
158216c79651SCatalin Marinas	select ARM_ASM_UNIFIED
158389bace65SArnd Bergmann	select ARM_UNWIND
158416c79651SCatalin Marinas	help
158516c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
158616c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
158716c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
158816c79651SCatalin Marinas
158916c79651SCatalin Marinas	  If unsure, say N.
159016c79651SCatalin Marinas
15916f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15926f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15936f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15946f685c5cSDave Martin	default y
15956f685c5cSDave Martin	help
15966f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15976f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15986f685c5cSDave Martin	  branch instructions.
15996f685c5cSDave Martin
16006f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16016f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16026f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16036f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16046f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16056f685c5cSDave Martin	  support.
16066f685c5cSDave Martin
16076f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16086f685c5cSDave Martin	  relocation" error when loading some modules.
16096f685c5cSDave Martin
16106f685c5cSDave Martin	  Until fixed tools are available, passing
16116f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16126f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16136f685c5cSDave Martin	  stack usage in some cases.
16146f685c5cSDave Martin
16156f685c5cSDave Martin	  The problem is described in more detail at:
16166f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16176f685c5cSDave Martin
16186f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16196f685c5cSDave Martin
16206f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16216f685c5cSDave Martin
16220becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16230becb088SCatalin Marinas	bool
16240becb088SCatalin Marinas
1625704bdda0SNicolas Pitreconfig AEABI
1626704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1627704bdda0SNicolas Pitre	help
1628704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1629704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1630704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1631704bdda0SNicolas Pitre
1632704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1633704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1634704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1635704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1636704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1637704bdda0SNicolas Pitre
1638704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1639704bdda0SNicolas Pitre
16406c90c872SNicolas Pitreconfig OABI_COMPAT
1641a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1642d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16436c90c872SNicolas Pitre	default y
16446c90c872SNicolas Pitre	help
16456c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16466c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16476c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16486c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16496c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16506c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
16516c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16526c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16536c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16546c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
16556c90c872SNicolas Pitre	  at all). If in doubt say Y.
16566c90c872SNicolas Pitre
1657eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1658e80d6a24SMel Gorman	bool
1659e80d6a24SMel Gorman
166005944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
166105944d74SRussell King	bool
166205944d74SRussell King
166307a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
166407a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
166507a2f737SRussell King
166605944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1667be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1668c80d79d7SYasunori Goto
16697b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16707b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16717b7bf499SWill Deacon
1672053a96caSNicolas Pitreconfig HIGHMEM
1673e8db89a2SRussell King	bool "High Memory Support"
1674e8db89a2SRussell King	depends on MMU
1675053a96caSNicolas Pitre	help
1676053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1677053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1678053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1679053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1680053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1681053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1682053a96caSNicolas Pitre
1683053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1684053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1685053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1686053a96caSNicolas Pitre
1687053a96caSNicolas Pitre	  If unsure, say n.
1688053a96caSNicolas Pitre
168965cec8e3SRussell Kingconfig HIGHPTE
169065cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
169165cec8e3SRussell King	depends on HIGHMEM
169265cec8e3SRussell King
16931b8873a0SJamie Ilesconfig HW_PERF_EVENTS
16941b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1695f0d1bc47SWill Deacon	depends on PERF_EVENTS
16961b8873a0SJamie Iles	default y
16971b8873a0SJamie Iles	help
16981b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
16991b8873a0SJamie Iles	  disabled, perf events will use software events only.
17001b8873a0SJamie Iles
17013f22ab27SDave Hansensource "mm/Kconfig"
17023f22ab27SDave Hansen
1703c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1704c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1705c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1706898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
1707c1b2d970SMagnus Damm	default "9" if SA1111
1708c1b2d970SMagnus Damm	default "11"
1709c1b2d970SMagnus Damm	help
1710c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1711c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1712c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1713c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1714c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1715c1b2d970SMagnus Damm	  increase this value.
1716c1b2d970SMagnus Damm
1717c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1718c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1719c1b2d970SMagnus Damm
17201da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17211da177e4SLinus Torvalds	bool
1722f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17231da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1724e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17251da177e4SLinus Torvalds	help
17261da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17271da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17281da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17291da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17301da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17311da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17321da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17331da177e4SLinus Torvalds
173439ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
173538ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
173638ef2ad5SLinus Walleij	depends on MMU
173739ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
173839ec58f3SLennert Buytenhek	help
173939ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
174039ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
174139ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
174239ec58f3SLennert Buytenhek
174339ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
174439ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
174539ec58f3SLennert Buytenhek	  such copy operations with large buffers.
174639ec58f3SLennert Buytenhek
174739ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
174839ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
174939ec58f3SLennert Buytenhek
175070c70d97SNicolas Pitreconfig SECCOMP
175170c70d97SNicolas Pitre	bool
175270c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
175370c70d97SNicolas Pitre	---help---
175470c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
175570c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
175670c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
175770c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
175870c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
175970c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
176070c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
176170c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
176270c70d97SNicolas Pitre	  defined by each seccomp mode.
176370c70d97SNicolas Pitre
1764c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1765c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1766c743f380SNicolas Pitre	help
1767c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1768c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1769c743f380SNicolas Pitre	  the stack just before the return address, and validates
1770c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1771c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1772c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1773c743f380SNicolas Pitre	  neutralized via a kernel panic.
1774c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1775c743f380SNicolas Pitre
1776eff8d644SStefano Stabelliniconfig XEN_DOM0
1777eff8d644SStefano Stabellini	def_bool y
1778eff8d644SStefano Stabellini	depends on XEN
1779eff8d644SStefano Stabellini
1780eff8d644SStefano Stabelliniconfig XEN
1781eff8d644SStefano Stabellini	bool "Xen guest support on ARM (EXPERIMENTAL)"
178285323a99SIan Campbell	depends on ARM && AEABI && OF
1783f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
178485323a99SIan Campbell	depends on !GENERIC_ATOMIC64
1785eff8d644SStefano Stabellini	help
1786eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1787eff8d644SStefano Stabellini
17881da177e4SLinus Torvaldsendmenu
17891da177e4SLinus Torvalds
17901da177e4SLinus Torvaldsmenu "Boot options"
17911da177e4SLinus Torvalds
17929eb8f674SGrant Likelyconfig USE_OF
17939eb8f674SGrant Likely	bool "Flattened Device Tree support"
1794b1b3f49cSRussell King	select IRQ_DOMAIN
17959eb8f674SGrant Likely	select OF
17969eb8f674SGrant Likely	select OF_EARLY_FLATTREE
17979eb8f674SGrant Likely	help
17989eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
17999eb8f674SGrant Likely
1800bd51e2f5SNicolas Pitreconfig ATAGS
1801bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1802bd51e2f5SNicolas Pitre	default y
1803bd51e2f5SNicolas Pitre	help
1804bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1805bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1806bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1807bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1808bd51e2f5SNicolas Pitre	  leave this to y.
1809bd51e2f5SNicolas Pitre
1810bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1811bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1812bd51e2f5SNicolas Pitre	depends on ATAGS
1813bd51e2f5SNicolas Pitre	help
1814bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1815bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1816bd51e2f5SNicolas Pitre
18171da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18181da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18191da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18201da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18211da177e4SLinus Torvalds	default "0"
18221da177e4SLinus Torvalds	help
18231da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18241da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18251da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18261da177e4SLinus Torvalds	  value in their defconfig file.
18271da177e4SLinus Torvalds
18281da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18291da177e4SLinus Torvalds
18301da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18311da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18321da177e4SLinus Torvalds	default "0"
18331da177e4SLinus Torvalds	help
1834f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1835f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1836f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1837f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1838f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1839f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18401da177e4SLinus Torvalds
18411da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18421da177e4SLinus Torvalds
18431da177e4SLinus Torvaldsconfig ZBOOT_ROM
18441da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18451da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
18461da177e4SLinus Torvalds	help
18471da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18481da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18491da177e4SLinus Torvalds
1850090ab3ffSSimon Hormanchoice
1851090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1852d6f94fa0SKees Cook	depends on ZBOOT_ROM && ARCH_SH7372
1853090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1854090ab3ffSSimon Horman	help
1855090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
185659bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1857090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1858090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
185959bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1860090ab3ffSSimon Horman	  rest the kernel image to RAM.
1861090ab3ffSSimon Horman
1862090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1863090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1864090ab3ffSSimon Horman	help
1865090ab3ffSSimon Horman	  Do not load image from SD or MMC
1866090ab3ffSSimon Horman
1867f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1868f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1869f45b1149SSimon Horman	help
1870090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1871090ab3ffSSimon Horman
1872090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1873090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1874090ab3ffSSimon Horman	help
1875090ab3ffSSimon Horman	  Load image from SDHI hardware block
1876090ab3ffSSimon Horman
1877090ab3ffSSimon Hormanendchoice
1878f45b1149SSimon Horman
1879e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1880e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1881d6f94fa0SKees Cook	depends on OF && !ZBOOT_ROM
1882e2a6a3aaSJohn Bonesio	help
1883e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1884e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1885e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1886e2a6a3aaSJohn Bonesio
1887e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1888e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1889e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1890e2a6a3aaSJohn Bonesio
1891e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1892e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1893e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1894e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1895e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1896e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1897e2a6a3aaSJohn Bonesio	  to this option.
1898e2a6a3aaSJohn Bonesio
1899b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1900b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1901b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1902b90b9a38SNicolas Pitre	help
1903b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1904b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1905b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1906b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1907b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1908b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1909b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1910b90b9a38SNicolas Pitre
1911d0f34a11SGenoud Richardchoice
1912d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1913d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1914d0f34a11SGenoud Richard
1915d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1916d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1917d0f34a11SGenoud Richard	help
1918d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1919d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1920d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1921d0f34a11SGenoud Richard
1922d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1923d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1924d0f34a11SGenoud Richard	help
1925d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1926d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1927d0f34a11SGenoud Richard
1928d0f34a11SGenoud Richardendchoice
1929d0f34a11SGenoud Richard
19301da177e4SLinus Torvaldsconfig CMDLINE
19311da177e4SLinus Torvalds	string "Default kernel command string"
19321da177e4SLinus Torvalds	default ""
19331da177e4SLinus Torvalds	help
19341da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19351da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19361da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19371da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19381da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19391da177e4SLinus Torvalds
19404394c124SVictor Boiviechoice
19414394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19424394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1943bd51e2f5SNicolas Pitre	depends on ATAGS
19444394c124SVictor Boivie
19454394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19464394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19474394c124SVictor Boivie	help
19484394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19494394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19504394c124SVictor Boivie	  string provided in CMDLINE will be used.
19514394c124SVictor Boivie
19524394c124SVictor Boivieconfig CMDLINE_EXTEND
19534394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19544394c124SVictor Boivie	help
19554394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19564394c124SVictor Boivie	  appended to the default kernel command string.
19574394c124SVictor Boivie
195892d2040dSAlexander Hollerconfig CMDLINE_FORCE
195992d2040dSAlexander Holler	bool "Always use the default kernel command string"
196092d2040dSAlexander Holler	help
196192d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
196292d2040dSAlexander Holler	  loader passes other arguments to the kernel.
196392d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
196492d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19654394c124SVictor Boivieendchoice
196692d2040dSAlexander Holler
19671da177e4SLinus Torvaldsconfig XIP_KERNEL
19681da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
1969387798b3SRob Herring	depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
19701da177e4SLinus Torvalds	help
19711da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19721da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19731da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19741da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19751da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19761da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19771da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19781da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19791da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19801da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19811da177e4SLinus Torvalds
19821da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19831da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19841da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19851da177e4SLinus Torvalds
19861da177e4SLinus Torvalds	  If unsure, say N.
19871da177e4SLinus Torvalds
19881da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19891da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19901da177e4SLinus Torvalds	depends on XIP_KERNEL
19911da177e4SLinus Torvalds	default "0x00080000"
19921da177e4SLinus Torvalds	help
19931da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19941da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
19951da177e4SLinus Torvalds	  own flash usage.
19961da177e4SLinus Torvalds
1997c587e4a6SRichard Purdieconfig KEXEC
1998c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
1999d6f94fa0SKees Cook	depends on (!SMP || HOTPLUG_CPU)
2000c587e4a6SRichard Purdie	help
2001c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2002c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
200301dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2004c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2005c587e4a6SRichard Purdie
2006c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2007c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2008c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2009c587e4a6SRichard Purdie	  support.
2010c587e4a6SRichard Purdie
20114cd9d6f7SRichard Purdieconfig ATAGS_PROC
20124cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2013bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2014b98d7291SUli Luckas	default y
20154cd9d6f7SRichard Purdie	help
20164cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20174cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20184cd9d6f7SRichard Purdie
2019cb5d39b3SMika Westerbergconfig CRASH_DUMP
2020cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2021cb5d39b3SMika Westerberg	help
2022cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2023cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2024cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2025cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2026cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2027cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2028cb5d39b3SMika Westerberg
2029cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2030cb5d39b3SMika Westerberg
2031e69edc79SEric Miaoconfig AUTO_ZRELADDR
2032e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2033e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2034e69edc79SEric Miao	help
2035e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2036e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2037e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2038e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2039e69edc79SEric Miao	  from start of memory.
2040e69edc79SEric Miao
20411da177e4SLinus Torvaldsendmenu
20421da177e4SLinus Torvalds
2043ac9d7efcSRussell Kingmenu "CPU Power Management"
20441da177e4SLinus Torvalds
204589c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
20461da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20471da177e4SLinus Torvalds
20489d56c02aSBen Dooksconfig CPU_FREQ_S3C
20499d56c02aSBen Dooks	bool
20509d56c02aSBen Dooks	help
20519d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
20529d56c02aSBen Dooks
20539d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
20544a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2055d6f94fa0SKees Cook	depends on ARCH_S3C24XX && CPU_FREQ
20569d56c02aSBen Dooks	select CPU_FREQ_S3C
20579d56c02aSBen Dooks	help
20589d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
20599d56c02aSBen Dooks	  of CPUs.
20609d56c02aSBen Dooks
20619d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
20629d56c02aSBen Dooks
20639d56c02aSBen Dooks	  If in doubt, say N.
20649d56c02aSBen Dooks
20659d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
20664a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2067d6f94fa0SKees Cook	depends on CPU_FREQ_S3C24XX
20689d56c02aSBen Dooks	help
20699d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
20709d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
20719d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
20729d56c02aSBen Dooks
20739d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
20749d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
20759d56c02aSBen Dooks
20769d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
20779d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
20789d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
20799d56c02aSBen Dooks	help
20809d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
20819d56c02aSBen Dooks
20829d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
20839d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
20849d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
20859d56c02aSBen Dooks	help
20869d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
20879d56c02aSBen Dooks
2088e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2089e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2090e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2091e6d197a6SBen Dooks	help
2092e6d197a6SBen Dooks	  Export status information via debugfs.
2093e6d197a6SBen Dooks
20941da177e4SLinus Torvaldsendif
20951da177e4SLinus Torvalds
2096ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2097ac9d7efcSRussell King
2098ac9d7efcSRussell Kingendmenu
2099ac9d7efcSRussell King
21001da177e4SLinus Torvaldsmenu "Floating point emulation"
21011da177e4SLinus Torvalds
21021da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21031da177e4SLinus Torvalds
21041da177e4SLinus Torvaldsconfig FPE_NWFPE
21051da177e4SLinus Torvalds	bool "NWFPE math emulation"
2106593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21071da177e4SLinus Torvalds	---help---
21081da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21091da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21101da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21111da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21121da177e4SLinus Torvalds
21131da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21141da177e4SLinus Torvalds	  early in the bootup.
21151da177e4SLinus Torvalds
21161da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21171da177e4SLinus Torvalds	bool "Support extended precision"
2118bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21191da177e4SLinus Torvalds	help
21201da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21211da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21221da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21231da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21241da177e4SLinus Torvalds	  floating point emulator without any good reason.
21251da177e4SLinus Torvalds
21261da177e4SLinus Torvalds	  You almost surely want to say N here.
21271da177e4SLinus Torvalds
21281da177e4SLinus Torvaldsconfig FPE_FASTFPE
21291da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2130d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
21311da177e4SLinus Torvalds	---help---
21321da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21331da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21341da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21351da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21361da177e4SLinus Torvalds
21371da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21381da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21391da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21401da177e4SLinus Torvalds	  choose NWFPE.
21411da177e4SLinus Torvalds
21421da177e4SLinus Torvaldsconfig VFP
21431da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2144e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21451da177e4SLinus Torvalds	help
21461da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21471da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21481da177e4SLinus Torvalds
21491da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21501da177e4SLinus Torvalds	  release notes and additional status information.
21511da177e4SLinus Torvalds
21521da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21531da177e4SLinus Torvalds
215425ebee02SCatalin Marinasconfig VFPv3
215525ebee02SCatalin Marinas	bool
215625ebee02SCatalin Marinas	depends on VFP
215725ebee02SCatalin Marinas	default y if CPU_V7
215825ebee02SCatalin Marinas
2159b5872db4SCatalin Marinasconfig NEON
2160b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2161b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2162b5872db4SCatalin Marinas	help
2163b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2164b5872db4SCatalin Marinas	  Extension.
2165b5872db4SCatalin Marinas
21661da177e4SLinus Torvaldsendmenu
21671da177e4SLinus Torvalds
21681da177e4SLinus Torvaldsmenu "Userspace binary formats"
21691da177e4SLinus Torvalds
21701da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21711da177e4SLinus Torvalds
21721da177e4SLinus Torvaldsconfig ARTHUR
21731da177e4SLinus Torvalds	tristate "RISC OS personality"
2174704bdda0SNicolas Pitre	depends on !AEABI
21751da177e4SLinus Torvalds	help
21761da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
21771da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
21781da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
21791da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
21801da177e4SLinus Torvalds	  will be called arthur).
21811da177e4SLinus Torvalds
21821da177e4SLinus Torvaldsendmenu
21831da177e4SLinus Torvalds
21841da177e4SLinus Torvaldsmenu "Power management options"
21851da177e4SLinus Torvalds
2186eceab4acSRussell Kingsource "kernel/power/Kconfig"
21871da177e4SLinus Torvalds
2188f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
21894b1082caSStephen Warren	depends on !ARCH_S5PC100
21906a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
21913f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2192f4cb5700SJohannes Berg	def_bool y
2193f4cb5700SJohannes Berg
219415e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
219515e0d9e3SArnd Bergmann	def_bool PM_SLEEP
219615e0d9e3SArnd Bergmann
21971da177e4SLinus Torvaldsendmenu
21981da177e4SLinus Torvalds
2199d5950b43SSam Ravnborgsource "net/Kconfig"
2200d5950b43SSam Ravnborg
2201ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22021da177e4SLinus Torvalds
22031da177e4SLinus Torvaldssource "fs/Kconfig"
22041da177e4SLinus Torvalds
22051da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22061da177e4SLinus Torvalds
22071da177e4SLinus Torvaldssource "security/Kconfig"
22081da177e4SLinus Torvalds
22091da177e4SLinus Torvaldssource "crypto/Kconfig"
22101da177e4SLinus Torvalds
22111da177e4SLinus Torvaldssource "lib/Kconfig"
2212749cf76cSChristoffer Dall
2213749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2214