xref: /linux/arch/arm/Kconfig (revision 868e87ccda2461cafd4a0d39f1486eb8f4a9a6f9)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
52b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
63d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
8957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
9d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
104badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
11017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
120cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
13b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
14ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
15171b3f0dSRussell King	select CLONE_BACKWARDS
16b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
17dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
18b01aec9bSBorislav Petkov	select EDAC_SUPPORT
19b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
2036d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
214477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
22b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
23171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
24b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
25b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
267c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
27b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
2838ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
29b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
30b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
31b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
32a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
33b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
347a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
350b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
36cfeec79eSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32
37cfeec79eSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32
3891702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
390693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
40b1b3f49cSRussell King	select HAVE_BPF_JIT
4151aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
42171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
43b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
44b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
45b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
46b1b3f49cSRussell King	select HAVE_DMA_ATTRS
47b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
48cfeec79eSArnd Bergmann	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32
49dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
50b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
51b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
52b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
53b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
54b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
5687c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
57b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
58f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
59b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
60b1b3f49cSRussell King	select HAVE_KERNEL_LZO
61b1b3f49cSRussell King	select HAVE_KERNEL_XZ
62cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
639edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
64b1b3f49cSRussell King	select HAVE_MEMBLOCK
657d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
66b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
670dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
687ada189fSJamie Iles	select HAVE_PERF_EVENTS
6949863894SWill Deacon	select HAVE_PERF_REGS
7049863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
71a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
72e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
73b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
74af1839ebSCatalin Marinas	select HAVE_UID16
7531c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
76da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
77171b3f0dSRussell King	select MODULES_USE_ELF_REL
7884f452b1SSantosh Shilimkar	select NO_BOOTMEM
79171b3f0dSRussell King	select OLD_SIGACTION
80171b3f0dSRussell King	select OLD_SIGSUSPEND3
81b1b3f49cSRussell King	select PERF_USE_VMALLOC
82b1b3f49cSRussell King	select RTC_LIB
83b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
84171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
85171b3f0dSRussell King	# according to that.  Thanks.
861da177e4SLinus Torvalds	help
871da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
88f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
891da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
901da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
911da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
921da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
931da177e4SLinus Torvalds
9474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
95308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
9674facffeSRussell King	bool
9774facffeSRussell King
984ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
994ce63fcdSMarek Szyprowski	bool
1004ce63fcdSMarek Szyprowski
1014ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1024ce63fcdSMarek Szyprowski	bool
103b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
104b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1054ce63fcdSMarek Szyprowski
10660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
10760460abfSSeung-Woo Kim
10860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
10960460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
11060460abfSSeung-Woo Kim	range 4 9
11160460abfSSeung-Woo Kim	default 8
11260460abfSSeung-Woo Kim	help
11360460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
11460460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
11560460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
11660460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
11760460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
11860460abfSSeung-Woo Kim	  virtual space with just a few allocations.
11960460abfSSeung-Woo Kim
12060460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
12160460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
12260460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
12360460abfSSeung-Woo Kim	  by the PAGE_SIZE.
12460460abfSSeung-Woo Kim
12560460abfSSeung-Woo Kimendif
12660460abfSSeung-Woo Kim
1270b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1280b05da72SHans Ulli Kroll	bool
1290b05da72SHans Ulli Kroll
13075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
13175e7153aSRalf Baechle	bool
13275e7153aSRalf Baechle
133bc581770SLinus Walleijconfig HAVE_TCM
134bc581770SLinus Walleij	bool
135bc581770SLinus Walleij	select GENERIC_ALLOCATOR
136bc581770SLinus Walleij
137e119bfffSRussell Kingconfig HAVE_PROC_CPU
138e119bfffSRussell King	bool
139e119bfffSRussell King
140ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1415ea81769SAl Viro	bool
1425ea81769SAl Viro
1431da177e4SLinus Torvaldsconfig EISA
1441da177e4SLinus Torvalds	bool
1451da177e4SLinus Torvalds	---help---
1461da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1471da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1481da177e4SLinus Torvalds
1491da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1501da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1511da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1521da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1531da177e4SLinus Torvalds
1541da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1551da177e4SLinus Torvalds
1561da177e4SLinus Torvalds	  Otherwise, say N.
1571da177e4SLinus Torvalds
1581da177e4SLinus Torvaldsconfig SBUS
1591da177e4SLinus Torvalds	bool
1601da177e4SLinus Torvalds
161f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
162f16fb1ecSRussell King	bool
163f16fb1ecSRussell King	default y
164f16fb1ecSRussell King
165f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
166f76e9154SNicolas Pitre	bool
167f76e9154SNicolas Pitre	depends on !SMP
168f76e9154SNicolas Pitre	default y
169f76e9154SNicolas Pitre
170f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
171f16fb1ecSRussell King	bool
172f16fb1ecSRussell King	default y
173f16fb1ecSRussell King
1747ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1757ad1bcb2SRussell King	bool
176cb1293e2SArnd Bergmann	default !CPU_V7M
1777ad1bcb2SRussell King
1781da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1791da177e4SLinus Torvalds	bool
1808a87411bSWill Deacon	default y
1811da177e4SLinus Torvalds
182f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
183f0d1b0b3SDavid Howells	bool
184f0d1b0b3SDavid Howells
185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
186f0d1b0b3SDavid Howells	bool
187f0d1b0b3SDavid Howells
1884a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1894a1b5733SEduardo Valentin	bool
1904a1b5733SEduardo Valentin
191a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
192a5f4c561SStefan Agner	def_bool y if MMU
193a5f4c561SStefan Agner
194b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
195b89c3b16SAkinobu Mita	bool
196b89c3b16SAkinobu Mita	default y
197b89c3b16SAkinobu Mita
1981da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1991da177e4SLinus Torvalds	bool
2001da177e4SLinus Torvalds	default y
2011da177e4SLinus Torvalds
202a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
203a08b6b79Sviro@ZenIV.linux.org.uk	bool
204a08b6b79Sviro@ZenIV.linux.org.uk
2055ac6da66SChristoph Lameterconfig ZONE_DMA
2065ac6da66SChristoph Lameter	bool
2075ac6da66SChristoph Lameter
208ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
209ccd7ab7fSFUJITA Tomonori       def_bool y
210ccd7ab7fSFUJITA Tomonori
211c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
212c7edc9e3SDavid A. Long	def_bool y
213c7edc9e3SDavid A. Long
21458af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21558af4a24SRob Herring	bool
21658af4a24SRob Herring
2171da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2181da177e4SLinus Torvalds	bool
2191da177e4SLinus Torvalds
2201da177e4SLinus Torvaldsconfig FIQ
2211da177e4SLinus Torvalds	bool
2221da177e4SLinus Torvalds
22313a5045dSRob Herringconfig NEED_RET_TO_USER
22413a5045dSRob Herring	bool
22513a5045dSRob Herring
226034d2f5aSAl Viroconfig ARCH_MTD_XIP
227034d2f5aSAl Viro	bool
228034d2f5aSAl Viro
229c760fc19SHyok S. Choiconfig VECTORS_BASE
230c760fc19SHyok S. Choi	hex
2316afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
232c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
233c760fc19SHyok S. Choi	default 0x00000000
234c760fc19SHyok S. Choi	help
23519accfd3SRussell King	  The base address of exception vectors.  This must be two pages
23619accfd3SRussell King	  in size.
237c760fc19SHyok S. Choi
238dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
239c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
240c1becedcSRussell King	default y
241b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
242dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
243dc21af99SRussell King	help
244111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
245111e9a5cSRussell King	  boot and module load time according to the position of the
246111e9a5cSRussell King	  kernel in system memory.
247dc21af99SRussell King
248111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
249daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
250dc21af99SRussell King
251c1becedcSRussell King	  Only disable this option if you know that you do not require
252c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
253c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
254c1becedcSRussell King
255c334bc15SRob Herringconfig NEED_MACH_IO_H
256c334bc15SRob Herring	bool
257c334bc15SRob Herring	help
258c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
259c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
260c334bc15SRob Herring	  be avoided when possible.
261c334bc15SRob Herring
2620cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2631b9f95f8SNicolas Pitre	bool
264111e9a5cSRussell King	help
2650cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2660cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2670cdc8b92SNicolas Pitre	  be avoided when possible.
2681b9f95f8SNicolas Pitre
2691b9f95f8SNicolas Pitreconfig PHYS_OFFSET
270974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
271c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
272974c0724SNicolas Pitre	default DRAM_BASE if !MMU
273c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
274c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
275c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
276c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
277c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
278c6f54a9bSUwe Kleine-König			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
279c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
280c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
281c6f54a9bSUwe Kleine-König	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
282b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2831b9f95f8SNicolas Pitre	help
2841b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2851b9f95f8SNicolas Pitre	  location of main memory in your system.
286cada3c08SRussell King
28787e040b6SSimon Glassconfig GENERIC_BUG
28887e040b6SSimon Glass	def_bool y
28987e040b6SSimon Glass	depends on BUG
29087e040b6SSimon Glass
2911bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2921bcad26eSKirill A. Shutemov	int
2931bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2941bcad26eSKirill A. Shutemov	default 2
2951bcad26eSKirill A. Shutemov
2961da177e4SLinus Torvaldssource "init/Kconfig"
2971da177e4SLinus Torvalds
298dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
299dc52ddc0SMatt Helsley
3001da177e4SLinus Torvaldsmenu "System Type"
3011da177e4SLinus Torvalds
3023c427975SHyok S. Choiconfig MMU
3033c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3043c427975SHyok S. Choi	default y
3053c427975SHyok S. Choi	help
3063c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3073c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3083c427975SHyok S. Choi
309ccf50e23SRussell King#
310ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
311ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
312ccf50e23SRussell King#
3131da177e4SLinus Torvaldschoice
3141da177e4SLinus Torvalds	prompt "ARM system type"
3151420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
3161420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3171da177e4SLinus Torvalds
318387798b3SRob Herringconfig ARCH_MULTIPLATFORM
319387798b3SRob Herring	bool "Allow multiple platforms to be selected"
320b1b3f49cSRussell King	depends on MMU
321ddb902ccSRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
32242dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
323387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
324387798b3SRob Herring	select AUTO_ZRELADDR
3256d0add40SRob Herring	select CLKSRC_OF
32666314223SDinh Nguyen	select COMMON_CLK
327ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
32808d38bebSWill Deacon	select MIGHT_HAVE_PCI
329387798b3SRob Herring	select MULTI_IRQ_HANDLER
33066314223SDinh Nguyen	select SPARSE_IRQ
33166314223SDinh Nguyen	select USE_OF
33266314223SDinh Nguyen
3339c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3349c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3359c77bc43SStefan Agner	depends on !MMU
3369c77bc43SStefan Agner	select ARCH_WANT_OPTIONAL_GPIOLIB
3379c77bc43SStefan Agner	select ARM_NVIC
338499f1640SStefan Agner	select AUTO_ZRELADDR
3399c77bc43SStefan Agner	select CLKSRC_OF
3409c77bc43SStefan Agner	select COMMON_CLK
3419c77bc43SStefan Agner	select CPU_V7M
3429c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3439c77bc43SStefan Agner	select NO_IOPORT_MAP
3449c77bc43SStefan Agner	select SPARSE_IRQ
3459c77bc43SStefan Agner	select USE_OF
3469c77bc43SStefan Agner
3474af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3484af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
349b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3504af6fee1SDeepak Saxena	select ARM_AMBA
351b1b3f49cSRussell King	select ARM_TIMER_SP804
352f9a6aa43SLinus Walleij	select COMMON_CLK
353f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
354ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
355b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
356b1b3f49cSRussell King	select ICST
357b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
358f4b8b319SRussell King	select PLAT_VERSATILE
35981cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3604af6fee1SDeepak Saxena	help
3614af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3624af6fee1SDeepak Saxena
3634af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3644af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
365b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3664af6fee1SDeepak Saxena	select ARM_AMBA
367b1b3f49cSRussell King	select ARM_TIMER_SP804
3684af6fee1SDeepak Saxena	select ARM_VIC
3696d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
370b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
371aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
372c5a0adb5SRussell King	select ICST
373f4b8b319SRussell King	select PLAT_VERSATILE
374b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
37581cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3762389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3774af6fee1SDeepak Saxena	help
3784af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3794af6fee1SDeepak Saxena
38093e22567SRussell Kingconfig ARCH_CLPS711X
38193e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
382a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
383ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
384c99f72adSAlexander Shiyan	select CLKSRC_MMIO
38593e22567SRussell King	select COMMON_CLK
38693e22567SRussell King	select CPU_ARM720T
3874a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3886597619fSAlexander Shiyan	select MFD_SYSCON
389e4e3a37dSAlexander Shiyan	select SOC_BUS
39093e22567SRussell King	help
39193e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
39293e22567SRussell King
393788c9700SRussell Kingconfig ARCH_GEMINI
394788c9700SRussell King	bool "Cortina Systems Gemini"
395788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
396f3372c01SLinus Walleij	select CLKSRC_MMIO
397b1b3f49cSRussell King	select CPU_FA526
398f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
399788c9700SRussell King	help
400788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
401788c9700SRussell King
4021da177e4SLinus Torvaldsconfig ARCH_EBSA110
4031da177e4SLinus Torvalds	bool "EBSA-110"
404b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
405c750815eSRussell King	select CPU_SA110
406f7e68bbfSRussell King	select ISA
407c334bc15SRob Herring	select NEED_MACH_IO_H
4080cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
409ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4101da177e4SLinus Torvalds	help
4111da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
412f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4131da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4141da177e4SLinus Torvalds	  parallel port.
4151da177e4SLinus Torvalds
416e7736d47SLennert Buytenhekconfig ARCH_EP93XX
417e7736d47SLennert Buytenhek	bool "EP93xx-based"
418b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
419b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
420e7736d47SLennert Buytenhek	select ARM_AMBA
421b8824c9aSH Hartley Sweeten	select ARM_PATCH_PHYS_VIRT
422e7736d47SLennert Buytenhek	select ARM_VIC
423b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
4246d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
425000bc178SLinus Walleij	select CLKSRC_MMIO
426b1b3f49cSRussell King	select CPU_ARM920T
427000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
428e7736d47SLennert Buytenhek	help
429e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
430e7736d47SLennert Buytenhek
4311da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4321da177e4SLinus Torvalds	bool "FootBridge"
433c750815eSRussell King	select CPU_SA110
4341da177e4SLinus Torvalds	select FOOTBRIDGE
4354e8d7637SRussell King	select GENERIC_CLOCKEVENTS
436d0ee9f40SArnd Bergmann	select HAVE_IDE
4378ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4380cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
439f999b8bdSMartin Michlmayr	help
440f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
441f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4421da177e4SLinus Torvalds
4434af6fee1SDeepak Saxenaconfig ARCH_NETX
4444af6fee1SDeepak Saxena	bool "Hilscher NetX based"
445b1b3f49cSRussell King	select ARM_VIC
446234b6cedSRussell King	select CLKSRC_MMIO
447c750815eSRussell King	select CPU_ARM926T
4482fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
449f999b8bdSMartin Michlmayr	help
4504af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4514af6fee1SDeepak Saxena
4523b938be6SRussell Kingconfig ARCH_IOP13XX
4533b938be6SRussell King	bool "IOP13xx-based"
4543b938be6SRussell King	depends on MMU
455b1b3f49cSRussell King	select CPU_XSC3
4560cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
45713a5045dSRob Herring	select NEED_RET_TO_USER
458b1b3f49cSRussell King	select PCI
459b1b3f49cSRussell King	select PLAT_IOP
460b1b3f49cSRussell King	select VMSPLIT_1G
46137ebbcffSThomas Gleixner	select SPARSE_IRQ
4623b938be6SRussell King	help
4633b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4643b938be6SRussell King
4653f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4663f7e5815SLennert Buytenhek	bool "IOP32x-based"
467a4f7e763SRussell King	depends on MMU
468b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
469c750815eSRussell King	select CPU_XSCALE
470e9004f50SLinus Walleij	select GPIO_IOP
47113a5045dSRob Herring	select NEED_RET_TO_USER
472f7e68bbfSRussell King	select PCI
473b1b3f49cSRussell King	select PLAT_IOP
474f999b8bdSMartin Michlmayr	help
4753f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4763f7e5815SLennert Buytenhek	  processors.
4773f7e5815SLennert Buytenhek
4783f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4793f7e5815SLennert Buytenhek	bool "IOP33x-based"
4803f7e5815SLennert Buytenhek	depends on MMU
481b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
482c750815eSRussell King	select CPU_XSCALE
483e9004f50SLinus Walleij	select GPIO_IOP
48413a5045dSRob Herring	select NEED_RET_TO_USER
4853f7e5815SLennert Buytenhek	select PCI
486b1b3f49cSRussell King	select PLAT_IOP
4873f7e5815SLennert Buytenhek	help
4883f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4891da177e4SLinus Torvalds
4903b938be6SRussell Kingconfig ARCH_IXP4XX
4913b938be6SRussell King	bool "IXP4xx-based"
492a4f7e763SRussell King	depends on MMU
49358af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
494b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
49551aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
496234b6cedSRussell King	select CLKSRC_MMIO
497c750815eSRussell King	select CPU_XSCALE
498b1b3f49cSRussell King	select DMABOUNCE if PCI
4993b938be6SRussell King	select GENERIC_CLOCKEVENTS
5000b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
501c334bc15SRob Herring	select NEED_MACH_IO_H
5029296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
503171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
504c4713074SLennert Buytenhek	help
5053b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
506c4713074SLennert Buytenhek
507edabd38eSSaeed Bisharaconfig ARCH_DOVE
508edabd38eSSaeed Bishara	bool "Marvell Dove"
509edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
510756b2531SSebastian Hesselbarth	select CPU_PJ4
511edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5120f81bd43SRussell King	select MIGHT_HAVE_PCI
513171b3f0dSRussell King	select MVEBU_MBUS
5149139acd1SSebastian Hesselbarth	select PINCTRL
5159139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
516abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
517edabd38eSSaeed Bishara	help
518edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
519edabd38eSSaeed Bishara
520788c9700SRussell Kingconfig ARCH_MV78XX0
521788c9700SRussell King	bool "Marvell MV78xx0"
522a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
523b1b3f49cSRussell King	select CPU_FEROCEON
524788c9700SRussell King	select GENERIC_CLOCKEVENTS
525171b3f0dSRussell King	select MVEBU_MBUS
526b1b3f49cSRussell King	select PCI
527abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
528788c9700SRussell King	help
529788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
530788c9700SRussell King	  MV781x0, MV782x0.
531788c9700SRussell King
532788c9700SRussell Kingconfig ARCH_ORION5X
533788c9700SRussell King	bool "Marvell Orion"
534788c9700SRussell King	depends on MMU
535a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
536b1b3f49cSRussell King	select CPU_FEROCEON
537788c9700SRussell King	select GENERIC_CLOCKEVENTS
538171b3f0dSRussell King	select MVEBU_MBUS
539b1b3f49cSRussell King	select PCI
540abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
5415be9fc23SBenjamin Cama	select MULTI_IRQ_HANDLER
542788c9700SRussell King	help
543788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
544788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
545788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
546788c9700SRussell King
547788c9700SRussell Kingconfig ARCH_MMP
5482f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
549788c9700SRussell King	depends on MMU
550788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5516d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
552b1b3f49cSRussell King	select GENERIC_ALLOCATOR
553788c9700SRussell King	select GENERIC_CLOCKEVENTS
554157d2644SHaojian Zhuang	select GPIO_PXA
555c24b3114SHaojian Zhuang	select IRQ_DOMAIN
5560f374561SHaojian Zhuang	select MULTI_IRQ_HANDLER
5577c8f86a4SAxel Lin	select PINCTRL
558788c9700SRussell King	select PLAT_PXA
5590bd86961SHaojian Zhuang	select SPARSE_IRQ
560788c9700SRussell King	help
5612f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
562788c9700SRussell King
563c53c9cf6SAndrew Victorconfig ARCH_KS8695
564c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
56572880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
566c7e783d6SLinus Walleij	select CLKSRC_MMIO
567b1b3f49cSRussell King	select CPU_ARM922T
568c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
569b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
570c53c9cf6SAndrew Victor	help
571c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
572c53c9cf6SAndrew Victor	  System-on-Chip devices.
573c53c9cf6SAndrew Victor
574788c9700SRussell Kingconfig ARCH_W90X900
575788c9700SRussell King	bool "Nuvoton W90X900 CPU"
576c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5776d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5786fa5d5f7SRussell King	select CLKSRC_MMIO
579b1b3f49cSRussell King	select CPU_ARM926T
58058b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
581777f9bebSLennert Buytenhek	help
582a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
583a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
584a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
585a8bc4eadSwanzongshun	  link address to know more.
586a8bc4eadSwanzongshun
587a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
588a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
589585cf175STzachi Perelstein
59093e22567SRussell Kingconfig ARCH_LPC32XX
59193e22567SRussell King	bool "NXP LPC32XX"
59293e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
59393e22567SRussell King	select ARM_AMBA
5944073723aSRussell King	select CLKDEV_LOOKUP
595234b6cedSRussell King	select CLKSRC_MMIO
59693e22567SRussell King	select CPU_ARM926T
59793e22567SRussell King	select GENERIC_CLOCKEVENTS
59893e22567SRussell King	select HAVE_IDE
59993e22567SRussell King	select USE_OF
60093e22567SRussell King	help
60193e22567SRussell King	  Support for the NXP LPC32XX family of processors
60293e22567SRussell King
6031da177e4SLinus Torvaldsconfig ARCH_PXA
6042c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
605a4f7e763SRussell King	depends on MMU
606b1b3f49cSRussell King	select ARCH_MTD_XIP
607b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
608b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
609b1b3f49cSRussell King	select AUTO_ZRELADDR
610a1c0a6adSRobert Jarzmik	select COMMON_CLK
6116d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
612234b6cedSRussell King	select CLKSRC_MMIO
6136f6caeaaSRobert Jarzmik	select CLKSRC_OF
614981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
615157d2644SHaojian Zhuang	select GPIO_PXA
616b1b3f49cSRussell King	select HAVE_IDE
617d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
618b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
619bd5ce433SEric Miao	select PLAT_PXA
6206ac6b817SHaojian Zhuang	select SPARSE_IRQ
621f999b8bdSMartin Michlmayr	help
6222c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6231da177e4SLinus Torvalds
624bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY
6250d9fd616SLaurent Pinchart	bool "Renesas ARM SoCs (non-multiplatform)"
626bf98c1eaSLaurent Pinchart	select ARCH_SHMOBILE
62791942d17SUwe Kleine-König	select ARM_PATCH_PHYS_VIRT if MMU
6285e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
6290ed82bc9SMagnus Damm	select CPU_V7
630b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6314c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
632a894fcc2SStephen Boyd	select HAVE_ARM_TWD if SMP
6333b55658aSDave Martin	select HAVE_SMP
634ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
63560f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
636ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
6372cd3c927SLaurent Pinchart	select PINCTRL
638b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
6390cdc23dfSMagnus Damm	select SH_CLK_CPG
640b1b3f49cSRussell King	select SPARSE_IRQ
641c793c1b0SMagnus Damm	help
6420d9fd616SLaurent Pinchart	  Support for Renesas ARM SoC platforms using a non-multiplatform
6430d9fd616SLaurent Pinchart	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
6440d9fd616SLaurent Pinchart	  and RZ families.
645c793c1b0SMagnus Damm
6461da177e4SLinus Torvaldsconfig ARCH_RPC
6471da177e4SLinus Torvalds	bool "RiscPC"
648*868e87ccSRussell King	depends on MMU
6491da177e4SLinus Torvalds	select ARCH_ACORN
650a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
65107f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6525cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
653fa04e209SArnd Bergmann	select CPU_SA110
654b1b3f49cSRussell King	select FIQ
655d0ee9f40SArnd Bergmann	select HAVE_IDE
656b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
657b1b3f49cSRussell King	select ISA_DMA_API
658c334bc15SRob Herring	select NEED_MACH_IO_H
6590cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
660ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
661b4811bacSArnd Bergmann	select VIRT_TO_BUS
6621da177e4SLinus Torvalds	help
6631da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6641da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6651da177e4SLinus Torvalds
6661da177e4SLinus Torvaldsconfig ARCH_SA1100
6671da177e4SLinus Torvalds	bool "SA1100-based"
668b1b3f49cSRussell King	select ARCH_MTD_XIP
6697444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
670b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
671b1b3f49cSRussell King	select CLKDEV_LOOKUP
672b1b3f49cSRussell King	select CLKSRC_MMIO
673b1b3f49cSRussell King	select CPU_FREQ
674b1b3f49cSRussell King	select CPU_SA1100
675b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
676d0ee9f40SArnd Bergmann	select HAVE_IDE
6771eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
678b1b3f49cSRussell King	select ISA
679affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
6800cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
681375dec92SRussell King	select SPARSE_IRQ
682f999b8bdSMartin Michlmayr	help
683f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6841da177e4SLinus Torvalds
685b130d5c2SKukjin Kimconfig ARCH_S3C24XX
686b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
68753650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
688335cce74SArnd Bergmann	select ATAGS
689b1b3f49cSRussell King	select CLKDEV_LOOKUP
6904280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
6917f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
692880cf071STomasz Figa	select GPIO_SAMSUNG
69320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
694b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
695b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
69617453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
697c334bc15SRob Herring	select NEED_MACH_IO_H
698cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
6991da177e4SLinus Torvalds	help
700b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
701b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
702b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
703b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
70463b1f51bSBen Dooks
705a08ab637SBen Dooksconfig ARCH_S3C64XX
706a08ab637SBen Dooks	bool "Samsung S3C64XX"
70789f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
7081db0287aSTomasz Figa	select ARM_AMBA
709b1b3f49cSRussell King	select ARM_VIC
710335cce74SArnd Bergmann	select ATAGS
711b1b3f49cSRussell King	select CLKDEV_LOOKUP
7124280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
713ccecba3cSPankaj Dubey	select COMMON_CLK_SAMSUNG
71470bacadbSTomasz Figa	select CPU_V6K
71504a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
716880cf071STomasz Figa	select GPIO_SAMSUNG
71720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
718c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
719b1b3f49cSRussell King	select HAVE_TCM
720ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
721b1b3f49cSRussell King	select PLAT_SAMSUNG
7224ab75a3fSArnd Bergmann	select PM_GENERIC_DOMAINS if PM
723b1b3f49cSRussell King	select S3C_DEV_NAND
724b1b3f49cSRussell King	select S3C_GPIO_TRACK
725cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7266e2d9e93STomasz Figa	select SAMSUNG_WAKEMASK
72788f59738STomasz Figa	select SAMSUNG_WDT_RESET
728a08ab637SBen Dooks	help
729a08ab637SBen Dooks	  Samsung S3C64XX series based systems
730a08ab637SBen Dooks
7317c6337e2SKevin Hilmanconfig ARCH_DAVINCI
7327c6337e2SKevin Hilman	bool "TI DaVinci"
733b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
734dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
7356d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
73620e9969bSDavid Brownell	select GENERIC_ALLOCATOR
737b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
738dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
739b1b3f49cSRussell King	select HAVE_IDE
7403ad7a42dSMatt Porter	select TI_PRIV_EDMA
741689e331fSSekhar Nori	select USE_OF
742b1b3f49cSRussell King	select ZONE_DMA
7437c6337e2SKevin Hilman	help
7447c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
7457c6337e2SKevin Hilman
746a0694861STony Lindgrenconfig ARCH_OMAP1
747a0694861STony Lindgren	bool "TI OMAP1"
74800a36698SArnd Bergmann	depends on MMU
749b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
750a0694861STony Lindgren	select ARCH_OMAP
75121f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
752e9a91de7STony Prisk	select CLKDEV_LOOKUP
753cee37e50Sviresh kumar	select CLKSRC_MMIO
754b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
755a0694861STony Lindgren	select GENERIC_IRQ_CHIP
756a0694861STony Lindgren	select HAVE_IDE
757a0694861STony Lindgren	select IRQ_DOMAIN
758b694331cSTony Lindgren	select MULTI_IRQ_HANDLER
759a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
760a0694861STony Lindgren	select NEED_MACH_MEMORY_H
761685e2d08STony Lindgren	select SPARSE_IRQ
76221f47fbcSAlexey Charkov	help
763a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
76402c981c0SBinghua Duan
7651da177e4SLinus Torvaldsendchoice
7661da177e4SLinus Torvalds
767387798b3SRob Herringmenu "Multiple platform selection"
768387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
769387798b3SRob Herring
770387798b3SRob Herringcomment "CPU Core family selection"
771387798b3SRob Herring
772f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
773f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
774f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
775f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
776f8afae40SArnd Bergmann	select CPU_FA526
777f8afae40SArnd Bergmann
778387798b3SRob Herringconfig ARCH_MULTI_V4T
779387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
780387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
781b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
78224e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
78324e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
78424e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
785387798b3SRob Herring
786387798b3SRob Herringconfig ARCH_MULTI_V5
787387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
788387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
789b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
79012567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
79124e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
79224e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
793387798b3SRob Herring
794387798b3SRob Herringconfig ARCH_MULTI_V4_V5
795387798b3SRob Herring	bool
796387798b3SRob Herring
797387798b3SRob Herringconfig ARCH_MULTI_V6
7988dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
799387798b3SRob Herring	select ARCH_MULTI_V6_V7
80042f4754aSRob Herring	select CPU_V6K
801387798b3SRob Herring
802387798b3SRob Herringconfig ARCH_MULTI_V7
8038dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
804387798b3SRob Herring	default y
805387798b3SRob Herring	select ARCH_MULTI_V6_V7
806b1b3f49cSRussell King	select CPU_V7
80790bc8ac7SRob Herring	select HAVE_SMP
808387798b3SRob Herring
809387798b3SRob Herringconfig ARCH_MULTI_V6_V7
810387798b3SRob Herring	bool
8119352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
812387798b3SRob Herring
813387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
814387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
815387798b3SRob Herring	select ARCH_MULTI_V5
816387798b3SRob Herring
817387798b3SRob Herringendmenu
818387798b3SRob Herring
81905e2a3deSRob Herringconfig ARCH_VIRT
82005e2a3deSRob Herring	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
8214b8b5f25SRob Herring	select ARM_AMBA
82205e2a3deSRob Herring	select ARM_GIC
82305e2a3deSRob Herring	select ARM_PSCI
8244b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
82505e2a3deSRob Herring
826ccf50e23SRussell King#
827ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
828ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
829ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
830ccf50e23SRussell King#
8313e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
8323e93a22bSGregory CLEMENT
833445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
834445d9b30STsahee Zidenberg
835d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
836d9bfc86dSOleksij Rempel
83795b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
83895b8f20fSRussell King
8391d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
8401d22924eSAnders Berg
8418ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
8428ac49e04SChristian Daudt
8431c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
8441c37fa10SSebastian Hesselbarth
8451da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
8461da177e4SLinus Torvalds
847d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
848d94f944eSAnton Vorontsov
84995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
85095b8f20fSRussell King
851df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
852df8d742eSBaruch Siach
85395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
85495b8f20fSRussell King
855e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
856e7736d47SLennert Buytenhek
8571da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
8581da177e4SLinus Torvalds
85959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
86059d3a193SPaulius Zaleckas
861387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
862387798b3SRob Herring
863389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
864389ee0c2SHaojian Zhuang
8651da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
8661da177e4SLinus Torvalds
8673f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
8683f7e5815SLennert Buytenhek
8693f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
8701da177e4SLinus Torvalds
871285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
872285f5fa7SDan Williams
8731da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
8741da177e4SLinus Torvalds
875828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
876828989adSSantosh Shilimkar
87795b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
87895b8f20fSRussell King
8793b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
8803b8f5030SCarlo Caione
88117723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
88217723fd3SJonas Jensen
883794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
884794d15b2SStanislav Samsonov
8853995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
8861da177e4SLinus Torvalds
887f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
888f682a218SMatthias Brugger
8891d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
8901d3f33d5SShawn Guo
89195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
89249cbe786SEric Miao
89395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
89495b8f20fSRussell King
8959851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
8969851ca57SDaniel Tang
897d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
898d48af15eSTony Lindgren
899d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
9001da177e4SLinus Torvalds
9011dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
9021dbae815STony Lindgren
9039dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
904585cf175STzachi Perelstein
905387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
906387798b3SRob Herring
90795b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
90895b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9091da177e4SLinus Torvalds
91095b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
91195b8f20fSRussell King
9128fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
9138fc1b0f8SKumar Gala
91495b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
91595b8f20fSRussell King
916d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
917d63dc051SHeiko Stuebner
91895b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
919edabd38eSSaeed Bishara
920387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
921387798b3SRob Herring
922a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
923a21765a7SBen Dooks
92465ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
92565ebcc11SSrinivas Kandagatla
92685fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
9271da177e4SLinus Torvalds
928431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
929a08ab637SBen Dooks
930170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
931170f4e42SKukjin Kim
93283014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
933e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
934cc0e72b8SChanghwan Youn
935882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
9361da177e4SLinus Torvalds
9373b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
9383b52634fSMaxime Ripard
939156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
940156a0997SBarry Song
941c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
942c5f80065SErik Gilling
94395b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
9441da177e4SLinus Torvalds
945ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
946ba56a987SMasahiro Yamada
94795b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
9481da177e4SLinus Torvalds
9491da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
9501da177e4SLinus Torvalds
951ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
952420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
953ceade897SRussell King
9546f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
9556f35f9a9STony Prisk
9567ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
9577ec80ddfSwanzongshun
958acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
959acede515SJun Nie
9609a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
9619a45eb69SJosh Cartwright
962499f1640SStefan Agner# ARMv7-M architecture
963499f1640SStefan Agnerconfig ARCH_EFM32
964499f1640SStefan Agner	bool "Energy Micro efm32"
965499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
966499f1640SStefan Agner	select ARCH_REQUIRE_GPIOLIB
967499f1640SStefan Agner	help
968499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
969499f1640SStefan Agner	  processors.
970499f1640SStefan Agner
971499f1640SStefan Agnerconfig ARCH_LPC18XX
972499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
973499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
974499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
975499f1640SStefan Agner	select ARM_AMBA
976499f1640SStefan Agner	select CLKSRC_LPC32XX
977499f1640SStefan Agner	select PINCTRL
978499f1640SStefan Agner	help
979499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
980499f1640SStefan Agner	  high performance microcontrollers.
981499f1640SStefan Agner
982499f1640SStefan Agnerconfig ARCH_STM32
983499f1640SStefan Agner	bool "STMicrolectronics STM32"
984499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
985499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
986499f1640SStefan Agner	select ARMV7M_SYSTICK
98725263186SMaxime Coquelin	select CLKSRC_STM32
988499f1640SStefan Agner	select RESET_CONTROLLER
989499f1640SStefan Agner	help
990499f1640SStefan Agner	  Support for STMicroelectronics STM32 processors.
991499f1640SStefan Agner
9921da177e4SLinus Torvalds# Definitions to make life easier
9931da177e4SLinus Torvaldsconfig ARCH_ACORN
9941da177e4SLinus Torvalds	bool
9951da177e4SLinus Torvalds
9967ae1f7ecSLennert Buytenhekconfig PLAT_IOP
9977ae1f7ecSLennert Buytenhek	bool
998469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
9997ae1f7ecSLennert Buytenhek
100069b02f6aSLennert Buytenhekconfig PLAT_ORION
100169b02f6aSLennert Buytenhek	bool
1002bfe45e0bSRussell King	select CLKSRC_MMIO
1003b1b3f49cSRussell King	select COMMON_CLK
1004dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1005278b45b0SAndrew Lunn	select IRQ_DOMAIN
100669b02f6aSLennert Buytenhek
1007abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
1008abcda1dcSThomas Petazzoni	bool
1009abcda1dcSThomas Petazzoni	select PLAT_ORION
1010abcda1dcSThomas Petazzoni
1011bd5ce433SEric Miaoconfig PLAT_PXA
1012bd5ce433SEric Miao	bool
1013bd5ce433SEric Miao
1014f4b8b319SRussell Kingconfig PLAT_VERSATILE
1015f4b8b319SRussell King	bool
1016f4b8b319SRussell King
1017d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
1018d9a1beaaSAlexandre Courbot
10191da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10201da177e4SLinus Torvalds
1021afe4b25eSLennert Buytenhekconfig IWMMXT
1022d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
1023d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1024d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
1025afe4b25eSLennert Buytenhek	help
1026afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1027afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1028afe4b25eSLennert Buytenhek
102952108641Seric miaoconfig MULTI_IRQ_HANDLER
103052108641Seric miao	bool
103152108641Seric miao	help
103252108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
103352108641Seric miao
10343b93e7b0SHyok S. Choiif !MMU
10353b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10363b93e7b0SHyok S. Choiendif
10373b93e7b0SHyok S. Choi
10383e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
10393e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
10403e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
10413e0a07f8SGregory CLEMENT	default y
10423e0a07f8SGregory CLEMENT	help
10433e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
10443e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
10453e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
10463e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
10473e0a07f8SGregory CLEMENT	  Workaround:
10483e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
10493e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
10503e0a07f8SGregory CLEMENT	  instruction
10513e0a07f8SGregory CLEMENT
1052f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1053f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1054f0c4b8d6SWill Deacon	depends on CPU_V6
1055f0c4b8d6SWill Deacon	help
1056f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1057f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1058f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1059f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1060f0c4b8d6SWill Deacon
10619cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
10629cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1063e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
10649cba3cccSCatalin Marinas	help
10659cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
10669cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
10679cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
10689cba3cccSCatalin Marinas	  recommended workaround.
10699cba3cccSCatalin Marinas
10707ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
10717ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
10727ce236fcSCatalin Marinas	depends on CPU_V7
10737ce236fcSCatalin Marinas	help
10747ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
107579403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
10767ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
10777ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
10787ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
10797ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
10807ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
10817ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
10827ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
10837ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
10847ce236fcSCatalin Marinas	  available in non-secure mode.
10857ce236fcSCatalin Marinas
1086855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1087855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1088855c551fSCatalin Marinas	depends on CPU_V7
108962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1090855c551fSCatalin Marinas	help
1091855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1092855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1093855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1094855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1095855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1096855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1097855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1098855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1099855c551fSCatalin Marinas
11000516e464SCatalin Marinasconfig ARM_ERRATA_460075
11010516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
11020516e464SCatalin Marinas	depends on CPU_V7
110362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11040516e464SCatalin Marinas	help
11050516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
11060516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
11070516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
11080516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
11090516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
11100516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
11110516e464SCatalin Marinas	  may not be available in non-secure mode.
11120516e464SCatalin Marinas
11139f05027cSWill Deaconconfig ARM_ERRATA_742230
11149f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
11159f05027cSWill Deacon	depends on CPU_V7 && SMP
111662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11179f05027cSWill Deacon	help
11189f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11199f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
11209f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
11219f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
11229f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
11239f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
11249f05027cSWill Deacon	  the two writes.
11259f05027cSWill Deacon
1126a672e99bSWill Deaconconfig ARM_ERRATA_742231
1127a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1128a672e99bSWill Deacon	depends on CPU_V7 && SMP
112962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1130a672e99bSWill Deacon	help
1131a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1132a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1133a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1134a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1135a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1136a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1137a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1138a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1139a672e99bSWill Deacon	  capabilities of the processor.
1140a672e99bSWill Deacon
114169155794SJon Medhurstconfig ARM_ERRATA_643719
114269155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
114369155794SJon Medhurst	depends on CPU_V7 && SMP
1144e5a5de44SRussell King	default y
114569155794SJon Medhurst	help
114669155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
114769155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
114869155794SJon Medhurst	  register returns zero when it should return one. The workaround
114969155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
115069155794SJon Medhurst	  it behave as intended and avoiding data corruption.
115169155794SJon Medhurst
1152cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1153cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1154e66dc745SDave Martin	depends on CPU_V7
1155cdf357f1SWill Deacon	help
1156cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1157cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1158cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1159cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1160cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1161cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1162cdf357f1SWill Deacon	  entries regardless of the ASID.
1163475d92fcSWill Deacon
1164475d92fcSWill Deaconconfig ARM_ERRATA_743622
1165475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1166475d92fcSWill Deacon	depends on CPU_V7
116762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1168475d92fcSWill Deacon	help
1169475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1170efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1171475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1172475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1173475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1174475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1175475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1176475d92fcSWill Deacon	  processor.
1177475d92fcSWill Deacon
11789a27c27cSWill Deaconconfig ARM_ERRATA_751472
11799a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1180ba90c516SDave Martin	depends on CPU_V7
118162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11829a27c27cSWill Deacon	help
11839a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
11849a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
11859a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
11869a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
11879a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
11889a27c27cSWill Deacon
1189fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1190fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1191fcbdc5feSWill Deacon	depends on CPU_V7
1192fcbdc5feSWill Deacon	help
1193fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1194fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1195fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1196fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1197fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1198fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1199fcbdc5feSWill Deacon
12005dab26afSWill Deaconconfig ARM_ERRATA_754327
12015dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
12025dab26afSWill Deacon	depends on CPU_V7 && SMP
12035dab26afSWill Deacon	help
12045dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
12055dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
12065dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
12075dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
12085dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
12095dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
12105dab26afSWill Deacon
1211145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1212145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1213fd832478SFabio Estevam	depends on CPU_V6
1214145e10e1SCatalin Marinas	help
1215145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1216145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1217145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1218145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1219145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1220145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1221145e10e1SCatalin Marinas	  is not affected.
1222145e10e1SCatalin Marinas
1223f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1224f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1225f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1226f630c1bdSWill Deacon	help
1227f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1228f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1229f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1230f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1231f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1232f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1233f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1234f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1235f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1236f630c1bdSWill Deacon
12377253b85cSSimon Hormanconfig ARM_ERRATA_775420
12387253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
12397253b85cSSimon Horman       depends on CPU_V7
12407253b85cSSimon Horman       help
12417253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
12427253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
12437253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
12447253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
12457253b85cSSimon Horman	 an abort may occur on cache maintenance.
12467253b85cSSimon Horman
124793dc6887SCatalin Marinasconfig ARM_ERRATA_798181
124893dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
124993dc6887SCatalin Marinas	depends on CPU_V7 && SMP
125093dc6887SCatalin Marinas	help
125193dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
125293dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
125393dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
125493dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
125593dc6887SCatalin Marinas	  as the one being invalidated.
125693dc6887SCatalin Marinas
125784b6504fSWill Deaconconfig ARM_ERRATA_773022
125884b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
125984b6504fSWill Deacon	depends on CPU_V7
126084b6504fSWill Deacon	help
126184b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
126284b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
126384b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
126484b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
126584b6504fSWill Deacon
12661da177e4SLinus Torvaldsendmenu
12671da177e4SLinus Torvalds
12681da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12691da177e4SLinus Torvalds
12701da177e4SLinus Torvaldsmenu "Bus support"
12711da177e4SLinus Torvalds
12721da177e4SLinus Torvaldsconfig ISA
12731da177e4SLinus Torvalds	bool
12741da177e4SLinus Torvalds	help
12751da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12761da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12771da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12781da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12791da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12801da177e4SLinus Torvalds
1281065909b9SRussell King# Select ISA DMA controller support
12821da177e4SLinus Torvaldsconfig ISA_DMA
12831da177e4SLinus Torvalds	bool
1284065909b9SRussell King	select ISA_DMA_API
12851da177e4SLinus Torvalds
1286065909b9SRussell King# Select ISA DMA interface
12875cae841bSAl Viroconfig ISA_DMA_API
12885cae841bSAl Viro	bool
12895cae841bSAl Viro
12901da177e4SLinus Torvaldsconfig PCI
12910b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12921da177e4SLinus Torvalds	help
12931da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12941da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12951da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12961da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12971da177e4SLinus Torvalds
129852882173SAnton Vorontsovconfig PCI_DOMAINS
129952882173SAnton Vorontsov	bool
130052882173SAnton Vorontsov	depends on PCI
130152882173SAnton Vorontsov
13028c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
13038c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
13048c7d1474SLorenzo Pieralisi
1305b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1306b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1307b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1308b080ac8aSMarcelo Roberto Jimenez	help
1309b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1310b080ac8aSMarcelo Roberto Jimenez
131136e23590SMatthew Wilcoxconfig PCI_SYSCALL
131236e23590SMatthew Wilcox	def_bool PCI
131336e23590SMatthew Wilcox
1314a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1315a0113a99SMike Rapoport	bool
1316a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1317a0113a99SMike Rapoport	default y
1318a0113a99SMike Rapoport	select DMABOUNCE
1319a0113a99SMike Rapoport
13201da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
13213f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
13221da177e4SLinus Torvalds
13231da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
13241da177e4SLinus Torvalds
13251da177e4SLinus Torvaldsendmenu
13261da177e4SLinus Torvalds
13271da177e4SLinus Torvaldsmenu "Kernel Features"
13281da177e4SLinus Torvalds
13293b55658aSDave Martinconfig HAVE_SMP
13303b55658aSDave Martin	bool
13313b55658aSDave Martin	help
13323b55658aSDave Martin	  This option should be selected by machines which have an SMP-
13333b55658aSDave Martin	  capable CPU.
13343b55658aSDave Martin
13353b55658aSDave Martin	  The only effect of this option is to make the SMP-related
13363b55658aSDave Martin	  options available to the user for configuration.
13373b55658aSDave Martin
13381da177e4SLinus Torvaldsconfig SMP
1339bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1340fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1341bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
13423b55658aSDave Martin	depends on HAVE_SMP
1343801bb21cSJonathan Austin	depends on MMU || ARM_MPU
13440361748fSArnd Bergmann	select IRQ_WORK
13451da177e4SLinus Torvalds	help
13461da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13474a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
13484a474157SRobert Graffham	  than one CPU, say Y.
13491da177e4SLinus Torvalds
13504a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13511da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13524a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13534a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13544a474157SRobert Graffham	  will run faster if you say N here.
13551da177e4SLinus Torvalds
1356395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13571da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
135850a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13591da177e4SLinus Torvalds
13601da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13611da177e4SLinus Torvalds
1362f00ec48fSRussell Kingconfig SMP_ON_UP
13635744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1364801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1365f00ec48fSRussell King	default y
1366f00ec48fSRussell King	help
1367f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1368f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1369f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1370f00ec48fSRussell King	  savings.
1371f00ec48fSRussell King
1372f00ec48fSRussell King	  If you don't know what to do here, say Y.
1373f00ec48fSRussell King
1374c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1375c9018aabSVincent Guittot	bool "Support cpu topology definition"
1376c9018aabSVincent Guittot	depends on SMP && CPU_V7
1377c9018aabSVincent Guittot	default y
1378c9018aabSVincent Guittot	help
1379c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1380c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1381c9018aabSVincent Guittot	  topology of an ARM System.
1382c9018aabSVincent Guittot
1383c9018aabSVincent Guittotconfig SCHED_MC
1384c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1385c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1386c9018aabSVincent Guittot	help
1387c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1388c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1389c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1390c9018aabSVincent Guittot
1391c9018aabSVincent Guittotconfig SCHED_SMT
1392c9018aabSVincent Guittot	bool "SMT scheduler support"
1393c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1394c9018aabSVincent Guittot	help
1395c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1396c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1397c9018aabSVincent Guittot	  places. If unsure say N here.
1398c9018aabSVincent Guittot
1399a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1400a8cbcd92SRussell King	bool
1401a8cbcd92SRussell King	help
1402a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1403a8cbcd92SRussell King
14048a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1405022c03a2SMarc Zyngier	bool "Architected timer support"
1406022c03a2SMarc Zyngier	depends on CPU_V7
14078a4da6e3SMark Rutland	select ARM_ARCH_TIMER
14080c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1409022c03a2SMarc Zyngier	help
1410022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1411022c03a2SMarc Zyngier
1412f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1413f32f4ce2SRussell King	bool
1414f32f4ce2SRussell King	depends on SMP
1415da4a686aSRob Herring	select CLKSRC_OF if OF
1416f32f4ce2SRussell King	help
1417f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1418f32f4ce2SRussell King
1419e8db288eSNicolas Pitreconfig MCPM
1420e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1421e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1422e8db288eSNicolas Pitre	help
1423e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1424e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1425e8db288eSNicolas Pitre	  systems.
1426e8db288eSNicolas Pitre
1427ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1428ebf4a5c5SHaojian Zhuang	bool
1429ebf4a5c5SHaojian Zhuang	depends on MCPM
1430ebf4a5c5SHaojian Zhuang	help
1431ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1432ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1433ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1434ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1435ebf4a5c5SHaojian Zhuang
14361c33be57SNicolas Pitreconfig BIG_LITTLE
14371c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
14381c33be57SNicolas Pitre	depends on CPU_V7 && SMP
14391c33be57SNicolas Pitre	select MCPM
14401c33be57SNicolas Pitre	help
14411c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
14421c33be57SNicolas Pitre	  system architecture.
14431c33be57SNicolas Pitre
14441c33be57SNicolas Pitreconfig BL_SWITCHER
14451c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
14461c33be57SNicolas Pitre	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
14471c33be57SNicolas Pitre	select ARM_CPU_SUSPEND
144851aaf81fSRussell King	select CPU_PM
14491c33be57SNicolas Pitre	help
14501c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
14511c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14521c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14531c33be57SNicolas Pitre
1454b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1455b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1456b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1457b22537c6SNicolas Pitre	help
1458b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1459b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1460b22537c6SNicolas Pitre	  debugging purposes only.
1461b22537c6SNicolas Pitre
14628d5796d2SLennert Buytenhekchoice
14638d5796d2SLennert Buytenhek	prompt "Memory split"
1464006fa259SRussell King	depends on MMU
14658d5796d2SLennert Buytenhek	default VMSPLIT_3G
14668d5796d2SLennert Buytenhek	help
14678d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14688d5796d2SLennert Buytenhek
14698d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14708d5796d2SLennert Buytenhek	  option alone!
14718d5796d2SLennert Buytenhek
14728d5796d2SLennert Buytenhek	config VMSPLIT_3G
14738d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
14748d5796d2SLennert Buytenhek	config VMSPLIT_2G
14758d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14768d5796d2SLennert Buytenhek	config VMSPLIT_1G
14778d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14788d5796d2SLennert Buytenhekendchoice
14798d5796d2SLennert Buytenhek
14808d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14818d5796d2SLennert Buytenhek	hex
1482006fa259SRussell King	default PHYS_OFFSET if !MMU
14838d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14848d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
14858d5796d2SLennert Buytenhek	default 0xC0000000
14868d5796d2SLennert Buytenhek
14871da177e4SLinus Torvaldsconfig NR_CPUS
14881da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14891da177e4SLinus Torvalds	range 2 32
14901da177e4SLinus Torvalds	depends on SMP
14911da177e4SLinus Torvalds	default "4"
14921da177e4SLinus Torvalds
1493a054a811SRussell Kingconfig HOTPLUG_CPU
149400b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
149540b31360SStephen Rothwell	depends on SMP
1496a054a811SRussell King	help
1497a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1498a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1499a054a811SRussell King
15002bdd424fSWill Deaconconfig ARM_PSCI
15012bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
15022bdd424fSWill Deacon	depends on CPU_V7
1503be120397SMark Rutland	select ARM_PSCI_FW
15042bdd424fSWill Deacon	help
15052bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
15062bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
15072bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
15082bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
15092bdd424fSWill Deacon	  ARM processors").
15102bdd424fSWill Deacon
15112a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
15122a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
15132a6ad871SMaxime Ripard# selected platforms.
151444986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
151544986ab0SPeter De Schrijver (NVIDIA)	int
1516b35d2e56SGregory Fong	default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1517b35d2e56SGregory Fong		ARCH_ZYNQ
1518aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1519aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1520eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
152106b851e5SOlof Johansson	default 392 if ARCH_U8500
152201bb914cSTony Prisk	default 352 if ARCH_VT8500
15237b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
15242a6ad871SMaxime Ripard	default 264 if MACH_H4700
152544986ab0SPeter De Schrijver (NVIDIA)	default 0
152644986ab0SPeter De Schrijver (NVIDIA)	help
152744986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
152844986ab0SPeter De Schrijver (NVIDIA)
152944986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
153044986ab0SPeter De Schrijver (NVIDIA)
1531d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15321da177e4SLinus Torvalds
1533c9218b16SRussell Kingconfig HZ_FIXED
1534f8065813SRussell King	int
1535070b8b43SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
1536a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
15371164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
1538bf98c1eaSLaurent Pinchart	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
153947d84682SRussell King	default 0
1540c9218b16SRussell King
1541c9218b16SRussell Kingchoice
154247d84682SRussell King	depends on HZ_FIXED = 0
1543c9218b16SRussell King	prompt "Timer frequency"
1544c9218b16SRussell King
1545c9218b16SRussell Kingconfig HZ_100
1546c9218b16SRussell King	bool "100 Hz"
1547c9218b16SRussell King
1548c9218b16SRussell Kingconfig HZ_200
1549c9218b16SRussell King	bool "200 Hz"
1550c9218b16SRussell King
1551c9218b16SRussell Kingconfig HZ_250
1552c9218b16SRussell King	bool "250 Hz"
1553c9218b16SRussell King
1554c9218b16SRussell Kingconfig HZ_300
1555c9218b16SRussell King	bool "300 Hz"
1556c9218b16SRussell King
1557c9218b16SRussell Kingconfig HZ_500
1558c9218b16SRussell King	bool "500 Hz"
1559c9218b16SRussell King
1560c9218b16SRussell Kingconfig HZ_1000
1561c9218b16SRussell King	bool "1000 Hz"
1562c9218b16SRussell King
1563c9218b16SRussell Kingendchoice
1564c9218b16SRussell King
1565c9218b16SRussell Kingconfig HZ
1566c9218b16SRussell King	int
156747d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1568c9218b16SRussell King	default 100 if HZ_100
1569c9218b16SRussell King	default 200 if HZ_200
1570c9218b16SRussell King	default 250 if HZ_250
1571c9218b16SRussell King	default 300 if HZ_300
1572c9218b16SRussell King	default 500 if HZ_500
1573c9218b16SRussell King	default 1000
1574c9218b16SRussell King
1575c9218b16SRussell Kingconfig SCHED_HRTICK
1576c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1577f8065813SRussell King
157816c79651SCatalin Marinasconfig THUMB2_KERNEL
1579bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15804477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1581bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
158216c79651SCatalin Marinas	select AEABI
158316c79651SCatalin Marinas	select ARM_ASM_UNIFIED
158489bace65SArnd Bergmann	select ARM_UNWIND
158516c79651SCatalin Marinas	help
158616c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
158716c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
158816c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
158916c79651SCatalin Marinas
159016c79651SCatalin Marinas	  If unsure, say N.
159116c79651SCatalin Marinas
15926f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15936f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15946f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15956f685c5cSDave Martin	default y
15966f685c5cSDave Martin	help
15976f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15986f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15996f685c5cSDave Martin	  branch instructions.
16006f685c5cSDave Martin
16016f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16026f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16036f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16046f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16056f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16066f685c5cSDave Martin	  support.
16076f685c5cSDave Martin
16086f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16096f685c5cSDave Martin	  relocation" error when loading some modules.
16106f685c5cSDave Martin
16116f685c5cSDave Martin	  Until fixed tools are available, passing
16126f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16136f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16146f685c5cSDave Martin	  stack usage in some cases.
16156f685c5cSDave Martin
16166f685c5cSDave Martin	  The problem is described in more detail at:
16176f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16186f685c5cSDave Martin
16196f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16206f685c5cSDave Martin
16216f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16226f685c5cSDave Martin
16230becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16240becb088SCatalin Marinas	bool
16250becb088SCatalin Marinas
1626704bdda0SNicolas Pitreconfig AEABI
1627704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1628704bdda0SNicolas Pitre	help
1629704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1630704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1631704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1632704bdda0SNicolas Pitre
1633704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1634704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1635704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1636704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1637704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1638704bdda0SNicolas Pitre
1639704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1640704bdda0SNicolas Pitre
16416c90c872SNicolas Pitreconfig OABI_COMPAT
1642a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1643d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16446c90c872SNicolas Pitre	help
16456c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16466c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16476c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16486c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16496c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16506c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
165191702175SKees Cook
165291702175SKees Cook	  The seccomp filter system will not be available when this is
165391702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
165491702175SKees Cook	  between calling conventions during filtering.
165591702175SKees Cook
16566c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16576c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16586c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16596c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1660b02f8467SKees Cook	  at all). If in doubt say N.
16616c90c872SNicolas Pitre
1662eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1663e80d6a24SMel Gorman	bool
1664e80d6a24SMel Gorman
166505944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
166605944d74SRussell King	bool
166705944d74SRussell King
166807a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
166907a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
167007a2f737SRussell King
167105944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1672be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1673c80d79d7SYasunori Goto
16747b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16757b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16767b7bf499SWill Deacon
1677b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP
1678b8cd51afSSteve Capper	def_bool y
1679b8cd51afSSteve Capper	depends on ARM_LPAE
1680b8cd51afSSteve Capper
1681053a96caSNicolas Pitreconfig HIGHMEM
1682e8db89a2SRussell King	bool "High Memory Support"
1683e8db89a2SRussell King	depends on MMU
1684053a96caSNicolas Pitre	help
1685053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1686053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1687053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1688053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1689053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1690053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1691053a96caSNicolas Pitre
1692053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1693053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1694053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1695053a96caSNicolas Pitre
1696053a96caSNicolas Pitre	  If unsure, say n.
1697053a96caSNicolas Pitre
169865cec8e3SRussell Kingconfig HIGHPTE
169965cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
170065cec8e3SRussell King	depends on HIGHMEM
1701b4d103d1SRussell King	help
1702b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1703b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1704b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1705b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1706b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
170765cec8e3SRussell King
1708a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1709a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1710a5e090acSRussell King	depends on MMU && !ARM_LPAE
17111b8873a0SJamie Iles	default y
17121b8873a0SJamie Iles	help
1713a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1714a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1715a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1716a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1717a5e090acSRussell King	  fault when dereferenced.
1718a5e090acSRussell King
1719a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1720a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1721a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
17221da177e4SLinus Torvalds
17231da177e4SLinus Torvaldsconfig HW_PERF_EVENTS
1724fa8ad788SMark Rutland	def_bool y
1725fa8ad788SMark Rutland	depends on ARM_PMU
17261b8873a0SJamie Iles
17271355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
17281355e2a6SCatalin Marinas       def_bool y
17291355e2a6SCatalin Marinas       depends on ARM_LPAE
17301355e2a6SCatalin Marinas
17318d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
17328d962507SCatalin Marinas       def_bool y
17338d962507SCatalin Marinas       depends on ARM_LPAE
17348d962507SCatalin Marinas
17354bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
17364bfab203SSteven Capper	def_bool y
17374bfab203SSteven Capper
17387d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
17397d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
17407d485f64SArd Biesheuvel	depends on MODULES
17417d485f64SArd Biesheuvel	help
17427d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
17437d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
17447d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
17457d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
17467d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
17477d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
17487d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
17497d485f64SArd Biesheuvel	  the same.
17507d485f64SArd Biesheuvel
17517d485f64SArd Biesheuvel	  Say y if you are getting out of memory errors while loading modules
17527d485f64SArd Biesheuvel
17531da177e4SLinus Torvaldssource "mm/Kconfig"
17541da177e4SLinus Torvalds
1755c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1756bf98c1eaSLaurent Pinchart	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1757bf98c1eaSLaurent Pinchart	range 11 64 if ARCH_SHMOBILE_LEGACY
1758898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
17596d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1760c1b2d970SMagnus Damm	default "11"
1761c1b2d970SMagnus Damm	help
1762c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1763c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1764c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1765c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1766c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1767c1b2d970SMagnus Damm	  increase this value.
1768c1b2d970SMagnus Damm
1769c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1770c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1771c1b2d970SMagnus Damm
17721da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17731da177e4SLinus Torvalds	bool
1774f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17751da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1776e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17771da177e4SLinus Torvalds	help
17781da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17791da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17801da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17811da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17821da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17831da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17841da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17851da177e4SLinus Torvalds
178639ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
178738ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
178838ef2ad5SLinus Walleij	depends on MMU
178939ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
179039ec58f3SLennert Buytenhek	help
179139ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
179239ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
179339ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
179439ec58f3SLennert Buytenhek
179539ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
179639ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
179739ec58f3SLennert Buytenhek	  such copy operations with large buffers.
179839ec58f3SLennert Buytenhek
179939ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
180039ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
180139ec58f3SLennert Buytenhek
180270c70d97SNicolas Pitreconfig SECCOMP
180370c70d97SNicolas Pitre	bool
180470c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
180570c70d97SNicolas Pitre	---help---
180670c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
180770c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
180870c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
180970c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
181070c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
181170c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
181270c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
181370c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
181470c70d97SNicolas Pitre	  defined by each seccomp mode.
181570c70d97SNicolas Pitre
181606e6295bSStefano Stabelliniconfig SWIOTLB
181706e6295bSStefano Stabellini	def_bool y
181806e6295bSStefano Stabellini
181906e6295bSStefano Stabelliniconfig IOMMU_HELPER
182006e6295bSStefano Stabellini	def_bool SWIOTLB
182106e6295bSStefano Stabellini
1822eff8d644SStefano Stabelliniconfig XEN_DOM0
1823eff8d644SStefano Stabellini	def_bool y
1824eff8d644SStefano Stabellini	depends on XEN
1825eff8d644SStefano Stabellini
1826eff8d644SStefano Stabelliniconfig XEN
1827c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
182885323a99SIan Campbell	depends on ARM && AEABI && OF
1829f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
183085323a99SIan Campbell	depends on !GENERIC_ATOMIC64
18317693deccSUwe Kleine-König	depends on MMU
183251aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
183317b7ab80SStefano Stabellini	select ARM_PSCI
183483862ccfSStefano Stabellini	select SWIOTLB_XEN
1835eff8d644SStefano Stabellini	help
1836eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1837eff8d644SStefano Stabellini
18381da177e4SLinus Torvaldsendmenu
18391da177e4SLinus Torvalds
18401da177e4SLinus Torvaldsmenu "Boot options"
18411da177e4SLinus Torvalds
18429eb8f674SGrant Likelyconfig USE_OF
18439eb8f674SGrant Likely	bool "Flattened Device Tree support"
1844b1b3f49cSRussell King	select IRQ_DOMAIN
18459eb8f674SGrant Likely	select OF
18469eb8f674SGrant Likely	select OF_EARLY_FLATTREE
1847bcedb5f9SMarek Szyprowski	select OF_RESERVED_MEM
18489eb8f674SGrant Likely	help
18499eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18509eb8f674SGrant Likely
1851bd51e2f5SNicolas Pitreconfig ATAGS
1852bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1853bd51e2f5SNicolas Pitre	default y
1854bd51e2f5SNicolas Pitre	help
1855bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1856bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1857bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1858bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1859bd51e2f5SNicolas Pitre	  leave this to y.
1860bd51e2f5SNicolas Pitre
1861bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1862bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1863bd51e2f5SNicolas Pitre	depends on ATAGS
1864bd51e2f5SNicolas Pitre	help
1865bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1866bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1867bd51e2f5SNicolas Pitre
18681da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18691da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18701da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18711da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18721da177e4SLinus Torvalds	default "0"
18731da177e4SLinus Torvalds	help
18741da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18751da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18761da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18771da177e4SLinus Torvalds	  value in their defconfig file.
18781da177e4SLinus Torvalds
18791da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18801da177e4SLinus Torvalds
18811da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18821da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18831da177e4SLinus Torvalds	default "0"
18841da177e4SLinus Torvalds	help
1885f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1886f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1887f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1888f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1889f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1890f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18911da177e4SLinus Torvalds
18921da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18931da177e4SLinus Torvalds
18941da177e4SLinus Torvaldsconfig ZBOOT_ROM
18951da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18961da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
189710968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18981da177e4SLinus Torvalds	help
18991da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19001da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19011da177e4SLinus Torvalds
1902e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1903e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
190410968131SRussell King	depends on OF
1905e2a6a3aaSJohn Bonesio	help
1906e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1907e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1908e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1909e2a6a3aaSJohn Bonesio
1910e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1911e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1912e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1913e2a6a3aaSJohn Bonesio
1914e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1915e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1916e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1917e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1918e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1919e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1920e2a6a3aaSJohn Bonesio	  to this option.
1921e2a6a3aaSJohn Bonesio
1922b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1923b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1924b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1925b90b9a38SNicolas Pitre	help
1926b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1927b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1928b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1929b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1930b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1931b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1932b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1933b90b9a38SNicolas Pitre
1934d0f34a11SGenoud Richardchoice
1935d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1936d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1937d0f34a11SGenoud Richard
1938d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1939d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1940d0f34a11SGenoud Richard	help
1941d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1942d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1943d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1944d0f34a11SGenoud Richard
1945d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1946d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1947d0f34a11SGenoud Richard	help
1948d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1949d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1950d0f34a11SGenoud Richard
1951d0f34a11SGenoud Richardendchoice
1952d0f34a11SGenoud Richard
19531da177e4SLinus Torvaldsconfig CMDLINE
19541da177e4SLinus Torvalds	string "Default kernel command string"
19551da177e4SLinus Torvalds	default ""
19561da177e4SLinus Torvalds	help
19571da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19581da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19591da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19601da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19611da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19621da177e4SLinus Torvalds
19634394c124SVictor Boiviechoice
19644394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19654394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1966bd51e2f5SNicolas Pitre	depends on ATAGS
19674394c124SVictor Boivie
19684394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19694394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19704394c124SVictor Boivie	help
19714394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19724394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19734394c124SVictor Boivie	  string provided in CMDLINE will be used.
19744394c124SVictor Boivie
19754394c124SVictor Boivieconfig CMDLINE_EXTEND
19764394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19774394c124SVictor Boivie	help
19784394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19794394c124SVictor Boivie	  appended to the default kernel command string.
19804394c124SVictor Boivie
198192d2040dSAlexander Hollerconfig CMDLINE_FORCE
198292d2040dSAlexander Holler	bool "Always use the default kernel command string"
198392d2040dSAlexander Holler	help
198492d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
198592d2040dSAlexander Holler	  loader passes other arguments to the kernel.
198692d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
198792d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19884394c124SVictor Boivieendchoice
198992d2040dSAlexander Holler
19901da177e4SLinus Torvaldsconfig XIP_KERNEL
19911da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
199210968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19931da177e4SLinus Torvalds	help
19941da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19951da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19961da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19971da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19981da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19991da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20001da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20011da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20021da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20031da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20041da177e4SLinus Torvalds
20051da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20061da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20071da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20081da177e4SLinus Torvalds
20091da177e4SLinus Torvalds	  If unsure, say N.
20101da177e4SLinus Torvalds
20111da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20121da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20131da177e4SLinus Torvalds	depends on XIP_KERNEL
20141da177e4SLinus Torvalds	default "0x00080000"
20151da177e4SLinus Torvalds	help
20161da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20171da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20181da177e4SLinus Torvalds	  own flash usage.
20191da177e4SLinus Torvalds
2020c587e4a6SRichard Purdieconfig KEXEC
2021c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
202219ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2023cb1293e2SArnd Bergmann	depends on !CPU_V7M
20242965faa5SDave Young	select KEXEC_CORE
2025c587e4a6SRichard Purdie	help
2026c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2027c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
202801dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2029c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2030c587e4a6SRichard Purdie
2031c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2032c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2033bf220695SGeert Uytterhoeven	  initially work for you.
2034c587e4a6SRichard Purdie
20354cd9d6f7SRichard Purdieconfig ATAGS_PROC
20364cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2037bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2038b98d7291SUli Luckas	default y
20394cd9d6f7SRichard Purdie	help
20404cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20414cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20424cd9d6f7SRichard Purdie
2043cb5d39b3SMika Westerbergconfig CRASH_DUMP
2044cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2045cb5d39b3SMika Westerberg	help
2046cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2047cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2048cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2049cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2050cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2051cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2052cb5d39b3SMika Westerberg
2053cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2054cb5d39b3SMika Westerberg
2055e69edc79SEric Miaoconfig AUTO_ZRELADDR
2056e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2057e69edc79SEric Miao	help
2058e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2059e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2060e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2061e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2062e69edc79SEric Miao	  from start of memory.
2063e69edc79SEric Miao
20641da177e4SLinus Torvaldsendmenu
20651da177e4SLinus Torvalds
2066ac9d7efcSRussell Kingmenu "CPU Power Management"
20671da177e4SLinus Torvalds
20681da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20691da177e4SLinus Torvalds
2070ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2071ac9d7efcSRussell King
2072ac9d7efcSRussell Kingendmenu
2073ac9d7efcSRussell King
20741da177e4SLinus Torvaldsmenu "Floating point emulation"
20751da177e4SLinus Torvalds
20761da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20771da177e4SLinus Torvalds
20781da177e4SLinus Torvaldsconfig FPE_NWFPE
20791da177e4SLinus Torvalds	bool "NWFPE math emulation"
2080593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20811da177e4SLinus Torvalds	---help---
20821da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20831da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20841da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20851da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20861da177e4SLinus Torvalds
20871da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20881da177e4SLinus Torvalds	  early in the bootup.
20891da177e4SLinus Torvalds
20901da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20911da177e4SLinus Torvalds	bool "Support extended precision"
2092bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20931da177e4SLinus Torvalds	help
20941da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20951da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20961da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20971da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20981da177e4SLinus Torvalds	  floating point emulator without any good reason.
20991da177e4SLinus Torvalds
21001da177e4SLinus Torvalds	  You almost surely want to say N here.
21011da177e4SLinus Torvalds
21021da177e4SLinus Torvaldsconfig FPE_FASTFPE
21031da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2104d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
21051da177e4SLinus Torvalds	---help---
21061da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21071da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21081da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21091da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21101da177e4SLinus Torvalds
21111da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21121da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21131da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21141da177e4SLinus Torvalds	  choose NWFPE.
21151da177e4SLinus Torvalds
21161da177e4SLinus Torvaldsconfig VFP
21171da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2118e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21191da177e4SLinus Torvalds	help
21201da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21211da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21221da177e4SLinus Torvalds
21231da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21241da177e4SLinus Torvalds	  release notes and additional status information.
21251da177e4SLinus Torvalds
21261da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21271da177e4SLinus Torvalds
212825ebee02SCatalin Marinasconfig VFPv3
212925ebee02SCatalin Marinas	bool
213025ebee02SCatalin Marinas	depends on VFP
213125ebee02SCatalin Marinas	default y if CPU_V7
213225ebee02SCatalin Marinas
2133b5872db4SCatalin Marinasconfig NEON
2134b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2135b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2136b5872db4SCatalin Marinas	help
2137b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2138b5872db4SCatalin Marinas	  Extension.
2139b5872db4SCatalin Marinas
214073c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
214173c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2142c4a30c3bSRussell King	depends on NEON && AEABI
214373c132c1SArd Biesheuvel	help
214473c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
214573c132c1SArd Biesheuvel
21461da177e4SLinus Torvaldsendmenu
21471da177e4SLinus Torvalds
21481da177e4SLinus Torvaldsmenu "Userspace binary formats"
21491da177e4SLinus Torvalds
21501da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21511da177e4SLinus Torvalds
21521da177e4SLinus Torvaldsendmenu
21531da177e4SLinus Torvalds
21541da177e4SLinus Torvaldsmenu "Power management options"
21551da177e4SLinus Torvalds
2156eceab4acSRussell Kingsource "kernel/power/Kconfig"
21571da177e4SLinus Torvalds
2158f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
215919a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2160f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2161f4cb5700SJohannes Berg	def_bool y
2162f4cb5700SJohannes Berg
216315e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
216415e0d9e3SArnd Bergmann	def_bool PM_SLEEP
216515e0d9e3SArnd Bergmann
2166603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2167603fb42aSSebastian Capella	bool
2168603fb42aSSebastian Capella	depends on MMU
2169603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2170603fb42aSSebastian Capella
21711da177e4SLinus Torvaldsendmenu
21721da177e4SLinus Torvalds
2173d5950b43SSam Ravnborgsource "net/Kconfig"
2174d5950b43SSam Ravnborg
2175ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
21761da177e4SLinus Torvalds
2177916f743dSKumar Galasource "drivers/firmware/Kconfig"
2178916f743dSKumar Gala
21791da177e4SLinus Torvaldssource "fs/Kconfig"
21801da177e4SLinus Torvalds
21811da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
21821da177e4SLinus Torvalds
21831da177e4SLinus Torvaldssource "security/Kconfig"
21841da177e4SLinus Torvalds
21851da177e4SLinus Torvaldssource "crypto/Kconfig"
2186652ccae5SArd Biesheuvelif CRYPTO
2187652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2188652ccae5SArd Biesheuvelendif
21891da177e4SLinus Torvalds
21901da177e4SLinus Torvaldssource "lib/Kconfig"
2191749cf76cSChristoffer Dall
2192749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2193