xref: /linux/arch/arm/Kconfig (revision 82d63734ea0c7f656b8bf3a885f3626b04eb4180)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4e17c6d56SDavid Woodhouse	select HAVE_AOUT
524056f52SRussell King	select HAVE_DMA_API_DEBUG
62064c946SAdrian Bunk	select HAVE_IDE
72778f620SRussell King	select HAVE_MEMBLOCK
812b824fbSAlessandro Zummo	select RTC_LIB
975e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
10a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
11fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
125cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
13ed7c84d5SDave Martin	select HAVE_KPROBES if (!XIP_KERNEL && !THUMB2_KERNEL)
149edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
15606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1680be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
1780be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
180e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
191fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
20e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
21e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
226e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
23e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
247ada189fSJamie Iles	select HAVE_PERF_EVENTS
257ada189fSJamie Iles	select PERF_USE_VMALLOC
26e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
27e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
28ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
29e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
30e2a93eccSLennert Buytenhek	select HAVE_SPARSE_IRQ
3125a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
321da177e4SLinus Torvalds	help
331da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
34f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
351da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
361da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
371da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
381da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
391da177e4SLinus Torvalds
401a189b97SRussell Kingconfig HAVE_PWM
411a189b97SRussell King	bool
421a189b97SRussell King
430b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
440b05da72SHans Ulli Kroll	bool
450b05da72SHans Ulli Kroll
4675e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
4775e7153aSRalf Baechle	bool
4875e7153aSRalf Baechle
49112f38a4SRussell Kingconfig HAVE_SCHED_CLOCK
50112f38a4SRussell King	bool
51112f38a4SRussell King
520a938b97SDavid Brownellconfig GENERIC_GPIO
530a938b97SDavid Brownell	bool
540a938b97SDavid Brownell
555cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET
565cfc8ee0SJohn Stultz	bool
575cfc8ee0SJohn Stultz	default n
58746140c7SKevin Hilman
590567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS
600567a0c0SKevin Hilman	bool
610567a0c0SKevin Hilman
62a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST
63a8655e83SCatalin Marinas	bool
64a8655e83SCatalin Marinas	depends on GENERIC_CLOCKEVENTS
655388a6b2SRussell King	default y if SMP
66a8655e83SCatalin Marinas
67bf9dd360SRob Herringconfig KTIME_SCALAR
68bf9dd360SRob Herring	bool
69bf9dd360SRob Herring	default y
70bf9dd360SRob Herring
71bc581770SLinus Walleijconfig HAVE_TCM
72bc581770SLinus Walleij	bool
73bc581770SLinus Walleij	select GENERIC_ALLOCATOR
74bc581770SLinus Walleij
75e119bfffSRussell Kingconfig HAVE_PROC_CPU
76e119bfffSRussell King	bool
77e119bfffSRussell King
785ea81769SAl Viroconfig NO_IOPORT
795ea81769SAl Viro	bool
805ea81769SAl Viro
811da177e4SLinus Torvaldsconfig EISA
821da177e4SLinus Torvalds	bool
831da177e4SLinus Torvalds	---help---
841da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
851da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
861da177e4SLinus Torvalds
871da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
881da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
891da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
901da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
911da177e4SLinus Torvalds
921da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
931da177e4SLinus Torvalds
941da177e4SLinus Torvalds	  Otherwise, say N.
951da177e4SLinus Torvalds
961da177e4SLinus Torvaldsconfig SBUS
971da177e4SLinus Torvalds	bool
981da177e4SLinus Torvalds
991da177e4SLinus Torvaldsconfig MCA
1001da177e4SLinus Torvalds	bool
1011da177e4SLinus Torvalds	help
1021da177e4SLinus Torvalds	  MicroChannel Architecture is found in some IBM PS/2 machines and
1031da177e4SLinus Torvalds	  laptops.  It is a bus system similar to PCI or ISA. See
1041da177e4SLinus Torvalds	  <file:Documentation/mca.txt> (and especially the web page given
1051da177e4SLinus Torvalds	  there) before attempting to build an MCA bus kernel.
1061da177e4SLinus Torvalds
107f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
108f16fb1ecSRussell King	bool
109f16fb1ecSRussell King	default y
110f16fb1ecSRussell King
111f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
112f76e9154SNicolas Pitre	bool
113f76e9154SNicolas Pitre	depends on !SMP
114f76e9154SNicolas Pitre	default y
115f76e9154SNicolas Pitre
116f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
117f16fb1ecSRussell King	bool
118f16fb1ecSRussell King	default y
119f16fb1ecSRussell King
1207ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1217ad1bcb2SRussell King	bool
1227ad1bcb2SRussell King	default y
1237ad1bcb2SRussell King
1244a2581a0SThomas Gleixnerconfig HARDIRQS_SW_RESEND
1254a2581a0SThomas Gleixner	bool
1264a2581a0SThomas Gleixner	default y
1274a2581a0SThomas Gleixner
1284a2581a0SThomas Gleixnerconfig GENERIC_IRQ_PROBE
1294a2581a0SThomas Gleixner	bool
1304a2581a0SThomas Gleixner	default y
1314a2581a0SThomas Gleixner
13295c354feSNick Pigginconfig GENERIC_LOCKBREAK
13395c354feSNick Piggin	bool
13495c354feSNick Piggin	default y
13595c354feSNick Piggin	depends on SMP && PREEMPT
13695c354feSNick Piggin
1371da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1381da177e4SLinus Torvalds	bool
1391da177e4SLinus Torvalds	default y
1401da177e4SLinus Torvalds
1411da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1421da177e4SLinus Torvalds	bool
1431da177e4SLinus Torvalds
144f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
145f0d1b0b3SDavid Howells	bool
146f0d1b0b3SDavid Howells
147f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
148f0d1b0b3SDavid Howells	bool
149f0d1b0b3SDavid Howells
15089c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
15189c52ed4SBen Dooks	bool
15289c52ed4SBen Dooks	help
15389c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
15489c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
15589c52ed4SBen Dooks	  it.
15689c52ed4SBen Dooks
157c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT
158c7b0aff4SKevin Hilman       def_bool y
159c7b0aff4SKevin Hilman
160b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
161b89c3b16SAkinobu Mita	bool
162b89c3b16SAkinobu Mita	default y
163b89c3b16SAkinobu Mita
1641da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1651da177e4SLinus Torvalds	bool
1661da177e4SLinus Torvalds	default y
1671da177e4SLinus Torvalds
168a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
169a08b6b79Sviro@ZenIV.linux.org.uk	bool
170a08b6b79Sviro@ZenIV.linux.org.uk
1715ac6da66SChristoph Lameterconfig ZONE_DMA
1725ac6da66SChristoph Lameter	bool
1735ac6da66SChristoph Lameter
174ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
175ccd7ab7fSFUJITA Tomonori       def_bool y
176ccd7ab7fSFUJITA Tomonori
1771da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1781da177e4SLinus Torvalds	bool
1791da177e4SLinus Torvalds
1801da177e4SLinus Torvaldsconfig FIQ
1811da177e4SLinus Torvalds	bool
1821da177e4SLinus Torvalds
183034d2f5aSAl Viroconfig ARCH_MTD_XIP
184034d2f5aSAl Viro	bool
185034d2f5aSAl Viro
186c760fc19SHyok S. Choiconfig VECTORS_BASE
187c760fc19SHyok S. Choi	hex
1886afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
189c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
190c760fc19SHyok S. Choi	default 0x00000000
191c760fc19SHyok S. Choi	help
192c760fc19SHyok S. Choi	  The base address of exception vectors.
193c760fc19SHyok S. Choi
194dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
195dc21af99SRussell King	bool "Patch physical to virtual translations at runtime (EXPERIMENTAL)"
196dc21af99SRussell King	depends on EXPERIMENTAL
197b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
198dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
199dc21af99SRussell King	help
200dc21af99SRussell King	  Patch phys-to-virt translation functions at runtime according to
201dc21af99SRussell King	  the position of the kernel in system memory.
202dc21af99SRussell King
203b511d75dSNicolas Pitre	  This can only be used with non-XIP with MMU kernels where
204dc21af99SRussell King	  the base of physical memory is at a 16MB boundary.
205dc21af99SRussell King
206cada3c08SRussell Kingconfig ARM_PATCH_PHYS_VIRT_16BIT
207cada3c08SRussell King	def_bool y
208cada3c08SRussell King	depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
209cada3c08SRussell King
2101da177e4SLinus Torvaldssource "init/Kconfig"
2111da177e4SLinus Torvalds
212dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
213dc52ddc0SMatt Helsley
2141da177e4SLinus Torvaldsmenu "System Type"
2151da177e4SLinus Torvalds
2163c427975SHyok S. Choiconfig MMU
2173c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2183c427975SHyok S. Choi	default y
2193c427975SHyok S. Choi	help
2203c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2213c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2223c427975SHyok S. Choi
223ccf50e23SRussell King#
224ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
225ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
226ccf50e23SRussell King#
2271da177e4SLinus Torvaldschoice
2281da177e4SLinus Torvalds	prompt "ARM system type"
2296a0e2430SCatalin Marinas	default ARCH_VERSATILE
2301da177e4SLinus Torvalds
2314af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2324af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2334af6fee1SDeepak Saxena	select ARM_AMBA
23489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
2356d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
236c5a0adb5SRussell King	select ICST
23713edd86dSRussell King	select GENERIC_CLOCKEVENTS
238f4b8b319SRussell King	select PLAT_VERSATILE
239c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
2404af6fee1SDeepak Saxena	help
2414af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2424af6fee1SDeepak Saxena
2434af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2444af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2454af6fee1SDeepak Saxena	select ARM_AMBA
2466d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
247c5a0adb5SRussell King	select ICST
248ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
249eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
250f4b8b319SRussell King	select PLAT_VERSATILE
2513cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
252e3887714SRussell King	select ARM_TIMER_SP804
253b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
2544af6fee1SDeepak Saxena	help
2554af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
2564af6fee1SDeepak Saxena
2574af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
2584af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
2594af6fee1SDeepak Saxena	select ARM_AMBA
2604af6fee1SDeepak Saxena	select ARM_VIC
2616d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
262c5a0adb5SRussell King	select ICST
26389df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
264bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
265f4b8b319SRussell King	select PLAT_VERSATILE
2663414ba8cSRussell King	select PLAT_VERSATILE_CLCD
267c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
268e3887714SRussell King	select ARM_TIMER_SP804
2694af6fee1SDeepak Saxena	help
2704af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
2714af6fee1SDeepak Saxena
272ceade897SRussell Kingconfig ARCH_VEXPRESS
273ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
274ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
275ceade897SRussell King	select ARM_AMBA
276ceade897SRussell King	select ARM_TIMER_SP804
2776d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
278ceade897SRussell King	select GENERIC_CLOCKEVENTS
279ceade897SRussell King	select HAVE_CLK
28095c34f83SNick Bowler	select HAVE_PATA_PLATFORM
281ceade897SRussell King	select ICST
282ceade897SRussell King	select PLAT_VERSATILE
2830fb44b91SRussell King	select PLAT_VERSATILE_CLCD
284ceade897SRussell King	help
285ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
286ceade897SRussell King
2878fc5ffa0SAndrew Victorconfig ARCH_AT91
2888fc5ffa0SAndrew Victor	bool "Atmel AT91"
289f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
29093686ae8SDavid Brownell	select HAVE_CLK
2914af6fee1SDeepak Saxena	help
2922b3b3516SAndrew Victor	  This enables support for systems based on the Atmel AT91RM9200,
2932b3b3516SAndrew Victor	  AT91SAM9 and AT91CAP9 processors.
2944af6fee1SDeepak Saxena
295ccf50e23SRussell Kingconfig ARCH_BCMRING
296ccf50e23SRussell King	bool "Broadcom BCMRING"
297ccf50e23SRussell King	depends on MMU
298ccf50e23SRussell King	select CPU_V6
299ccf50e23SRussell King	select ARM_AMBA
300*82d63734SRussell King	select ARM_TIMER_SP804
3016d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
302ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
303ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
304ccf50e23SRussell King	help
305ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
306ccf50e23SRussell King
3071da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3084af6fee1SDeepak Saxena	bool "Cirrus Logic CLPS711x/EP721x-based"
309c750815eSRussell King	select CPU_ARM720T
3105cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
311f999b8bdSMartin Michlmayr	help
312f999b8bdSMartin Michlmayr	  Support for Cirrus Logic 711x/721x based boards.
3131da177e4SLinus Torvalds
314d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
315d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
316d94f944eSAnton Vorontsov	select CPU_V6
317d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
318d94f944eSAnton Vorontsov	select ARM_GIC
3190b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3205f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
321d94f944eSAnton Vorontsov	help
322d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
323d94f944eSAnton Vorontsov
324788c9700SRussell Kingconfig ARCH_GEMINI
325788c9700SRussell King	bool "Cortina Systems Gemini"
326788c9700SRussell King	select CPU_FA526
327788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3285cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
329788c9700SRussell King	help
330788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
331788c9700SRussell King
3321da177e4SLinus Torvaldsconfig ARCH_EBSA110
3331da177e4SLinus Torvalds	bool "EBSA-110"
334c750815eSRussell King	select CPU_SA110
335f7e68bbfSRussell King	select ISA
336c5eb2a2bSRussell King	select NO_IOPORT
3375cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3381da177e4SLinus Torvalds	help
3391da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
340f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3411da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3421da177e4SLinus Torvalds	  parallel port.
3431da177e4SLinus Torvalds
344e7736d47SLennert Buytenhekconfig ARCH_EP93XX
345e7736d47SLennert Buytenhek	bool "EP93xx-based"
346c750815eSRussell King	select CPU_ARM920T
347e7736d47SLennert Buytenhek	select ARM_AMBA
348e7736d47SLennert Buytenhek	select ARM_VIC
3496d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
3507444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
351eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
3525cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
353e7736d47SLennert Buytenhek	help
354e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
355e7736d47SLennert Buytenhek
3561da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3571da177e4SLinus Torvalds	bool "FootBridge"
358c750815eSRussell King	select CPU_SA110
3591da177e4SLinus Torvalds	select FOOTBRIDGE
3604e8d7637SRussell King	select GENERIC_CLOCKEVENTS
361f999b8bdSMartin Michlmayr	help
362f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
363f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3641da177e4SLinus Torvalds
365788c9700SRussell Kingconfig ARCH_MXC
366788c9700SRussell King	bool "Freescale MXC/iMX-based"
367788c9700SRussell King	select GENERIC_CLOCKEVENTS
368788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3696d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
370234b6cedSRussell King	select CLKSRC_MMIO
371c124befcSJan Weitzel	select HAVE_SCHED_CLOCK
372788c9700SRussell King	help
373788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
374788c9700SRussell King
3751d3f33d5SShawn Guoconfig ARCH_MXS
3761d3f33d5SShawn Guo	bool "Freescale MXS-based"
3771d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
3781d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
379b9214b97SSascha Hauer	select CLKDEV_LOOKUP
3805c61ddcfSRussell King	select CLKSRC_MMIO
3811d3f33d5SShawn Guo	help
3821d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
3831d3f33d5SShawn Guo
3847bd0f2f5Sdmitry pervushinconfig ARCH_STMP3XXX
3857bd0f2f5Sdmitry pervushin	bool "Freescale STMP3xxx"
3867bd0f2f5Sdmitry pervushin	select CPU_ARM926T
3876d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
3887bd0f2f5Sdmitry pervushin	select ARCH_REQUIRE_GPIOLIB
3897bd0f2f5Sdmitry pervushin	select GENERIC_CLOCKEVENTS
3907bd0f2f5Sdmitry pervushin	select USB_ARCH_HAS_EHCI
3917bd0f2f5Sdmitry pervushin	help
3927bd0f2f5Sdmitry pervushin	  Support for systems based on the Freescale 3xxx CPUs.
3937bd0f2f5Sdmitry pervushin
3944af6fee1SDeepak Saxenaconfig ARCH_NETX
3954af6fee1SDeepak Saxena	bool "Hilscher NetX based"
396234b6cedSRussell King	select CLKSRC_MMIO
397c750815eSRussell King	select CPU_ARM926T
3984af6fee1SDeepak Saxena	select ARM_VIC
3992fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
400f999b8bdSMartin Michlmayr	help
4014af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4024af6fee1SDeepak Saxena
4034af6fee1SDeepak Saxenaconfig ARCH_H720X
4044af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
405c750815eSRussell King	select CPU_ARM720T
4064af6fee1SDeepak Saxena	select ISA_DMA_API
4075cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4084af6fee1SDeepak Saxena	help
4094af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4104af6fee1SDeepak Saxena
4113b938be6SRussell Kingconfig ARCH_IOP13XX
4123b938be6SRussell King	bool "IOP13xx-based"
4133b938be6SRussell King	depends on MMU
414c750815eSRussell King	select CPU_XSC3
4153b938be6SRussell King	select PLAT_IOP
4163b938be6SRussell King	select PCI
4173b938be6SRussell King	select ARCH_SUPPORTS_MSI
4188d5796d2SLennert Buytenhek	select VMSPLIT_1G
4193b938be6SRussell King	help
4203b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4213b938be6SRussell King
4223f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4233f7e5815SLennert Buytenhek	bool "IOP32x-based"
424a4f7e763SRussell King	depends on MMU
425c750815eSRussell King	select CPU_XSCALE
4267ae1f7ecSLennert Buytenhek	select PLAT_IOP
427f7e68bbfSRussell King	select PCI
428bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
429f999b8bdSMartin Michlmayr	help
4303f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4313f7e5815SLennert Buytenhek	  processors.
4323f7e5815SLennert Buytenhek
4333f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4343f7e5815SLennert Buytenhek	bool "IOP33x-based"
4353f7e5815SLennert Buytenhek	depends on MMU
436c750815eSRussell King	select CPU_XSCALE
4377ae1f7ecSLennert Buytenhek	select PLAT_IOP
4383f7e5815SLennert Buytenhek	select PCI
439bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
4403f7e5815SLennert Buytenhek	help
4413f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4421da177e4SLinus Torvalds
4433b938be6SRussell Kingconfig ARCH_IXP23XX
4443b938be6SRussell King 	bool "IXP23XX-based"
445588ef769SDan Williams	depends on MMU
446c750815eSRussell King	select CPU_XSC3
447285f5fa7SDan Williams 	select PCI
4485cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
449285f5fa7SDan Williams	help
4503b938be6SRussell King	  Support for Intel's IXP23xx (XScale) family of processors.
4511da177e4SLinus Torvalds
4521da177e4SLinus Torvaldsconfig ARCH_IXP2000
4531da177e4SLinus Torvalds	bool "IXP2400/2800-based"
454a4f7e763SRussell King	depends on MMU
455c750815eSRussell King	select CPU_XSCALE
456f7e68bbfSRussell King	select PCI
4575cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
458f999b8bdSMartin Michlmayr	help
459f999b8bdSMartin Michlmayr	  Support for Intel's IXP2400/2800 (XScale) family of processors.
4601da177e4SLinus Torvalds
4613b938be6SRussell Kingconfig ARCH_IXP4XX
4623b938be6SRussell King	bool "IXP4xx-based"
463a4f7e763SRussell King	depends on MMU
464234b6cedSRussell King	select CLKSRC_MMIO
465c750815eSRussell King	select CPU_XSCALE
4668858e9afSMilan Svoboda	select GENERIC_GPIO
4673b938be6SRussell King	select GENERIC_CLOCKEVENTS
4685b0d495cSRussell King	select HAVE_SCHED_CLOCK
4690b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
470485bdde7SRussell King	select DMABOUNCE if PCI
471c4713074SLennert Buytenhek	help
4723b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
473c4713074SLennert Buytenhek
474edabd38eSSaeed Bisharaconfig ARCH_DOVE
475edabd38eSSaeed Bishara	bool "Marvell Dove"
476c786282eSRussell King	select CPU_V6K
477edabd38eSSaeed Bishara	select PCI
478edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
479edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
480edabd38eSSaeed Bishara	select PLAT_ORION
481edabd38eSSaeed Bishara	help
482edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
483edabd38eSSaeed Bishara
484651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
485651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
486c750815eSRussell King	select CPU_FEROCEON
487651c74c7SSaeed Bishara	select PCI
488a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
489651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
490651c74c7SSaeed Bishara	select PLAT_ORION
491651c74c7SSaeed Bishara	help
492651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
493651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
494651c74c7SSaeed Bishara
495788c9700SRussell Kingconfig ARCH_LOKI
496788c9700SRussell King	bool "Marvell Loki (88RC8480)"
497788c9700SRussell King	select CPU_FEROCEON
498788c9700SRussell King	select GENERIC_CLOCKEVENTS
499788c9700SRussell King	select PLAT_ORION
500788c9700SRussell King	help
501788c9700SRussell King	  Support for the Marvell Loki (88RC8480) SoC.
502788c9700SRussell King
50340805949SKevin Wellsconfig ARCH_LPC32XX
50440805949SKevin Wells	bool "NXP LPC32XX"
505234b6cedSRussell King	select CLKSRC_MMIO
50640805949SKevin Wells	select CPU_ARM926T
50740805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
50840805949SKevin Wells	select HAVE_IDE
50940805949SKevin Wells	select ARM_AMBA
51040805949SKevin Wells	select USB_ARCH_HAS_OHCI
5116d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
51240805949SKevin Wells	select GENERIC_TIME
51340805949SKevin Wells	select GENERIC_CLOCKEVENTS
51440805949SKevin Wells	help
51540805949SKevin Wells	  Support for the NXP LPC32XX family of processors
51640805949SKevin Wells
517788c9700SRussell Kingconfig ARCH_MV78XX0
518788c9700SRussell King	bool "Marvell MV78xx0"
519788c9700SRussell King	select CPU_FEROCEON
520788c9700SRussell King	select PCI
521a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
522788c9700SRussell King	select GENERIC_CLOCKEVENTS
523788c9700SRussell King	select PLAT_ORION
524788c9700SRussell King	help
525788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
526788c9700SRussell King	  MV781x0, MV782x0.
527788c9700SRussell King
528788c9700SRussell Kingconfig ARCH_ORION5X
529788c9700SRussell King	bool "Marvell Orion"
530788c9700SRussell King	depends on MMU
531788c9700SRussell King	select CPU_FEROCEON
532788c9700SRussell King	select PCI
533a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
534788c9700SRussell King	select GENERIC_CLOCKEVENTS
535788c9700SRussell King	select PLAT_ORION
536788c9700SRussell King	help
537788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
538788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
539788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
540788c9700SRussell King
541788c9700SRussell Kingconfig ARCH_MMP
5422f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
543788c9700SRussell King	depends on MMU
544788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5456d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
546788c9700SRussell King	select GENERIC_CLOCKEVENTS
54728bb7bc6SRussell King	select HAVE_SCHED_CLOCK
548788c9700SRussell King	select TICK_ONESHOT
549788c9700SRussell King	select PLAT_PXA
5500bd86961SHaojian Zhuang	select SPARSE_IRQ
551788c9700SRussell King	help
5522f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
553788c9700SRussell King
554c53c9cf6SAndrew Victorconfig ARCH_KS8695
555c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
556c750815eSRussell King	select CPU_ARM922T
55772880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
5585cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
559c53c9cf6SAndrew Victor	help
560c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
561c53c9cf6SAndrew Victor	  System-on-Chip devices.
562c53c9cf6SAndrew Victor
5639918cda5SUwe Kleine-Königconfig ARCH_NS9XXX
5649918cda5SUwe Kleine-König	bool "NetSilicon NS9xxx"
565c750815eSRussell King	select CPU_ARM926T
566689f2a01SUwe Kleine-König	select GENERIC_GPIO
567c0bb87f7SUwe Kleine-König	select GENERIC_CLOCKEVENTS
5689483a578SDavid Brownell	select HAVE_CLK
5699918cda5SUwe Kleine-König	help
5709918cda5SUwe Kleine-König	  Say Y here if you intend to run this kernel on a NetSilicon NS9xxx
5719918cda5SUwe Kleine-König	  System.
5729918cda5SUwe Kleine-König
5739918cda5SUwe Kleine-König	  <http://www.digi.com/products/microprocessors/index.jsp>
5749918cda5SUwe Kleine-König
575788c9700SRussell Kingconfig ARCH_W90X900
576788c9700SRussell King	bool "Nuvoton W90X900 CPU"
577788c9700SRussell King	select CPU_ARM926T
578c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5796d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5806fa5d5f7SRussell King	select CLKSRC_MMIO
58158b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
582777f9bebSLennert Buytenhek	help
583a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
584a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
585a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
586a8bc4eadSwanzongshun	  link address to know more.
587a8bc4eadSwanzongshun
588a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
589a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
590585cf175STzachi Perelstein
591a62e9030Swanzongshunconfig ARCH_NUC93X
592a62e9030Swanzongshun	bool "Nuvoton NUC93X CPU"
593a62e9030Swanzongshun	select CPU_ARM926T
5946d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
595a62e9030Swanzongshun	help
596a62e9030Swanzongshun	  Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
597a62e9030Swanzongshun	  low-power and high performance MPEG-4/JPEG multimedia controller chip.
598a62e9030Swanzongshun
599c5f80065SErik Gillingconfig ARCH_TEGRA
600c5f80065SErik Gilling	bool "NVIDIA Tegra"
6014073723aSRussell King	select CLKDEV_LOOKUP
602234b6cedSRussell King	select CLKSRC_MMIO
603c5f80065SErik Gilling	select GENERIC_TIME
604c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
605c5f80065SErik Gilling	select GENERIC_GPIO
606c5f80065SErik Gilling	select HAVE_CLK
607e3f4c0abSRussell King	select HAVE_SCHED_CLOCK
608c5f80065SErik Gilling	select ARCH_HAS_BARRIERS if CACHE_L2X0
6097056d423SColin Cross	select ARCH_HAS_CPUFREQ
610c5f80065SErik Gilling	help
611c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
612c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
613c5f80065SErik Gilling
6144af6fee1SDeepak Saxenaconfig ARCH_PNX4008
6154af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
616c750815eSRussell King	select CPU_ARM926T
6176d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6185cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6194af6fee1SDeepak Saxena	help
6204af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
6214af6fee1SDeepak Saxena
6221da177e4SLinus Torvaldsconfig ARCH_PXA
6232c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
624a4f7e763SRussell King	depends on MMU
625034d2f5aSAl Viro	select ARCH_MTD_XIP
62689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
6276d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
628234b6cedSRussell King	select CLKSRC_MMIO
6297444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
630981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
6317ce83018SRussell King	select HAVE_SCHED_CLOCK
632a88264c2SRussell King	select TICK_ONESHOT
633bd5ce433SEric Miao	select PLAT_PXA
6346ac6b817SHaojian Zhuang	select SPARSE_IRQ
635f999b8bdSMartin Michlmayr	help
6362c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6371da177e4SLinus Torvalds
638788c9700SRussell Kingconfig ARCH_MSM
639788c9700SRussell King	bool "Qualcomm MSM"
6404b536b8dSSteve Muckle	select HAVE_CLK
64149cbe786SEric Miao	select GENERIC_CLOCKEVENTS
642923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
643bd32344aSStephen Boyd	select CLKDEV_LOOKUP
64449cbe786SEric Miao	help
6454b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6464b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6474b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6484b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6494b53eb4fSDaniel Walker	  (clock and power control, etc).
65049cbe786SEric Miao
651c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
6526d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
6536d72ad35SPaul Mundt	select HAVE_CLK
6545e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
6556d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
6566d72ad35SPaul Mundt	select NO_IOPORT
6576d72ad35SPaul Mundt	select SPARSE_IRQ
65860f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
659c793c1b0SMagnus Damm	help
6606d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
661c793c1b0SMagnus Damm
6621da177e4SLinus Torvaldsconfig ARCH_RPC
6631da177e4SLinus Torvalds	bool "RiscPC"
6641da177e4SLinus Torvalds	select ARCH_ACORN
6651da177e4SLinus Torvalds	select FIQ
6661da177e4SLinus Torvalds	select TIMER_ACORN
667a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
668341eb781SBen Dooks	select HAVE_PATA_PLATFORM
669065909b9SRussell King	select ISA_DMA_API
6705ea81769SAl Viro	select NO_IOPORT
67107f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6725cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6731da177e4SLinus Torvalds	help
6741da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6751da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6761da177e4SLinus Torvalds
6771da177e4SLinus Torvaldsconfig ARCH_SA1100
6781da177e4SLinus Torvalds	bool "SA1100-based"
679234b6cedSRussell King	select CLKSRC_MMIO
680c750815eSRussell King	select CPU_SA1100
681f7e68bbfSRussell King	select ISA
68205944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
683034d2f5aSAl Viro	select ARCH_MTD_XIP
68489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
6851937f5b9SRussell King	select CPU_FREQ
6863e238be2SRussell King	select GENERIC_CLOCKEVENTS
6879483a578SDavid Brownell	select HAVE_CLK
6885094b92fSRussell King	select HAVE_SCHED_CLOCK
6893e238be2SRussell King	select TICK_ONESHOT
6907444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
691f999b8bdSMartin Michlmayr	help
692f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6931da177e4SLinus Torvalds
6941da177e4SLinus Torvaldsconfig ARCH_S3C2410
69563b1f51bSBen Dooks	bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
6960a938b97SDavid Brownell	select GENERIC_GPIO
6979d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
6989483a578SDavid Brownell	select HAVE_CLK
6995cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
70020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
7011da177e4SLinus Torvalds	help
7021da177e4SLinus Torvalds	  Samsung S3C2410X CPU based systems, such as the Simtec Electronics
7031da177e4SLinus Torvalds	  BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
704f6c8965aSMartin Michlmayr	  the Samsung SMDK2410 development board (and derivatives).
7051da177e4SLinus Torvalds
70663b1f51bSBen Dooks	  Note, the S3C2416 and the S3C2450 are so close that they even share
70725985edcSLucas De Marchi	  the same SoC ID code. This means that there is no separate machine
70863b1f51bSBen Dooks	  directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
70963b1f51bSBen Dooks
710a08ab637SBen Dooksconfig ARCH_S3C64XX
711a08ab637SBen Dooks	bool "Samsung S3C64XX"
71289f1fa08SBen Dooks	select PLAT_SAMSUNG
71389f0ce72SBen Dooks	select CPU_V6
71489f0ce72SBen Dooks	select ARM_VIC
715a08ab637SBen Dooks	select HAVE_CLK
71689f0ce72SBen Dooks	select NO_IOPORT
7175cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
71889c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
71989f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
72089f0ce72SBen Dooks	select SAMSUNG_CLKSRC
72189f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
72289f0ce72SBen Dooks	select SAMSUNG_IRQ_UART
72389f0ce72SBen Dooks	select S3C_GPIO_TRACK
72489f0ce72SBen Dooks	select S3C_GPIO_PULL_UPDOWN
72589f0ce72SBen Dooks	select S3C_GPIO_CFG_S3C24XX
72689f0ce72SBen Dooks	select S3C_GPIO_CFG_S3C64XX
72789f0ce72SBen Dooks	select S3C_DEV_NAND
72889f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
72989f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
73020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
731c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
732a08ab637SBen Dooks	help
733a08ab637SBen Dooks	  Samsung S3C64XX series based systems
734a08ab637SBen Dooks
73549b7a491SKukjin Kimconfig ARCH_S5P64X0
73649b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
737c4ffccddSKukjin Kim	select CPU_V6
738c4ffccddSKukjin Kim	select GENERIC_GPIO
739c4ffccddSKukjin Kim	select HAVE_CLK
740c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
7419e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
7429e65bbf2SSangbeom Kim	select HAVE_SCHED_CLOCK
74320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
744754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
745c4ffccddSKukjin Kim	help
74649b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
74749b7a491SKukjin Kim	  SMDK6450.
748c4ffccddSKukjin Kim
749550db7f1SKukjin Kimconfig ARCH_S5P6442
750550db7f1SKukjin Kim	bool "Samsung S5P6442"
751550db7f1SKukjin Kim	select CPU_V6
752550db7f1SKukjin Kim	select GENERIC_GPIO
753550db7f1SKukjin Kim	select HAVE_CLK
754925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
755c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
756550db7f1SKukjin Kim	help
757550db7f1SKukjin Kim	  Samsung S5P6442 CPU based systems
758550db7f1SKukjin Kim
759acc84707SMarek Szyprowskiconfig ARCH_S5PC100
760acc84707SMarek Szyprowski	bool "Samsung S5PC100"
7615a7652f2SByungho Min	select GENERIC_GPIO
7625a7652f2SByungho Min	select HAVE_CLK
7635a7652f2SByungho Min	select CPU_V7
764d6d502faSKukjin Kim	select ARM_L1_CACHE_SHIFT_6
765925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
76620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
767754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
768c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
7695a7652f2SByungho Min	help
770acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
7715a7652f2SByungho Min
772170f4e42SKukjin Kimconfig ARCH_S5PV210
773170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
774170f4e42SKukjin Kim	select CPU_V7
775eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
776170f4e42SKukjin Kim	select GENERIC_GPIO
777170f4e42SKukjin Kim	select HAVE_CLK
778170f4e42SKukjin Kim	select ARM_L1_CACHE_SHIFT_6
779d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
7809e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
7819e65bbf2SSangbeom Kim	select HAVE_SCHED_CLOCK
78220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
783754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
784c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
785170f4e42SKukjin Kim	help
786170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
787170f4e42SKukjin Kim
78810606aadSKukjin Kimconfig ARCH_EXYNOS4
78910606aadSKukjin Kim	bool "Samsung EXYNOS4"
790cc0e72b8SChanghwan Youn	select CPU_V7
791f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
792cc0e72b8SChanghwan Youn	select GENERIC_GPIO
793cc0e72b8SChanghwan Youn	select HAVE_CLK
794b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
795cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
796754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
79720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
798c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
799cc0e72b8SChanghwan Youn	help
80010606aadSKukjin Kim	  Samsung EXYNOS4 series based systems
801cc0e72b8SChanghwan Youn
8021da177e4SLinus Torvaldsconfig ARCH_SHARK
8031da177e4SLinus Torvalds	bool "Shark"
804c750815eSRussell King	select CPU_SA110
805f7e68bbfSRussell King	select ISA
806f7e68bbfSRussell King	select ISA_DMA
8073bca103aSNicolas Pitre	select ZONE_DMA
808f7e68bbfSRussell King	select PCI
8095cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
810f999b8bdSMartin Michlmayr	help
811f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
812f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
8131da177e4SLinus Torvalds
81483ef3338SHans J. Kochconfig ARCH_TCC_926
81583ef3338SHans J. Koch	bool "Telechips TCC ARM926-based systems"
816234b6cedSRussell King	select CLKSRC_MMIO
81783ef3338SHans J. Koch	select CPU_ARM926T
81883ef3338SHans J. Koch	select HAVE_CLK
8196d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
82083ef3338SHans J. Koch	select GENERIC_CLOCKEVENTS
82183ef3338SHans J. Koch	help
82283ef3338SHans J. Koch	  Support for Telechips TCC ARM926-based systems.
82383ef3338SHans J. Koch
824d98aac75SLinus Walleijconfig ARCH_U300
825d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
826d98aac75SLinus Walleij	depends on MMU
827234b6cedSRussell King	select CLKSRC_MMIO
828d98aac75SLinus Walleij	select CPU_ARM926T
8295c21b7caSRussell King	select HAVE_SCHED_CLOCK
830bc581770SLinus Walleij	select HAVE_TCM
831d98aac75SLinus Walleij	select ARM_AMBA
832d98aac75SLinus Walleij	select ARM_VIC
833d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
8346d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
835d98aac75SLinus Walleij	select GENERIC_GPIO
836d98aac75SLinus Walleij	help
837d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
838d98aac75SLinus Walleij
839ccf50e23SRussell Kingconfig ARCH_U8500
840ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
841ccf50e23SRussell King	select CPU_V7
842ccf50e23SRussell King	select ARM_AMBA
843ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
8446d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
84594bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
8467c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
847ccf50e23SRussell King	help
848ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
849ccf50e23SRussell King
850ccf50e23SRussell Kingconfig ARCH_NOMADIK
851ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
852ccf50e23SRussell King	select ARM_AMBA
853ccf50e23SRussell King	select ARM_VIC
854ccf50e23SRussell King	select CPU_ARM926T
8556d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
856ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
857ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
858ccf50e23SRussell King	help
859ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
860ccf50e23SRussell King
8617c6337e2SKevin Hilmanconfig ARCH_DAVINCI
8627c6337e2SKevin Hilman	bool "TI DaVinci"
8637c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
864dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
8653bca103aSNicolas Pitre	select ZONE_DMA
8669232fcc9SKevin Hilman	select HAVE_IDE
8676d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
86820e9969bSDavid Brownell	select GENERIC_ALLOCATOR
869ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
8707c6337e2SKevin Hilman	help
8717c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
8727c6337e2SKevin Hilman
8733b938be6SRussell Kingconfig ARCH_OMAP
8743b938be6SRussell King	bool "TI OMAP"
8759483a578SDavid Brownell	select HAVE_CLK
8767444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
87789c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
87806cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
879dc548fbbSRussell King	select HAVE_SCHED_CLOCK
8809af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
8813b938be6SRussell King	help
8826e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
8833b938be6SRussell King
884cee37e50Sviresh kumarconfig PLAT_SPEAR
885cee37e50Sviresh kumar	bool "ST SPEAr"
886cee37e50Sviresh kumar	select ARM_AMBA
887cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
8886d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
889d6e15d78SRussell King	select CLKSRC_MMIO
890cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
891cee37e50Sviresh kumar	select HAVE_CLK
892cee37e50Sviresh kumar	help
893cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
894cee37e50Sviresh kumar
89521f47fbcSAlexey Charkovconfig ARCH_VT8500
89621f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
89721f47fbcSAlexey Charkov	select CPU_ARM926T
89821f47fbcSAlexey Charkov	select GENERIC_GPIO
89921f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
90021f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
90121f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
90221f47fbcSAlexey Charkov	select HAVE_PWM
90321f47fbcSAlexey Charkov	help
90421f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
9051da177e4SLinus Torvaldsendchoice
9061da177e4SLinus Torvalds
907ccf50e23SRussell King#
908ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
909ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
910ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
911ccf50e23SRussell King#
91295b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
91395b8f20fSRussell King
91495b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
91595b8f20fSRussell King
9161da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
9171da177e4SLinus Torvalds
918d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
919d94f944eSAnton Vorontsov
92095b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
92195b8f20fSRussell King
92295b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
92395b8f20fSRussell King
924e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
925e7736d47SLennert Buytenhek
9261da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
9271da177e4SLinus Torvalds
92859d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
92959d3a193SPaulius Zaleckas
93095b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
93195b8f20fSRussell King
9321da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
9331da177e4SLinus Torvalds
9343f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
9353f7e5815SLennert Buytenhek
9363f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
9371da177e4SLinus Torvalds
938285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
939285f5fa7SDan Williams
9401da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
9411da177e4SLinus Torvalds
9421da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig"
9431da177e4SLinus Torvalds
944c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig"
945c4713074SLennert Buytenhek
94695b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
94795b8f20fSRussell King
94895b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
94995b8f20fSRussell King
950777f9bebSLennert Buytenheksource "arch/arm/mach-loki/Kconfig"
951777f9bebSLennert Buytenhek
95240805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig"
95340805949SKevin Wells
95495b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
95595b8f20fSRussell King
956794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
957794d15b2SStanislav Samsonov
95895b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
9591da177e4SLinus Torvalds
9601d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
9611d3f33d5SShawn Guo
96295b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
96349cbe786SEric Miao
96495b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
96595b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
96695b8f20fSRussell King
96795b8f20fSRussell Kingsource "arch/arm/mach-ns9xxx/Kconfig"
9681da177e4SLinus Torvalds
969d91a8910SRussell Kingsource "arch/arm/mach-nuc93x/Kconfig"
970d91a8910SRussell King
971d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
972d48af15eSTony Lindgren
973d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
9741da177e4SLinus Torvalds
9751dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
9761dbae815STony Lindgren
9779dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
978585cf175STzachi Perelstein
97995b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
98095b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9811da177e4SLinus Torvalds
98295b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
98395b8f20fSRussell King
98495b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
98595b8f20fSRussell King
98695b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
987edabd38eSSaeed Bishara
988cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
989a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
990c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig"
991a21765a7SBen Dooks
992cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
993a21765a7SBen Dooks
99483ef3338SHans J. Kochsource "arch/arm/plat-tcc/Kconfig"
99583ef3338SHans J. Koch
996a21765a7SBen Dooksif ARCH_S3C2410
997a21765a7SBen Dookssource "arch/arm/mach-s3c2400/Kconfig"
9981da177e4SLinus Torvaldssource "arch/arm/mach-s3c2410/Kconfig"
999a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1000f1290a49SYauhen Kharuzhysource "arch/arm/mach-s3c2416/Kconfig"
1001a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1002e4d06e39SBen Dookssource "arch/arm/mach-s3c2443/Kconfig"
1003a21765a7SBen Dooksendif
10041da177e4SLinus Torvalds
1005a08ab637SBen Dooksif ARCH_S3C64XX
1006431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1007a08ab637SBen Dooksendif
1008a08ab637SBen Dooks
100949b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1010c4ffccddSKukjin Kim
1011550db7f1SKukjin Kimsource "arch/arm/mach-s5p6442/Kconfig"
10127bd0f2f5Sdmitry pervushin
10135a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
10145a7652f2SByungho Min
1015170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1016170f4e42SKukjin Kim
101710606aadSKukjin Kimsource "arch/arm/mach-exynos4/Kconfig"
1018cc0e72b8SChanghwan Youn
1019882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10201da177e4SLinus Torvalds
1021882d01f9SRussell Kingsource "arch/arm/plat-stmp3xxx/Kconfig"
10229e73c84cSBrian Swetland
1023c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1024c5f80065SErik Gilling
102595b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
102652c543f9SQuinn Jensen
102795b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
10281da177e4SLinus Torvalds
10291da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
10301da177e4SLinus Torvalds
1031ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1032420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1033ceade897SRussell King
103421f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
103521f47fbcSAlexey Charkov
10367ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
10377ec80ddfSwanzongshun
10381da177e4SLinus Torvalds# Definitions to make life easier
10391da177e4SLinus Torvaldsconfig ARCH_ACORN
10401da177e4SLinus Torvalds	bool
10411da177e4SLinus Torvalds
10427ae1f7ecSLennert Buytenhekconfig PLAT_IOP
10437ae1f7ecSLennert Buytenhek	bool
1044469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
104508f26b1eSRussell King	select HAVE_SCHED_CLOCK
10467ae1f7ecSLennert Buytenhek
104769b02f6aSLennert Buytenhekconfig PLAT_ORION
104869b02f6aSLennert Buytenhek	bool
1049bfe45e0bSRussell King	select CLKSRC_MMIO
1050f06a1624SRussell King	select HAVE_SCHED_CLOCK
105169b02f6aSLennert Buytenhek
1052bd5ce433SEric Miaoconfig PLAT_PXA
1053bd5ce433SEric Miao	bool
1054bd5ce433SEric Miao
1055f4b8b319SRussell Kingconfig PLAT_VERSATILE
1056f4b8b319SRussell King	bool
1057f4b8b319SRussell King
1058e3887714SRussell Kingconfig ARM_TIMER_SP804
1059e3887714SRussell King	bool
1060bfe45e0bSRussell King	select CLKSRC_MMIO
1061e3887714SRussell King
10621da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10631da177e4SLinus Torvalds
1064afe4b25eSLennert Buytenhekconfig IWMMXT
1065afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1066ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1067ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1068afe4b25eSLennert Buytenhek	help
1069afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1070afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1071afe4b25eSLennert Buytenhek
10721da177e4SLinus Torvalds#  bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
10731da177e4SLinus Torvaldsconfig XSCALE_PMU
10741da177e4SLinus Torvalds	bool
10751da177e4SLinus Torvalds	depends on CPU_XSCALE && !XSCALE_PMU_TIMER
10761da177e4SLinus Torvalds	default y
10771da177e4SLinus Torvalds
10780f4f0672SJamie Ilesconfig CPU_HAS_PMU
1079e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
10808954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
10810f4f0672SJamie Iles	default y
10820f4f0672SJamie Iles	bool
10830f4f0672SJamie Iles
108452108641Seric miaoconfig MULTI_IRQ_HANDLER
108552108641Seric miao	bool
108652108641Seric miao	help
108752108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
108852108641Seric miao
10893b93e7b0SHyok S. Choiif !MMU
10903b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10913b93e7b0SHyok S. Choiendif
10923b93e7b0SHyok S. Choi
10939cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
10949cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1095e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
10969cba3cccSCatalin Marinas	help
10979cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
10989cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
10999cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11009cba3cccSCatalin Marinas	  recommended workaround.
11019cba3cccSCatalin Marinas
11027ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11037ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11047ce236fcSCatalin Marinas	depends on CPU_V7
11057ce236fcSCatalin Marinas	help
11067ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11077ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11087ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11097ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11107ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11117ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11127ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11137ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
11147ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
11157ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
11167ce236fcSCatalin Marinas	  available in non-secure mode.
11177ce236fcSCatalin Marinas
1118855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1119855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1120855c551fSCatalin Marinas	depends on CPU_V7
1121855c551fSCatalin Marinas	help
1122855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1123855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1124855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1125855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1126855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1127855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1128855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1129855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1130855c551fSCatalin Marinas
11310516e464SCatalin Marinasconfig ARM_ERRATA_460075
11320516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
11330516e464SCatalin Marinas	depends on CPU_V7
11340516e464SCatalin Marinas	help
11350516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
11360516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
11370516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
11380516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
11390516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
11400516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
11410516e464SCatalin Marinas	  may not be available in non-secure mode.
11420516e464SCatalin Marinas
11439f05027cSWill Deaconconfig ARM_ERRATA_742230
11449f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
11459f05027cSWill Deacon	depends on CPU_V7 && SMP
11469f05027cSWill Deacon	help
11479f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11489f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
11499f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
11509f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
11519f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
11529f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
11539f05027cSWill Deacon	  the two writes.
11549f05027cSWill Deacon
1155a672e99bSWill Deaconconfig ARM_ERRATA_742231
1156a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1157a672e99bSWill Deacon	depends on CPU_V7 && SMP
1158a672e99bSWill Deacon	help
1159a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1160a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1161a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1162a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1163a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1164a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1165a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1166a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1167a672e99bSWill Deacon	  capabilities of the processor.
1168a672e99bSWill Deacon
11699e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
11709e65582aSSantosh Shilimkar	bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
11712839e06cSSantosh Shilimkar	depends on CACHE_L2X0
11729e65582aSSantosh Shilimkar	help
11739e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
11749e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
11759e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
11769e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
11779e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
11789e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
11799e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
11802839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1181cdf357f1SWill Deacon
1182cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1183cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1184cdf357f1SWill Deacon	depends on CPU_V7 && SMP
1185cdf357f1SWill Deacon	help
1186cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1187cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1188cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1189cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1190cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1191cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1192cdf357f1SWill Deacon	  entries regardless of the ASID.
1193475d92fcSWill Deacon
11941f0090a1SRussell Kingconfig PL310_ERRATA_727915
11951f0090a1SRussell King	bool "Background Clean & Invalidate by Way operation can cause data corruption"
11961f0090a1SRussell King	depends on CACHE_L2X0
11971f0090a1SRussell King	help
11981f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
11991f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12001f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12011f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12021f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12031f0090a1SRussell King	  Invalidate by Way operation.
12041f0090a1SRussell King
1205475d92fcSWill Deaconconfig ARM_ERRATA_743622
1206475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1207475d92fcSWill Deacon	depends on CPU_V7
1208475d92fcSWill Deacon	help
1209475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1210475d92fcSWill Deacon	  (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1211475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1212475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1213475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1214475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1215475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1216475d92fcSWill Deacon	  processor.
1217475d92fcSWill Deacon
12189a27c27cSWill Deaconconfig ARM_ERRATA_751472
12199a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
12209a27c27cSWill Deacon	depends on CPU_V7 && SMP
12219a27c27cSWill Deacon	help
12229a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
12239a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
12249a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
12259a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
12269a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
12279a27c27cSWill Deacon
1228885028e4SSrinidhi Kasagarconfig ARM_ERRATA_753970
1229885028e4SSrinidhi Kasagar	bool "ARM errata: cache sync operation may be faulty"
1230885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1231885028e4SSrinidhi Kasagar	help
1232885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1233885028e4SSrinidhi Kasagar
1234885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1235885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1236885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1237885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1238885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1239885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1240885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1241885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1242885028e4SSrinidhi Kasagar
1243fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1244fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1245fcbdc5feSWill Deacon	depends on CPU_V7
1246fcbdc5feSWill Deacon	help
1247fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1248fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1249fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1250fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1251fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1252fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1253fcbdc5feSWill Deacon
12545dab26afSWill Deaconconfig ARM_ERRATA_754327
12555dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
12565dab26afSWill Deacon	depends on CPU_V7 && SMP
12575dab26afSWill Deacon	help
12585dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
12595dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
12605dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
12615dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
12625dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
12635dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
12645dab26afSWill Deacon
12651da177e4SLinus Torvaldsendmenu
12661da177e4SLinus Torvalds
12671da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12681da177e4SLinus Torvalds
12691da177e4SLinus Torvaldsmenu "Bus support"
12701da177e4SLinus Torvalds
12711da177e4SLinus Torvaldsconfig ARM_AMBA
12721da177e4SLinus Torvalds	bool
12731da177e4SLinus Torvalds
12741da177e4SLinus Torvaldsconfig ISA
12751da177e4SLinus Torvalds	bool
12761da177e4SLinus Torvalds	help
12771da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12781da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12791da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12801da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12811da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12821da177e4SLinus Torvalds
1283065909b9SRussell King# Select ISA DMA controller support
12841da177e4SLinus Torvaldsconfig ISA_DMA
12851da177e4SLinus Torvalds	bool
1286065909b9SRussell King	select ISA_DMA_API
12871da177e4SLinus Torvalds
1288065909b9SRussell King# Select ISA DMA interface
12895cae841bSAl Viroconfig ISA_DMA_API
12905cae841bSAl Viro	bool
12915cae841bSAl Viro
12921da177e4SLinus Torvaldsconfig PCI
12930b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12941da177e4SLinus Torvalds	help
12951da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12961da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12971da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12981da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12991da177e4SLinus Torvalds
130052882173SAnton Vorontsovconfig PCI_DOMAINS
130152882173SAnton Vorontsov	bool
130252882173SAnton Vorontsov	depends on PCI
130352882173SAnton Vorontsov
1304b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1305b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1306b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1307b080ac8aSMarcelo Roberto Jimenez	help
1308b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1309b080ac8aSMarcelo Roberto Jimenez
131036e23590SMatthew Wilcoxconfig PCI_SYSCALL
131136e23590SMatthew Wilcox	def_bool PCI
131236e23590SMatthew Wilcox
13131da177e4SLinus Torvalds# Select the host bridge type
13141da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
13151da177e4SLinus Torvalds	bool
13161da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
13171da177e4SLinus Torvalds	default y
13181da177e4SLinus Torvalds
1319a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1320a0113a99SMike Rapoport	bool
1321a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1322a0113a99SMike Rapoport	default y
1323a0113a99SMike Rapoport	select DMABOUNCE
1324a0113a99SMike Rapoport
13251da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
13261da177e4SLinus Torvalds
13271da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
13281da177e4SLinus Torvalds
13291da177e4SLinus Torvaldsendmenu
13301da177e4SLinus Torvalds
13311da177e4SLinus Torvaldsmenu "Kernel Features"
13321da177e4SLinus Torvalds
13330567a0c0SKevin Hilmansource "kernel/time/Kconfig"
13340567a0c0SKevin Hilman
13351da177e4SLinus Torvaldsconfig SMP
13361da177e4SLinus Torvalds	bool "Symmetric Multi-Processing (EXPERIMENTAL)"
1337971acb9bSRussell King	depends on EXPERIMENTAL
1338fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1339bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
1340971acb9bSRussell King	depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
1341971acb9bSRussell King		 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
134210606aadSKukjin Kim		 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
1343e9d728f5SPaul Mundt		 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
1344f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
134589c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
13461da177e4SLinus Torvalds	help
13471da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13481da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
13491da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
13501da177e4SLinus Torvalds
13511da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
13521da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13531da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
13541da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
13551da177e4SLinus Torvalds	  run faster if you say N here.
13561da177e4SLinus Torvalds
135703502faaSAdrian Bunk	  See also <file:Documentation/i386/IO-APIC.txt>,
13581da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
135950a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13601da177e4SLinus Torvalds
13611da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13621da177e4SLinus Torvalds
1363f00ec48fSRussell Kingconfig SMP_ON_UP
1364f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1365f00ec48fSRussell King	depends on EXPERIMENTAL
13664d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1367f00ec48fSRussell King	default y
1368f00ec48fSRussell King	help
1369f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1370f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1371f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1372f00ec48fSRussell King	  savings.
1373f00ec48fSRussell King
1374f00ec48fSRussell King	  If you don't know what to do here, say Y.
1375f00ec48fSRussell King
1376a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1377a8cbcd92SRussell King	bool
1378a8cbcd92SRussell King	depends on SMP
1379a8cbcd92SRussell King	help
1380a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1381a8cbcd92SRussell King
1382f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1383f32f4ce2SRussell King	bool
1384f32f4ce2SRussell King	depends on SMP
138515095bb0SRussell King	select TICK_ONESHOT
1386f32f4ce2SRussell King	help
1387f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1388f32f4ce2SRussell King
13898d5796d2SLennert Buytenhekchoice
13908d5796d2SLennert Buytenhek	prompt "Memory split"
13918d5796d2SLennert Buytenhek	default VMSPLIT_3G
13928d5796d2SLennert Buytenhek	help
13938d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
13948d5796d2SLennert Buytenhek
13958d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
13968d5796d2SLennert Buytenhek	  option alone!
13978d5796d2SLennert Buytenhek
13988d5796d2SLennert Buytenhek	config VMSPLIT_3G
13998d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
14008d5796d2SLennert Buytenhek	config VMSPLIT_2G
14018d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14028d5796d2SLennert Buytenhek	config VMSPLIT_1G
14038d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14048d5796d2SLennert Buytenhekendchoice
14058d5796d2SLennert Buytenhek
14068d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14078d5796d2SLennert Buytenhek	hex
14088d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14098d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
14108d5796d2SLennert Buytenhek	default 0xC0000000
14118d5796d2SLennert Buytenhek
14121da177e4SLinus Torvaldsconfig NR_CPUS
14131da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14141da177e4SLinus Torvalds	range 2 32
14151da177e4SLinus Torvalds	depends on SMP
14161da177e4SLinus Torvalds	default "4"
14171da177e4SLinus Torvalds
1418a054a811SRussell Kingconfig HOTPLUG_CPU
1419a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1420a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1421176bfc44SDaniel Walker	depends on !ARCH_MSM
1422a054a811SRussell King	help
1423a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1424a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1425a054a811SRussell King
142637ee16aeSRussell Kingconfig LOCAL_TIMERS
142737ee16aeSRussell King	bool "Use local timer interrupts"
1428971acb9bSRussell King	depends on SMP
142937ee16aeSRussell King	default y
143030d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
143137ee16aeSRussell King	help
143237ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
143337ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
143437ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
143537ee16aeSRussell King	  "thundering herd" at every timer tick.
143637ee16aeSRussell King
1437d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
14381da177e4SLinus Torvalds
1439f8065813SRussell Kingconfig HZ
1440f8065813SRussell King	int
144149b7a491SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
144210606aadSKukjin Kim		ARCH_S5P6442 || ARCH_S5PV210 || ARCH_EXYNOS4
1443bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
14445248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
14455da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1446f8065813SRussell King	default 100
1447f8065813SRussell King
144816c79651SCatalin Marinasconfig THUMB2_KERNEL
14494a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1450e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
145116c79651SCatalin Marinas	select AEABI
145216c79651SCatalin Marinas	select ARM_ASM_UNIFIED
145316c79651SCatalin Marinas	help
145416c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
145516c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
145616c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
145716c79651SCatalin Marinas
145816c79651SCatalin Marinas	  If unsure, say N.
145916c79651SCatalin Marinas
14606f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
14616f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
14626f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
14636f685c5cSDave Martin	default y
14646f685c5cSDave Martin	help
14656f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
14666f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
14676f685c5cSDave Martin	  branch instructions.
14686f685c5cSDave Martin
14696f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
14706f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
14716f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
14726f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
14736f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
14746f685c5cSDave Martin	  support.
14756f685c5cSDave Martin
14766f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
14776f685c5cSDave Martin	  relocation" error when loading some modules.
14786f685c5cSDave Martin
14796f685c5cSDave Martin	  Until fixed tools are available, passing
14806f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
14816f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
14826f685c5cSDave Martin	  stack usage in some cases.
14836f685c5cSDave Martin
14846f685c5cSDave Martin	  The problem is described in more detail at:
14856f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
14866f685c5cSDave Martin
14876f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
14886f685c5cSDave Martin
14896f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
14906f685c5cSDave Martin
14910becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
14920becb088SCatalin Marinas	bool
14930becb088SCatalin Marinas
1494704bdda0SNicolas Pitreconfig AEABI
1495704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1496704bdda0SNicolas Pitre	help
1497704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1498704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1499704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1500704bdda0SNicolas Pitre
1501704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1502704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1503704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1504704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1505704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1506704bdda0SNicolas Pitre
1507704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1508704bdda0SNicolas Pitre
15096c90c872SNicolas Pitreconfig OABI_COMPAT
1510a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
15119bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
15126c90c872SNicolas Pitre	default y
15136c90c872SNicolas Pitre	help
15146c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
15156c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
15166c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
15176c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
15186c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
15196c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
15206c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
15216c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
15226c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
15236c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
15246c90c872SNicolas Pitre	  at all). If in doubt say Y.
15256c90c872SNicolas Pitre
1526eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1527e80d6a24SMel Gorman	bool
1528e80d6a24SMel Gorman
152905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
153005944d74SRussell King	bool
153105944d74SRussell King
153207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
153307a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
153407a2f737SRussell King
153505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1536be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1537c80d79d7SYasunori Goto
1538053a96caSNicolas Pitreconfig HIGHMEM
1539053a96caSNicolas Pitre	bool "High Memory Support (EXPERIMENTAL)"
1540053a96caSNicolas Pitre	depends on MMU && EXPERIMENTAL
1541053a96caSNicolas Pitre	help
1542053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1543053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1544053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1545053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1546053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1547053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1548053a96caSNicolas Pitre
1549053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1550053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1551053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1552053a96caSNicolas Pitre
1553053a96caSNicolas Pitre	  If unsure, say n.
1554053a96caSNicolas Pitre
155565cec8e3SRussell Kingconfig HIGHPTE
155665cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
155765cec8e3SRussell King	depends on HIGHMEM
155865cec8e3SRussell King
15591b8873a0SJamie Ilesconfig HW_PERF_EVENTS
15601b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1561fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
15621b8873a0SJamie Iles	default y
15631b8873a0SJamie Iles	help
15641b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
15651b8873a0SJamie Iles	  disabled, perf events will use software events only.
15661b8873a0SJamie Iles
15673f22ab27SDave Hansensource "mm/Kconfig"
15683f22ab27SDave Hansen
1569c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1570c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1571c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1572c1b2d970SMagnus Damm	default "9" if SA1111
1573c1b2d970SMagnus Damm	default "11"
1574c1b2d970SMagnus Damm	help
1575c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1576c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1577c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1578c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1579c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1580c1b2d970SMagnus Damm	  increase this value.
1581c1b2d970SMagnus Damm
1582c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1583c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1584c1b2d970SMagnus Damm
15851da177e4SLinus Torvaldsconfig LEDS
15861da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1587e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
15888c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
15891da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
15901da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
159173a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
159225329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1593ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
15941da177e4SLinus Torvalds	help
15951da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
15961da177e4SLinus Torvalds	  to provide useful information about your current system status.
15971da177e4SLinus Torvalds
15981da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
15991da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
16001da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
16011da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
16021da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
16031da177e4SLinus Torvalds	  system, but the driver will do nothing.
16041da177e4SLinus Torvalds
16051da177e4SLinus Torvaldsconfig LEDS_TIMER
16061da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1607eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1608eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
16091da177e4SLinus Torvalds	depends on LEDS
16100567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
16111da177e4SLinus Torvalds	default y if ARCH_EBSA110
16121da177e4SLinus Torvalds	help
16131da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
16141da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
16151da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
16161da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
16171da177e4SLinus Torvalds	  debugging unstable kernels.
16181da177e4SLinus Torvalds
16191da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
16201da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
16211da177e4SLinus Torvalds	  will overrule the CPU usage LED.
16221da177e4SLinus Torvalds
16231da177e4SLinus Torvaldsconfig LEDS_CPU
16241da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1625eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1626eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1627eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
16281da177e4SLinus Torvalds	depends on LEDS
16291da177e4SLinus Torvalds	help
16301da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
16311da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
16321da177e4SLinus Torvalds	  is not currently executing.
16331da177e4SLinus Torvalds
16341da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
16351da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
16361da177e4SLinus Torvalds	  will overrule the CPU usage LED.
16371da177e4SLinus Torvalds
16381da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
16391da177e4SLinus Torvalds	bool
1640f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
16411da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1642e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
16431da177e4SLinus Torvalds	help
16441da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
16451da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
16461da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
16471da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
16481da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
16491da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
16501da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
16511da177e4SLinus Torvalds
165239ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
165339ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
165439ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
165539ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
165639ec58f3SLennert Buytenhek	help
165739ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
165839ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
165939ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
166039ec58f3SLennert Buytenhek
166139ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
166239ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
166339ec58f3SLennert Buytenhek	  such copy operations with large buffers.
166439ec58f3SLennert Buytenhek
166539ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
166639ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
166739ec58f3SLennert Buytenhek
166870c70d97SNicolas Pitreconfig SECCOMP
166970c70d97SNicolas Pitre	bool
167070c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
167170c70d97SNicolas Pitre	---help---
167270c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
167370c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
167470c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
167570c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
167670c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
167770c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
167870c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
167970c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
168070c70d97SNicolas Pitre	  defined by each seccomp mode.
168170c70d97SNicolas Pitre
1682c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1683c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
16844a50bfe3SRussell King	depends on EXPERIMENTAL
1685c743f380SNicolas Pitre	help
1686c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1687c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1688c743f380SNicolas Pitre	  the stack just before the return address, and validates
1689c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1690c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1691c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1692c743f380SNicolas Pitre	  neutralized via a kernel panic.
1693c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1694c743f380SNicolas Pitre
169573a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
169673a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
169773a65b3fSUwe Kleine-König	help
169873a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
169973a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
170073a65b3fSUwe Kleine-König
17011da177e4SLinus Torvaldsendmenu
17021da177e4SLinus Torvalds
17031da177e4SLinus Torvaldsmenu "Boot options"
17041da177e4SLinus Torvalds
17051da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
17061da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
17071da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
17081da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
17091da177e4SLinus Torvalds	default "0"
17101da177e4SLinus Torvalds	help
17111da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
17121da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
17131da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
17141da177e4SLinus Torvalds	  value in their defconfig file.
17151da177e4SLinus Torvalds
17161da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
17171da177e4SLinus Torvalds
17181da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
17191da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
17201da177e4SLinus Torvalds	default "0"
17211da177e4SLinus Torvalds	help
1722f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1723f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1724f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1725f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1726f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1727f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
17281da177e4SLinus Torvalds
17291da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
17301da177e4SLinus Torvalds
17311da177e4SLinus Torvaldsconfig ZBOOT_ROM
17321da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
17331da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
17341da177e4SLinus Torvalds	help
17351da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
17361da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
17371da177e4SLinus Torvalds
1738f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1739f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1740f45b1149SSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1741f45b1149SSimon Horman	help
1742f45b1149SSimon Horman	  Say Y here to include experimental MMCIF loading code in the
1743f45b1149SSimon Horman	  ROM-able zImage. With this enabled it is possible to write the
1744f45b1149SSimon Horman	  the ROM-able zImage kernel image to an MMC card and boot the
1745f45b1149SSimon Horman	  kernel straight from the reset vector. At reset the processor
1746f45b1149SSimon Horman	  Mask ROM will load the first part of the the ROM-able zImage
1747f45b1149SSimon Horman	  which in turn loads the rest the kernel image to RAM using the
1748f45b1149SSimon Horman	  MMCIF hardware block.
1749f45b1149SSimon Horman
17501da177e4SLinus Torvaldsconfig CMDLINE
17511da177e4SLinus Torvalds	string "Default kernel command string"
17521da177e4SLinus Torvalds	default ""
17531da177e4SLinus Torvalds	help
17541da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
17551da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
17561da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
17571da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
17581da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
17591da177e4SLinus Torvalds
176092d2040dSAlexander Hollerconfig CMDLINE_FORCE
176192d2040dSAlexander Holler	bool "Always use the default kernel command string"
176292d2040dSAlexander Holler	depends on CMDLINE != ""
176392d2040dSAlexander Holler	help
176492d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
176592d2040dSAlexander Holler	  loader passes other arguments to the kernel.
176692d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
176792d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
176892d2040dSAlexander Holler
176992d2040dSAlexander Holler	  If unsure, say N.
177092d2040dSAlexander Holler
17711da177e4SLinus Torvaldsconfig XIP_KERNEL
17721da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
17731da177e4SLinus Torvalds	depends on !ZBOOT_ROM
17741da177e4SLinus Torvalds	help
17751da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
17761da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
17771da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
17781da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
17791da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
17801da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
17811da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
17821da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
17831da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
17841da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
17851da177e4SLinus Torvalds
17861da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
17871da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
17881da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
17891da177e4SLinus Torvalds
17901da177e4SLinus Torvalds	  If unsure, say N.
17911da177e4SLinus Torvalds
17921da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
17931da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
17941da177e4SLinus Torvalds	depends on XIP_KERNEL
17951da177e4SLinus Torvalds	default "0x00080000"
17961da177e4SLinus Torvalds	help
17971da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
17981da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
17991da177e4SLinus Torvalds	  own flash usage.
18001da177e4SLinus Torvalds
1801c587e4a6SRichard Purdieconfig KEXEC
1802c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
1803c587e4a6SRichard Purdie	depends on EXPERIMENTAL
1804c587e4a6SRichard Purdie	help
1805c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1806c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
180701dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1808c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1809c587e4a6SRichard Purdie
1810c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1811c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1812c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
1813c587e4a6SRichard Purdie	  support.
1814c587e4a6SRichard Purdie
18154cd9d6f7SRichard Purdieconfig ATAGS_PROC
18164cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1817b98d7291SUli Luckas	depends on KEXEC
1818b98d7291SUli Luckas	default y
18194cd9d6f7SRichard Purdie	help
18204cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
18214cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
18224cd9d6f7SRichard Purdie
1823cb5d39b3SMika Westerbergconfig CRASH_DUMP
1824cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1825cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
1826cb5d39b3SMika Westerberg	help
1827cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1828cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1829cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1830cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1831cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1832cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1833cb5d39b3SMika Westerberg
1834cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
1835cb5d39b3SMika Westerberg
1836e69edc79SEric Miaoconfig AUTO_ZRELADDR
1837e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1838e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
1839e69edc79SEric Miao	help
1840e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1841e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
1842e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
1843e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
1844e69edc79SEric Miao	  from start of memory.
1845e69edc79SEric Miao
18461da177e4SLinus Torvaldsendmenu
18471da177e4SLinus Torvalds
1848ac9d7efcSRussell Kingmenu "CPU Power Management"
18491da177e4SLinus Torvalds
185089c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
18511da177e4SLinus Torvalds
18521da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
18531da177e4SLinus Torvalds
185464f102b6SYong Shenconfig CPU_FREQ_IMX
185564f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
185664f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
185764f102b6SYong Shen	help
185864f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
185964f102b6SYong Shen
18601da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
18611da177e4SLinus Torvalds	bool
18621da177e4SLinus Torvalds
18631da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
18641da177e4SLinus Torvalds	bool
18651da177e4SLinus Torvalds
18661da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
18671da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
18681da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
18691da177e4SLinus Torvalds	default y
18701da177e4SLinus Torvalds	help
18711da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
18721da177e4SLinus Torvalds
18731da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
18741da177e4SLinus Torvalds
18751da177e4SLinus Torvalds	  If in doubt, say Y.
18761da177e4SLinus Torvalds
18779e2697ffSRussell Kingconfig CPU_FREQ_PXA
18789e2697ffSRussell King	bool
18799e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
18809e2697ffSRussell King	default y
18819e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
18829e2697ffSRussell King
1883b3748dddSMark Brownconfig CPU_FREQ_S3C64XX
1884b3748dddSMark Brown	bool "CPUfreq support for Samsung S3C64XX CPUs"
1885b3748dddSMark Brown	depends on CPU_FREQ && CPU_S3C6410
1886b3748dddSMark Brown
18879d56c02aSBen Dooksconfig CPU_FREQ_S3C
18889d56c02aSBen Dooks	bool
18899d56c02aSBen Dooks	help
18909d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
18919d56c02aSBen Dooks
18929d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
18934a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
18949d56c02aSBen Dooks	depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
18959d56c02aSBen Dooks	select CPU_FREQ_S3C
18969d56c02aSBen Dooks	help
18979d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
18989d56c02aSBen Dooks	  of CPUs.
18999d56c02aSBen Dooks
19009d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
19019d56c02aSBen Dooks
19029d56c02aSBen Dooks	  If in doubt, say N.
19039d56c02aSBen Dooks
19049d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
19054a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
19069d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
19079d56c02aSBen Dooks	help
19089d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
19099d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
19109d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
19119d56c02aSBen Dooks
19129d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
19139d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
19149d56c02aSBen Dooks
19159d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
19169d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
19179d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
19189d56c02aSBen Dooks	help
19199d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
19209d56c02aSBen Dooks
19219d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
19229d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
19239d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
19249d56c02aSBen Dooks	help
19259d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
19269d56c02aSBen Dooks
1927e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
1928e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
1929e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
1930e6d197a6SBen Dooks	help
1931e6d197a6SBen Dooks	  Export status information via debugfs.
1932e6d197a6SBen Dooks
19331da177e4SLinus Torvaldsendif
19341da177e4SLinus Torvalds
1935ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1936ac9d7efcSRussell King
1937ac9d7efcSRussell Kingendmenu
1938ac9d7efcSRussell King
19391da177e4SLinus Torvaldsmenu "Floating point emulation"
19401da177e4SLinus Torvalds
19411da177e4SLinus Torvaldscomment "At least one emulation must be selected"
19421da177e4SLinus Torvalds
19431da177e4SLinus Torvaldsconfig FPE_NWFPE
19441da177e4SLinus Torvalds	bool "NWFPE math emulation"
1945593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
19461da177e4SLinus Torvalds	---help---
19471da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
19481da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
19491da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
19501da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
19511da177e4SLinus Torvalds
19521da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
19531da177e4SLinus Torvalds	  early in the bootup.
19541da177e4SLinus Torvalds
19551da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
19561da177e4SLinus Torvalds	bool "Support extended precision"
1957bedf142bSLennert Buytenhek	depends on FPE_NWFPE
19581da177e4SLinus Torvalds	help
19591da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
19601da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
19611da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
19621da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
19631da177e4SLinus Torvalds	  floating point emulator without any good reason.
19641da177e4SLinus Torvalds
19651da177e4SLinus Torvalds	  You almost surely want to say N here.
19661da177e4SLinus Torvalds
19671da177e4SLinus Torvaldsconfig FPE_FASTFPE
19681da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
19698993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
19701da177e4SLinus Torvalds	---help---
19711da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
19721da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
19731da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
19741da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
19751da177e4SLinus Torvalds
19761da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
19771da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
19781da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
19791da177e4SLinus Torvalds	  choose NWFPE.
19801da177e4SLinus Torvalds
19811da177e4SLinus Torvaldsconfig VFP
19821da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1983e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
19841da177e4SLinus Torvalds	help
19851da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
19861da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
19871da177e4SLinus Torvalds
19881da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
19891da177e4SLinus Torvalds	  release notes and additional status information.
19901da177e4SLinus Torvalds
19911da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
19921da177e4SLinus Torvalds
199325ebee02SCatalin Marinasconfig VFPv3
199425ebee02SCatalin Marinas	bool
199525ebee02SCatalin Marinas	depends on VFP
199625ebee02SCatalin Marinas	default y if CPU_V7
199725ebee02SCatalin Marinas
1998b5872db4SCatalin Marinasconfig NEON
1999b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2000b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2001b5872db4SCatalin Marinas	help
2002b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2003b5872db4SCatalin Marinas	  Extension.
2004b5872db4SCatalin Marinas
20051da177e4SLinus Torvaldsendmenu
20061da177e4SLinus Torvalds
20071da177e4SLinus Torvaldsmenu "Userspace binary formats"
20081da177e4SLinus Torvalds
20091da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
20101da177e4SLinus Torvalds
20111da177e4SLinus Torvaldsconfig ARTHUR
20121da177e4SLinus Torvalds	tristate "RISC OS personality"
2013704bdda0SNicolas Pitre	depends on !AEABI
20141da177e4SLinus Torvalds	help
20151da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
20161da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
20171da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
20181da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
20191da177e4SLinus Torvalds	  will be called arthur).
20201da177e4SLinus Torvalds
20211da177e4SLinus Torvaldsendmenu
20221da177e4SLinus Torvalds
20231da177e4SLinus Torvaldsmenu "Power management options"
20241da177e4SLinus Torvalds
2025eceab4acSRussell Kingsource "kernel/power/Kconfig"
20261da177e4SLinus Torvalds
2027f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
20283e1d9874SKukjin Kim	depends on !ARCH_S5P64X0 && !ARCH_S5P6442
20296a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
20306a786182SRussell King		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
2031f4cb5700SJohannes Berg	def_bool y
2032f4cb5700SJohannes Berg
20331da177e4SLinus Torvaldsendmenu
20341da177e4SLinus Torvalds
2035d5950b43SSam Ravnborgsource "net/Kconfig"
2036d5950b43SSam Ravnborg
2037ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
20381da177e4SLinus Torvalds
20391da177e4SLinus Torvaldssource "fs/Kconfig"
20401da177e4SLinus Torvalds
20411da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
20421da177e4SLinus Torvalds
20431da177e4SLinus Torvaldssource "security/Kconfig"
20441da177e4SLinus Torvalds
20451da177e4SLinus Torvaldssource "crypto/Kconfig"
20461da177e4SLinus Torvalds
20471da177e4SLinus Torvaldssource "lib/Kconfig"
2048