xref: /linux/arch/arm/Kconfig (revision 7bd291abe2da09f59dca81f35a4ec220e5e138a2)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6fed240d9SMasami Hiramatsu	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
7aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
8a9ff9447SDmitry Baryshkov	select ARCH_HAS_CACHE_LINE_SIZE if OF
98690bbcfSMathieu Desnoyers	select ARCH_HAS_CPU_CACHE_ALIASING
10ee31bb05SThomas Gleixner	select ARCH_HAS_CPU_FINALIZE_INIT if MMU
112792d84eSKees Cook	select ARCH_HAS_CURRENT_STACK_POINTER
12c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
132c8ed1b9SChristoph Hellwig	select ARCH_HAS_DMA_ALLOC if MMU
14de6c85bfSChristoph Hellwig	select ARCH_HAS_DMA_OPS
15419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
162b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
17ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
18d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1975851720SDmitry Vyukov	select ARCH_HAS_KCOV
20e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
210ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
223010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
23347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
2475851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
259fbed16cSLi Huafei	select ARCH_STACKWALK
26ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
27ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
28ae626eb9SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
29ae626eb9SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU
30dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
313d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
329aaf9bb7SDaniel Thompson	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
33957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
345e545df3SMike Rapoport	select ARCH_KEEP_MEMBLOCK
35918327e9SKees Cook	select ARCH_HAS_UBSAN
36d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
37ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
38ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
39f1b56448SPaul E. McKenney	select ARCH_NEED_CMPXCHG_1_EMU if CPU_V6
404badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
411a4fec49SLinus Walleij	select ARCH_SUPPORTS_CFI_CLANG
42855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
43c16af121SWang Kefeng	select ARCH_SUPPORTS_PER_VMA_LOCK
44017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
450cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
46dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
47dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
4807431506SAnshuman Khandual	select ARCH_WANT_GENERAL_HUGETLB
49b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
5059612b24SNathan Chancellor	select ARCH_WANT_LD_ORPHAN_WARN
51bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
5210916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
536fd09c9aSArnd Bergmann	select COMMON_CLK if !(ARCH_RPC || ARCH_FOOTBRIDGE)
54171b3f0dSRussell King	select CLONE_BACKWARDS
55f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
56dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
57ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
5831b089bbSChristoph Hellwig	select DMA_GLOBAL_POOL if !MMU
59f5ff79fdSChristoph Hellwig	select DMA_NONCOHERENT_MMAP if MMU
60b01aec9bSBorislav Petkov	select EDAC_SUPPORT
61b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
6236d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
632ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
64f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
65b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
6656afcd3dSMarc Zyngier	select GENERIC_IRQ_IPI if SMP
67ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
68609face0SJinjie Ruan	select GENERIC_CPU_DEVICES
692937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
70171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
71234a0f20SArnd Bergmann	select GENERIC_IRQ_MULTI_HANDLER
72b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
73b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
747c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
75914ee966SPalmer Dabbelt	select GENERIC_LIB_DEVMEM_IS_ALLOWED
76b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
7738ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
78b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
79b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
80fcbfe812SNiklas Schnelle	select HAS_IOPORT
81f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
820b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
83437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
8475969686SWang Kefeng	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
85437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
8642101571SLinus Walleij	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
87565cbaadSLecopzer Chen	select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN
8857fbad15SKees Cook	select HAVE_ARCH_KSTACK_ERASE
89e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
904f5b0c17SMike Rapoport	select HAVE_ARCH_PFN_VALID
91282a181bSYiFei Zhu	select HAVE_ARCH_SECCOMP
92f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
9308626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
940693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
95e8003bf6SAnshuman Khandual	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
96b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
9739c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
9824a9c541SFrederic Weisbecker	select HAVE_CONTEXT_TRACKING_USER
99b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
1004ed308c4SSteven Rostedt (Google)	select HAVE_BUILDTIME_MCOUNT_SORT
101bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
102b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
1039f0cb917SSteven Rostedt	select HAVE_EXTRA_IPI_TRACEPOINTS
104f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
105620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
106dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
1075f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
10825176ad0SDavid Hildenbrand	select HAVE_GUP_FAST if ARM_LPAE
109aaa4dd1bSWang Kefeng	select HAVE_FUNCTION_ERROR_INJECTION
11041918ec8SArd Biesheuvel	select HAVE_FUNCTION_GRAPH_TRACER
111d6800ca7SArd Biesheuvel	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
1126b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
113f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
11487c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
115b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
116f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
117b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
118b1b3f49cSRussell King	select HAVE_KERNEL_LZO
119b1b3f49cSRussell King	select HAVE_KERNEL_XZ
120cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
121f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
12253e7e1fbSNathan Chancellor	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION if (LD_VERSION >= 23600 || LD_IS_LLD) && LD_CAN_USE_KEEP_IN_OVERLAY
1237d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
12442a0bb3fSPetr Mladek	select HAVE_NMI
1250dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
1265394f1e9SArnd Bergmann	select HAVE_PAGE_SIZE_4KB
12747723de8SArnd Bergmann	select HAVE_PCI if MMU
1287ada189fSJamie Iles	select HAVE_PERF_EVENTS
12949863894SWill Deacon	select HAVE_PERF_REGS
13049863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
131ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
132e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1339800b9dcSMathieu Desnoyers	select HAVE_RSEQ
134ccb8ce52SChristian Schrrefl	select HAVE_RUST if CPU_LITTLE_ENDIAN && CPU_32v7
135d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
136b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
137af1839ebSCatalin Marinas	select HAVE_UID16
13831c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
1395490e769SThomas Gleixner	select HOTPLUG_CORE_SYNC_DEAD if HOTPLUG_CPU
140da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
1418b35ca3eSBen Hutchings	select LOCK_MM_AND_FIND_VMA
142171b3f0dSRussell King	select MODULES_USE_ELF_REL
143f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
144aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
145171b3f0dSRussell King	select OLD_SIGACTION
146171b3f0dSRussell King	select OLD_SIGSUSPEND3
1476fd09c9aSArnd Bergmann	select PCI_DOMAINS_GENERIC if PCI
14820f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
149b1b3f49cSRussell King	select PERF_USE_VMALLOC
150b1b3f49cSRussell King	select RTC_LIB
1516fd09c9aSArnd Bergmann	select SPARSE_IRQ if !(ARCH_FOOTBRIDGE || ARCH_RPC)
152b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
1539c46929eSArd Biesheuvel	select THREAD_INFO_IN_TASK
1546fd09c9aSArnd Bergmann	select TIMER_OF if OF
155d6905849SArd Biesheuvel	select HAVE_ARCH_VMAP_STACK if MMU && ARM_HAS_GROUP_RELOCS
1564aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
1576fd09c9aSArnd Bergmann	select USE_OF if !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
158171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
159171b3f0dSRussell King	# according to that.  Thanks.
1601da177e4SLinus Torvalds	help
1611da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
162f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1631da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1641da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1651da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1661da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1671da177e4SLinus Torvalds
168d6905849SArd Biesheuvelconfig ARM_HAS_GROUP_RELOCS
169d6905849SArd Biesheuvel	def_bool y
170d6905849SArd Biesheuvel	depends on !LD_IS_LLD || LLD_VERSION >= 140000
171d6905849SArd Biesheuvel	depends on !COMPILE_TEST
172d6905849SArd Biesheuvel	help
173d6905849SArd Biesheuvel	  Whether or not to use R_ARM_ALU_PC_Gn or R_ARM_LDR_PC_Gn group
174d6905849SArd Biesheuvel	  relocations, which have been around for a long time, but were not
175d6905849SArd Biesheuvel	  supported in LLD until version 14. The combined range is -/+ 256 MiB,
176d6905849SArd Biesheuvel	  which is usually sufficient, but not for allyesconfig, so we disable
177d6905849SArd Biesheuvel	  this feature when doing compile testing.
178d6905849SArd Biesheuvel
1794ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1804ce63fcdSMarek Szyprowski	bool
181b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1824ce63fcdSMarek Szyprowski
18360460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
18460460abfSSeung-Woo Kim
18560460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
18660460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
18760460abfSSeung-Woo Kim	range 4 9
18860460abfSSeung-Woo Kim	default 8
18960460abfSSeung-Woo Kim	help
19060460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
19160460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
19260460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
19360460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
19460460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
19560460abfSSeung-Woo Kim	  virtual space with just a few allocations.
19660460abfSSeung-Woo Kim
19760460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
19860460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
19960460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
20060460abfSSeung-Woo Kim	  by the PAGE_SIZE.
20160460abfSSeung-Woo Kim
20260460abfSSeung-Woo Kimendif
20360460abfSSeung-Woo Kim
20475e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
20575e7153aSRalf Baechle	bool
20675e7153aSRalf Baechle
207bc581770SLinus Walleijconfig HAVE_TCM
208bc581770SLinus Walleij	bool
209bc581770SLinus Walleij	select GENERIC_ALLOCATOR
210bc581770SLinus Walleij
211e119bfffSRussell Kingconfig HAVE_PROC_CPU
212e119bfffSRussell King	bool
213e119bfffSRussell King
214ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
2155ea81769SAl Viro	bool
2165ea81769SAl Viro
2171da177e4SLinus Torvaldsconfig SBUS
2181da177e4SLinus Torvalds	bool
2191da177e4SLinus Torvalds
220f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
221f16fb1ecSRussell King	bool
222f16fb1ecSRussell King	default y
223f16fb1ecSRussell King
224f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
225f16fb1ecSRussell King	bool
226f16fb1ecSRussell King	default y
227f16fb1ecSRussell King
228f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
229f0d1b0b3SDavid Howells	bool
230f0d1b0b3SDavid Howells
231f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
232f0d1b0b3SDavid Howells	bool
233f0d1b0b3SDavid Howells
2344a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2354a1b5733SEduardo Valentin	bool
2364a1b5733SEduardo Valentin
237a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
238a5f4c561SStefan Agner	def_bool y if MMU
239a5f4c561SStefan Agner
240b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
241b89c3b16SAkinobu Mita	bool
242b89c3b16SAkinobu Mita	default y
243b89c3b16SAkinobu Mita
2441da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2451da177e4SLinus Torvalds	bool
2461da177e4SLinus Torvalds	default y
2471da177e4SLinus Torvalds
248a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
249a08b6b79Sviro@ZenIV.linux.org.uk	bool
250a08b6b79Sviro@ZenIV.linux.org.uk
251c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
252c7edc9e3SDavid A. Long	def_bool y
253c7edc9e3SDavid A. Long
2541da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2551da177e4SLinus Torvalds	bool
2561da177e4SLinus Torvalds
2571da177e4SLinus Torvaldsconfig FIQ
2581da177e4SLinus Torvalds	bool
2591da177e4SLinus Torvalds
260034d2f5aSAl Viroconfig ARCH_MTD_XIP
261034d2f5aSAl Viro	bool
262034d2f5aSAl Viro
263dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
264ef815d2cSRandy Dunlap	bool "Patch physical to virtual translations at runtime" if !ARCH_MULTIPLATFORM
265c1becedcSRussell King	default y
2665408445bSArnd Bergmann	depends on MMU
267dc21af99SRussell King	help
268111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
269111e9a5cSRussell King	  boot and module load time according to the position of the
270111e9a5cSRussell King	  kernel in system memory.
271dc21af99SRussell King
272111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
2739443076eSArd Biesheuvel	  of physical memory is at a 2 MiB boundary.
274dc21af99SRussell King
275c1becedcSRussell King	  Only disable this option if you know that you do not require
276c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
277c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
278c1becedcSRussell King
279c334bc15SRob Herringconfig NEED_MACH_IO_H
280c334bc15SRob Herring	bool
281c334bc15SRob Herring	help
282c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
283c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
284c334bc15SRob Herring	  be avoided when possible.
285c334bc15SRob Herring
2860cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2871b9f95f8SNicolas Pitre	bool
288111e9a5cSRussell King	help
2890cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2900cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2910cdc8b92SNicolas Pitre	  be avoided when possible.
2921b9f95f8SNicolas Pitre
2931b9f95f8SNicolas Pitreconfig PHYS_OFFSET
294974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
29592481c7dSArnd Bergmann	depends on !ARM_PATCH_PHYS_VIRT || !AUTO_ZRELADDR
296974c0724SNicolas Pitre	default DRAM_BASE if !MMU
29706954b6aSLinus Walleij	default 0x00000000 if ARCH_FOOTBRIDGE
298c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
299b91a69d1SArnd Bergmann	default 0xa0000000 if ARCH_PXA
300c6e77bb6SArnd Bergmann	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
301c6e77bb6SArnd Bergmann	default 0
3021b9f95f8SNicolas Pitre	help
3031b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
3041b9f95f8SNicolas Pitre	  location of main memory in your system.
305cada3c08SRussell King
30687e040b6SSimon Glassconfig GENERIC_BUG
30787e040b6SSimon Glass	def_bool y
30887e040b6SSimon Glass	depends on BUG
30987e040b6SSimon Glass
3101bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
3111bcad26eSKirill A. Shutemov	int
3121bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
3131bcad26eSKirill A. Shutemov	default 2
3141bcad26eSKirill A. Shutemov
3151da177e4SLinus Torvaldsmenu "System Type"
3161da177e4SLinus Torvalds
3173c427975SHyok S. Choiconfig MMU
3183c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3193c427975SHyok S. Choi	default y
3203c427975SHyok S. Choi	help
3213c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3223c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3233c427975SHyok S. Choi
3242f618d5eSArnd Bergmannconfig ARM_SINGLE_ARMV7M
3252f618d5eSArnd Bergmann	def_bool !MMU
3262f618d5eSArnd Bergmann	select ARM_NVIC
3272f618d5eSArnd Bergmann	select CPU_V7M
3282f618d5eSArnd Bergmann	select NO_IOPORT_MAP
3292f618d5eSArnd Bergmann
330e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
331e0c25d95SDaniel Cashman	default 8
332e0c25d95SDaniel Cashman
333e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
334e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
335e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
336e0c25d95SDaniel Cashman	default 16
337e0c25d95SDaniel Cashman
338387798b3SRob Herringconfig ARCH_MULTIPLATFORM
33984fc8636SArnd Bergmann	bool "Require kernel to be portable to multiple machines" if EXPERT
34084fc8636SArnd Bergmann	depends on MMU && !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
34184fc8636SArnd Bergmann	default y
342f999b8bdSMartin Michlmayr	help
34384fc8636SArnd Bergmann	  In general, all Arm machines can be supported in a single
34484fc8636SArnd Bergmann	  kernel image, covering either Armv4/v5 or Armv6/v7.
3451da177e4SLinus Torvalds
34684fc8636SArnd Bergmann	  However, some configuration options require hardcoding machine
34784fc8636SArnd Bergmann	  specific physical addresses or enable errata workarounds that may
34884fc8636SArnd Bergmann	  break other machines.
3491da177e4SLinus Torvalds
35084fc8636SArnd Bergmann	  Selecting N here allows using those options, including
35184fc8636SArnd Bergmann	  DEBUG_UNCOMPRESS, XIP_KERNEL and ZBOOT_ROM. If unsure, say Y.
3521da177e4SLinus Torvalds
35320e3ab9eSAndrew Davissource "arch/arm/Kconfig.platforms"
3542cf1c348SJohn Crispin
355ccf50e23SRussell King#
356ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
357ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
358ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
359ccf50e23SRussell King#
3606bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
3616bb8536cSAndreas Färber
362445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
363445d9b30STsahee Zidenberg
364590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
365590b460cSLars Persson
366a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
367a66c51f9SAlexandre Belloni
36895b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
36995b8f20fSRussell King
3701d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
3711d22924eSAnders Berg
3728ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
3738ac49e04SChristian Daudt
3741c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
3751c37fa10SSebastian Hesselbarth
3761da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
3771da177e4SLinus Torvalds
37895b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
37995b8f20fSRussell King
380df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
381df8d742eSBaruch Siach
38295b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
38395b8f20fSRussell King
384e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
385e7736d47SLennert Buytenhek
386a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
387a66c51f9SAlexandre Belloni
3881da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
3891da177e4SLinus Torvalds
39059d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
39159d3a193SPaulius Zaleckas
392387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
393387798b3SRob Herring
394389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
395389ee0c2SHaojian Zhuang
39611d89440SNick Hawkinssource "arch/arm/mach-hpe/Kconfig"
39711d89440SNick Hawkins
398a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
399a66c51f9SAlexandre Belloni
4001da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
4011da177e4SLinus Torvalds
402828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
403828989adSSantosh Shilimkar
40475bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
40595b8f20fSRussell King
406a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
407a66c51f9SAlexandre Belloni
4083b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
4093b8f5030SCarlo Caione
4109fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
4119fb29c73SSugaya Taichi
412a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
413a66c51f9SAlexandre Belloni
414312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
415312b62b6SDaniel Palmer
416794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
417794d15b2SStanislav Samsonov
418a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
419f682a218SMatthias Brugger
4201d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
4211d3f33d5SShawn Guo
42295b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
42395b8f20fSRussell King
4247bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
4257bffa14cSBrendan Higgins
426d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
4271da177e4SLinus Torvalds
4281dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
4291dbae815STony Lindgren
4309dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
431585cf175STzachi Perelstein
43295b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
4331da177e4SLinus Torvalds
4348fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
4358fc1b0f8SKumar Gala
43686aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
43786aeee4dSAndreas Färber
4386fd09c9aSArnd Bergmannsource "arch/arm/mach-rpc/Kconfig"
4396fd09c9aSArnd Bergmann
440d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
441d63dc051SHeiko Stuebner
44271b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig"
443a66c51f9SAlexandre Belloni
444a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
445a66c51f9SAlexandre Belloni
44695b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
447edabd38eSSaeed Bishara
448a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
449a66c51f9SAlexandre Belloni
450387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
451387798b3SRob Herring
452a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
453a21765a7SBen Dooks
45465ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
45565ebcc11SSrinivas Kandagatla
456bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
457bcb84fb4SAlexandre TORGUE
4583b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
4593b52634fSMaxime Ripard
460c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
461c5f80065SErik Gilling
46295b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
4631da177e4SLinus Torvalds
4641da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
4651da177e4SLinus Torvalds
4666f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
4676f35f9a9STony Prisk
4689a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
4699a45eb69SJosh Cartwright
470499f1640SStefan Agner# ARMv7-M architecture
471499f1640SStefan Agnerconfig ARCH_LPC18XX
472499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
473499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
474499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
475499f1640SStefan Agner	select ARM_AMBA
476499f1640SStefan Agner	select CLKSRC_LPC32XX
477499f1640SStefan Agner	select PINCTRL
478499f1640SStefan Agner	help
479499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
480499f1640SStefan Agner	  high performance microcontrollers.
481499f1640SStefan Agner
4821847119dSVladimir Murzinconfig ARCH_MPS2
48317bd274eSBaruch Siach	bool "ARM MPS2 platform"
4841847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
4851847119dSVladimir Murzin	select ARM_AMBA
4861847119dSVladimir Murzin	select CLKSRC_MPS2
4871847119dSVladimir Murzin	help
4881847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
4891847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
4901847119dSVladimir Murzin
4911847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
4921847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
4931847119dSVladimir Murzin
4941da177e4SLinus Torvalds# Definitions to make life easier
4951da177e4SLinus Torvaldsconfig ARCH_ACORN
4961da177e4SLinus Torvalds	bool
4971da177e4SLinus Torvalds
49869b02f6aSLennert Buytenhekconfig PLAT_ORION
49969b02f6aSLennert Buytenhek	bool
500bfe45e0bSRussell King	select CLKSRC_MMIO
501dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
502278b45b0SAndrew Lunn	select IRQ_DOMAIN
50369b02f6aSLennert Buytenhek
504abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
505abcda1dcSThomas Petazzoni	bool
506abcda1dcSThomas Petazzoni	select PLAT_ORION
507abcda1dcSThomas Petazzoni
508f4b8b319SRussell Kingconfig PLAT_VERSATILE
509f4b8b319SRussell King	bool
510f4b8b319SRussell King
5118636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
5121da177e4SLinus Torvalds
513afe4b25eSLennert Buytenhekconfig IWMMXT
514d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
515b9920fddSArd Biesheuvel	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK
516b9920fddSArd Biesheuvel	default y if PXA27x || PXA3xx || ARCH_MMP
517afe4b25eSLennert Buytenhek	help
518afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
519afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
520afe4b25eSLennert Buytenhek
5213b93e7b0SHyok S. Choiif !MMU
5223b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
5233b93e7b0SHyok S. Choiendif
5243b93e7b0SHyok S. Choi
5253e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
5263e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
5273e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
5283e0a07f8SGregory CLEMENT	default y
5293e0a07f8SGregory CLEMENT	help
5303e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
5313e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
5323e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
5333e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
5343e0a07f8SGregory CLEMENT	  Workaround:
5353e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
5363e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
5373e0a07f8SGregory CLEMENT	  instruction
5383e0a07f8SGregory CLEMENT
539f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
540f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
541f0c4b8d6SWill Deacon	depends on CPU_V6
542f0c4b8d6SWill Deacon	help
543f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
544f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
545f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
546f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
547f0c4b8d6SWill Deacon
5489cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
5499cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
550e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
5519cba3cccSCatalin Marinas	help
5529cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
5539cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
5549cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
5559cba3cccSCatalin Marinas	  recommended workaround.
5569cba3cccSCatalin Marinas
5577ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
5587ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
5597ce236fcSCatalin Marinas	depends on CPU_V7
5607ce236fcSCatalin Marinas	help
5617ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
56279403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
5637ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
5647ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
5657ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
5667ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
5677ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
5687ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
5697ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
5707ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
5717ce236fcSCatalin Marinas	  available in non-secure mode.
5727ce236fcSCatalin Marinas
573855c551fSCatalin Marinasconfig ARM_ERRATA_458693
574855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
575855c551fSCatalin Marinas	depends on CPU_V7
57662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
577855c551fSCatalin Marinas	help
578855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
579855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
580855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
581855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
582855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
583855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
584855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
585368ccecdSSebastian Reichel	  register may not be available in non-secure mode and thus is not
586368ccecdSSebastian Reichel	  available on a multiplatform kernel. This should be applied by the
587368ccecdSSebastian Reichel	  bootloader instead.
588855c551fSCatalin Marinas
5890516e464SCatalin Marinasconfig ARM_ERRATA_460075
5900516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
5910516e464SCatalin Marinas	depends on CPU_V7
59262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
5930516e464SCatalin Marinas	help
5940516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
5950516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
5960516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
5970516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
5980516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
5990516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
600368ccecdSSebastian Reichel	  may not be available in non-secure mode and thus is not available on
601368ccecdSSebastian Reichel	  a multiplatform kernel. This should be applied by the bootloader
602368ccecdSSebastian Reichel	  instead.
6030516e464SCatalin Marinas
6049f05027cSWill Deaconconfig ARM_ERRATA_742230
6059f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
6069f05027cSWill Deacon	depends on CPU_V7 && SMP
60762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
6089f05027cSWill Deacon	help
6099f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
6109f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
6119f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
6129f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
6139f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
6149f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
615368ccecdSSebastian Reichel	  the two writes. Note that setting specific bits in the diagnostics
616368ccecdSSebastian Reichel	  register may not be available in non-secure mode and thus is not
617368ccecdSSebastian Reichel	  available on a multiplatform kernel. This should be applied by the
618368ccecdSSebastian Reichel	  bootloader instead.
6199f05027cSWill Deacon
620a672e99bSWill Deaconconfig ARM_ERRATA_742231
621a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
622a672e99bSWill Deacon	depends on CPU_V7 && SMP
62362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
624a672e99bSWill Deacon	help
625a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
626a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
627a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
628a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
629a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
630a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
631a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
632a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
633368ccecdSSebastian Reichel	  capabilities of the processor. Note that setting specific bits in the
634368ccecdSSebastian Reichel	  diagnostics register may not be available in non-secure mode and thus
635368ccecdSSebastian Reichel	  is not available on a multiplatform kernel. This should be applied by
636368ccecdSSebastian Reichel	  the bootloader instead.
637a672e99bSWill Deacon
63869155794SJon Medhurstconfig ARM_ERRATA_643719
63969155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
64069155794SJon Medhurst	depends on CPU_V7 && SMP
641e5a5de44SRussell King	default y
64269155794SJon Medhurst	help
64369155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
64469155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
64569155794SJon Medhurst	  register returns zero when it should return one. The workaround
64669155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
64769155794SJon Medhurst	  it behave as intended and avoiding data corruption.
64869155794SJon Medhurst
649cdf357f1SWill Deaconconfig ARM_ERRATA_720789
650cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
651e66dc745SDave Martin	depends on CPU_V7
652cdf357f1SWill Deacon	help
653cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
654cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
655cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
656cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
657cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
658cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
659cdf357f1SWill Deacon	  entries regardless of the ASID.
660475d92fcSWill Deacon
661475d92fcSWill Deaconconfig ARM_ERRATA_743622
662475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
663475d92fcSWill Deacon	depends on CPU_V7
66462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
665475d92fcSWill Deacon	help
666475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
667efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
668475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
669475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
670475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
671475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
672475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
673368ccecdSSebastian Reichel	  processor. Note that setting specific bits in the diagnostics register
674368ccecdSSebastian Reichel	  may not be available in non-secure mode and thus is not available on a
675368ccecdSSebastian Reichel	  multiplatform kernel. This should be applied by the bootloader instead.
676475d92fcSWill Deacon
6779a27c27cSWill Deaconconfig ARM_ERRATA_751472
6789a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
679ba90c516SDave Martin	depends on CPU_V7
68062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
6819a27c27cSWill Deacon	help
6829a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
6839a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
6849a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
6859a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
6869a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
687368ccecdSSebastian Reichel	  Note that setting specific bits in the diagnostics register may
688368ccecdSSebastian Reichel	  not be available in non-secure mode and thus is not available on
689368ccecdSSebastian Reichel	  a multiplatform kernel. This should be applied by the bootloader
690368ccecdSSebastian Reichel	  instead.
6919a27c27cSWill Deacon
692fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
693fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
694fcbdc5feSWill Deacon	depends on CPU_V7
695fcbdc5feSWill Deacon	help
696fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
697fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
698fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
699fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
700fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
701fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
702fcbdc5feSWill Deacon
7035dab26afSWill Deaconconfig ARM_ERRATA_754327
7045dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
7055dab26afSWill Deacon	depends on CPU_V7 && SMP
7065dab26afSWill Deacon	help
7075dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
7085dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
7095dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
7105dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
7115dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
7125dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
7135dab26afSWill Deacon
714145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
715145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
716fd832478SFabio Estevam	depends on CPU_V6
717145e10e1SCatalin Marinas	help
718145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
719145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
720145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
721145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
722145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
723145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
724145e10e1SCatalin Marinas	  is not affected.
725145e10e1SCatalin Marinas
726f630c1bdSWill Deaconconfig ARM_ERRATA_764369
727f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
728f630c1bdSWill Deacon	depends on CPU_V7 && SMP
729f630c1bdSWill Deacon	help
730f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
731f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
732f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
733f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
734f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
735f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
736f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
737f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
738f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
739f630c1bdSWill Deacon
7408294fec1SNick Hawkinsconfig ARM_ERRATA_764319
7418294fec1SNick Hawkins	bool "ARM errata: Read to DBGPRSR and DBGOSLSR may generate Undefined instruction"
7428294fec1SNick Hawkins	depends on CPU_V7
7438294fec1SNick Hawkins	help
7448ede71e1SGeert Uytterhoeven	  This option enables the workaround for the 764319 Cortex-A9 erratum.
7458294fec1SNick Hawkins	  CP14 read accesses to the DBGPRSR and DBGOSLSR registers generate an
7468294fec1SNick Hawkins	  unexpected Undefined Instruction exception when the DBGSWENABLE
7478294fec1SNick Hawkins	  external pin is set to 0, even when the CP14 accesses are performed
7488294fec1SNick Hawkins	  from a privileged mode. This work around catches the exception in a
7498294fec1SNick Hawkins	  way the kernel does not stop execution.
7508294fec1SNick Hawkins
7517253b85cSSimon Hormanconfig ARM_ERRATA_775420
7527253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
7537253b85cSSimon Horman       depends on CPU_V7
7547253b85cSSimon Horman       help
7557253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
756cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
7577253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
7587253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
7597253b85cSSimon Horman	 an abort may occur on cache maintenance.
7607253b85cSSimon Horman
76193dc6887SCatalin Marinasconfig ARM_ERRATA_798181
76293dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
76393dc6887SCatalin Marinas	depends on CPU_V7 && SMP
76493dc6887SCatalin Marinas	help
76593dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
76693dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
76793dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
76893dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
76993dc6887SCatalin Marinas	  as the one being invalidated.
77093dc6887SCatalin Marinas
77184b6504fSWill Deaconconfig ARM_ERRATA_773022
77284b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
77384b6504fSWill Deacon	depends on CPU_V7
77484b6504fSWill Deacon	help
77584b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
77684b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
77784b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
77884b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
77984b6504fSWill Deacon
78062c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
78162c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
78262c0f4a5SDoug Anderson	depends on CPU_V7
78362c0f4a5SDoug Anderson	help
78462c0f4a5SDoug Anderson	  This option enables the workaround for:
78562c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
78662c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
78762c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
78862c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
78962c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
79062c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
79162c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
79262c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
79362c0f4a5SDoug Anderson
794416bcf21SDoug Andersonconfig ARM_ERRATA_821420
795416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
796416bcf21SDoug Anderson	depends on CPU_V7
797416bcf21SDoug Anderson	help
798416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
799416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
800416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
801416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
802416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
803416bcf21SDoug Anderson
8049f6f9354SDoug Andersonconfig ARM_ERRATA_825619
8059f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
8069f6f9354SDoug Anderson	depends on CPU_V7
8079f6f9354SDoug Anderson	help
8089f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
8099f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
8109f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
8119f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
8129f6f9354SDoug Anderson
813304009a1SDoug Andersonconfig ARM_ERRATA_857271
814304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
815304009a1SDoug Anderson	depends on CPU_V7
816304009a1SDoug Anderson	help
817304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
818304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
819304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
820304009a1SDoug Anderson
8219f6f9354SDoug Andersonconfig ARM_ERRATA_852421
8229f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
8239f6f9354SDoug Anderson	depends on CPU_V7
8249f6f9354SDoug Anderson	help
8259f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
8269f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
8279f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
8289f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
8299f6f9354SDoug Anderson
83062c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
83162c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
83262c0f4a5SDoug Anderson	depends on CPU_V7
83362c0f4a5SDoug Anderson	help
83462c0f4a5SDoug Anderson	  This option enables the workaround for:
83562c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
83662c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
83762c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
83862c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
83962c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
84062c0f4a5SDoug Anderson	  for and handled.
84162c0f4a5SDoug Anderson
842304009a1SDoug Andersonconfig ARM_ERRATA_857272
843304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
844304009a1SDoug Anderson	depends on CPU_V7
845304009a1SDoug Anderson	help
846304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
847304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
848304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
849304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
850304009a1SDoug Anderson	  for and handled.
851304009a1SDoug Anderson
8521da177e4SLinus Torvaldsendmenu
8531da177e4SLinus Torvalds
8541da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
8551da177e4SLinus Torvalds
8561da177e4SLinus Torvaldsmenu "Bus support"
8571da177e4SLinus Torvalds
8581da177e4SLinus Torvaldsconfig ISA
8591da177e4SLinus Torvalds	bool
8601da177e4SLinus Torvalds	help
8611da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
8621da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
8631da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
8641da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
8651da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
8661da177e4SLinus Torvalds
867065909b9SRussell King# Select ISA DMA interface
8685cae841bSAl Viroconfig ISA_DMA_API
8695cae841bSAl Viro	bool
8705cae841bSAl Viro
871779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
872779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
873779eb41cSBenjamin Gaignard	depends on CPU_V7
874779eb41cSBenjamin Gaignard	help
875779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
876779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
877779eb41cSBenjamin Gaignard	  each other, in program order.
878779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
879779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
880779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
881779eb41cSBenjamin Gaignard	  r0p4, r0p5.
882779eb41cSBenjamin Gaignard
8831da177e4SLinus Torvaldsendmenu
8841da177e4SLinus Torvalds
8851da177e4SLinus Torvaldsmenu "Kernel Features"
8861da177e4SLinus Torvalds
8873b55658aSDave Martinconfig HAVE_SMP
8883b55658aSDave Martin	bool
8893b55658aSDave Martin	help
8903b55658aSDave Martin	  This option should be selected by machines which have an SMP-
8913b55658aSDave Martin	  capable CPU.
8923b55658aSDave Martin
8933b55658aSDave Martin	  The only effect of this option is to make the SMP-related
8943b55658aSDave Martin	  options available to the user for configuration.
8953b55658aSDave Martin
8961da177e4SLinus Torvaldsconfig SMP
897bb2d8130SRussell King	bool "Symmetric Multi-Processing"
898fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
8993b55658aSDave Martin	depends on HAVE_SMP
900801bb21cSJonathan Austin	depends on MMU || ARM_MPU
9010361748fSArnd Bergmann	select IRQ_WORK
9021da177e4SLinus Torvalds	help
9031da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
9044a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
9054a474157SRobert Graffham	  than one CPU, say Y.
9061da177e4SLinus Torvalds
9074a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
9081da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
9094a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
9104a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
9114a474157SRobert Graffham	  will run faster if you say N here.
9121da177e4SLinus Torvalds
913ff61f079SJonathan Corbet	  See also <file:Documentation/arch/x86/i386/IO-APIC.rst>,
9144f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
91550a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
9161da177e4SLinus Torvalds
9171da177e4SLinus Torvalds	  If you don't know what to do here, say N.
9181da177e4SLinus Torvalds
919f00ec48fSRussell Kingconfig SMP_ON_UP
9205744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
9215408445bSArnd Bergmann	depends on SMP && MMU
922f00ec48fSRussell King	default y
923f00ec48fSRussell King	help
924f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
925f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
926f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
927f00ec48fSRussell King	  savings.
928f00ec48fSRussell King
929f00ec48fSRussell King	  If you don't know what to do here, say Y.
930f00ec48fSRussell King
93150596b75SArd Biesheuvel
93250596b75SArd Biesheuvelconfig CURRENT_POINTER_IN_TPIDRURO
93350596b75SArd Biesheuvel	def_bool y
934b87cf911SArd Biesheuvel	depends on CPU_32v6K && !CPU_V6
93550596b75SArd Biesheuvel
936d4664b6cSArd Biesheuvelconfig IRQSTACKS
937d4664b6cSArd Biesheuvel	def_bool y
9389974f857SArd Biesheuvel	select HAVE_IRQ_EXIT_ON_IRQ_STACK
9399974f857SArd Biesheuvel	select HAVE_SOFTIRQ_ON_OWN_STACK
9401da177e4SLinus Torvalds
941c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
942c9018aabSVincent Guittot	bool "Support cpu topology definition"
943c9018aabSVincent Guittot	depends on SMP && CPU_V7
944*7bd291abSPeter Zijlstra	select ARCH_SUPPORTS_SCHED_MC
945*7bd291abSPeter Zijlstra	select ARCH_SUPPORTS_SCHED_SMT
946c9018aabSVincent Guittot	default y
947c9018aabSVincent Guittot	help
948c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
949c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
950c9018aabSVincent Guittot	  topology of an ARM System.
951c9018aabSVincent Guittot
952a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
953a8cbcd92SRussell King	bool
954a8cbcd92SRussell King	help
9558f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
956a8cbcd92SRussell King
9578a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
958022c03a2SMarc Zyngier	bool "Architected timer support"
959022c03a2SMarc Zyngier	depends on CPU_V7
9608a4da6e3SMark Rutland	select ARM_ARCH_TIMER
961022c03a2SMarc Zyngier	help
962022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
963022c03a2SMarc Zyngier
964f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
965f32f4ce2SRussell King	bool
966f32f4ce2SRussell King	help
967f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
968f32f4ce2SRussell King
969e8db288eSNicolas Pitreconfig MCPM
970e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
971e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
972e8db288eSNicolas Pitre	help
973e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
974e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
975e8db288eSNicolas Pitre	  systems.
976e8db288eSNicolas Pitre
977ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
978ebf4a5c5SHaojian Zhuang	bool
979ebf4a5c5SHaojian Zhuang	depends on MCPM
980ebf4a5c5SHaojian Zhuang	help
981ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
982ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
983ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
984ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
985ebf4a5c5SHaojian Zhuang
9861c33be57SNicolas Pitreconfig BIG_LITTLE
9871c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
9881c33be57SNicolas Pitre	depends on CPU_V7 && SMP
9891c33be57SNicolas Pitre	select MCPM
9901c33be57SNicolas Pitre	help
9911c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
9921c33be57SNicolas Pitre	  system architecture.
9931c33be57SNicolas Pitre
9941c33be57SNicolas Pitreconfig BL_SWITCHER
9951c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
9966c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
99751aaf81fSRussell King	select CPU_PM
9981c33be57SNicolas Pitre	help
9991c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
10001c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
10011c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
10021c33be57SNicolas Pitre
1003b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1004b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1005b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1006b22537c6SNicolas Pitre	help
1007b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1008b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1009b22537c6SNicolas Pitre	  debugging purposes only.
1010b22537c6SNicolas Pitre
10118d5796d2SLennert Buytenhekchoice
10128d5796d2SLennert Buytenhek	prompt "Memory split"
1013006fa259SRussell King	depends on MMU
10148d5796d2SLennert Buytenhek	default VMSPLIT_3G
10158d5796d2SLennert Buytenhek	help
10168d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
10178d5796d2SLennert Buytenhek
10188d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
10198d5796d2SLennert Buytenhek	  option alone!
10208d5796d2SLennert Buytenhek
10218d5796d2SLennert Buytenhek	config VMSPLIT_3G
10228d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
102363ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1024bbeedfdaSYisheng Xie		depends on !ARM_LPAE
102563ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
10268d5796d2SLennert Buytenhek	config VMSPLIT_2G
10278d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
10288d5796d2SLennert Buytenhek	config VMSPLIT_1G
10298d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
10308d5796d2SLennert Buytenhekendchoice
10318d5796d2SLennert Buytenhek
10328d5796d2SLennert Buytenhekconfig PAGE_OFFSET
10338d5796d2SLennert Buytenhek	hex
1034006fa259SRussell King	default PHYS_OFFSET if !MMU
10358d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
10368d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
103763ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
10388d5796d2SLennert Buytenhek	default 0xC0000000
10398d5796d2SLennert Buytenhek
1040c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET
1041c12366baSLinus Walleij	hex
1042c12366baSLinus Walleij	depends on KASAN
1043c12366baSLinus Walleij	default 0x1f000000 if PAGE_OFFSET=0x40000000
1044c12366baSLinus Walleij	default 0x5f000000 if PAGE_OFFSET=0x80000000
1045c12366baSLinus Walleij	default 0x9f000000 if PAGE_OFFSET=0xC0000000
1046c12366baSLinus Walleij	default 0x8f000000 if PAGE_OFFSET=0xB0000000
1047c12366baSLinus Walleij	default 0xffffffff
1048c12366baSLinus Walleij
10491da177e4SLinus Torvaldsconfig NR_CPUS
10501da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
1051d624833fSArd Biesheuvel	range 2 16 if DEBUG_KMAP_LOCAL
1052d624833fSArd Biesheuvel	range 2 32 if !DEBUG_KMAP_LOCAL
10531da177e4SLinus Torvalds	depends on SMP
10541da177e4SLinus Torvalds	default "4"
1055d624833fSArd Biesheuvel	help
1056d624833fSArd Biesheuvel	  The maximum number of CPUs that the kernel can support.
1057d624833fSArd Biesheuvel	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1058d624833fSArd Biesheuvel	  debugging is enabled, which uses half of the per-CPU fixmap
1059d624833fSArd Biesheuvel	  slots as guard regions.
10601da177e4SLinus Torvalds
1061a054a811SRussell Kingconfig HOTPLUG_CPU
106200b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
106340b31360SStephen Rothwell	depends on SMP
10641b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1065a054a811SRussell King	help
1066a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1067a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1068a054a811SRussell King
10692bdd424fSWill Deaconconfig ARM_PSCI
10702bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1071e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1072be120397SMark Rutland	select ARM_PSCI_FW
10732bdd424fSWill Deacon	help
10742bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
10752bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
10762bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
10772bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
10782bdd424fSWill Deacon	  ARM processors").
10792bdd424fSWill Deacon
1080c9218b16SRussell Kingconfig HZ_FIXED
1081f8065813SRussell King	int
10821164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
108347d84682SRussell King	default 0
1084c9218b16SRussell King
1085c9218b16SRussell Kingchoice
108647d84682SRussell King	depends on HZ_FIXED = 0
1087c9218b16SRussell King	prompt "Timer frequency"
1088c9218b16SRussell King
1089c9218b16SRussell Kingconfig HZ_100
1090c9218b16SRussell King	bool "100 Hz"
1091c9218b16SRussell King
1092c9218b16SRussell Kingconfig HZ_200
1093c9218b16SRussell King	bool "200 Hz"
1094c9218b16SRussell King
1095c9218b16SRussell Kingconfig HZ_250
1096c9218b16SRussell King	bool "250 Hz"
1097c9218b16SRussell King
1098c9218b16SRussell Kingconfig HZ_300
1099c9218b16SRussell King	bool "300 Hz"
1100c9218b16SRussell King
1101c9218b16SRussell Kingconfig HZ_500
1102c9218b16SRussell King	bool "500 Hz"
1103c9218b16SRussell King
1104c9218b16SRussell Kingconfig HZ_1000
1105c9218b16SRussell King	bool "1000 Hz"
1106c9218b16SRussell King
1107c9218b16SRussell Kingendchoice
1108c9218b16SRussell King
1109c9218b16SRussell Kingconfig HZ
1110c9218b16SRussell King	int
111147d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1112c9218b16SRussell King	default 100 if HZ_100
1113c9218b16SRussell King	default 200 if HZ_200
1114c9218b16SRussell King	default 250 if HZ_250
1115c9218b16SRussell King	default 300 if HZ_300
1116c9218b16SRussell King	default 500 if HZ_500
1117c9218b16SRussell King	default 1000
1118c9218b16SRussell King
1119c9218b16SRussell Kingconfig SCHED_HRTICK
1120c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1121f8065813SRussell King
112216c79651SCatalin Marinasconfig THUMB2_KERNEL
1123bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
11244477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1125bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
112689bace65SArnd Bergmann	select ARM_UNWIND
112716c79651SCatalin Marinas	help
112816c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
112975fea300SNicolas Pitre	  Thumb-2 mode.
113016c79651SCatalin Marinas
113116c79651SCatalin Marinas	  If unsure, say N.
113216c79651SCatalin Marinas
113342f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
113442f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
11355408445bSArnd Bergmann	depends on CPU_32v7
113642f25bddSNicolas Pitre	default y
113742f25bddSNicolas Pitre	help
113842f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
113942f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
114042f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
114142f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
114242f25bddSNicolas Pitre	  functions.
114342f25bddSNicolas Pitre
114442f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
114542f25bddSNicolas Pitre	  replace the first two instructions of these library functions
114642f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
114742f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
114842f25bddSNicolas Pitre	  and less power intensive than running the original library
114942f25bddSNicolas Pitre	  code to do integer division.
115042f25bddSNicolas Pitre
1151704bdda0SNicolas Pitreconfig AEABI
1152a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1153a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1154a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1155704bdda0SNicolas Pitre	help
1156704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1157704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1158704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1159704bdda0SNicolas Pitre
1160704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1161704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1162704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1163704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1164704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1165704bdda0SNicolas Pitre
1166704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1167704bdda0SNicolas Pitre
11686c90c872SNicolas Pitreconfig OABI_COMPAT
1169a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1170d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
11716c90c872SNicolas Pitre	help
11726c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
11736c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
11746c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
11756c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
11766c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
11776c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
117891702175SKees Cook
117991702175SKees Cook	  The seccomp filter system will not be available when this is
118091702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
118191702175SKees Cook	  between calling conventions during filtering.
118291702175SKees Cook
11836c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
11846c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
11856c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
11866c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1187b02f8467SKees Cook	  at all). If in doubt say N.
11886c90c872SNicolas Pitre
1189fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
11906fd09c9aSArnd Bergmann	def_bool y
119105944d74SRussell King
1192fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
11936fd09c9aSArnd Bergmann	def_bool !(ARCH_RPC || ARCH_SA1100)
1194fb597f2aSGregory Fong
119505944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
11966fd09c9aSArnd Bergmann	def_bool !ARCH_FOOTBRIDGE
1197fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
119807a2f737SRussell King
1199053a96caSNicolas Pitreconfig HIGHMEM
1200e8db89a2SRussell King	bool "High Memory Support"
1201e8db89a2SRussell King	depends on MMU
12022a15ba82SThomas Gleixner	select KMAP_LOCAL
1203825c43f5SArd Biesheuvel	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
1204053a96caSNicolas Pitre	help
1205053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1206053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1207053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1208053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1209053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1210053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1211053a96caSNicolas Pitre
1212053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1213053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1214053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1215053a96caSNicolas Pitre
1216053a96caSNicolas Pitre	  If unsure, say n.
1217053a96caSNicolas Pitre
121865cec8e3SRussell Kingconfig HIGHPTE
12199a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
122065cec8e3SRussell King	depends on HIGHMEM
12219a431bd5SRussell King	default y
1222b4d103d1SRussell King	help
1223b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1224b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1225b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1226b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1227b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
122865cec8e3SRussell King
12297af5b901SLinus Walleijconfig ARM_PAN
12307af5b901SLinus Walleij	bool "Enable privileged no-access"
12317af5b901SLinus Walleij	depends on MMU
12321b8873a0SJamie Iles	default y
12331b8873a0SJamie Iles	help
1234a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1235a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1236a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1237a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1238a5e090acSRussell King	  fault when dereferenced.
1239a5e090acSRussell King
12407af5b901SLinus Walleij	  The implementation uses CPU domains when !CONFIG_ARM_LPAE and
12417af5b901SLinus Walleij	  disabling of TTBR0 page table walks with CONFIG_ARM_LPAE.
12427af5b901SLinus Walleij
12437af5b901SLinus Walleijconfig CPU_SW_DOMAIN_PAN
12447af5b901SLinus Walleij	def_bool y
12457af5b901SLinus Walleij	depends on ARM_PAN && !ARM_LPAE
12467af5b901SLinus Walleij	help
12477af5b901SLinus Walleij	  Enable use of CPU domains to implement privileged no-access.
12487af5b901SLinus Walleij
1249a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1250a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1251a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1252c80d79d7SYasunori Goto
12537af5b901SLinus Walleijconfig CPU_TTBR0_PAN
12547af5b901SLinus Walleij	def_bool y
12557af5b901SLinus Walleij	depends on ARM_PAN && ARM_LPAE
12567af5b901SLinus Walleij	help
12577af5b901SLinus Walleij	  Enable privileged no-access by disabling TTBR0 page table walks when
12587af5b901SLinus Walleij	  running in kernel mode.
12597af5b901SLinus Walleij
1260c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1261fa8ad788SMark Rutland	def_bool y
1262fa8ad788SMark Rutland	depends on ARM_PMU
12631b8873a0SJamie Iles
12647d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
12657d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
12667d485f64SArd Biesheuvel	depends on MODULES
12678fa7ea40SLecopzer Chen	select KASAN_VMALLOC if KASAN
1268e7229f7dSAnders Roxell	default y
12697d485f64SArd Biesheuvel	help
12707d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
12717d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
12727d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
12737d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
12747d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
12757d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
12767d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
12777d485f64SArd Biesheuvel	  the same.
12787d485f64SArd Biesheuvel
1279e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1280e7229f7dSAnders Roxell	  configurations. If unsure, say y.
12817d485f64SArd Biesheuvel
12820192445cSZi Yanconfig ARCH_FORCE_MAX_ORDER
12838c907785SMike Rapoport (IBM)	int "Order of maximal physically contiguous allocations"
128423baf831SKirill A. Shutemov	default "11" if SOC_AM33XX
128523baf831SKirill A. Shutemov	default "8" if SA1111
128623baf831SKirill A. Shutemov	default "10"
1287c1b2d970SMagnus Damm	help
12888c907785SMike Rapoport (IBM)	  The kernel page allocator limits the size of maximal physically
12895e0a760bSKirill A. Shutemov	  contiguous allocations. The limit is called MAX_PAGE_ORDER and it
12908c907785SMike Rapoport (IBM)	  defines the maximal power of two of number of pages that can be
12918c907785SMike Rapoport (IBM)	  allocated as a single contiguous block. This option allows
12928c907785SMike Rapoport (IBM)	  overriding the default setting when ability to allocate very
12938c907785SMike Rapoport (IBM)	  large blocks of physically contiguous memory is required.
1294c1b2d970SMagnus Damm
12958c907785SMike Rapoport (IBM)	  Don't change if unsure.
1296c1b2d970SMagnus Damm
12971da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
12983e3f354bSArnd Bergmann	def_bool CPU_CP15_MMU
1299e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
13001da177e4SLinus Torvalds	help
13011da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
13021da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
13031da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
13041da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
13051da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
13061da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
13071da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
13081da177e4SLinus Torvalds
130939ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
131038ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
131138ef2ad5SLinus Walleij	depends on MMU
131239ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
131339ec58f3SLennert Buytenhek	help
131439ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
131539ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
131639ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
131739ec58f3SLennert Buytenhek
131839ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
131939ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
132039ec58f3SLennert Buytenhek	  such copy operations with large buffers.
132139ec58f3SLennert Buytenhek
132239ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
132339ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
132439ec58f3SLennert Buytenhek
132502c2433bSStefano Stabelliniconfig PARAVIRT
132602c2433bSStefano Stabellini	bool "Enable paravirtualization code"
132702c2433bSStefano Stabellini	help
132802c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
132902c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
133002c2433bSStefano Stabellini	  over full virtualization.
133102c2433bSStefano Stabellini
133202c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
133302c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
133402c2433bSStefano Stabellini	select PARAVIRT
133502c2433bSStefano Stabellini	help
133602c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
133702c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
133802c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
133902c2433bSStefano Stabellini	  that, there can be a small performance impact.
134002c2433bSStefano Stabellini
134102c2433bSStefano Stabellini	  If in doubt, say N here.
134202c2433bSStefano Stabellini
1343eff8d644SStefano Stabelliniconfig XEN_DOM0
1344eff8d644SStefano Stabellini	def_bool y
1345eff8d644SStefano Stabellini	depends on XEN
1346eff8d644SStefano Stabellini
1347eff8d644SStefano Stabelliniconfig XEN
1348c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
134985323a99SIan Campbell	depends on ARM && AEABI && OF
1350f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
135185323a99SIan Campbell	depends on !GENERIC_ATOMIC64
13527693deccSUwe Kleine-König	depends on MMU
135351aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
135417b7ab80SStefano Stabellini	select ARM_PSCI
1355f21254cdSChristoph Hellwig	select SWIOTLB
135683862ccfSStefano Stabellini	select SWIOTLB_XEN
135702c2433bSStefano Stabellini	select PARAVIRT
1358eff8d644SStefano Stabellini	help
1359eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1360eff8d644SStefano Stabellini
1361f05eb1d2SArd Biesheuvelconfig CC_HAVE_STACKPROTECTOR_TLS
1362f05eb1d2SArd Biesheuvel	def_bool $(cc-option,-mtp=cp15 -mstack-protector-guard=tls -mstack-protector-guard-offset=0)
1363f05eb1d2SArd Biesheuvel
1364189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1365189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
13669c46929eSArd Biesheuvel	depends on STACKPROTECTOR && CURRENT_POINTER_IN_TPIDRURO && !XIP_DEFLATED_DATA
1367b8e14797SKees Cook	depends on CC_HAVE_STACKPROTECTOR_TLS
1368189af465SArd Biesheuvel	default y
1369189af465SArd Biesheuvel	help
1370189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1371189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1372189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1373189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1374189af465SArd Biesheuvel	  the entire duration that the system is up.
1375189af465SArd Biesheuvel
1376189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1377189af465SArd Biesheuvel	  different canary value for each task.
1378189af465SArd Biesheuvel
13791da177e4SLinus Torvaldsendmenu
13801da177e4SLinus Torvalds
13811da177e4SLinus Torvaldsmenu "Boot options"
13821da177e4SLinus Torvalds
13839eb8f674SGrant Likelyconfig USE_OF
13849eb8f674SGrant Likely	bool "Flattened Device Tree support"
1385b1b3f49cSRussell King	select IRQ_DOMAIN
13869eb8f674SGrant Likely	select OF
13879eb8f674SGrant Likely	help
13889eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
13899eb8f674SGrant Likely
13906a1d798fSRob Herringconfig ARCH_WANT_FLAT_DTB_INSTALL
13916a1d798fSRob Herring	def_bool y
13926a1d798fSRob Herring
1393bd51e2f5SNicolas Pitreconfig ATAGS
139496a4ce30SArnd Bergmann	bool "Support for the traditional ATAGS boot data passing"
1395bd51e2f5SNicolas Pitre	default y
1396bd51e2f5SNicolas Pitre	help
1397bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1398bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1399bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1400acb926d6SArnd Bergmann	  to remove ATAGS support from your kernel binary.
1401acb926d6SArnd Bergmann
1402bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1403bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1404bd51e2f5SNicolas Pitre	depends on ATAGS
1405bd51e2f5SNicolas Pitre	help
1406bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1407bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1408bd51e2f5SNicolas Pitre
14091da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
14101da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
14111da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
14121da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
141339c3e304SChris Packham	default 0x0
14141da177e4SLinus Torvalds	help
14151da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
14161da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
14171da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
14181da177e4SLinus Torvalds	  value in their defconfig file.
14191da177e4SLinus Torvalds
14201da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
14211da177e4SLinus Torvalds
14221da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
14231da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
142439c3e304SChris Packham	default 0x0
14251da177e4SLinus Torvalds	help
1426f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1427f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1428f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1429f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1430f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1431f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
14321da177e4SLinus Torvalds
14331da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
14341da177e4SLinus Torvalds
14351da177e4SLinus Torvaldsconfig ZBOOT_ROM
14361da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
14371da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
143810968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
14391da177e4SLinus Torvalds	help
14401da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
14411da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
14421da177e4SLinus Torvalds
1443e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1444e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
144510968131SRussell King	depends on OF
1446e2a6a3aaSJohn Bonesio	help
1447e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1448e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1449e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1450e2a6a3aaSJohn Bonesio
1451e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1452e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1453e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1454e2a6a3aaSJohn Bonesio
1455e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1456e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1457e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1458e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1459e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1460e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1461e2a6a3aaSJohn Bonesio	  to this option.
1462e2a6a3aaSJohn Bonesio
1463b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1464b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1465b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1466b90b9a38SNicolas Pitre	help
1467b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1468b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1469b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1470b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1471b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1472b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1473b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1474b90b9a38SNicolas Pitre
1475d0f34a11SGenoud Richardchoice
1476b9d73218SMasahiro Yamada	prompt "Kernel command line type"
1477b9d73218SMasahiro Yamada	depends on ARM_ATAG_DTB_COMPAT
1478d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1479d0f34a11SGenoud Richard
1480d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1481d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1482d0f34a11SGenoud Richard	help
1483d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1484d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1485d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1486d0f34a11SGenoud Richard
1487d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1488d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1489d0f34a11SGenoud Richard	help
1490d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1491d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1492d0f34a11SGenoud Richard
1493d0f34a11SGenoud Richardendchoice
1494d0f34a11SGenoud Richard
14951da177e4SLinus Torvaldsconfig CMDLINE
14961da177e4SLinus Torvalds	string "Default kernel command string"
14971da177e4SLinus Torvalds	default ""
14981da177e4SLinus Torvalds	help
14993e3f354bSArnd Bergmann	  On some architectures (e.g. CATS), there is currently no way
15001da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
15011da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
15021da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
15031da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
15041da177e4SLinus Torvalds
15054394c124SVictor Boiviechoice
1506b9d73218SMasahiro Yamada	prompt "Kernel command line type"
1507b9d73218SMasahiro Yamada	depends on CMDLINE != ""
15084394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
15094394c124SVictor Boivie
15104394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
15114394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
15124394c124SVictor Boivie	help
15134394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
15144394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
15154394c124SVictor Boivie	  string provided in CMDLINE will be used.
15164394c124SVictor Boivie
15174394c124SVictor Boivieconfig CMDLINE_EXTEND
15184394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
15194394c124SVictor Boivie	help
15204394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
15214394c124SVictor Boivie	  appended to the default kernel command string.
15224394c124SVictor Boivie
152392d2040dSAlexander Hollerconfig CMDLINE_FORCE
152492d2040dSAlexander Holler	bool "Always use the default kernel command string"
152592d2040dSAlexander Holler	help
152692d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
152792d2040dSAlexander Holler	  loader passes other arguments to the kernel.
152892d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
152992d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
15304394c124SVictor Boivieendchoice
153192d2040dSAlexander Holler
15321da177e4SLinus Torvaldsconfig XIP_KERNEL
15331da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
153410968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
15355408445bSArnd Bergmann	depends on !ARM_PATCH_IDIV && !ARM_PATCH_PHYS_VIRT && !SMP_ON_UP
15361da177e4SLinus Torvalds	help
15371da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
15381da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
15391da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
15401da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
15411da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
15421da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
15431da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
15441da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
15451da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
15461da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
15471da177e4SLinus Torvalds
15481da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
15491da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
15501da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
15511da177e4SLinus Torvalds
15521da177e4SLinus Torvalds	  If unsure, say N.
15531da177e4SLinus Torvalds
15541da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
15551da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
15561da177e4SLinus Torvalds	depends on XIP_KERNEL
15571da177e4SLinus Torvalds	default "0x00080000"
15581da177e4SLinus Torvalds	help
15591da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
15601da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
15611da177e4SLinus Torvalds	  own flash usage.
15621da177e4SLinus Torvalds
1563ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1564ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1565ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1566ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1567ca8b5d97SNicolas Pitre	help
1568ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1569ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1570ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1571ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1572ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1573ca8b5d97SNicolas Pitre
15744183635eSEric DeVolderconfig ARCH_SUPPORTS_KEXEC
15754183635eSEric DeVolder	def_bool (!SMP || PM_SLEEP_SMP) && MMU
1576c587e4a6SRichard Purdie
15774cd9d6f7SRichard Purdieconfig ATAGS_PROC
15784cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1579bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1580b98d7291SUli Luckas	default y
15814cd9d6f7SRichard Purdie	help
15824cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
15834cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
15844cd9d6f7SRichard Purdie
15854183635eSEric DeVolderconfig ARCH_SUPPORTS_CRASH_DUMP
15864183635eSEric DeVolder	def_bool y
1587cb5d39b3SMika Westerberg
158831daa343SDave Vasilevskyconfig ARCH_DEFAULT_CRASH_DUMP
158931daa343SDave Vasilevsky	def_bool y
159031daa343SDave Vasilevsky
1591e69edc79SEric Miaoconfig AUTO_ZRELADDR
15926fd09c9aSArnd Bergmann	bool "Auto calculation of the decompressed kernel image address" if !ARCH_MULTIPLATFORM
15936fd09c9aSArnd Bergmann	default !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
1594e69edc79SEric Miao	help
1595e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1596e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
15970673cb38SGeert Uytterhoeven	  will be determined at run-time, either by masking the current IP
15980673cb38SGeert Uytterhoeven	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
15990673cb38SGeert Uytterhoeven	  This assumes the zImage being placed in the first 128MB from
16000673cb38SGeert Uytterhoeven	  start of memory.
1601e69edc79SEric Miao
160281a0bc39SRoy Franzconfig EFI_STUB
160381a0bc39SRoy Franz	bool
160481a0bc39SRoy Franz
160581a0bc39SRoy Franzconfig EFI
160681a0bc39SRoy Franz	bool "UEFI runtime support"
160781a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
160881a0bc39SRoy Franz	select UCS2_STRING
160981a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
161081a0bc39SRoy Franz	select EFI_STUB
16112e0eb483SAtish Patra	select EFI_GENERIC_STUB
161281a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1613a7f7f624SMasahiro Yamada	help
161481a0bc39SRoy Franz	  This option provides support for runtime services provided
161581a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
161681a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
161781a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
161881a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
161981a0bc39SRoy Franz	  UEFI firmware.
162081a0bc39SRoy Franz
1621bb817befSArd Biesheuvelconfig DMI
1622bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1623bb817befSArd Biesheuvel	depends on EFI
1624bb817befSArd Biesheuvel	default y
1625bb817befSArd Biesheuvel	help
1626bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1627bb817befSArd Biesheuvel
1628bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1629bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1630bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1631bb817befSArd Biesheuvel
1632bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1633bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1634bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1635bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1636bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1637bb817befSArd Biesheuvel
16381da177e4SLinus Torvaldsendmenu
16391da177e4SLinus Torvalds
1640ac9d7efcSRussell Kingmenu "CPU Power Management"
16411da177e4SLinus Torvalds
16421da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
16431da177e4SLinus Torvalds
1644ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1645ac9d7efcSRussell King
1646ac9d7efcSRussell Kingendmenu
1647ac9d7efcSRussell King
16481da177e4SLinus Torvaldsmenu "Floating point emulation"
16491da177e4SLinus Torvalds
16501da177e4SLinus Torvaldscomment "At least one emulation must be selected"
16511da177e4SLinus Torvalds
16521da177e4SLinus Torvaldsconfig FPE_NWFPE
16531da177e4SLinus Torvalds	bool "NWFPE math emulation"
1654593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1655a7f7f624SMasahiro Yamada	help
16561da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
16571da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
16581da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
16591da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
16601da177e4SLinus Torvalds
16611da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
16621da177e4SLinus Torvalds	  early in the bootup.
16631da177e4SLinus Torvalds
16641da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
16651da177e4SLinus Torvalds	bool "Support extended precision"
1666bedf142bSLennert Buytenhek	depends on FPE_NWFPE
16671da177e4SLinus Torvalds	help
16681da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
16691da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
16701da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
16711da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
16721da177e4SLinus Torvalds	  floating point emulator without any good reason.
16731da177e4SLinus Torvalds
16741da177e4SLinus Torvalds	  You almost surely want to say N here.
16751da177e4SLinus Torvalds
16761da177e4SLinus Torvaldsconfig FPE_FASTFPE
16771da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1678d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1679a7f7f624SMasahiro Yamada	help
16801da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
16811da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
16821da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
16831da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
16841da177e4SLinus Torvalds
16851da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
16861da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
16871da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
16881da177e4SLinus Torvalds	  choose NWFPE.
16891da177e4SLinus Torvalds
16901da177e4SLinus Torvaldsconfig VFP
16911da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1692e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
16931da177e4SLinus Torvalds	help
16941da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
16951da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
16961da177e4SLinus Torvalds
1697e318b36eSJonathan Corbet	  Please see <file:Documentation/arch/arm/vfp/release-notes.rst> for
16981da177e4SLinus Torvalds	  release notes and additional status information.
16991da177e4SLinus Torvalds
17001da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
17011da177e4SLinus Torvalds
170225ebee02SCatalin Marinasconfig VFPv3
170325ebee02SCatalin Marinas	bool
170425ebee02SCatalin Marinas	depends on VFP
170525ebee02SCatalin Marinas	default y if CPU_V7
170625ebee02SCatalin Marinas
1707b5872db4SCatalin Marinasconfig NEON
1708b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
1709b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
1710b5872db4SCatalin Marinas	help
1711b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1712b5872db4SCatalin Marinas	  Extension.
1713b5872db4SCatalin Marinas
171473c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
171573c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
1716c4a30c3bSRussell King	depends on NEON && AEABI
171773c132c1SArd Biesheuvel	help
171873c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
171973c132c1SArd Biesheuvel
17201da177e4SLinus Torvaldsendmenu
17211da177e4SLinus Torvalds
17221da177e4SLinus Torvaldsmenu "Power management options"
17231da177e4SLinus Torvalds
1724eceab4acSRussell Kingsource "kernel/power/Kconfig"
17251da177e4SLinus Torvalds
1726f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
172719a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1728f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
1729f4cb5700SJohannes Berg	def_bool y
1730f4cb5700SJohannes Berg
173115e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
17328b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
17331b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
173415e0d9e3SArnd Bergmann
1735603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
1736603fb42aSSebastian Capella	bool
1737603fb42aSSebastian Capella	depends on MMU
1738603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
1739603fb42aSSebastian Capella
17401da177e4SLinus Torvaldsendmenu
1741