xref: /linux/arch/arm/Kconfig (revision 786d35d45cc40b2a51a18f73e14e135d47fdced7)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47563bbf8SMark Brown	select ARCH_HAVE_CUSTOM_GPIO_H
5e17c6d56SDavid Woodhouse	select HAVE_AOUT
624056f52SRussell King	select HAVE_DMA_API_DEBUG
7d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
82dc6a016SMarek Szyprowski	select HAVE_DMA_ATTRS
9e092705bSMarek Szyprowski	select HAVE_DMA_CONTIGUOUS if MMU
102778f620SRussell King	select HAVE_MEMBLOCK
1112b824fbSAlessandro Zummo	select RTC_LIB
1275e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
13a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
147463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
15fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1609f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
175cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
180693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
19856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
209edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
21606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
2280be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
2380be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
240e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
25e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
261fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
27e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
28e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
296e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
30a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
31e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
327ada189fSJamie Iles	select HAVE_PERF_EVENTS
337ada189fSJamie Iles	select PERF_USE_VMALLOC
34e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
35e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
36ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
37e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3837e74bebSStephen Boyd	select HARDIRQS_SW_RESEND
3937e74bebSStephen Boyd	select GENERIC_IRQ_PROBE
4025a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
41c1d7e01dSWill Deacon	select ARCH_WANT_IPC_PARSE_VERSION
42d4aa8b15SThomas Gleixner	select HARDIRQS_SW_RESEND
431fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
44e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
45e47b65b0SSam Ravnborg	select HAVE_BPF_JIT
4684ec6d57SThomas Gleixner	select GENERIC_SMP_IDLE_THREAD
473d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
483d92a71aSAnna-Maria Gleixner	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
498c56cc8bSWill Deacon	select GENERIC_STRNCPY_FROM_USER
508c56cc8bSWill Deacon	select GENERIC_STRNLEN_USER
51b9a50f74SWill Deacon	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
52*786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
53*786d35d4SDavid Howells	select MODULES_USE_ELF_REL
541da177e4SLinus Torvalds	help
551da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
56f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
571da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
581da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
591da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
601da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
611da177e4SLinus Torvalds
6274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
6374facffeSRussell King	bool
6474facffeSRussell King
654ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
664ce63fcdSMarek Szyprowski	bool
674ce63fcdSMarek Szyprowski
684ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
694ce63fcdSMarek Szyprowski	select NEED_SG_DMA_LENGTH
704ce63fcdSMarek Szyprowski	select ARM_HAS_SG_CHAIN
714ce63fcdSMarek Szyprowski	bool
724ce63fcdSMarek Szyprowski
731a189b97SRussell Kingconfig HAVE_PWM
741a189b97SRussell King	bool
751a189b97SRussell King
760b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
770b05da72SHans Ulli Kroll	bool
780b05da72SHans Ulli Kroll
7975e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
8075e7153aSRalf Baechle	bool
8175e7153aSRalf Baechle
820a938b97SDavid Brownellconfig GENERIC_GPIO
830a938b97SDavid Brownell	bool
840a938b97SDavid Brownell
85bc581770SLinus Walleijconfig HAVE_TCM
86bc581770SLinus Walleij	bool
87bc581770SLinus Walleij	select GENERIC_ALLOCATOR
88bc581770SLinus Walleij
89e119bfffSRussell Kingconfig HAVE_PROC_CPU
90e119bfffSRussell King	bool
91e119bfffSRussell King
925ea81769SAl Viroconfig NO_IOPORT
935ea81769SAl Viro	bool
945ea81769SAl Viro
951da177e4SLinus Torvaldsconfig EISA
961da177e4SLinus Torvalds	bool
971da177e4SLinus Torvalds	---help---
981da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
991da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1001da177e4SLinus Torvalds
1011da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1021da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1031da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1041da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1051da177e4SLinus Torvalds
1061da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1071da177e4SLinus Torvalds
1081da177e4SLinus Torvalds	  Otherwise, say N.
1091da177e4SLinus Torvalds
1101da177e4SLinus Torvaldsconfig SBUS
1111da177e4SLinus Torvalds	bool
1121da177e4SLinus Torvalds
113f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
114f16fb1ecSRussell King	bool
115f16fb1ecSRussell King	default y
116f16fb1ecSRussell King
117f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
118f76e9154SNicolas Pitre	bool
119f76e9154SNicolas Pitre	depends on !SMP
120f76e9154SNicolas Pitre	default y
121f76e9154SNicolas Pitre
122f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
123f16fb1ecSRussell King	bool
124f16fb1ecSRussell King	default y
125f16fb1ecSRussell King
1267ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1277ad1bcb2SRussell King	bool
1287ad1bcb2SRussell King	default y
1297ad1bcb2SRussell King
1301da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1311da177e4SLinus Torvalds	bool
1321da177e4SLinus Torvalds	default y
1331da177e4SLinus Torvalds
1341da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1351da177e4SLinus Torvalds	bool
1361da177e4SLinus Torvalds
137f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
138f0d1b0b3SDavid Howells	bool
139f0d1b0b3SDavid Howells
140f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
141f0d1b0b3SDavid Howells	bool
142f0d1b0b3SDavid Howells
14389c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
14489c52ed4SBen Dooks	bool
14589c52ed4SBen Dooks	help
14689c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
14789c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
14889c52ed4SBen Dooks	  it.
14989c52ed4SBen Dooks
150b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
151b89c3b16SAkinobu Mita	bool
152b89c3b16SAkinobu Mita	default y
153b89c3b16SAkinobu Mita
1541da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1551da177e4SLinus Torvalds	bool
1561da177e4SLinus Torvalds	default y
1571da177e4SLinus Torvalds
158a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
159a08b6b79Sviro@ZenIV.linux.org.uk	bool
160a08b6b79Sviro@ZenIV.linux.org.uk
1615ac6da66SChristoph Lameterconfig ZONE_DMA
1625ac6da66SChristoph Lameter	bool
1635ac6da66SChristoph Lameter
164ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
165ccd7ab7fSFUJITA Tomonori       def_bool y
166ccd7ab7fSFUJITA Tomonori
16758af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
16858af4a24SRob Herring	bool
16958af4a24SRob Herring
1701da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1711da177e4SLinus Torvalds	bool
1721da177e4SLinus Torvalds
1731da177e4SLinus Torvaldsconfig FIQ
1741da177e4SLinus Torvalds	bool
1751da177e4SLinus Torvalds
17613a5045dSRob Herringconfig NEED_RET_TO_USER
17713a5045dSRob Herring	bool
17813a5045dSRob Herring
179034d2f5aSAl Viroconfig ARCH_MTD_XIP
180034d2f5aSAl Viro	bool
181034d2f5aSAl Viro
182c760fc19SHyok S. Choiconfig VECTORS_BASE
183c760fc19SHyok S. Choi	hex
1846afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
185c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
186c760fc19SHyok S. Choi	default 0x00000000
187c760fc19SHyok S. Choi	help
188c760fc19SHyok S. Choi	  The base address of exception vectors.
189c760fc19SHyok S. Choi
190dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
191c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
192c1becedcSRussell King	default y
193b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
194dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
195dc21af99SRussell King	help
196111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
197111e9a5cSRussell King	  boot and module load time according to the position of the
198111e9a5cSRussell King	  kernel in system memory.
199dc21af99SRussell King
200111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
201daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
202dc21af99SRussell King
203c1becedcSRussell King	  Only disable this option if you know that you do not require
204c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
205c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
206c1becedcSRussell King
207c334bc15SRob Herringconfig NEED_MACH_IO_H
208c334bc15SRob Herring	bool
209c334bc15SRob Herring	help
210c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
211c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
212c334bc15SRob Herring	  be avoided when possible.
213c334bc15SRob Herring
2140cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2151b9f95f8SNicolas Pitre	bool
216111e9a5cSRussell King	help
2170cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2180cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2190cdc8b92SNicolas Pitre	  be avoided when possible.
2201b9f95f8SNicolas Pitre
2211b9f95f8SNicolas Pitreconfig PHYS_OFFSET
222974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2230cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
224974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2251b9f95f8SNicolas Pitre	help
2261b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2271b9f95f8SNicolas Pitre	  location of main memory in your system.
228cada3c08SRussell King
22987e040b6SSimon Glassconfig GENERIC_BUG
23087e040b6SSimon Glass	def_bool y
23187e040b6SSimon Glass	depends on BUG
23287e040b6SSimon Glass
2331da177e4SLinus Torvaldssource "init/Kconfig"
2341da177e4SLinus Torvalds
235dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
236dc52ddc0SMatt Helsley
2371da177e4SLinus Torvaldsmenu "System Type"
2381da177e4SLinus Torvalds
2393c427975SHyok S. Choiconfig MMU
2403c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2413c427975SHyok S. Choi	default y
2423c427975SHyok S. Choi	help
2433c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2443c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2453c427975SHyok S. Choi
246ccf50e23SRussell King#
247ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
248ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
249ccf50e23SRussell King#
2501da177e4SLinus Torvaldschoice
2511da177e4SLinus Torvalds	prompt "ARM system type"
2526a0e2430SCatalin Marinas	default ARCH_VERSATILE
2531da177e4SLinus Torvalds
25466314223SDinh Nguyenconfig ARCH_SOCFPGA
25566314223SDinh Nguyen	bool "Altera SOCFPGA family"
25666314223SDinh Nguyen	select ARCH_WANT_OPTIONAL_GPIOLIB
25766314223SDinh Nguyen	select ARM_AMBA
25866314223SDinh Nguyen	select ARM_GIC
25966314223SDinh Nguyen	select CACHE_L2X0
26066314223SDinh Nguyen	select CLKDEV_LOOKUP
26166314223SDinh Nguyen	select COMMON_CLK
26266314223SDinh Nguyen	select CPU_V7
26366314223SDinh Nguyen	select DW_APB_TIMER
26466314223SDinh Nguyen	select DW_APB_TIMER_OF
26566314223SDinh Nguyen	select GENERIC_CLOCKEVENTS
26666314223SDinh Nguyen	select GPIO_PL061 if GPIOLIB
26766314223SDinh Nguyen	select HAVE_ARM_SCU
26866314223SDinh Nguyen	select SPARSE_IRQ
26966314223SDinh Nguyen	select USE_OF
27066314223SDinh Nguyen	help
27166314223SDinh Nguyen	  This enables support for Altera SOCFPGA Cyclone V platform
27266314223SDinh Nguyen
2734af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2744af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2754af6fee1SDeepak Saxena	select ARM_AMBA
27689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
277a613163dSLinus Walleij	select COMMON_CLK
278a613163dSLinus Walleij	select CLK_VERSATILE
2799904f793SLinus Walleij	select HAVE_TCM
280c5a0adb5SRussell King	select ICST
28113edd86dSRussell King	select GENERIC_CLOCKEVENTS
282f4b8b319SRussell King	select PLAT_VERSATILE
283c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
284c334bc15SRob Herring	select NEED_MACH_IO_H
2850cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
286695436e3SLinus Walleij	select SPARSE_IRQ
2873108e6abSLinus Walleij	select MULTI_IRQ_HANDLER
2884af6fee1SDeepak Saxena	help
2894af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2904af6fee1SDeepak Saxena
2914af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2924af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2934af6fee1SDeepak Saxena	select ARM_AMBA
2946d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
295aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
296c5a0adb5SRussell King	select ICST
297ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
298eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
299f4b8b319SRussell King	select PLAT_VERSATILE
30056a34b03SPawel Moll	select PLAT_VERSATILE_CLOCK
3013cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
302e3887714SRussell King	select ARM_TIMER_SP804
303b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
3040cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
3054af6fee1SDeepak Saxena	help
3064af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3074af6fee1SDeepak Saxena
3084af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3094af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
3104af6fee1SDeepak Saxena	select ARM_AMBA
3114af6fee1SDeepak Saxena	select ARM_VIC
3126d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
313aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
314c5a0adb5SRussell King	select ICST
31589df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
316bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3179b0f7e39SArnd Bergmann	select NEED_MACH_IO_H if PCI
318f4b8b319SRussell King	select PLAT_VERSATILE
31956a34b03SPawel Moll	select PLAT_VERSATILE_CLOCK
3203414ba8cSRussell King	select PLAT_VERSATILE_CLCD
321c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
322e3887714SRussell King	select ARM_TIMER_SP804
3234af6fee1SDeepak Saxena	help
3244af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3254af6fee1SDeepak Saxena
326ceade897SRussell Kingconfig ARCH_VEXPRESS
327ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
328ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
329ceade897SRussell King	select ARM_AMBA
330ceade897SRussell King	select ARM_TIMER_SP804
3316d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
332d1b8a775SPawel Moll	select COMMON_CLK
333ceade897SRussell King	select GENERIC_CLOCKEVENTS
334ceade897SRussell King	select HAVE_CLK
33595c34f83SNick Bowler	select HAVE_PATA_PLATFORM
336ceade897SRussell King	select ICST
337ba81f502SRussell King	select NO_IOPORT
338ceade897SRussell King	select PLAT_VERSATILE
3390fb44b91SRussell King	select PLAT_VERSATILE_CLCD
340b2a54ff0SPawel Moll	select REGULATOR_FIXED_VOLTAGE if REGULATOR
341ceade897SRussell King	help
342ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
343ceade897SRussell King
3448fc5ffa0SAndrew Victorconfig ARCH_AT91
3458fc5ffa0SAndrew Victor	bool "Atmel AT91"
346f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
34793686ae8SDavid Brownell	select HAVE_CLK
348bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
349e261501dSNicolas Ferre	select IRQ_DOMAIN
3501ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3514af6fee1SDeepak Saxena	help
352929e994fSNicolas Ferre	  This enables support for systems based on Atmel
353929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3544af6fee1SDeepak Saxena
355ccf50e23SRussell Kingconfig ARCH_BCMRING
356ccf50e23SRussell King	bool "Broadcom BCMRING"
357ccf50e23SRussell King	depends on MMU
358ccf50e23SRussell King	select CPU_V6
359ccf50e23SRussell King	select ARM_AMBA
36082d63734SRussell King	select ARM_TIMER_SP804
3616d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
362ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
363ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
364ccf50e23SRussell King	help
365ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
366ccf50e23SRussell King
367220e6cf7SRob Herringconfig ARCH_HIGHBANK
368220e6cf7SRob Herring	bool "Calxeda Highbank-based"
369220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
370220e6cf7SRob Herring	select ARM_AMBA
371220e6cf7SRob Herring	select ARM_GIC
372220e6cf7SRob Herring	select ARM_TIMER_SP804
37322d80379SDave Martin	select CACHE_L2X0
374220e6cf7SRob Herring	select CLKDEV_LOOKUP
3758d4d9f52SRob Herring	select COMMON_CLK
376220e6cf7SRob Herring	select CPU_V7
377220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
378220e6cf7SRob Herring	select HAVE_ARM_SCU
3793b55658aSDave Martin	select HAVE_SMP
380fdfa64a4SRob Herring	select SPARSE_IRQ
381220e6cf7SRob Herring	select USE_OF
382220e6cf7SRob Herring	help
383220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
384220e6cf7SRob Herring
3851da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3860e2fce59SAlexander Shiyan	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
387c750815eSRussell King	select CPU_ARM720T
3885cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3890cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
390f999b8bdSMartin Michlmayr	help
3910e2fce59SAlexander Shiyan	  Support for Cirrus Logic 711x/721x/731x based boards.
3921da177e4SLinus Torvalds
393d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
394d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
39500d2711dSImre Kaloz	select CPU_V6K
396d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
397d94f944eSAnton Vorontsov	select ARM_GIC
398ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
3990b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
4005f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
401d94f944eSAnton Vorontsov	help
402d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
403d94f944eSAnton Vorontsov
404788c9700SRussell Kingconfig ARCH_GEMINI
405788c9700SRussell King	bool "Cortina Systems Gemini"
406788c9700SRussell King	select CPU_FA526
407788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4085cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
409788c9700SRussell King	help
410788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
411788c9700SRussell King
4123a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
4133a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
4143a6cb8ceSArnd Bergmann	select CPU_V7
4153a6cb8ceSArnd Bergmann	select NO_IOPORT
416f6387092SArnd Bergmann	select ARCH_REQUIRE_GPIOLIB
4173a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
4183a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
4193a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
420ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
421cbd8d842SBarry Song	select PINCTRL
422cbd8d842SBarry Song	select PINCTRL_SIRF
4233a6cb8ceSArnd Bergmann	select USE_OF
4243a6cb8ceSArnd Bergmann	select ZONE_DMA
4253a6cb8ceSArnd Bergmann	help
4263a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
4273a6cb8ceSArnd Bergmann
4281da177e4SLinus Torvaldsconfig ARCH_EBSA110
4291da177e4SLinus Torvalds	bool "EBSA-110"
430c750815eSRussell King	select CPU_SA110
431f7e68bbfSRussell King	select ISA
432c5eb2a2bSRussell King	select NO_IOPORT
4335cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
434c334bc15SRob Herring	select NEED_MACH_IO_H
4350cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4361da177e4SLinus Torvalds	help
4371da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
438f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4391da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4401da177e4SLinus Torvalds	  parallel port.
4411da177e4SLinus Torvalds
442e7736d47SLennert Buytenhekconfig ARCH_EP93XX
443e7736d47SLennert Buytenhek	bool "EP93xx-based"
444c750815eSRussell King	select CPU_ARM920T
445e7736d47SLennert Buytenhek	select ARM_AMBA
446e7736d47SLennert Buytenhek	select ARM_VIC
4476d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4487444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
449eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4505cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4515725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
452e7736d47SLennert Buytenhek	help
453e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
454e7736d47SLennert Buytenhek
4551da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4561da177e4SLinus Torvalds	bool "FootBridge"
457c750815eSRussell King	select CPU_SA110
4581da177e4SLinus Torvalds	select FOOTBRIDGE
4594e8d7637SRussell King	select GENERIC_CLOCKEVENTS
460d0ee9f40SArnd Bergmann	select HAVE_IDE
461c334bc15SRob Herring	select NEED_MACH_IO_H
4620cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
463f999b8bdSMartin Michlmayr	help
464f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
465f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4661da177e4SLinus Torvalds
467788c9700SRussell Kingconfig ARCH_MXC
468788c9700SRussell King	bool "Freescale MXC/iMX-based"
469788c9700SRussell King	select GENERIC_CLOCKEVENTS
470788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4716d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
472234b6cedSRussell King	select CLKSRC_MMIO
4738b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
474ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
4758842a9e2SShawn Guo	select SPARSE_IRQ
4763e62af82SUwe Kleine-König	select USE_OF
477788c9700SRussell King	help
478788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
479788c9700SRussell King
4801d3f33d5SShawn Guoconfig ARCH_MXS
4811d3f33d5SShawn Guo	bool "Freescale MXS-based"
4821d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4831d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
484b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4855c61ddcfSRussell King	select CLKSRC_MMIO
4862664681fSShawn Guo	select COMMON_CLK
4876abda3e1SShawn Guo	select HAVE_CLK_PREPARE
488a0f5e363SShawn Guo	select PINCTRL
4896c4d4efbSShawn Guo	select USE_OF
4901d3f33d5SShawn Guo	help
4911d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4921d3f33d5SShawn Guo
4934af6fee1SDeepak Saxenaconfig ARCH_NETX
4944af6fee1SDeepak Saxena	bool "Hilscher NetX based"
495234b6cedSRussell King	select CLKSRC_MMIO
496c750815eSRussell King	select CPU_ARM926T
4974af6fee1SDeepak Saxena	select ARM_VIC
4982fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
499f999b8bdSMartin Michlmayr	help
5004af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
5014af6fee1SDeepak Saxena
5024af6fee1SDeepak Saxenaconfig ARCH_H720X
5034af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
504c750815eSRussell King	select CPU_ARM720T
5054af6fee1SDeepak Saxena	select ISA_DMA_API
5065cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
5074af6fee1SDeepak Saxena	help
5084af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
5094af6fee1SDeepak Saxena
5103b938be6SRussell Kingconfig ARCH_IOP13XX
5113b938be6SRussell King	bool "IOP13xx-based"
5123b938be6SRussell King	depends on MMU
513c750815eSRussell King	select CPU_XSC3
5143b938be6SRussell King	select PLAT_IOP
5153b938be6SRussell King	select PCI
5163b938be6SRussell King	select ARCH_SUPPORTS_MSI
5178d5796d2SLennert Buytenhek	select VMSPLIT_1G
518c334bc15SRob Herring	select NEED_MACH_IO_H
5190cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
52013a5045dSRob Herring	select NEED_RET_TO_USER
5213b938be6SRussell King	help
5223b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
5233b938be6SRussell King
5243f7e5815SLennert Buytenhekconfig ARCH_IOP32X
5253f7e5815SLennert Buytenhek	bool "IOP32x-based"
526a4f7e763SRussell King	depends on MMU
527c750815eSRussell King	select CPU_XSCALE
528c334bc15SRob Herring	select NEED_MACH_IO_H
52913a5045dSRob Herring	select NEED_RET_TO_USER
5307ae1f7ecSLennert Buytenhek	select PLAT_IOP
531f7e68bbfSRussell King	select PCI
532bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
533f999b8bdSMartin Michlmayr	help
5343f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5353f7e5815SLennert Buytenhek	  processors.
5363f7e5815SLennert Buytenhek
5373f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5383f7e5815SLennert Buytenhek	bool "IOP33x-based"
5393f7e5815SLennert Buytenhek	depends on MMU
540c750815eSRussell King	select CPU_XSCALE
541c334bc15SRob Herring	select NEED_MACH_IO_H
54213a5045dSRob Herring	select NEED_RET_TO_USER
5437ae1f7ecSLennert Buytenhek	select PLAT_IOP
5443f7e5815SLennert Buytenhek	select PCI
545bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5463f7e5815SLennert Buytenhek	help
5473f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5481da177e4SLinus Torvalds
5493b938be6SRussell Kingconfig ARCH_IXP4XX
5503b938be6SRussell King	bool "IXP4xx-based"
551a4f7e763SRussell King	depends on MMU
55258af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
553234b6cedSRussell King	select CLKSRC_MMIO
554c750815eSRussell King	select CPU_XSCALE
5559dde0ae3SRichard Cochran	select ARCH_REQUIRE_GPIOLIB
5563b938be6SRussell King	select GENERIC_CLOCKEVENTS
5570b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
558c334bc15SRob Herring	select NEED_MACH_IO_H
559485bdde7SRussell King	select DMABOUNCE if PCI
560c4713074SLennert Buytenhek	help
5613b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
562c4713074SLennert Buytenhek
5633e93a22bSGregory CLEMENTconfig ARCH_MVEBU
5643e93a22bSGregory CLEMENT	bool "Marvell SOCs with Device Tree support"
5653e93a22bSGregory CLEMENT	select GENERIC_CLOCKEVENTS
5663e93a22bSGregory CLEMENT	select MULTI_IRQ_HANDLER
5673e93a22bSGregory CLEMENT	select SPARSE_IRQ
5683e93a22bSGregory CLEMENT	select CLKSRC_MMIO
5693e93a22bSGregory CLEMENT	select GENERIC_IRQ_CHIP
5703e93a22bSGregory CLEMENT	select IRQ_DOMAIN
5713e93a22bSGregory CLEMENT	select COMMON_CLK
5723e93a22bSGregory CLEMENT	help
5733e93a22bSGregory CLEMENT	  Support for the Marvell SoC Family with device tree support
5743e93a22bSGregory CLEMENT
575edabd38eSSaeed Bisharaconfig ARCH_DOVE
576edabd38eSSaeed Bishara	bool "Marvell Dove"
5777b769bb3SKonstantin Porotchkin	select CPU_V7
578edabd38eSSaeed Bishara	select PCI
579edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
580edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
581c334bc15SRob Herring	select NEED_MACH_IO_H
582edabd38eSSaeed Bishara	select PLAT_ORION
583edabd38eSSaeed Bishara	help
584edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
585edabd38eSSaeed Bishara
586651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
587651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
588c750815eSRussell King	select CPU_FEROCEON
589651c74c7SSaeed Bishara	select PCI
590a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
591651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
592c334bc15SRob Herring	select NEED_MACH_IO_H
593651c74c7SSaeed Bishara	select PLAT_ORION
594651c74c7SSaeed Bishara	help
595651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
596651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
597651c74c7SSaeed Bishara
59840805949SKevin Wellsconfig ARCH_LPC32XX
59940805949SKevin Wells	bool "NXP LPC32XX"
600234b6cedSRussell King	select CLKSRC_MMIO
60140805949SKevin Wells	select CPU_ARM926T
60240805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
60340805949SKevin Wells	select HAVE_IDE
60440805949SKevin Wells	select ARM_AMBA
60540805949SKevin Wells	select USB_ARCH_HAS_OHCI
6066d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
60740805949SKevin Wells	select GENERIC_CLOCKEVENTS
608f5c42271SRoland Stigge	select USE_OF
609c49a1830SAlexandre Pereira da Silva	select HAVE_PWM
61040805949SKevin Wells	help
61140805949SKevin Wells	  Support for the NXP LPC32XX family of processors
61240805949SKevin Wells
613788c9700SRussell Kingconfig ARCH_MV78XX0
614788c9700SRussell King	bool "Marvell MV78xx0"
615788c9700SRussell King	select CPU_FEROCEON
616788c9700SRussell King	select PCI
617a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
618788c9700SRussell King	select GENERIC_CLOCKEVENTS
619c334bc15SRob Herring	select NEED_MACH_IO_H
620788c9700SRussell King	select PLAT_ORION
621788c9700SRussell King	help
622788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
623788c9700SRussell King	  MV781x0, MV782x0.
624788c9700SRussell King
625788c9700SRussell Kingconfig ARCH_ORION5X
626788c9700SRussell King	bool "Marvell Orion"
627788c9700SRussell King	depends on MMU
628788c9700SRussell King	select CPU_FEROCEON
629788c9700SRussell King	select PCI
630a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
631788c9700SRussell King	select GENERIC_CLOCKEVENTS
632b5e12229SAndrew Lunn	select NEED_MACH_IO_H
633788c9700SRussell King	select PLAT_ORION
634788c9700SRussell King	help
635788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
636788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
637788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
638788c9700SRussell King
639788c9700SRussell Kingconfig ARCH_MMP
6402f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
641788c9700SRussell King	depends on MMU
642788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6436d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
644788c9700SRussell King	select GENERIC_CLOCKEVENTS
645157d2644SHaojian Zhuang	select GPIO_PXA
646c24b3114SHaojian Zhuang	select IRQ_DOMAIN
647788c9700SRussell King	select PLAT_PXA
6480bd86961SHaojian Zhuang	select SPARSE_IRQ
6493c7241bdSLeo Yan	select GENERIC_ALLOCATOR
650788c9700SRussell King	help
6512f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
652788c9700SRussell King
653c53c9cf6SAndrew Victorconfig ARCH_KS8695
654c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
655c750815eSRussell King	select CPU_ARM922T
65672880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6575cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6580cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
659c53c9cf6SAndrew Victor	help
660c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
661c53c9cf6SAndrew Victor	  System-on-Chip devices.
662c53c9cf6SAndrew Victor
663788c9700SRussell Kingconfig ARCH_W90X900
664788c9700SRussell King	bool "Nuvoton W90X900 CPU"
665788c9700SRussell King	select CPU_ARM926T
666c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6676d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6686fa5d5f7SRussell King	select CLKSRC_MMIO
66958b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
670777f9bebSLennert Buytenhek	help
671a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
672a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
673a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
674a8bc4eadSwanzongshun	  link address to know more.
675a8bc4eadSwanzongshun
676a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
677a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
678585cf175STzachi Perelstein
679c5f80065SErik Gillingconfig ARCH_TEGRA
680c5f80065SErik Gilling	bool "NVIDIA Tegra"
6814073723aSRussell King	select CLKDEV_LOOKUP
682234b6cedSRussell King	select CLKSRC_MMIO
683c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
684c5f80065SErik Gilling	select GENERIC_GPIO
685c5f80065SErik Gilling	select HAVE_CLK
6863b55658aSDave Martin	select HAVE_SMP
687ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
688c334bc15SRob Herring	select NEED_MACH_IO_H if PCI
6897056d423SColin Cross	select ARCH_HAS_CPUFREQ
6902c95b7e0SStephen Warren	select USE_OF
691c5f80065SErik Gilling	help
692c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
693c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
694c5f80065SErik Gilling
695af75655cSJamie Ilesconfig ARCH_PICOXCELL
696af75655cSJamie Iles	bool "Picochip picoXcell"
697af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
698af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
699af75655cSJamie Iles	select ARM_VIC
700af75655cSJamie Iles	select CPU_V6K
701af75655cSJamie Iles	select DW_APB_TIMER
702cfda5901SDinh Nguyen	select DW_APB_TIMER_OF
703af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
704af75655cSJamie Iles	select GENERIC_GPIO
705af75655cSJamie Iles	select HAVE_TCM
706af75655cSJamie Iles	select NO_IOPORT
70798e27a5cSJamie Iles	select SPARSE_IRQ
708af75655cSJamie Iles	select USE_OF
709af75655cSJamie Iles	help
710af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
711af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
712af75655cSJamie Iles	  for all boards.
713af75655cSJamie Iles
7144af6fee1SDeepak Saxenaconfig ARCH_PNX4008
7154af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
716c750815eSRussell King	select CPU_ARM926T
7176d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
7185cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
7194af6fee1SDeepak Saxena	help
7204af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
7214af6fee1SDeepak Saxena
7221da177e4SLinus Torvaldsconfig ARCH_PXA
7232c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
724a4f7e763SRussell King	depends on MMU
725034d2f5aSAl Viro	select ARCH_MTD_XIP
72689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7276d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
728234b6cedSRussell King	select CLKSRC_MMIO
7297444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
730981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
731157d2644SHaojian Zhuang	select GPIO_PXA
732bd5ce433SEric Miao	select PLAT_PXA
7336ac6b817SHaojian Zhuang	select SPARSE_IRQ
7344e234cc0SEric Miao	select AUTO_ZRELADDR
7358a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
73615e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
737d0ee9f40SArnd Bergmann	select HAVE_IDE
738f999b8bdSMartin Michlmayr	help
7392c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
7401da177e4SLinus Torvalds
741788c9700SRussell Kingconfig ARCH_MSM
742788c9700SRussell King	bool "Qualcomm MSM"
7434b536b8dSSteve Muckle	select HAVE_CLK
74449cbe786SEric Miao	select GENERIC_CLOCKEVENTS
745923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
746bd32344aSStephen Boyd	select CLKDEV_LOOKUP
74749cbe786SEric Miao	help
7484b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7494b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7504b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7514b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7524b53eb4fSDaniel Walker	  (clock and power control, etc).
75349cbe786SEric Miao
754c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7556d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7566d72ad35SPaul Mundt	select HAVE_CLK
7575e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
758aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7593b55658aSDave Martin	select HAVE_SMP
7606d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
761ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7626d72ad35SPaul Mundt	select NO_IOPORT
7636d72ad35SPaul Mundt	select SPARSE_IRQ
76460f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
765e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7660cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
767c793c1b0SMagnus Damm	help
7686d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
769c793c1b0SMagnus Damm
7701da177e4SLinus Torvaldsconfig ARCH_RPC
7711da177e4SLinus Torvalds	bool "RiscPC"
7721da177e4SLinus Torvalds	select ARCH_ACORN
7731da177e4SLinus Torvalds	select FIQ
774a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
775341eb781SBen Dooks	select HAVE_PATA_PLATFORM
776065909b9SRussell King	select ISA_DMA_API
7775ea81769SAl Viro	select NO_IOPORT
77807f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7795cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
780d0ee9f40SArnd Bergmann	select HAVE_IDE
781c334bc15SRob Herring	select NEED_MACH_IO_H
7820cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7831da177e4SLinus Torvalds	help
7841da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7851da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7861da177e4SLinus Torvalds
7871da177e4SLinus Torvaldsconfig ARCH_SA1100
7881da177e4SLinus Torvalds	bool "SA1100-based"
789234b6cedSRussell King	select CLKSRC_MMIO
790c750815eSRussell King	select CPU_SA1100
791f7e68bbfSRussell King	select ISA
79205944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
793034d2f5aSAl Viro	select ARCH_MTD_XIP
79489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7951937f5b9SRussell King	select CPU_FREQ
7963e238be2SRussell King	select GENERIC_CLOCKEVENTS
7974a8f8340SJett.Zhou	select CLKDEV_LOOKUP
7987444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
799d0ee9f40SArnd Bergmann	select HAVE_IDE
8000cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
801375dec92SRussell King	select SPARSE_IRQ
802f999b8bdSMartin Michlmayr	help
803f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
8041da177e4SLinus Torvalds
805b130d5c2SKukjin Kimconfig ARCH_S3C24XX
806b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
8070a938b97SDavid Brownell	select GENERIC_GPIO
8089d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
8099483a578SDavid Brownell	select HAVE_CLK
810e83626f2SThomas Abraham	select CLKDEV_LOOKUP
8115cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
81220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
813b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
814b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
815c334bc15SRob Herring	select NEED_MACH_IO_H
8161da177e4SLinus Torvalds	help
817b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
818b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
819b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
820b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
82163b1f51bSBen Dooks
822a08ab637SBen Dooksconfig ARCH_S3C64XX
823a08ab637SBen Dooks	bool "Samsung S3C64XX"
82489f1fa08SBen Dooks	select PLAT_SAMSUNG
82589f0ce72SBen Dooks	select CPU_V6
82689f0ce72SBen Dooks	select ARM_VIC
827a08ab637SBen Dooks	select HAVE_CLK
8286700397aSMark Brown	select HAVE_TCM
829226e85f4SThomas Abraham	select CLKDEV_LOOKUP
83089f0ce72SBen Dooks	select NO_IOPORT
8315cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
83289c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
83389f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
83489f0ce72SBen Dooks	select SAMSUNG_CLKSRC
83589f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
83689f0ce72SBen Dooks	select S3C_GPIO_TRACK
83789f0ce72SBen Dooks	select S3C_DEV_NAND
83889f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
83989f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
84020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
841c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
842a08ab637SBen Dooks	help
843a08ab637SBen Dooks	  Samsung S3C64XX series based systems
844a08ab637SBen Dooks
84549b7a491SKukjin Kimconfig ARCH_S5P64X0
84649b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
847c4ffccddSKukjin Kim	select CPU_V6
848c4ffccddSKukjin Kim	select GENERIC_GPIO
849c4ffccddSKukjin Kim	select HAVE_CLK
850d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8510665ccc4SChanwoo Choi	select CLKSRC_MMIO
852c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8539e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
85420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
855754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
856c4ffccddSKukjin Kim	help
85749b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
85849b7a491SKukjin Kim	  SMDK6450.
859c4ffccddSKukjin Kim
860acc84707SMarek Szyprowskiconfig ARCH_S5PC100
861acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8625a7652f2SByungho Min	select GENERIC_GPIO
8635a7652f2SByungho Min	select HAVE_CLK
86429e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8655a7652f2SByungho Min	select CPU_V7
866925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
86720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
868754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
869c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8705a7652f2SByungho Min	help
871acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8725a7652f2SByungho Min
873170f4e42SKukjin Kimconfig ARCH_S5PV210
874170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
875170f4e42SKukjin Kim	select CPU_V7
876eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8770f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
878170f4e42SKukjin Kim	select GENERIC_GPIO
879170f4e42SKukjin Kim	select HAVE_CLK
880b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8810665ccc4SChanwoo Choi	select CLKSRC_MMIO
882d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8839e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
88420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
885754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
886c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8870cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
888170f4e42SKukjin Kim	help
889170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
890170f4e42SKukjin Kim
89183014579SKukjin Kimconfig ARCH_EXYNOS
89283014579SKukjin Kim	bool "SAMSUNG EXYNOS"
893cc0e72b8SChanghwan Youn	select CPU_V7
894f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8950f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
896cc0e72b8SChanghwan Youn	select GENERIC_GPIO
897cc0e72b8SChanghwan Youn	select HAVE_CLK
898badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
899b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
900cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
901754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
90220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
903c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
9040cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
905cc0e72b8SChanghwan Youn	help
90683014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
907cc0e72b8SChanghwan Youn
9081da177e4SLinus Torvaldsconfig ARCH_SHARK
9091da177e4SLinus Torvalds	bool "Shark"
910c750815eSRussell King	select CPU_SA110
911f7e68bbfSRussell King	select ISA
912f7e68bbfSRussell King	select ISA_DMA
9133bca103aSNicolas Pitre	select ZONE_DMA
914f7e68bbfSRussell King	select PCI
9155cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
9160cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
917c334bc15SRob Herring	select NEED_MACH_IO_H
918f999b8bdSMartin Michlmayr	help
919f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
920f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
9211da177e4SLinus Torvalds
922d98aac75SLinus Walleijconfig ARCH_U300
923d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
924d98aac75SLinus Walleij	depends on MMU
925234b6cedSRussell King	select CLKSRC_MMIO
926d98aac75SLinus Walleij	select CPU_ARM926T
927bc581770SLinus Walleij	select HAVE_TCM
928d98aac75SLinus Walleij	select ARM_AMBA
9295485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
930d98aac75SLinus Walleij	select ARM_VIC
931d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
9326d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
93350667d63SLinus Walleij	select COMMON_CLK
934d98aac75SLinus Walleij	select GENERIC_GPIO
935cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
936d98aac75SLinus Walleij	help
937d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
938d98aac75SLinus Walleij
939ccf50e23SRussell Kingconfig ARCH_U8500
940ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
94167ae14fcSArnd Bergmann	depends on MMU
942ccf50e23SRussell King	select CPU_V7
943ccf50e23SRussell King	select ARM_AMBA
944ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9456d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
94694bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9477c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9483b55658aSDave Martin	select HAVE_SMP
949ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
950ccf50e23SRussell King	help
951ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
952ccf50e23SRussell King
953ccf50e23SRussell Kingconfig ARCH_NOMADIK
954ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
955ccf50e23SRussell King	select ARM_AMBA
956ccf50e23SRussell King	select ARM_VIC
957ccf50e23SRussell King	select CPU_ARM926T
9584a31bd28SLinus Walleij	select COMMON_CLK
959ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9600fa7be40SArnd Bergmann	select PINCTRL
961ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
962ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
963ccf50e23SRussell King	help
964ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
965ccf50e23SRussell King
9667c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9677c6337e2SKevin Hilman	bool "TI DaVinci"
9687c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
969dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9703bca103aSNicolas Pitre	select ZONE_DMA
9719232fcc9SKevin Hilman	select HAVE_IDE
9726d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
97320e9969bSDavid Brownell	select GENERIC_ALLOCATOR
974dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
975ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9767c6337e2SKevin Hilman	help
9777c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9787c6337e2SKevin Hilman
9793b938be6SRussell Kingconfig ARCH_OMAP
9803b938be6SRussell King	bool "TI OMAP"
98100a36698SArnd Bergmann	depends on MMU
9829483a578SDavid Brownell	select HAVE_CLK
9837444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
98489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
985354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
98606cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
9879af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9883b938be6SRussell King	help
9896e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9903b938be6SRussell King
991cee37e50Sviresh kumarconfig PLAT_SPEAR
992cee37e50Sviresh kumar	bool "ST SPEAr"
993cee37e50Sviresh kumar	select ARM_AMBA
994cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9956d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
9965df33a62SViresh Kumar	select COMMON_CLK
997d6e15d78SRussell King	select CLKSRC_MMIO
998cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
999cee37e50Sviresh kumar	select HAVE_CLK
1000cee37e50Sviresh kumar	help
1001cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1002cee37e50Sviresh kumar
100321f47fbcSAlexey Charkovconfig ARCH_VT8500
100421f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
100521f47fbcSAlexey Charkov	select CPU_ARM926T
100621f47fbcSAlexey Charkov	select GENERIC_GPIO
100721f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
100821f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
100921f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
101021f47fbcSAlexey Charkov	help
101121f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
101202c981c0SBinghua Duan
1013b85a3ef4SJohn Linnconfig ARCH_ZYNQ
1014b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
101502c981c0SBinghua Duan	select CPU_V7
101602c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
101702c981c0SBinghua Duan	select CLKDEV_LOOKUP
1018b85a3ef4SJohn Linn	select ARM_GIC
1019b85a3ef4SJohn Linn	select ARM_AMBA
1020b85a3ef4SJohn Linn	select ICST
1021ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
102202c981c0SBinghua Duan	select USE_OF
102302c981c0SBinghua Duan	help
1024b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
10251da177e4SLinus Torvaldsendchoice
10261da177e4SLinus Torvalds
1027ccf50e23SRussell King#
1028ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
1029ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
1030ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
1031ccf50e23SRussell King#
10323e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
10333e93a22bSGregory CLEMENT
103495b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
103595b8f20fSRussell King
103695b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
103795b8f20fSRussell King
10381da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
10391da177e4SLinus Torvalds
1040d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1041d94f944eSAnton Vorontsov
104295b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
104395b8f20fSRussell King
104495b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
104595b8f20fSRussell King
1046e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1047e7736d47SLennert Buytenhek
10481da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10491da177e4SLinus Torvalds
105059d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
105159d3a193SPaulius Zaleckas
105295b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
105395b8f20fSRussell King
10541da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10551da177e4SLinus Torvalds
10563f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10573f7e5815SLennert Buytenhek
10583f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10591da177e4SLinus Torvalds
1060285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1061285f5fa7SDan Williams
10621da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10631da177e4SLinus Torvalds
106495b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
106595b8f20fSRussell King
106695b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
106795b8f20fSRussell King
106895b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
106995b8f20fSRussell King
1070794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1071794d15b2SStanislav Samsonov
107295b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10731da177e4SLinus Torvalds
10741d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10751d3f33d5SShawn Guo
107695b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
107749cbe786SEric Miao
107895b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
107995b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
108095b8f20fSRussell King
1081d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1082d48af15eSTony Lindgren
1083d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10841da177e4SLinus Torvalds
10851dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10861dbae815STony Lindgren
10879dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1088585cf175STzachi Perelstein
108995b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
109095b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10911da177e4SLinus Torvalds
109295b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
109395b8f20fSRussell King
109495b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
109595b8f20fSRussell King
109695b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1097edabd38eSSaeed Bishara
1098cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1099a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1100a21765a7SBen Dooks
1101cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1102a21765a7SBen Dooks
110385fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1104b130d5c2SKukjin Kimif ARCH_S3C24XX
1105a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1106a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1107a21765a7SBen Dooksendif
11081da177e4SLinus Torvalds
1109a08ab637SBen Dooksif ARCH_S3C64XX
1110431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1111a08ab637SBen Dooksendif
1112a08ab637SBen Dooks
111349b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1114c4ffccddSKukjin Kim
11155a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
11165a7652f2SByungho Min
1117170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1118170f4e42SKukjin Kim
111983014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1120cc0e72b8SChanghwan Youn
1121882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
11221da177e4SLinus Torvalds
1123c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1124c5f80065SErik Gilling
112595b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
11261da177e4SLinus Torvalds
112795b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
11281da177e4SLinus Torvalds
11291da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
11301da177e4SLinus Torvalds
1131ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1132420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1133ceade897SRussell King
113421f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
113521f47fbcSAlexey Charkov
11367ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11377ec80ddfSwanzongshun
11381da177e4SLinus Torvalds# Definitions to make life easier
11391da177e4SLinus Torvaldsconfig ARCH_ACORN
11401da177e4SLinus Torvalds	bool
11411da177e4SLinus Torvalds
11427ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11437ae1f7ecSLennert Buytenhek	bool
1144469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
11457ae1f7ecSLennert Buytenhek
114669b02f6aSLennert Buytenhekconfig PLAT_ORION
114769b02f6aSLennert Buytenhek	bool
1148bfe45e0bSRussell King	select CLKSRC_MMIO
1149dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1150278b45b0SAndrew Lunn	select IRQ_DOMAIN
11512f129bf4SAndrew Lunn	select COMMON_CLK
115269b02f6aSLennert Buytenhek
1153bd5ce433SEric Miaoconfig PLAT_PXA
1154bd5ce433SEric Miao	bool
1155bd5ce433SEric Miao
1156f4b8b319SRussell Kingconfig PLAT_VERSATILE
1157f4b8b319SRussell King	bool
1158f4b8b319SRussell King
1159e3887714SRussell Kingconfig ARM_TIMER_SP804
1160e3887714SRussell King	bool
1161bfe45e0bSRussell King	select CLKSRC_MMIO
1162a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1163e3887714SRussell King
11641da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11651da177e4SLinus Torvalds
1166958cab0fSRussell Kingconfig ARM_NR_BANKS
1167958cab0fSRussell King	int
1168958cab0fSRussell King	default 16 if ARCH_EP93XX
1169958cab0fSRussell King	default 8
1170958cab0fSRussell King
1171afe4b25eSLennert Buytenhekconfig IWMMXT
1172afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1173ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1174ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1175afe4b25eSLennert Buytenhek	help
1176afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1177afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1178afe4b25eSLennert Buytenhek
11791da177e4SLinus Torvaldsconfig XSCALE_PMU
11801da177e4SLinus Torvalds	bool
1181bfc994b5SPaul Bolle	depends on CPU_XSCALE
11821da177e4SLinus Torvalds	default y
11831da177e4SLinus Torvalds
11840f4f0672SJamie Ilesconfig CPU_HAS_PMU
1185e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11868954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11870f4f0672SJamie Iles	default y
11880f4f0672SJamie Iles	bool
11890f4f0672SJamie Iles
119052108641Seric miaoconfig MULTI_IRQ_HANDLER
119152108641Seric miao	bool
119252108641Seric miao	help
119352108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
119452108641Seric miao
11953b93e7b0SHyok S. Choiif !MMU
11963b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11973b93e7b0SHyok S. Choiendif
11983b93e7b0SHyok S. Choi
1199f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1200f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1201f0c4b8d6SWill Deacon	depends on CPU_V6
1202f0c4b8d6SWill Deacon	help
1203f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1204f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1205f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1206f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1207f0c4b8d6SWill Deacon
12089cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
12099cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1210e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
12119cba3cccSCatalin Marinas	help
12129cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
12139cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
12149cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
12159cba3cccSCatalin Marinas	  recommended workaround.
12169cba3cccSCatalin Marinas
12177ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
12187ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
12197ce236fcSCatalin Marinas	depends on CPU_V7
12207ce236fcSCatalin Marinas	help
12217ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
12227ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
12237ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
12247ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
12257ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
12267ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
12277ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
12287ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
12297ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
12307ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
12317ce236fcSCatalin Marinas	  available in non-secure mode.
12327ce236fcSCatalin Marinas
1233855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1234855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1235855c551fSCatalin Marinas	depends on CPU_V7
1236855c551fSCatalin Marinas	help
1237855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1238855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1239855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1240855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1241855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1242855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1243855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1244855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1245855c551fSCatalin Marinas
12460516e464SCatalin Marinasconfig ARM_ERRATA_460075
12470516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12480516e464SCatalin Marinas	depends on CPU_V7
12490516e464SCatalin Marinas	help
12500516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12510516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12520516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12530516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12540516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12550516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12560516e464SCatalin Marinas	  may not be available in non-secure mode.
12570516e464SCatalin Marinas
12589f05027cSWill Deaconconfig ARM_ERRATA_742230
12599f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12609f05027cSWill Deacon	depends on CPU_V7 && SMP
12619f05027cSWill Deacon	help
12629f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12639f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12649f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12659f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12669f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12679f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12689f05027cSWill Deacon	  the two writes.
12699f05027cSWill Deacon
1270a672e99bSWill Deaconconfig ARM_ERRATA_742231
1271a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1272a672e99bSWill Deacon	depends on CPU_V7 && SMP
1273a672e99bSWill Deacon	help
1274a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1275a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1276a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1277a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1278a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1279a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1280a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1281a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1282a672e99bSWill Deacon	  capabilities of the processor.
1283a672e99bSWill Deacon
12849e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1285fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12862839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12879e65582aSSantosh Shilimkar	help
12889e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12899e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12909e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12919e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12929e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12939e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12949e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12952839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1296cdf357f1SWill Deacon
1297cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1298cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1299e66dc745SDave Martin	depends on CPU_V7
1300cdf357f1SWill Deacon	help
1301cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1302cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1303cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1304cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1305cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1306cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1307cdf357f1SWill Deacon	  entries regardless of the ASID.
1308475d92fcSWill Deacon
13091f0090a1SRussell Kingconfig PL310_ERRATA_727915
1310fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
13111f0090a1SRussell King	depends on CACHE_L2X0
13121f0090a1SRussell King	help
13131f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
13141f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
13151f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
13161f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
13171f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
13181f0090a1SRussell King	  Invalidate by Way operation.
13191f0090a1SRussell King
1320475d92fcSWill Deaconconfig ARM_ERRATA_743622
1321475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1322475d92fcSWill Deacon	depends on CPU_V7
1323475d92fcSWill Deacon	help
1324475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1325efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1326475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1327475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1328475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1329475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1330475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1331475d92fcSWill Deacon	  processor.
1332475d92fcSWill Deacon
13339a27c27cSWill Deaconconfig ARM_ERRATA_751472
13349a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1335ba90c516SDave Martin	depends on CPU_V7
13369a27c27cSWill Deacon	help
13379a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
13389a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13399a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13409a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13419a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13429a27c27cSWill Deacon
1343fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1344fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1345885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1346885028e4SSrinidhi Kasagar	help
1347885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1348885028e4SSrinidhi Kasagar
1349885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1350885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1351885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1352885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1353885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1354885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1355885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1356885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1357885028e4SSrinidhi Kasagar
1358fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1359fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1360fcbdc5feSWill Deacon	depends on CPU_V7
1361fcbdc5feSWill Deacon	help
1362fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1363fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1364fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1365fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1366fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1367fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1368fcbdc5feSWill Deacon
13695dab26afSWill Deaconconfig ARM_ERRATA_754327
13705dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13715dab26afSWill Deacon	depends on CPU_V7 && SMP
13725dab26afSWill Deacon	help
13735dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13745dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13755dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13765dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13775dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13785dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13795dab26afSWill Deacon
1380145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1381145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1382145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1383145e10e1SCatalin Marinas	help
1384145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1385145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1386145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1387145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1388145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1389145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1390145e10e1SCatalin Marinas	  is not affected.
1391145e10e1SCatalin Marinas
1392f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1393f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1394f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1395f630c1bdSWill Deacon	help
1396f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1397f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1398f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1399f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1400f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1401f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1402f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1403f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1404f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1405f630c1bdSWill Deacon
140611ed0ba1SWill Deaconconfig PL310_ERRATA_769419
140711ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
140811ed0ba1SWill Deacon	depends on CACHE_L2X0
140911ed0ba1SWill Deacon	help
141011ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
141111ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
141211ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
141311ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
141411ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
141511ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
141611ed0ba1SWill Deacon	  explicitly.
141711ed0ba1SWill Deacon
14181da177e4SLinus Torvaldsendmenu
14191da177e4SLinus Torvalds
14201da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
14211da177e4SLinus Torvalds
14221da177e4SLinus Torvaldsmenu "Bus support"
14231da177e4SLinus Torvalds
14241da177e4SLinus Torvaldsconfig ARM_AMBA
14251da177e4SLinus Torvalds	bool
14261da177e4SLinus Torvalds
14271da177e4SLinus Torvaldsconfig ISA
14281da177e4SLinus Torvalds	bool
14291da177e4SLinus Torvalds	help
14301da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
14311da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
14321da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
14331da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
14341da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
14351da177e4SLinus Torvalds
1436065909b9SRussell King# Select ISA DMA controller support
14371da177e4SLinus Torvaldsconfig ISA_DMA
14381da177e4SLinus Torvalds	bool
1439065909b9SRussell King	select ISA_DMA_API
14401da177e4SLinus Torvalds
1441065909b9SRussell King# Select ISA DMA interface
14425cae841bSAl Viroconfig ISA_DMA_API
14435cae841bSAl Viro	bool
14445cae841bSAl Viro
14451da177e4SLinus Torvaldsconfig PCI
14460b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14471da177e4SLinus Torvalds	help
14481da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14491da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14501da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14511da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14521da177e4SLinus Torvalds
145352882173SAnton Vorontsovconfig PCI_DOMAINS
145452882173SAnton Vorontsov	bool
145552882173SAnton Vorontsov	depends on PCI
145652882173SAnton Vorontsov
1457b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1458b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1459b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1460b080ac8aSMarcelo Roberto Jimenez	help
1461b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1462b080ac8aSMarcelo Roberto Jimenez
146336e23590SMatthew Wilcoxconfig PCI_SYSCALL
146436e23590SMatthew Wilcox	def_bool PCI
146536e23590SMatthew Wilcox
14661da177e4SLinus Torvalds# Select the host bridge type
14671da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14681da177e4SLinus Torvalds	bool
14691da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14701da177e4SLinus Torvalds	default y
14711da177e4SLinus Torvalds
1472a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1473a0113a99SMike Rapoport	bool
1474a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1475a0113a99SMike Rapoport	default y
1476a0113a99SMike Rapoport	select DMABOUNCE
1477a0113a99SMike Rapoport
14781da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14791da177e4SLinus Torvalds
14801da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14811da177e4SLinus Torvalds
14821da177e4SLinus Torvaldsendmenu
14831da177e4SLinus Torvalds
14841da177e4SLinus Torvaldsmenu "Kernel Features"
14851da177e4SLinus Torvalds
14863b55658aSDave Martinconfig HAVE_SMP
14873b55658aSDave Martin	bool
14883b55658aSDave Martin	help
14893b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14903b55658aSDave Martin	  capable CPU.
14913b55658aSDave Martin
14923b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14933b55658aSDave Martin	  options available to the user for configuration.
14943b55658aSDave Martin
14951da177e4SLinus Torvaldsconfig SMP
1496bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1497fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1498bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14993b55658aSDave Martin	depends on HAVE_SMP
15009934ebb8SArnd Bergmann	depends on MMU
1501f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
150289c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
15031da177e4SLinus Torvalds	help
15041da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
15051da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
15061da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
15071da177e4SLinus Torvalds
15081da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
15091da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
15101da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
15111da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
15121da177e4SLinus Torvalds	  run faster if you say N here.
15131da177e4SLinus Torvalds
1514395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
15151da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
151650a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
15171da177e4SLinus Torvalds
15181da177e4SLinus Torvalds	  If you don't know what to do here, say N.
15191da177e4SLinus Torvalds
1520f00ec48fSRussell Kingconfig SMP_ON_UP
1521f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1522f00ec48fSRussell King	depends on EXPERIMENTAL
15234d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1524f00ec48fSRussell King	default y
1525f00ec48fSRussell King	help
1526f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1527f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1528f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1529f00ec48fSRussell King	  savings.
1530f00ec48fSRussell King
1531f00ec48fSRussell King	  If you don't know what to do here, say Y.
1532f00ec48fSRussell King
1533c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1534c9018aabSVincent Guittot	bool "Support cpu topology definition"
1535c9018aabSVincent Guittot	depends on SMP && CPU_V7
1536c9018aabSVincent Guittot	default y
1537c9018aabSVincent Guittot	help
1538c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1539c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1540c9018aabSVincent Guittot	  topology of an ARM System.
1541c9018aabSVincent Guittot
1542c9018aabSVincent Guittotconfig SCHED_MC
1543c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1544c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1545c9018aabSVincent Guittot	help
1546c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1547c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1548c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1549c9018aabSVincent Guittot
1550c9018aabSVincent Guittotconfig SCHED_SMT
1551c9018aabSVincent Guittot	bool "SMT scheduler support"
1552c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1553c9018aabSVincent Guittot	help
1554c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1555c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1556c9018aabSVincent Guittot	  places. If unsure say N here.
1557c9018aabSVincent Guittot
1558a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1559a8cbcd92SRussell King	bool
1560a8cbcd92SRussell King	help
1561a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1562a8cbcd92SRussell King
1563022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER
1564022c03a2SMarc Zyngier	bool "Architected timer support"
1565022c03a2SMarc Zyngier	depends on CPU_V7
1566022c03a2SMarc Zyngier	help
1567022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1568022c03a2SMarc Zyngier
1569f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1570f32f4ce2SRussell King	bool
1571f32f4ce2SRussell King	depends on SMP
1572f32f4ce2SRussell King	help
1573f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1574f32f4ce2SRussell King
15758d5796d2SLennert Buytenhekchoice
15768d5796d2SLennert Buytenhek	prompt "Memory split"
15778d5796d2SLennert Buytenhek	default VMSPLIT_3G
15788d5796d2SLennert Buytenhek	help
15798d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15808d5796d2SLennert Buytenhek
15818d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15828d5796d2SLennert Buytenhek	  option alone!
15838d5796d2SLennert Buytenhek
15848d5796d2SLennert Buytenhek	config VMSPLIT_3G
15858d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15868d5796d2SLennert Buytenhek	config VMSPLIT_2G
15878d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15888d5796d2SLennert Buytenhek	config VMSPLIT_1G
15898d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15908d5796d2SLennert Buytenhekendchoice
15918d5796d2SLennert Buytenhek
15928d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15938d5796d2SLennert Buytenhek	hex
15948d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15958d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15968d5796d2SLennert Buytenhek	default 0xC0000000
15978d5796d2SLennert Buytenhek
15981da177e4SLinus Torvaldsconfig NR_CPUS
15991da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
16001da177e4SLinus Torvalds	range 2 32
16011da177e4SLinus Torvalds	depends on SMP
16021da177e4SLinus Torvalds	default "4"
16031da177e4SLinus Torvalds
1604a054a811SRussell Kingconfig HOTPLUG_CPU
1605a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1606a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1607a054a811SRussell King	help
1608a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1609a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1610a054a811SRussell King
161137ee16aeSRussell Kingconfig LOCAL_TIMERS
161237ee16aeSRussell King	bool "Use local timer interrupts"
1613971acb9bSRussell King	depends on SMP
161437ee16aeSRussell King	default y
161530d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
161637ee16aeSRussell King	help
161737ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
161837ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
161937ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
162037ee16aeSRussell King	  "thundering herd" at every timer tick.
162137ee16aeSRussell King
162244986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
162344986ab0SPeter De Schrijver (NVIDIA)	int
16243dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
162570227a45SPhilippe Langlais	default 355 if ARCH_U8500
16269a01ec30SPaul Parsons	default 264 if MACH_H4700
162739f47d9fSTarun Kanti DebBarma	default 512 if SOC_OMAP5
162844986ab0SPeter De Schrijver (NVIDIA)	default 0
162944986ab0SPeter De Schrijver (NVIDIA)	help
163044986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
163144986ab0SPeter De Schrijver (NVIDIA)
163244986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
163344986ab0SPeter De Schrijver (NVIDIA)
1634d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16351da177e4SLinus Torvalds
1636f8065813SRussell Kingconfig HZ
1637f8065813SRussell King	int
1638b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1639a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1640bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
16415248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16425da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1643f8065813SRussell King	default 100
1644f8065813SRussell King
164516c79651SCatalin Marinasconfig THUMB2_KERNEL
16464a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1647e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
164816c79651SCatalin Marinas	select AEABI
164916c79651SCatalin Marinas	select ARM_ASM_UNIFIED
165089bace65SArnd Bergmann	select ARM_UNWIND
165116c79651SCatalin Marinas	help
165216c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
165316c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
165416c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
165516c79651SCatalin Marinas
165616c79651SCatalin Marinas	  If unsure, say N.
165716c79651SCatalin Marinas
16586f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16596f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16606f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16616f685c5cSDave Martin	default y
16626f685c5cSDave Martin	help
16636f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16646f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16656f685c5cSDave Martin	  branch instructions.
16666f685c5cSDave Martin
16676f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16686f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16696f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16706f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16716f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16726f685c5cSDave Martin	  support.
16736f685c5cSDave Martin
16746f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16756f685c5cSDave Martin	  relocation" error when loading some modules.
16766f685c5cSDave Martin
16776f685c5cSDave Martin	  Until fixed tools are available, passing
16786f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16796f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16806f685c5cSDave Martin	  stack usage in some cases.
16816f685c5cSDave Martin
16826f685c5cSDave Martin	  The problem is described in more detail at:
16836f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16846f685c5cSDave Martin
16856f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16866f685c5cSDave Martin
16876f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16886f685c5cSDave Martin
16890becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16900becb088SCatalin Marinas	bool
16910becb088SCatalin Marinas
1692704bdda0SNicolas Pitreconfig AEABI
1693704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1694704bdda0SNicolas Pitre	help
1695704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1696704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1697704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1698704bdda0SNicolas Pitre
1699704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1700704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1701704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1702704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1703704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1704704bdda0SNicolas Pitre
1705704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1706704bdda0SNicolas Pitre
17076c90c872SNicolas Pitreconfig OABI_COMPAT
1708a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
17099bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
17106c90c872SNicolas Pitre	default y
17116c90c872SNicolas Pitre	help
17126c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
17136c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
17146c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
17156c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
17166c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
17176c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
17186c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
17196c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
17206c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
17216c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
17226c90c872SNicolas Pitre	  at all). If in doubt say Y.
17236c90c872SNicolas Pitre
1724eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1725e80d6a24SMel Gorman	bool
1726e80d6a24SMel Gorman
172705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
172805944d74SRussell King	bool
172905944d74SRussell King
173007a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
173107a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
173207a2f737SRussell King
173305944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1734be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1735c80d79d7SYasunori Goto
17367b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17377b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17387b7bf499SWill Deacon
1739053a96caSNicolas Pitreconfig HIGHMEM
1740e8db89a2SRussell King	bool "High Memory Support"
1741e8db89a2SRussell King	depends on MMU
1742053a96caSNicolas Pitre	help
1743053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1744053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1745053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1746053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1747053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1748053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1749053a96caSNicolas Pitre
1750053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1751053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1752053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1753053a96caSNicolas Pitre
1754053a96caSNicolas Pitre	  If unsure, say n.
1755053a96caSNicolas Pitre
175665cec8e3SRussell Kingconfig HIGHPTE
175765cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
175865cec8e3SRussell King	depends on HIGHMEM
175965cec8e3SRussell King
17601b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17611b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1762fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17631b8873a0SJamie Iles	default y
17641b8873a0SJamie Iles	help
17651b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17661b8873a0SJamie Iles	  disabled, perf events will use software events only.
17671b8873a0SJamie Iles
17683f22ab27SDave Hansensource "mm/Kconfig"
17693f22ab27SDave Hansen
1770c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1771c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1772c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1773c1b2d970SMagnus Damm	default "9" if SA1111
1774c1b2d970SMagnus Damm	default "11"
1775c1b2d970SMagnus Damm	help
1776c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1777c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1778c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1779c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1780c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1781c1b2d970SMagnus Damm	  increase this value.
1782c1b2d970SMagnus Damm
1783c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1784c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1785c1b2d970SMagnus Damm
17861da177e4SLinus Torvaldsconfig LEDS
17871da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1788e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
17898c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
17901da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
17911da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
179273a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
179325329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1794ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
17951da177e4SLinus Torvalds	help
17961da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
17971da177e4SLinus Torvalds	  to provide useful information about your current system status.
17981da177e4SLinus Torvalds
17991da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
18001da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
18011da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
18021da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
18031da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
18041da177e4SLinus Torvalds	  system, but the driver will do nothing.
18051da177e4SLinus Torvalds
18061da177e4SLinus Torvaldsconfig LEDS_TIMER
18071da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1808eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1809eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
18101da177e4SLinus Torvalds	depends on LEDS
18110567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
18121da177e4SLinus Torvalds	default y if ARCH_EBSA110
18131da177e4SLinus Torvalds	help
18141da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
18151da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
18161da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
18171da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
18181da177e4SLinus Torvalds	  debugging unstable kernels.
18191da177e4SLinus Torvalds
18201da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18211da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18221da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18231da177e4SLinus Torvalds
18241da177e4SLinus Torvaldsconfig LEDS_CPU
18251da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1826eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1827eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1828eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
18291da177e4SLinus Torvalds	depends on LEDS
18301da177e4SLinus Torvalds	help
18311da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
18321da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
18331da177e4SLinus Torvalds	  is not currently executing.
18341da177e4SLinus Torvalds
18351da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18361da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18371da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18381da177e4SLinus Torvalds
18391da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18401da177e4SLinus Torvalds	bool
1841f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18421da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1843e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18441da177e4SLinus Torvalds	help
18451da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18461da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18471da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18481da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18491da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18501da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18511da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18521da177e4SLinus Torvalds
185339ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
185439ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
185539ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
185639ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
185739ec58f3SLennert Buytenhek	help
185839ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
185939ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
186039ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
186139ec58f3SLennert Buytenhek
186239ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
186339ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
186439ec58f3SLennert Buytenhek	  such copy operations with large buffers.
186539ec58f3SLennert Buytenhek
186639ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
186739ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
186839ec58f3SLennert Buytenhek
186970c70d97SNicolas Pitreconfig SECCOMP
187070c70d97SNicolas Pitre	bool
187170c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
187270c70d97SNicolas Pitre	---help---
187370c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
187470c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
187570c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
187670c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
187770c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
187870c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
187970c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
188070c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
188170c70d97SNicolas Pitre	  defined by each seccomp mode.
188270c70d97SNicolas Pitre
1883c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1884c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18854a50bfe3SRussell King	depends on EXPERIMENTAL
1886c743f380SNicolas Pitre	help
1887c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1888c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1889c743f380SNicolas Pitre	  the stack just before the return address, and validates
1890c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1891c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1892c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1893c743f380SNicolas Pitre	  neutralized via a kernel panic.
1894c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1895c743f380SNicolas Pitre
189673a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
189773a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
189873a65b3fSUwe Kleine-König	help
189973a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
190073a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
190173a65b3fSUwe Kleine-König
19021da177e4SLinus Torvaldsendmenu
19031da177e4SLinus Torvalds
19041da177e4SLinus Torvaldsmenu "Boot options"
19051da177e4SLinus Torvalds
19069eb8f674SGrant Likelyconfig USE_OF
19079eb8f674SGrant Likely	bool "Flattened Device Tree support"
19089eb8f674SGrant Likely	select OF
19099eb8f674SGrant Likely	select OF_EARLY_FLATTREE
191008a543adSGrant Likely	select IRQ_DOMAIN
19119eb8f674SGrant Likely	help
19129eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
19139eb8f674SGrant Likely
19141da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
19151da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
19161da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
19171da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
19181da177e4SLinus Torvalds	default "0"
19191da177e4SLinus Torvalds	help
19201da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
19211da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
19221da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
19231da177e4SLinus Torvalds	  value in their defconfig file.
19241da177e4SLinus Torvalds
19251da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19261da177e4SLinus Torvalds
19271da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
19281da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
19291da177e4SLinus Torvalds	default "0"
19301da177e4SLinus Torvalds	help
1931f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1932f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1933f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1934f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1935f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1936f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19371da177e4SLinus Torvalds
19381da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19391da177e4SLinus Torvalds
19401da177e4SLinus Torvaldsconfig ZBOOT_ROM
19411da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19421da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19431da177e4SLinus Torvalds	help
19441da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19451da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19461da177e4SLinus Torvalds
1947090ab3ffSSimon Hormanchoice
1948090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1949090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1950090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1951090ab3ffSSimon Horman	help
1952090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
195359bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1954090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1955090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
195659bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1957090ab3ffSSimon Horman	  rest the kernel image to RAM.
1958090ab3ffSSimon Horman
1959090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1960090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1961090ab3ffSSimon Horman	help
1962090ab3ffSSimon Horman	  Do not load image from SD or MMC
1963090ab3ffSSimon Horman
1964f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1965f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1966f45b1149SSimon Horman	help
1967090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1968090ab3ffSSimon Horman
1969090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1970090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1971090ab3ffSSimon Horman	help
1972090ab3ffSSimon Horman	  Load image from SDHI hardware block
1973090ab3ffSSimon Horman
1974090ab3ffSSimon Hormanendchoice
1975f45b1149SSimon Horman
1976e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1977e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1978e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1979e2a6a3aaSJohn Bonesio	help
1980e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1981e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1982e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1983e2a6a3aaSJohn Bonesio
1984e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1985e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1986e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1987e2a6a3aaSJohn Bonesio
1988e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1989e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1990e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1991e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1992e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1993e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1994e2a6a3aaSJohn Bonesio	  to this option.
1995e2a6a3aaSJohn Bonesio
1996b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1997b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1998b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1999b90b9a38SNicolas Pitre	help
2000b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
2001b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
2002b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
2003b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
2004b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
2005b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
2006b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
2007b90b9a38SNicolas Pitre
2008d0f34a11SGenoud Richardchoice
2009d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2010d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2011d0f34a11SGenoud Richard
2012d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2013d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
2014d0f34a11SGenoud Richard	help
2015d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
2016d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
2017d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
2018d0f34a11SGenoud Richard
2019d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2020d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
2021d0f34a11SGenoud Richard	help
2022d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
2023d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
2024d0f34a11SGenoud Richard
2025d0f34a11SGenoud Richardendchoice
2026d0f34a11SGenoud Richard
20271da177e4SLinus Torvaldsconfig CMDLINE
20281da177e4SLinus Torvalds	string "Default kernel command string"
20291da177e4SLinus Torvalds	default ""
20301da177e4SLinus Torvalds	help
20311da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
20321da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
20331da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
20341da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
20351da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
20361da177e4SLinus Torvalds
20374394c124SVictor Boiviechoice
20384394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
20394394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
20404394c124SVictor Boivie
20414394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
20424394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
20434394c124SVictor Boivie	help
20444394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
20454394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
20464394c124SVictor Boivie	  string provided in CMDLINE will be used.
20474394c124SVictor Boivie
20484394c124SVictor Boivieconfig CMDLINE_EXTEND
20494394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20504394c124SVictor Boivie	help
20514394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20524394c124SVictor Boivie	  appended to the default kernel command string.
20534394c124SVictor Boivie
205492d2040dSAlexander Hollerconfig CMDLINE_FORCE
205592d2040dSAlexander Holler	bool "Always use the default kernel command string"
205692d2040dSAlexander Holler	help
205792d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
205892d2040dSAlexander Holler	  loader passes other arguments to the kernel.
205992d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
206092d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20614394c124SVictor Boivieendchoice
206292d2040dSAlexander Holler
20631da177e4SLinus Torvaldsconfig XIP_KERNEL
20641da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2065497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
20661da177e4SLinus Torvalds	help
20671da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20681da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20691da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20701da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20711da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20721da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20731da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20741da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20751da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20761da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20771da177e4SLinus Torvalds
20781da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20791da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20801da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20811da177e4SLinus Torvalds
20821da177e4SLinus Torvalds	  If unsure, say N.
20831da177e4SLinus Torvalds
20841da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20851da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20861da177e4SLinus Torvalds	depends on XIP_KERNEL
20871da177e4SLinus Torvalds	default "0x00080000"
20881da177e4SLinus Torvalds	help
20891da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20901da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20911da177e4SLinus Torvalds	  own flash usage.
20921da177e4SLinus Torvalds
2093c587e4a6SRichard Purdieconfig KEXEC
2094c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
209502b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2096c587e4a6SRichard Purdie	help
2097c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2098c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
209901dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2100c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2101c587e4a6SRichard Purdie
2102c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2103c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2104c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2105c587e4a6SRichard Purdie	  support.
2106c587e4a6SRichard Purdie
21074cd9d6f7SRichard Purdieconfig ATAGS_PROC
21084cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2109b98d7291SUli Luckas	depends on KEXEC
2110b98d7291SUli Luckas	default y
21114cd9d6f7SRichard Purdie	help
21124cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
21134cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
21144cd9d6f7SRichard Purdie
2115cb5d39b3SMika Westerbergconfig CRASH_DUMP
2116cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2117cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2118cb5d39b3SMika Westerberg	help
2119cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2120cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2121cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2122cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2123cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2124cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2125cb5d39b3SMika Westerberg
2126cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2127cb5d39b3SMika Westerberg
2128e69edc79SEric Miaoconfig AUTO_ZRELADDR
2129e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2130e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2131e69edc79SEric Miao	help
2132e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2133e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2134e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2135e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2136e69edc79SEric Miao	  from start of memory.
2137e69edc79SEric Miao
21381da177e4SLinus Torvaldsendmenu
21391da177e4SLinus Torvalds
2140ac9d7efcSRussell Kingmenu "CPU Power Management"
21411da177e4SLinus Torvalds
214289c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
21431da177e4SLinus Torvalds
21441da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
21451da177e4SLinus Torvalds
214664f102b6SYong Shenconfig CPU_FREQ_IMX
214764f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
214864f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
2149f637c4c9SArnd Bergmann	select CPU_FREQ_TABLE
215064f102b6SYong Shen	help
215164f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
215264f102b6SYong Shen
21531da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
21541da177e4SLinus Torvalds	bool
21551da177e4SLinus Torvalds
21561da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
21571da177e4SLinus Torvalds	bool
21581da177e4SLinus Torvalds
21591da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
21601da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
21611da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
21621da177e4SLinus Torvalds	default y
21631da177e4SLinus Torvalds	help
21641da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21651da177e4SLinus Torvalds
21661da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21671da177e4SLinus Torvalds
21681da177e4SLinus Torvalds	  If in doubt, say Y.
21691da177e4SLinus Torvalds
21709e2697ffSRussell Kingconfig CPU_FREQ_PXA
21719e2697ffSRussell King	bool
21729e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21739e2697ffSRussell King	default y
2174ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21759e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21769e2697ffSRussell King
21779d56c02aSBen Dooksconfig CPU_FREQ_S3C
21789d56c02aSBen Dooks	bool
21799d56c02aSBen Dooks	help
21809d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21819d56c02aSBen Dooks
21829d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21834a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2184b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
21859d56c02aSBen Dooks	select CPU_FREQ_S3C
21869d56c02aSBen Dooks	help
21879d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
21889d56c02aSBen Dooks	  of CPUs.
21899d56c02aSBen Dooks
21909d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
21919d56c02aSBen Dooks
21929d56c02aSBen Dooks	  If in doubt, say N.
21939d56c02aSBen Dooks
21949d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21954a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
21969d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
21979d56c02aSBen Dooks	help
21989d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
21999d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
22009d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
22019d56c02aSBen Dooks
22029d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
22039d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
22049d56c02aSBen Dooks
22059d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
22069d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
22079d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
22089d56c02aSBen Dooks	help
22099d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
22109d56c02aSBen Dooks
22119d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
22129d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
22139d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
22149d56c02aSBen Dooks	help
22159d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
22169d56c02aSBen Dooks
2217e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2218e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2219e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2220e6d197a6SBen Dooks	help
2221e6d197a6SBen Dooks	  Export status information via debugfs.
2222e6d197a6SBen Dooks
22231da177e4SLinus Torvaldsendif
22241da177e4SLinus Torvalds
2225ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2226ac9d7efcSRussell King
2227ac9d7efcSRussell Kingendmenu
2228ac9d7efcSRussell King
22291da177e4SLinus Torvaldsmenu "Floating point emulation"
22301da177e4SLinus Torvalds
22311da177e4SLinus Torvaldscomment "At least one emulation must be selected"
22321da177e4SLinus Torvalds
22331da177e4SLinus Torvaldsconfig FPE_NWFPE
22341da177e4SLinus Torvalds	bool "NWFPE math emulation"
2235593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
22361da177e4SLinus Torvalds	---help---
22371da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
22381da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
22391da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
22401da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
22411da177e4SLinus Torvalds
22421da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
22431da177e4SLinus Torvalds	  early in the bootup.
22441da177e4SLinus Torvalds
22451da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
22461da177e4SLinus Torvalds	bool "Support extended precision"
2247bedf142bSLennert Buytenhek	depends on FPE_NWFPE
22481da177e4SLinus Torvalds	help
22491da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
22501da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
22511da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
22521da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
22531da177e4SLinus Torvalds	  floating point emulator without any good reason.
22541da177e4SLinus Torvalds
22551da177e4SLinus Torvalds	  You almost surely want to say N here.
22561da177e4SLinus Torvalds
22571da177e4SLinus Torvaldsconfig FPE_FASTFPE
22581da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
22598993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
22601da177e4SLinus Torvalds	---help---
22611da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22621da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22631da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22641da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22651da177e4SLinus Torvalds
22661da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22671da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22681da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22691da177e4SLinus Torvalds	  choose NWFPE.
22701da177e4SLinus Torvalds
22711da177e4SLinus Torvaldsconfig VFP
22721da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2273e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22741da177e4SLinus Torvalds	help
22751da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22761da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22771da177e4SLinus Torvalds
22781da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22791da177e4SLinus Torvalds	  release notes and additional status information.
22801da177e4SLinus Torvalds
22811da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22821da177e4SLinus Torvalds
228325ebee02SCatalin Marinasconfig VFPv3
228425ebee02SCatalin Marinas	bool
228525ebee02SCatalin Marinas	depends on VFP
228625ebee02SCatalin Marinas	default y if CPU_V7
228725ebee02SCatalin Marinas
2288b5872db4SCatalin Marinasconfig NEON
2289b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2290b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2291b5872db4SCatalin Marinas	help
2292b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2293b5872db4SCatalin Marinas	  Extension.
2294b5872db4SCatalin Marinas
22951da177e4SLinus Torvaldsendmenu
22961da177e4SLinus Torvalds
22971da177e4SLinus Torvaldsmenu "Userspace binary formats"
22981da177e4SLinus Torvalds
22991da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
23001da177e4SLinus Torvalds
23011da177e4SLinus Torvaldsconfig ARTHUR
23021da177e4SLinus Torvalds	tristate "RISC OS personality"
2303704bdda0SNicolas Pitre	depends on !AEABI
23041da177e4SLinus Torvalds	help
23051da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
23061da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
23071da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
23081da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
23091da177e4SLinus Torvalds	  will be called arthur).
23101da177e4SLinus Torvalds
23111da177e4SLinus Torvaldsendmenu
23121da177e4SLinus Torvalds
23131da177e4SLinus Torvaldsmenu "Power management options"
23141da177e4SLinus Torvalds
2315eceab4acSRussell Kingsource "kernel/power/Kconfig"
23161da177e4SLinus Torvalds
2317f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
23183d5e8af4SStephen Warren	depends on !ARCH_S5PC100 && !ARCH_TEGRA
23196a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
23203f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2321f4cb5700SJohannes Berg	def_bool y
2322f4cb5700SJohannes Berg
232315e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
232415e0d9e3SArnd Bergmann	def_bool PM_SLEEP
232515e0d9e3SArnd Bergmann
23261da177e4SLinus Torvaldsendmenu
23271da177e4SLinus Torvalds
2328d5950b43SSam Ravnborgsource "net/Kconfig"
2329d5950b43SSam Ravnborg
2330ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
23311da177e4SLinus Torvalds
23321da177e4SLinus Torvaldssource "fs/Kconfig"
23331da177e4SLinus Torvalds
23341da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
23351da177e4SLinus Torvalds
23361da177e4SLinus Torvaldssource "security/Kconfig"
23371da177e4SLinus Torvalds
23381da177e4SLinus Torvaldssource "crypto/Kconfig"
23391da177e4SLinus Torvalds
23401da177e4SLinus Torvaldssource "lib/Kconfig"
2341