1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T 61d8f51d4SScott Wood select ARCH_CLOCKSOURCE_DATA 7c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 821266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 92b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 10ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 11d8ae8a37SChristoph Hellwig select ARCH_HAS_KEEPINITRD 1275851720SDmitry Vyukov select ARCH_HAS_KCOV 13e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 143010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 15ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 16347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 1775851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 18ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 19ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 20dc2acdedSChristoph Hellwig select ARCH_HAS_TEARDOWN_DMA_OPS if MMU 213d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 22171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 23957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 24350e88baSMike Rapoport select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC 25d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 267c703e54SChristoph Hellwig select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN 27ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 28ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 294badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 30017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 310cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 32b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 33ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 34171b3f0dSRussell King select CLONE_BACKWARDS 35f00790aaSRussell King select CPU_PM if SUSPEND || CPU_IDLE 36dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 37ff4c25f2SChristoph Hellwig select DMA_DECLARE_COHERENT 38f0edfea8SChristoph Hellwig select DMA_REMAP if MMU 39b01aec9bSBorislav Petkov select EDAC_SUPPORT 40b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 4136d0fd21SLaura Abbott select GENERIC_ALLOCATOR 422ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 43f00790aaSRussell King select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI 44b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 45ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 462937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 47171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 48b1b3f49cSRussell King select GENERIC_IRQ_PROBE 49b1b3f49cSRussell King select GENERIC_IRQ_SHOW 507c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 51b1b3f49cSRussell King select GENERIC_PCI_IOMAP 5238ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 53b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 54b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 55b1b3f49cSRussell King select GENERIC_STRNLEN_USER 56a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 57b1b3f49cSRussell King select HARDIRQS_SW_RESEND 58f00790aaSRussell King select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT 590b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 60437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 61437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 62e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 63f00790aaSRussell King select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT 6408626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 650693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 66b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 6739c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 68171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 69b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 70b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 71b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 72f00790aaSRussell King select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 73620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 74dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 755f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 76f00790aaSRussell King select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL 7750362162SRussell King select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG 78f00790aaSRussell King select HAVE_FUNCTION_TRACER if !XIP_KERNEL 796b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 80f00790aaSRussell King select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7) 81b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 8287c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 83b1b3f49cSRussell King select HAVE_KERNEL_GZIP 84f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 85b1b3f49cSRussell King select HAVE_KERNEL_LZMA 86b1b3f49cSRussell King select HAVE_KERNEL_LZO 87b1b3f49cSRussell King select HAVE_KERNEL_XZ 88cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 89f00790aaSRussell King select HAVE_KRETPROBES if HAVE_KPROBES 907d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 9142a0bb3fSPetr Mladek select HAVE_NMI 92f00790aaSRussell King select HAVE_OPROFILE if HAVE_PERF_EVENTS 930dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 947ada189fSJamie Iles select HAVE_PERF_EVENTS 9549863894SWill Deacon select HAVE_PERF_REGS 9649863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 97f00790aaSRussell King select HAVE_RCU_TABLE_FREE if SMP && ARM_LPAE 98e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 999800b9dcSMathieu Desnoyers select HAVE_RSEQ 100d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 101b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 102af1839ebSCatalin Marinas select HAVE_UID16 10331c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 104da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 105171b3f0dSRussell King select MODULES_USE_ELF_REL 106f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 107aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 108171b3f0dSRussell King select OLD_SIGACTION 109171b3f0dSRussell King select OLD_SIGSUSPEND3 11020f1b79dSChristoph Hellwig select PCI_SYSCALL if PCI 111b1b3f49cSRussell King select PERF_USE_VMALLOC 112b26d07a0SJinbum Park select REFCOUNT_FULL 113b1b3f49cSRussell King select RTC_LIB 114b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 115171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 116171b3f0dSRussell King # according to that. Thanks. 1171da177e4SLinus Torvalds help 1181da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 119f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1201da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1211da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1221da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1231da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1241da177e4SLinus Torvalds 12574facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 12674facffeSRussell King bool 12774facffeSRussell King 1284ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1294ce63fcdSMarek Szyprowski bool 130b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 131b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1324ce63fcdSMarek Szyprowski 13360460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 13460460abfSSeung-Woo Kim 13560460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 13660460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 13760460abfSSeung-Woo Kim range 4 9 13860460abfSSeung-Woo Kim default 8 13960460abfSSeung-Woo Kim help 14060460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 14160460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 14260460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 14360460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 14460460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 14560460abfSSeung-Woo Kim virtual space with just a few allocations. 14660460abfSSeung-Woo Kim 14760460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 14860460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 14960460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 15060460abfSSeung-Woo Kim by the PAGE_SIZE. 15160460abfSSeung-Woo Kim 15260460abfSSeung-Woo Kimendif 15360460abfSSeung-Woo Kim 15475e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 15575e7153aSRalf Baechle bool 15675e7153aSRalf Baechle 157bc581770SLinus Walleijconfig HAVE_TCM 158bc581770SLinus Walleij bool 159bc581770SLinus Walleij select GENERIC_ALLOCATOR 160bc581770SLinus Walleij 161e119bfffSRussell Kingconfig HAVE_PROC_CPU 162e119bfffSRussell King bool 163e119bfffSRussell King 164ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1655ea81769SAl Viro bool 1665ea81769SAl Viro 1671da177e4SLinus Torvaldsconfig SBUS 1681da177e4SLinus Torvalds bool 1691da177e4SLinus Torvalds 170f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 171f16fb1ecSRussell King bool 172f16fb1ecSRussell King default y 173f16fb1ecSRussell King 174f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 175f16fb1ecSRussell King bool 176f16fb1ecSRussell King default y 177f16fb1ecSRussell King 1787ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1797ad1bcb2SRussell King bool 180cb1293e2SArnd Bergmann default !CPU_V7M 1817ad1bcb2SRussell King 182f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 183f0d1b0b3SDavid Howells bool 184f0d1b0b3SDavid Howells 185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 186f0d1b0b3SDavid Howells bool 187f0d1b0b3SDavid Howells 1884a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1894a1b5733SEduardo Valentin bool 1904a1b5733SEduardo Valentin 191a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 192a5f4c561SStefan Agner def_bool y if MMU 193a5f4c561SStefan Agner 194b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 195b89c3b16SAkinobu Mita bool 196b89c3b16SAkinobu Mita default y 197b89c3b16SAkinobu Mita 1981da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1991da177e4SLinus Torvalds bool 2001da177e4SLinus Torvalds default y 2011da177e4SLinus Torvalds 202a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 203a08b6b79Sviro@ZenIV.linux.org.uk bool 204a08b6b79Sviro@ZenIV.linux.org.uk 2055ac6da66SChristoph Lameterconfig ZONE_DMA 2065ac6da66SChristoph Lameter bool 2075ac6da66SChristoph Lameter 208c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 209c7edc9e3SDavid A. Long def_bool y 210c7edc9e3SDavid A. Long 21158af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21258af4a24SRob Herring bool 21358af4a24SRob Herring 2141da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2151da177e4SLinus Torvalds bool 2161da177e4SLinus Torvalds 2171da177e4SLinus Torvaldsconfig FIQ 2181da177e4SLinus Torvalds bool 2191da177e4SLinus Torvalds 22013a5045dSRob Herringconfig NEED_RET_TO_USER 22113a5045dSRob Herring bool 22213a5045dSRob Herring 223034d2f5aSAl Viroconfig ARCH_MTD_XIP 224034d2f5aSAl Viro bool 225034d2f5aSAl Viro 226dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 227c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 228c1becedcSRussell King default y 229b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 230dc21af99SRussell King help 231111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 232111e9a5cSRussell King boot and module load time according to the position of the 233111e9a5cSRussell King kernel in system memory. 234dc21af99SRussell King 235111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 236daece596SNicolas Pitre of physical memory is at a 16MB boundary. 237dc21af99SRussell King 238c1becedcSRussell King Only disable this option if you know that you do not require 239c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 240c1becedcSRussell King you need to shrink the kernel to the minimal size. 241c1becedcSRussell King 242c334bc15SRob Herringconfig NEED_MACH_IO_H 243c334bc15SRob Herring bool 244c334bc15SRob Herring help 245c334bc15SRob Herring Select this when mach/io.h is required to provide special 246c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 247c334bc15SRob Herring be avoided when possible. 248c334bc15SRob Herring 2490cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2501b9f95f8SNicolas Pitre bool 251111e9a5cSRussell King help 2520cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2530cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2540cdc8b92SNicolas Pitre be avoided when possible. 2551b9f95f8SNicolas Pitre 2561b9f95f8SNicolas Pitreconfig PHYS_OFFSET 257974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 258c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 259974c0724SNicolas Pitre default DRAM_BASE if !MMU 260c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 261c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 262c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 263c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 264c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 2658f2c0062SLinus Walleij ARCH_REALVIEW 266c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 267c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 268b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2691b9f95f8SNicolas Pitre help 2701b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2711b9f95f8SNicolas Pitre location of main memory in your system. 272cada3c08SRussell King 27387e040b6SSimon Glassconfig GENERIC_BUG 27487e040b6SSimon Glass def_bool y 27587e040b6SSimon Glass depends on BUG 27687e040b6SSimon Glass 2771bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2781bcad26eSKirill A. Shutemov int 2791bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2801bcad26eSKirill A. Shutemov default 2 2811bcad26eSKirill A. Shutemov 2821da177e4SLinus Torvaldsmenu "System Type" 2831da177e4SLinus Torvalds 2843c427975SHyok S. Choiconfig MMU 2853c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2863c427975SHyok S. Choi default y 2873c427975SHyok S. Choi help 2883c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2893c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2903c427975SHyok S. Choi 291e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 292e0c25d95SDaniel Cashman default 8 293e0c25d95SDaniel Cashman 294e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 295e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 296e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 297e0c25d95SDaniel Cashman default 16 298e0c25d95SDaniel Cashman 299ccf50e23SRussell King# 300ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 301ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 302ccf50e23SRussell King# 3031da177e4SLinus Torvaldschoice 3041da177e4SLinus Torvalds prompt "ARM system type" 30570722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3061420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3071da177e4SLinus Torvalds 308387798b3SRob Herringconfig ARCH_MULTIPLATFORM 309387798b3SRob Herring bool "Allow multiple platforms to be selected" 310b1b3f49cSRussell King depends on MMU 31142dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 312387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 313387798b3SRob Herring select AUTO_ZRELADDR 314bb0eb050SDaniel Lezcano select TIMER_OF 31566314223SDinh Nguyen select COMMON_CLK 316ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 3174c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 318eb01d42aSChristoph Hellwig select HAVE_PCI 3192eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 32066314223SDinh Nguyen select SPARSE_IRQ 32166314223SDinh Nguyen select USE_OF 32266314223SDinh Nguyen 3239c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3249c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3259c77bc43SStefan Agner depends on !MMU 3269c77bc43SStefan Agner select ARM_NVIC 327499f1640SStefan Agner select AUTO_ZRELADDR 328bb0eb050SDaniel Lezcano select TIMER_OF 3299c77bc43SStefan Agner select COMMON_CLK 3309c77bc43SStefan Agner select CPU_V7M 3319c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3329c77bc43SStefan Agner select NO_IOPORT_MAP 3339c77bc43SStefan Agner select SPARSE_IRQ 3349c77bc43SStefan Agner select USE_OF 3359c77bc43SStefan Agner 3361da177e4SLinus Torvaldsconfig ARCH_EBSA110 3371da177e4SLinus Torvalds bool "EBSA-110" 338b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 339c750815eSRussell King select CPU_SA110 340f7e68bbfSRussell King select ISA 341c334bc15SRob Herring select NEED_MACH_IO_H 3420cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 343ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3441da177e4SLinus Torvalds help 3451da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 346f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3471da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3481da177e4SLinus Torvalds parallel port. 3491da177e4SLinus Torvalds 350e7736d47SLennert Buytenhekconfig ARCH_EP93XX 351e7736d47SLennert Buytenhek bool "EP93xx-based" 35280320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 353e7736d47SLennert Buytenhek select ARM_AMBA 354cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 355e7736d47SLennert Buytenhek select ARM_VIC 356b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3576d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 358000bc178SLinus Walleij select CLKSRC_MMIO 359b1b3f49cSRussell King select CPU_ARM920T 360000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3615c34a4e8SLinus Walleij select GPIOLIB 362e7736d47SLennert Buytenhek help 363e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 364e7736d47SLennert Buytenhek 3651da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3661da177e4SLinus Torvalds bool "FootBridge" 367c750815eSRussell King select CPU_SA110 3681da177e4SLinus Torvalds select FOOTBRIDGE 3694e8d7637SRussell King select GENERIC_CLOCKEVENTS 370d0ee9f40SArnd Bergmann select HAVE_IDE 3718ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3720cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 373f999b8bdSMartin Michlmayr help 374f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 375f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3761da177e4SLinus Torvalds 3774af6fee1SDeepak Saxenaconfig ARCH_NETX 3784af6fee1SDeepak Saxena bool "Hilscher NetX based" 379b1b3f49cSRussell King select ARM_VIC 380234b6cedSRussell King select CLKSRC_MMIO 381c750815eSRussell King select CPU_ARM926T 3822fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 383f999b8bdSMartin Michlmayr help 3844af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 3854af6fee1SDeepak Saxena 3863b938be6SRussell Kingconfig ARCH_IOP13XX 3873b938be6SRussell King bool "IOP13xx-based" 3883b938be6SRussell King depends on MMU 389b1b3f49cSRussell King select CPU_XSC3 3900cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 39113a5045dSRob Herring select NEED_RET_TO_USER 392eb01d42aSChristoph Hellwig select FORCE_PCI 393b1b3f49cSRussell King select PLAT_IOP 394b1b3f49cSRussell King select VMSPLIT_1G 39537ebbcffSThomas Gleixner select SPARSE_IRQ 3963b938be6SRussell King help 3973b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 3983b938be6SRussell King 3993f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4003f7e5815SLennert Buytenhek bool "IOP32x-based" 401a4f7e763SRussell King depends on MMU 402c750815eSRussell King select CPU_XSCALE 403e9004f50SLinus Walleij select GPIO_IOP 4045c34a4e8SLinus Walleij select GPIOLIB 40513a5045dSRob Herring select NEED_RET_TO_USER 406eb01d42aSChristoph Hellwig select FORCE_PCI 407b1b3f49cSRussell King select PLAT_IOP 408f999b8bdSMartin Michlmayr help 4093f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4103f7e5815SLennert Buytenhek processors. 4113f7e5815SLennert Buytenhek 4123f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4133f7e5815SLennert Buytenhek bool "IOP33x-based" 4143f7e5815SLennert Buytenhek depends on MMU 415c750815eSRussell King select CPU_XSCALE 416e9004f50SLinus Walleij select GPIO_IOP 4175c34a4e8SLinus Walleij select GPIOLIB 41813a5045dSRob Herring select NEED_RET_TO_USER 419eb01d42aSChristoph Hellwig select FORCE_PCI 420b1b3f49cSRussell King select PLAT_IOP 4213f7e5815SLennert Buytenhek help 4223f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4231da177e4SLinus Torvalds 4243b938be6SRussell Kingconfig ARCH_IXP4XX 4253b938be6SRussell King bool "IXP4xx-based" 426a4f7e763SRussell King depends on MMU 42758af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 42851aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 429c750815eSRussell King select CPU_XSCALE 430b1b3f49cSRussell King select DMABOUNCE if PCI 4313b938be6SRussell King select GENERIC_CLOCKEVENTS 43298ac0cc2SLinus Walleij select GENERIC_IRQ_MULTI_HANDLER 43355ec465eSLinus Walleij select GPIO_IXP4XX 4345c34a4e8SLinus Walleij select GPIOLIB 435eb01d42aSChristoph Hellwig select HAVE_PCI 43655ec465eSLinus Walleij select IXP4XX_IRQ 43765af6667SLinus Walleij select IXP4XX_TIMER 438c334bc15SRob Herring select NEED_MACH_IO_H 4399296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 440171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 441c4713074SLennert Buytenhek help 4423b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 443c4713074SLennert Buytenhek 444edabd38eSSaeed Bisharaconfig ARCH_DOVE 445edabd38eSSaeed Bishara bool "Marvell Dove" 446756b2531SSebastian Hesselbarth select CPU_PJ4 447edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4484c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4495c34a4e8SLinus Walleij select GPIOLIB 450eb01d42aSChristoph Hellwig select HAVE_PCI 451171b3f0dSRussell King select MVEBU_MBUS 4529139acd1SSebastian Hesselbarth select PINCTRL 4539139acd1SSebastian Hesselbarth select PINCTRL_DOVE 454abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4555cdbe5d2SArnd Bergmann select SPARSE_IRQ 456c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 457edabd38eSSaeed Bishara help 458edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 459edabd38eSSaeed Bishara 460c53c9cf6SAndrew Victorconfig ARCH_KS8695 461c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 462c7e783d6SLinus Walleij select CLKSRC_MMIO 463b1b3f49cSRussell King select CPU_ARM922T 464c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 4655c34a4e8SLinus Walleij select GPIOLIB 466b1b3f49cSRussell King select NEED_MACH_MEMORY_H 467c53c9cf6SAndrew Victor help 468c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 469c53c9cf6SAndrew Victor System-on-Chip devices. 470c53c9cf6SAndrew Victor 471788c9700SRussell Kingconfig ARCH_W90X900 472788c9700SRussell King bool "Nuvoton W90X900 CPU" 4736d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4746fa5d5f7SRussell King select CLKSRC_MMIO 475b1b3f49cSRussell King select CPU_ARM926T 47658b5369eSwanzongshun select GENERIC_CLOCKEVENTS 4775c34a4e8SLinus Walleij select GPIOLIB 478777f9bebSLennert Buytenhek help 479a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 480a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 481a8bc4eadSwanzongshun the ARM series product line, you can login the following 482a8bc4eadSwanzongshun link address to know more. 483a8bc4eadSwanzongshun 484a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 485a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 486585cf175STzachi Perelstein 48793e22567SRussell Kingconfig ARCH_LPC32XX 48893e22567SRussell King bool "NXP LPC32XX" 48993e22567SRussell King select ARM_AMBA 4904073723aSRussell King select CLKDEV_LOOKUP 491c227f127SVladimir Zapolskiy select CLKSRC_LPC32XX 492c227f127SVladimir Zapolskiy select COMMON_CLK 49393e22567SRussell King select CPU_ARM926T 49493e22567SRussell King select GENERIC_CLOCKEVENTS 4954c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4965c34a4e8SLinus Walleij select GPIOLIB 4978cb17b5eSVladimir Zapolskiy select SPARSE_IRQ 49893e22567SRussell King select USE_OF 49993e22567SRussell King help 50093e22567SRussell King Support for the NXP LPC32XX family of processors 50193e22567SRussell King 5021da177e4SLinus Torvaldsconfig ARCH_PXA 5032c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 504a4f7e763SRussell King depends on MMU 505b1b3f49cSRussell King select ARCH_MTD_XIP 506b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 507b1b3f49cSRussell King select AUTO_ZRELADDR 508a1c0a6adSRobert Jarzmik select COMMON_CLK 5096d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 510389d9b58SDaniel Lezcano select CLKSRC_PXA 511234b6cedSRussell King select CLKSRC_MMIO 512bb0eb050SDaniel Lezcano select TIMER_OF 5132f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 514981d0f39SEric Miao select GENERIC_CLOCKEVENTS 5154c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 516157d2644SHaojian Zhuang select GPIO_PXA 5175c34a4e8SLinus Walleij select GPIOLIB 518b1b3f49cSRussell King select HAVE_IDE 519d6cf30caSRobert Jarzmik select IRQ_DOMAIN 520bd5ce433SEric Miao select PLAT_PXA 5216ac6b817SHaojian Zhuang select SPARSE_IRQ 522f999b8bdSMartin Michlmayr help 5232c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 5241da177e4SLinus Torvalds 5251da177e4SLinus Torvaldsconfig ARCH_RPC 5261da177e4SLinus Torvalds bool "RiscPC" 527868e87ccSRussell King depends on MMU 5281da177e4SLinus Torvalds select ARCH_ACORN 529a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 53007f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 5315cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 532fa04e209SArnd Bergmann select CPU_SA110 533b1b3f49cSRussell King select FIQ 534d0ee9f40SArnd Bergmann select HAVE_IDE 535b1b3f49cSRussell King select HAVE_PATA_PLATFORM 536b1b3f49cSRussell King select ISA_DMA_API 537c334bc15SRob Herring select NEED_MACH_IO_H 5380cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 539ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 5401da177e4SLinus Torvalds help 5411da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 5421da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 5431da177e4SLinus Torvalds 5441da177e4SLinus Torvaldsconfig ARCH_SA1100 5451da177e4SLinus Torvalds bool "SA1100-based" 546b1b3f49cSRussell King select ARCH_MTD_XIP 547b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 548b1b3f49cSRussell King select CLKDEV_LOOKUP 549b1b3f49cSRussell King select CLKSRC_MMIO 550389d9b58SDaniel Lezcano select CLKSRC_PXA 551bb0eb050SDaniel Lezcano select TIMER_OF if OF 552b1b3f49cSRussell King select CPU_FREQ 553b1b3f49cSRussell King select CPU_SA1100 554b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 5554c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5565c34a4e8SLinus Walleij select GPIOLIB 557d0ee9f40SArnd Bergmann select HAVE_IDE 5581eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 559b1b3f49cSRussell King select ISA 5600cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 561375dec92SRussell King select SPARSE_IRQ 562f999b8bdSMartin Michlmayr help 563f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 5641da177e4SLinus Torvalds 565b130d5c2SKukjin Kimconfig ARCH_S3C24XX 566b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 567335cce74SArnd Bergmann select ATAGS 568b1b3f49cSRussell King select CLKDEV_LOOKUP 5694280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 5707f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 571880cf071STomasz Figa select GPIO_SAMSUNG 5725c34a4e8SLinus Walleij select GPIOLIB 5734c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 57420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 575b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 576b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 577c334bc15SRob Herring select NEED_MACH_IO_H 578cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 579ea04d6b4SMasahiro Yamada select USE_OF 5801da177e4SLinus Torvalds help 581b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 582b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 583b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 584b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 58563b1f51bSBen Dooks 5867c6337e2SKevin Hilmanconfig ARCH_DAVINCI 5877c6337e2SKevin Hilman bool "TI DaVinci" 588b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 58927823278SDavid Lechner select COMMON_CLK 590ce32c5c5SArnd Bergmann select CPU_ARM926T 59120e9969bSDavid Brownell select GENERIC_ALLOCATOR 592b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 593dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 594d0064594SBartosz Golaszewski select GENERIC_IRQ_MULTI_HANDLER 5955c34a4e8SLinus Walleij select GPIOLIB 596b1b3f49cSRussell King select HAVE_IDE 59727823278SDavid Lechner select PM_GENERIC_DOMAINS if PM 59827823278SDavid Lechner select PM_GENERIC_DOMAINS_OF if PM && OF 5992dbed152SSekhar Nori select REGMAP_MMIO 60027823278SDavid Lechner select RESET_CONTROLLER 601e87addecSBartosz Golaszewski select SPARSE_IRQ 602689e331fSSekhar Nori select USE_OF 603b1b3f49cSRussell King select ZONE_DMA 6047c6337e2SKevin Hilman help 6057c6337e2SKevin Hilman Support for TI's DaVinci platform. 6067c6337e2SKevin Hilman 607a0694861STony Lindgrenconfig ARCH_OMAP1 608a0694861STony Lindgren bool "TI OMAP1" 60900a36698SArnd Bergmann depends on MMU 610b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 611a0694861STony Lindgren select ARCH_OMAP 612e9a91de7STony Prisk select CLKDEV_LOOKUP 613cee37e50Sviresh kumar select CLKSRC_MMIO 614b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 615a0694861STony Lindgren select GENERIC_IRQ_CHIP 6164c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 6175c34a4e8SLinus Walleij select GPIOLIB 618a0694861STony Lindgren select HAVE_IDE 619a0694861STony Lindgren select IRQ_DOMAIN 620a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 621a0694861STony Lindgren select NEED_MACH_MEMORY_H 622685e2d08STony Lindgren select SPARSE_IRQ 62321f47fbcSAlexey Charkov help 624a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 62502c981c0SBinghua Duan 6261da177e4SLinus Torvaldsendchoice 6271da177e4SLinus Torvalds 628387798b3SRob Herringmenu "Multiple platform selection" 629387798b3SRob Herring depends on ARCH_MULTIPLATFORM 630387798b3SRob Herring 631387798b3SRob Herringcomment "CPU Core family selection" 632387798b3SRob Herring 633f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 634f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 635f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 636f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 637f8afae40SArnd Bergmann select CPU_FA526 638f8afae40SArnd Bergmann 639387798b3SRob Herringconfig ARCH_MULTI_V4T 640387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 641387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 642b1b3f49cSRussell King select ARCH_MULTI_V4_V5 64324e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 64424e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 64524e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 646387798b3SRob Herring 647387798b3SRob Herringconfig ARCH_MULTI_V5 648387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 649387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 650b1b3f49cSRussell King select ARCH_MULTI_V4_V5 65112567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 65224e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 65324e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 654387798b3SRob Herring 655387798b3SRob Herringconfig ARCH_MULTI_V4_V5 656387798b3SRob Herring bool 657387798b3SRob Herring 658387798b3SRob Herringconfig ARCH_MULTI_V6 6598dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 660387798b3SRob Herring select ARCH_MULTI_V6_V7 66142f4754aSRob Herring select CPU_V6K 662387798b3SRob Herring 663387798b3SRob Herringconfig ARCH_MULTI_V7 6648dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 665387798b3SRob Herring default y 666387798b3SRob Herring select ARCH_MULTI_V6_V7 667b1b3f49cSRussell King select CPU_V7 66890bc8ac7SRob Herring select HAVE_SMP 669387798b3SRob Herring 670387798b3SRob Herringconfig ARCH_MULTI_V6_V7 671387798b3SRob Herring bool 6729352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 673387798b3SRob Herring 674387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 675387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 676387798b3SRob Herring select ARCH_MULTI_V5 677387798b3SRob Herring 678387798b3SRob Herringendmenu 679387798b3SRob Herring 68005e2a3deSRob Herringconfig ARCH_VIRT 681e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 682e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 6834b8b5f25SRob Herring select ARM_AMBA 68405e2a3deSRob Herring select ARM_GIC 6853ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 6860b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 687bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 68805e2a3deSRob Herring select ARM_PSCI 6894b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 6908e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 69105e2a3deSRob Herring 692ccf50e23SRussell King# 693ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 694ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 695ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 696ccf50e23SRussell King# 6976bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 6986bb8536cSAndreas Färber 699445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 700445d9b30STsahee Zidenberg 701590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 702590b460cSLars Persson 703d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 704d9bfc86dSOleksij Rempel 705a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 706a66c51f9SAlexandre Belloni 70795b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 70895b8f20fSRussell King 7091d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 7101d22924eSAnders Berg 7118ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 7128ac49e04SChristian Daudt 7131c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 7141c37fa10SSebastian Hesselbarth 7151da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 7161da177e4SLinus Torvalds 717d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 718d94f944eSAnton Vorontsov 71995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 72095b8f20fSRussell King 721df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 722df8d742eSBaruch Siach 72395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 72495b8f20fSRussell King 725e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 726e7736d47SLennert Buytenhek 727a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 728a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig" 729a66c51f9SAlexandre Belloni 7301da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 7311da177e4SLinus Torvalds 73259d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 73359d3a193SPaulius Zaleckas 734387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 735387798b3SRob Herring 736389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 737389ee0c2SHaojian Zhuang 738a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 739a66c51f9SAlexandre Belloni 7401da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 7411da177e4SLinus Torvalds 742a66c51f9SAlexandre Bellonisource "arch/arm/mach-iop13xx/Kconfig" 743a66c51f9SAlexandre Belloni 7443f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 7453f7e5815SLennert Buytenhek 7463f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 7471da177e4SLinus Torvalds 7481da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 7491da177e4SLinus Torvalds 750828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 751828989adSSantosh Shilimkar 75295b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 75395b8f20fSRussell King 754a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 755a66c51f9SAlexandre Belloni 7563b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 7573b8f5030SCarlo Caione 7589fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig" 7599fb29c73SSugaya Taichi 760a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 761a66c51f9SAlexandre Belloni 76217723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 76317723fd3SJonas Jensen 764794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 765794d15b2SStanislav Samsonov 766a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 767f682a218SMatthias Brugger 7681d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 7691d3f33d5SShawn Guo 77095b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 77149cbe786SEric Miao 77295b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 77395b8f20fSRussell King 7747bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 7757bffa14cSBrendan Higgins 7769851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 7779851ca57SDaniel Tang 778d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 779d48af15eSTony Lindgren 780d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 7811da177e4SLinus Torvalds 7821dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 7831dbae815STony Lindgren 7849dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 785585cf175STzachi Perelstein 786a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 787a66c51f9SAlexandre Belloni 788387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 789387798b3SRob Herring 790a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig" 791a66c51f9SAlexandre Belloni 79295b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 79395b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 7941da177e4SLinus Torvalds 7958fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 7968fc1b0f8SKumar Gala 79778e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig" 79878e3dbc1SAndreas Färber 79995b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 80095b8f20fSRussell King 801d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 802d63dc051SHeiko Stuebner 803a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig" 804a66c51f9SAlexandre Belloni 805a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig" 806a66c51f9SAlexandre Belloni 807a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 808a66c51f9SAlexandre Belloni 80995b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 810edabd38eSSaeed Bishara 811a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 812a66c51f9SAlexandre Belloni 813387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 814387798b3SRob Herring 815a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 816a21765a7SBen Dooks 81765ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 81865ebcc11SSrinivas Kandagatla 819bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 820bcb84fb4SAlexandre TORGUE 8213b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 8223b52634fSMaxime Ripard 823d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 824d6de5b02SMarc Gonzalez 825c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 826c5f80065SErik Gilling 82795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 8281da177e4SLinus Torvalds 829ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 830ba56a987SMasahiro Yamada 83195b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 8321da177e4SLinus Torvalds 8331da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 8341da177e4SLinus Torvalds 835ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 836420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 837ceade897SRussell King 8386f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 8396f35f9a9STony Prisk 8407ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 8417ec80ddfSwanzongshun 842acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 843acede515SJun Nie 8449a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 8459a45eb69SJosh Cartwright 846499f1640SStefan Agner# ARMv7-M architecture 847499f1640SStefan Agnerconfig ARCH_EFM32 848499f1640SStefan Agner bool "Energy Micro efm32" 849499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 8505c34a4e8SLinus Walleij select GPIOLIB 851499f1640SStefan Agner help 852499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 853499f1640SStefan Agner processors. 854499f1640SStefan Agner 855499f1640SStefan Agnerconfig ARCH_LPC18XX 856499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 857499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 858499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 859499f1640SStefan Agner select ARM_AMBA 860499f1640SStefan Agner select CLKSRC_LPC32XX 861499f1640SStefan Agner select PINCTRL 862499f1640SStefan Agner help 863499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 864499f1640SStefan Agner high performance microcontrollers. 865499f1640SStefan Agner 8661847119dSVladimir Murzinconfig ARCH_MPS2 86717bd274eSBaruch Siach bool "ARM MPS2 platform" 8681847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 8691847119dSVladimir Murzin select ARM_AMBA 8701847119dSVladimir Murzin select CLKSRC_MPS2 8711847119dSVladimir Murzin help 8721847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 8731847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 8741847119dSVladimir Murzin 8751847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 8761847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 8771847119dSVladimir Murzin 8781da177e4SLinus Torvalds# Definitions to make life easier 8791da177e4SLinus Torvaldsconfig ARCH_ACORN 8801da177e4SLinus Torvalds bool 8811da177e4SLinus Torvalds 8827ae1f7ecSLennert Buytenhekconfig PLAT_IOP 8837ae1f7ecSLennert Buytenhek bool 884469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 8857ae1f7ecSLennert Buytenhek 88669b02f6aSLennert Buytenhekconfig PLAT_ORION 88769b02f6aSLennert Buytenhek bool 888bfe45e0bSRussell King select CLKSRC_MMIO 889b1b3f49cSRussell King select COMMON_CLK 890dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 891278b45b0SAndrew Lunn select IRQ_DOMAIN 89269b02f6aSLennert Buytenhek 893abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 894abcda1dcSThomas Petazzoni bool 895abcda1dcSThomas Petazzoni select PLAT_ORION 896abcda1dcSThomas Petazzoni 897bd5ce433SEric Miaoconfig PLAT_PXA 898bd5ce433SEric Miao bool 899bd5ce433SEric Miao 900f4b8b319SRussell Kingconfig PLAT_VERSATILE 901f4b8b319SRussell King bool 902f4b8b319SRussell King 9038636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig" 9041da177e4SLinus Torvalds 905afe4b25eSLennert Buytenhekconfig IWMMXT 906d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 907d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 908d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 909afe4b25eSLennert Buytenhek help 910afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 911afe4b25eSLennert Buytenhek running on a CPU that supports it. 912afe4b25eSLennert Buytenhek 9133b93e7b0SHyok S. Choiif !MMU 9143b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 9153b93e7b0SHyok S. Choiendif 9163b93e7b0SHyok S. Choi 9173e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 9183e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 9193e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 9203e0a07f8SGregory CLEMENT default y 9213e0a07f8SGregory CLEMENT help 9223e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 9233e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 9243e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 9253e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 9263e0a07f8SGregory CLEMENT Workaround: 9273e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 9283e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 9293e0a07f8SGregory CLEMENT instruction 9303e0a07f8SGregory CLEMENT 931f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 932f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 933f0c4b8d6SWill Deacon depends on CPU_V6 934f0c4b8d6SWill Deacon help 935f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 936f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 937f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 938f0c4b8d6SWill Deacon causing the faulting task to livelock. 939f0c4b8d6SWill Deacon 9409cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 9419cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 942e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 9439cba3cccSCatalin Marinas help 9449cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 9459cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 9469cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 9479cba3cccSCatalin Marinas recommended workaround. 9489cba3cccSCatalin Marinas 9497ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 9507ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 9517ce236fcSCatalin Marinas depends on CPU_V7 9527ce236fcSCatalin Marinas help 9537ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 95479403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 9557ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 9567ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 9577ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 9587ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 9597ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 9607ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 9617ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 9627ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 9637ce236fcSCatalin Marinas available in non-secure mode. 9647ce236fcSCatalin Marinas 965855c551fSCatalin Marinasconfig ARM_ERRATA_458693 966855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 967855c551fSCatalin Marinas depends on CPU_V7 96862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 969855c551fSCatalin Marinas help 970855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 971855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 972855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 973855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 974855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 975855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 976855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 977855c551fSCatalin Marinas register may not be available in non-secure mode. 978855c551fSCatalin Marinas 9790516e464SCatalin Marinasconfig ARM_ERRATA_460075 9800516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 9810516e464SCatalin Marinas depends on CPU_V7 98262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9830516e464SCatalin Marinas help 9840516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 9850516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 9860516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 9870516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 9880516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 9890516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 9900516e464SCatalin Marinas may not be available in non-secure mode. 9910516e464SCatalin Marinas 9929f05027cSWill Deaconconfig ARM_ERRATA_742230 9939f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 9949f05027cSWill Deacon depends on CPU_V7 && SMP 99562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9969f05027cSWill Deacon help 9979f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 9989f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 9999f05027cSWill Deacon between two write operations may not ensure the correct visibility 10009f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 10019f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 10029f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 10039f05027cSWill Deacon the two writes. 10049f05027cSWill Deacon 1005a672e99bSWill Deaconconfig ARM_ERRATA_742231 1006a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1007a672e99bSWill Deacon depends on CPU_V7 && SMP 100862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1009a672e99bSWill Deacon help 1010a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1011a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1012a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1013a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1014a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1015a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1016a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1017a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1018a672e99bSWill Deacon capabilities of the processor. 1019a672e99bSWill Deacon 102069155794SJon Medhurstconfig ARM_ERRATA_643719 102169155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 102269155794SJon Medhurst depends on CPU_V7 && SMP 1023e5a5de44SRussell King default y 102469155794SJon Medhurst help 102569155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 102669155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 102769155794SJon Medhurst register returns zero when it should return one. The workaround 102869155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 102969155794SJon Medhurst it behave as intended and avoiding data corruption. 103069155794SJon Medhurst 1031cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1032cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1033e66dc745SDave Martin depends on CPU_V7 1034cdf357f1SWill Deacon help 1035cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1036cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1037cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1038cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1039cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1040cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1041cdf357f1SWill Deacon entries regardless of the ASID. 1042475d92fcSWill Deacon 1043475d92fcSWill Deaconconfig ARM_ERRATA_743622 1044475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1045475d92fcSWill Deacon depends on CPU_V7 104662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1047475d92fcSWill Deacon help 1048475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1049efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1050475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1051475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1052475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1053475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1054475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1055475d92fcSWill Deacon processor. 1056475d92fcSWill Deacon 10579a27c27cSWill Deaconconfig ARM_ERRATA_751472 10589a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1059ba90c516SDave Martin depends on CPU_V7 106062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10619a27c27cSWill Deacon help 10629a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 10639a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 10649a27c27cSWill Deacon completion of a following broadcasted operation if the second 10659a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 10669a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 10679a27c27cSWill Deacon 1068fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1069fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1070fcbdc5feSWill Deacon depends on CPU_V7 1071fcbdc5feSWill Deacon help 1072fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1073fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1074fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1075fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1076fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1077fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1078fcbdc5feSWill Deacon 10795dab26afSWill Deaconconfig ARM_ERRATA_754327 10805dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 10815dab26afSWill Deacon depends on CPU_V7 && SMP 10825dab26afSWill Deacon help 10835dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 10845dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 10855dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 10865dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 10875dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 10885dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 10895dab26afSWill Deacon 1090145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1091145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1092fd832478SFabio Estevam depends on CPU_V6 1093145e10e1SCatalin Marinas help 1094145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1095145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1096145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1097145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1098145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1099145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1100145e10e1SCatalin Marinas is not affected. 1101145e10e1SCatalin Marinas 1102f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1103f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1104f630c1bdSWill Deacon depends on CPU_V7 && SMP 1105f630c1bdSWill Deacon help 1106f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1107f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1108f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1109f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1110f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1111f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1112f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1113f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1114f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1115f630c1bdSWill Deacon 11167253b85cSSimon Hormanconfig ARM_ERRATA_775420 11177253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 11187253b85cSSimon Horman depends on CPU_V7 11197253b85cSSimon Horman help 11207253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 11217253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 11227253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 11237253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 11247253b85cSSimon Horman an abort may occur on cache maintenance. 11257253b85cSSimon Horman 112693dc6887SCatalin Marinasconfig ARM_ERRATA_798181 112793dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 112893dc6887SCatalin Marinas depends on CPU_V7 && SMP 112993dc6887SCatalin Marinas help 113093dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 113193dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 113293dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 113393dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 113493dc6887SCatalin Marinas as the one being invalidated. 113593dc6887SCatalin Marinas 113684b6504fSWill Deaconconfig ARM_ERRATA_773022 113784b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 113884b6504fSWill Deacon depends on CPU_V7 113984b6504fSWill Deacon help 114084b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 114184b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 114284b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 114384b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 114484b6504fSWill Deacon 114562c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 114662c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 114762c0f4a5SDoug Anderson depends on CPU_V7 114862c0f4a5SDoug Anderson help 114962c0f4a5SDoug Anderson This option enables the workaround for: 115062c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 115162c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 115262c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 115362c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 115462c0f4a5SDoug Anderson any Cortex-A12 cores yet. 115562c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 115662c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 115762c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 115862c0f4a5SDoug Anderson 1159416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1160416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1161416bcf21SDoug Anderson depends on CPU_V7 1162416bcf21SDoug Anderson help 1163416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1164416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1165416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1166416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1167416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1168416bcf21SDoug Anderson 11699f6f9354SDoug Andersonconfig ARM_ERRATA_825619 11709f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 11719f6f9354SDoug Anderson depends on CPU_V7 11729f6f9354SDoug Anderson help 11739f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 11749f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 11759f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 11769f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 11779f6f9354SDoug Anderson 1178304009a1SDoug Andersonconfig ARM_ERRATA_857271 1179304009a1SDoug Anderson bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions" 1180304009a1SDoug Anderson depends on CPU_V7 1181304009a1SDoug Anderson help 1182304009a1SDoug Anderson This option enables the workaround for the 857271 Cortex-A12 1183304009a1SDoug Anderson (all revs) erratum. Under very rare timing conditions, the CPU might 1184304009a1SDoug Anderson hang. The workaround is expected to have a < 1% performance impact. 1185304009a1SDoug Anderson 11869f6f9354SDoug Andersonconfig ARM_ERRATA_852421 11879f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 11889f6f9354SDoug Anderson depends on CPU_V7 11899f6f9354SDoug Anderson help 11909f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 11919f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 11929f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 11939f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 11949f6f9354SDoug Anderson 119562c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 119662c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 119762c0f4a5SDoug Anderson depends on CPU_V7 119862c0f4a5SDoug Anderson help 119962c0f4a5SDoug Anderson This option enables the workaround for: 120062c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 120162c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 120262c0f4a5SDoug Anderson any Cortex-A17 cores yet. 120362c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 120462c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 120562c0f4a5SDoug Anderson for and handled. 120662c0f4a5SDoug Anderson 1207304009a1SDoug Andersonconfig ARM_ERRATA_857272 1208304009a1SDoug Anderson bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions" 1209304009a1SDoug Anderson depends on CPU_V7 1210304009a1SDoug Anderson help 1211304009a1SDoug Anderson This option enables the workaround for the 857272 Cortex-A17 erratum. 1212304009a1SDoug Anderson This erratum is not known to be fixed in any A17 revision. 1213304009a1SDoug Anderson This is identical to Cortex-A12 erratum 857271. It is a separate 1214304009a1SDoug Anderson config option from the A12 erratum due to the way errata are checked 1215304009a1SDoug Anderson for and handled. 1216304009a1SDoug Anderson 12171da177e4SLinus Torvaldsendmenu 12181da177e4SLinus Torvalds 12191da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12201da177e4SLinus Torvalds 12211da177e4SLinus Torvaldsmenu "Bus support" 12221da177e4SLinus Torvalds 12231da177e4SLinus Torvaldsconfig ISA 12241da177e4SLinus Torvalds bool 12251da177e4SLinus Torvalds help 12261da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12271da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12281da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12291da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12301da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12311da177e4SLinus Torvalds 1232065909b9SRussell King# Select ISA DMA controller support 12331da177e4SLinus Torvaldsconfig ISA_DMA 12341da177e4SLinus Torvalds bool 1235065909b9SRussell King select ISA_DMA_API 12361da177e4SLinus Torvalds 1237065909b9SRussell King# Select ISA DMA interface 12385cae841bSAl Viroconfig ISA_DMA_API 12395cae841bSAl Viro bool 12405cae841bSAl Viro 1241b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1242b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1243b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1244b080ac8aSMarcelo Roberto Jimenez help 1245b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1246b080ac8aSMarcelo Roberto Jimenez 1247a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1248a0113a99SMike Rapoport bool 1249a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1250a0113a99SMike Rapoport default y 1251a0113a99SMike Rapoport select DMABOUNCE 1252a0113a99SMike Rapoport 1253*779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220 1254*779eb41cSBenjamin Gaignard bool "ARM errata: Cache maintenance by set/way operations can execute out of order" 1255*779eb41cSBenjamin Gaignard depends on CPU_V7 1256*779eb41cSBenjamin Gaignard help 1257*779eb41cSBenjamin Gaignard The v7 ARM states that all cache and branch predictor maintenance 1258*779eb41cSBenjamin Gaignard operations that do not specify an address execute, relative to 1259*779eb41cSBenjamin Gaignard each other, in program order. 1260*779eb41cSBenjamin Gaignard However, because of this erratum, an L2 set/way cache maintenance 1261*779eb41cSBenjamin Gaignard operation can overtake an L1 set/way cache maintenance operation. 1262*779eb41cSBenjamin Gaignard This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3, 1263*779eb41cSBenjamin Gaignard r0p4, r0p5. 1264*779eb41cSBenjamin Gaignard 12651da177e4SLinus Torvaldsendmenu 12661da177e4SLinus Torvalds 12671da177e4SLinus Torvaldsmenu "Kernel Features" 12681da177e4SLinus Torvalds 12693b55658aSDave Martinconfig HAVE_SMP 12703b55658aSDave Martin bool 12713b55658aSDave Martin help 12723b55658aSDave Martin This option should be selected by machines which have an SMP- 12733b55658aSDave Martin capable CPU. 12743b55658aSDave Martin 12753b55658aSDave Martin The only effect of this option is to make the SMP-related 12763b55658aSDave Martin options available to the user for configuration. 12773b55658aSDave Martin 12781da177e4SLinus Torvaldsconfig SMP 1279bb2d8130SRussell King bool "Symmetric Multi-Processing" 1280fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1281bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 12823b55658aSDave Martin depends on HAVE_SMP 1283801bb21cSJonathan Austin depends on MMU || ARM_MPU 12840361748fSArnd Bergmann select IRQ_WORK 12851da177e4SLinus Torvalds help 12861da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 12874a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 12884a474157SRobert Graffham than one CPU, say Y. 12891da177e4SLinus Torvalds 12904a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 12911da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 12924a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 12934a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 12944a474157SRobert Graffham will run faster if you say N here. 12951da177e4SLinus Torvalds 1296395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 1297ecf38679SMauro Carvalho Chehab <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at 129850a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 12991da177e4SLinus Torvalds 13001da177e4SLinus Torvalds If you don't know what to do here, say N. 13011da177e4SLinus Torvalds 1302f00ec48fSRussell Kingconfig SMP_ON_UP 13035744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1304801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1305f00ec48fSRussell King default y 1306f00ec48fSRussell King help 1307f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1308f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1309f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1310f00ec48fSRussell King savings. 1311f00ec48fSRussell King 1312f00ec48fSRussell King If you don't know what to do here, say Y. 1313f00ec48fSRussell King 1314c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1315c9018aabSVincent Guittot bool "Support cpu topology definition" 1316c9018aabSVincent Guittot depends on SMP && CPU_V7 1317c9018aabSVincent Guittot default y 1318c9018aabSVincent Guittot help 1319c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1320c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1321c9018aabSVincent Guittot topology of an ARM System. 1322c9018aabSVincent Guittot 1323c9018aabSVincent Guittotconfig SCHED_MC 1324c9018aabSVincent Guittot bool "Multi-core scheduler support" 1325c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1326c9018aabSVincent Guittot help 1327c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1328c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1329c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1330c9018aabSVincent Guittot 1331c9018aabSVincent Guittotconfig SCHED_SMT 1332c9018aabSVincent Guittot bool "SMT scheduler support" 1333c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1334c9018aabSVincent Guittot help 1335c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1336c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1337c9018aabSVincent Guittot places. If unsure say N here. 1338c9018aabSVincent Guittot 1339a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1340a8cbcd92SRussell King bool 1341a8cbcd92SRussell King help 13428f433ec4SGeert Uytterhoeven This option enables support for the ARM snoop control unit 1343a8cbcd92SRussell King 13448a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1345022c03a2SMarc Zyngier bool "Architected timer support" 1346022c03a2SMarc Zyngier depends on CPU_V7 13478a4da6e3SMark Rutland select ARM_ARCH_TIMER 13480c403462SWill Deacon select GENERIC_CLOCKEVENTS 1349022c03a2SMarc Zyngier help 1350022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1351022c03a2SMarc Zyngier 1352f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1353f32f4ce2SRussell King bool 1354f32f4ce2SRussell King help 1355f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1356f32f4ce2SRussell King 1357e8db288eSNicolas Pitreconfig MCPM 1358e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1359e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1360e8db288eSNicolas Pitre help 1361e8db288eSNicolas Pitre This option provides the common power management infrastructure 1362e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1363e8db288eSNicolas Pitre systems. 1364e8db288eSNicolas Pitre 1365ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1366ebf4a5c5SHaojian Zhuang bool 1367ebf4a5c5SHaojian Zhuang depends on MCPM 1368ebf4a5c5SHaojian Zhuang help 1369ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1370ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1371ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1372ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1373ebf4a5c5SHaojian Zhuang 13741c33be57SNicolas Pitreconfig BIG_LITTLE 13751c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 13761c33be57SNicolas Pitre depends on CPU_V7 && SMP 13771c33be57SNicolas Pitre select MCPM 13781c33be57SNicolas Pitre help 13791c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 13801c33be57SNicolas Pitre system architecture. 13811c33be57SNicolas Pitre 13821c33be57SNicolas Pitreconfig BL_SWITCHER 13831c33be57SNicolas Pitre bool "big.LITTLE switcher support" 13846c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 138551aaf81fSRussell King select CPU_PM 13861c33be57SNicolas Pitre help 13871c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 13881c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 13891c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 13901c33be57SNicolas Pitre 1391b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1392b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1393b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1394b22537c6SNicolas Pitre help 1395b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1396b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1397b22537c6SNicolas Pitre debugging purposes only. 1398b22537c6SNicolas Pitre 13998d5796d2SLennert Buytenhekchoice 14008d5796d2SLennert Buytenhek prompt "Memory split" 1401006fa259SRussell King depends on MMU 14028d5796d2SLennert Buytenhek default VMSPLIT_3G 14038d5796d2SLennert Buytenhek help 14048d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14058d5796d2SLennert Buytenhek 14068d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14078d5796d2SLennert Buytenhek option alone! 14088d5796d2SLennert Buytenhek 14098d5796d2SLennert Buytenhek config VMSPLIT_3G 14108d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 141163ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1412bbeedfdaSYisheng Xie depends on !ARM_LPAE 141363ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 14148d5796d2SLennert Buytenhek config VMSPLIT_2G 14158d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14168d5796d2SLennert Buytenhek config VMSPLIT_1G 14178d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14188d5796d2SLennert Buytenhekendchoice 14198d5796d2SLennert Buytenhek 14208d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14218d5796d2SLennert Buytenhek hex 1422006fa259SRussell King default PHYS_OFFSET if !MMU 14238d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14248d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 142563ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 14268d5796d2SLennert Buytenhek default 0xC0000000 14278d5796d2SLennert Buytenhek 14281da177e4SLinus Torvaldsconfig NR_CPUS 14291da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14301da177e4SLinus Torvalds range 2 32 14311da177e4SLinus Torvalds depends on SMP 14321da177e4SLinus Torvalds default "4" 14331da177e4SLinus Torvalds 1434a054a811SRussell Kingconfig HOTPLUG_CPU 143500b7dedeSRussell King bool "Support for hot-pluggable CPUs" 143640b31360SStephen Rothwell depends on SMP 14371b5ba350SDietmar Eggemann select GENERIC_IRQ_MIGRATION 1438a054a811SRussell King help 1439a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1440a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1441a054a811SRussell King 14422bdd424fSWill Deaconconfig ARM_PSCI 14432bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1444e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1445be120397SMark Rutland select ARM_PSCI_FW 14462bdd424fSWill Deacon help 14472bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14482bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14492bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14502bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14512bdd424fSWill Deacon ARM processors"). 14522bdd424fSWill Deacon 14532a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14542a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14552a6ad871SMaxime Ripard# selected platforms. 145644986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 145744986ab0SPeter De Schrijver (NVIDIA) int 1458139358beSMarek Vasut default 2048 if ARCH_SOCFPGA 1459d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1460b35d2e56SGregory Fong ARCH_ZYNQ 1461aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1462aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1463eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 146406b851e5SOlof Johansson default 392 if ARCH_U8500 146501bb914cSTony Prisk default 352 if ARCH_VT8500 14667b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 14672a6ad871SMaxime Ripard default 264 if MACH_H4700 146844986ab0SPeter De Schrijver (NVIDIA) default 0 146944986ab0SPeter De Schrijver (NVIDIA) help 147044986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 147144986ab0SPeter De Schrijver (NVIDIA) 147244986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 147344986ab0SPeter De Schrijver (NVIDIA) 1474c9218b16SRussell Kingconfig HZ_FIXED 1475f8065813SRussell King int 1476da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 14771164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 147847d84682SRussell King default 0 1479c9218b16SRussell King 1480c9218b16SRussell Kingchoice 148147d84682SRussell King depends on HZ_FIXED = 0 1482c9218b16SRussell King prompt "Timer frequency" 1483c9218b16SRussell King 1484c9218b16SRussell Kingconfig HZ_100 1485c9218b16SRussell King bool "100 Hz" 1486c9218b16SRussell King 1487c9218b16SRussell Kingconfig HZ_200 1488c9218b16SRussell King bool "200 Hz" 1489c9218b16SRussell King 1490c9218b16SRussell Kingconfig HZ_250 1491c9218b16SRussell King bool "250 Hz" 1492c9218b16SRussell King 1493c9218b16SRussell Kingconfig HZ_300 1494c9218b16SRussell King bool "300 Hz" 1495c9218b16SRussell King 1496c9218b16SRussell Kingconfig HZ_500 1497c9218b16SRussell King bool "500 Hz" 1498c9218b16SRussell King 1499c9218b16SRussell Kingconfig HZ_1000 1500c9218b16SRussell King bool "1000 Hz" 1501c9218b16SRussell King 1502c9218b16SRussell Kingendchoice 1503c9218b16SRussell King 1504c9218b16SRussell Kingconfig HZ 1505c9218b16SRussell King int 150647d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1507c9218b16SRussell King default 100 if HZ_100 1508c9218b16SRussell King default 200 if HZ_200 1509c9218b16SRussell King default 250 if HZ_250 1510c9218b16SRussell King default 300 if HZ_300 1511c9218b16SRussell King default 500 if HZ_500 1512c9218b16SRussell King default 1000 1513c9218b16SRussell King 1514c9218b16SRussell Kingconfig SCHED_HRTICK 1515c9218b16SRussell King def_bool HIGH_RES_TIMERS 1516f8065813SRussell King 151716c79651SCatalin Marinasconfig THUMB2_KERNEL 1518bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15194477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1520bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 152189bace65SArnd Bergmann select ARM_UNWIND 152216c79651SCatalin Marinas help 152316c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 152475fea300SNicolas Pitre Thumb-2 mode. 152516c79651SCatalin Marinas 152616c79651SCatalin Marinas If unsure, say N. 152716c79651SCatalin Marinas 15286f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15296f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15306f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15316f685c5cSDave Martin default y 15326f685c5cSDave Martin help 15336f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15346f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15356f685c5cSDave Martin branch instructions. 15366f685c5cSDave Martin 15376f685c5cSDave Martin This is a problem, because there's no guarantee the final 15386f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15396f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15406f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15416f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15426f685c5cSDave Martin support. 15436f685c5cSDave Martin 15446f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15456f685c5cSDave Martin relocation" error when loading some modules. 15466f685c5cSDave Martin 15476f685c5cSDave Martin Until fixed tools are available, passing 15486f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15496f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15506f685c5cSDave Martin stack usage in some cases. 15516f685c5cSDave Martin 15526f685c5cSDave Martin The problem is described in more detail at: 15536f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15546f685c5cSDave Martin 15556f685c5cSDave Martin Only Thumb-2 kernels are affected. 15566f685c5cSDave Martin 15576f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15586f685c5cSDave Martin 155942f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 156042f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 156142f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 156242f25bddSNicolas Pitre default y 156342f25bddSNicolas Pitre help 156442f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 156542f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 156642f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 156742f25bddSNicolas Pitre and udiv instructions that can be used to implement those 156842f25bddSNicolas Pitre functions. 156942f25bddSNicolas Pitre 157042f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 157142f25bddSNicolas Pitre replace the first two instructions of these library functions 157242f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 157342f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 157442f25bddSNicolas Pitre and less power intensive than running the original library 157542f25bddSNicolas Pitre code to do integer division. 157642f25bddSNicolas Pitre 1577704bdda0SNicolas Pitreconfig AEABI 157849460970SRussell King bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K 157949460970SRussell King default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K 1580704bdda0SNicolas Pitre help 1581704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1582704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1583704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1584704bdda0SNicolas Pitre 1585704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1586704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1587704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1588704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1589704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1590704bdda0SNicolas Pitre 1591704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1592704bdda0SNicolas Pitre 15936c90c872SNicolas Pitreconfig OABI_COMPAT 1594a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1595d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 15966c90c872SNicolas Pitre help 15976c90c872SNicolas Pitre This option preserves the old syscall interface along with the 15986c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 15996c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16006c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16016c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16026c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 160391702175SKees Cook 160491702175SKees Cook The seccomp filter system will not be available when this is 160591702175SKees Cook selected, since there is no way yet to sensibly distinguish 160691702175SKees Cook between calling conventions during filtering. 160791702175SKees Cook 16086c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16096c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16106c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16116c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1612b02f8467SKees Cook at all). If in doubt say N. 16136c90c872SNicolas Pitre 1614eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1615e80d6a24SMel Gorman bool 1616e80d6a24SMel Gorman 161705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 161805944d74SRussell King bool 161905944d74SRussell King 162007a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 162107a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 162207a2f737SRussell King 162305944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1624be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1625c80d79d7SYasunori Goto 16267b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16277b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16287b7bf499SWill Deacon 1629e585513bSKirill A. Shutemovconfig HAVE_GENERIC_GUP 1630b8cd51afSSteve Capper def_bool y 1631b8cd51afSSteve Capper depends on ARM_LPAE 1632b8cd51afSSteve Capper 1633053a96caSNicolas Pitreconfig HIGHMEM 1634e8db89a2SRussell King bool "High Memory Support" 1635e8db89a2SRussell King depends on MMU 1636053a96caSNicolas Pitre help 1637053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1638053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1639053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1640053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1641053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1642053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1643053a96caSNicolas Pitre 1644053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1645053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1646053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1647053a96caSNicolas Pitre 1648053a96caSNicolas Pitre If unsure, say n. 1649053a96caSNicolas Pitre 165065cec8e3SRussell Kingconfig HIGHPTE 16519a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 165265cec8e3SRussell King depends on HIGHMEM 16539a431bd5SRussell King default y 1654b4d103d1SRussell King help 1655b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1656b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1657b4d103d1SRussell King precious low memory, eventually leading to low memory being 1658b4d103d1SRussell King consumed by page tables. Setting this option will allow 1659b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 166065cec8e3SRussell King 1661a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1662a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1663a5e090acSRussell King depends on MMU && !ARM_LPAE 16641b8873a0SJamie Iles default y 16651b8873a0SJamie Iles help 1666a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1667a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1668a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1669a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1670a5e090acSRussell King fault when dereferenced. 1671a5e090acSRussell King 1672a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1673a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1674a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 16751da177e4SLinus Torvalds 16761da177e4SLinus Torvaldsconfig HW_PERF_EVENTS 1677fa8ad788SMark Rutland def_bool y 1678fa8ad788SMark Rutland depends on ARM_PMU 16791b8873a0SJamie Iles 16801355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 16811355e2a6SCatalin Marinas def_bool y 16821355e2a6SCatalin Marinas depends on ARM_LPAE 16831355e2a6SCatalin Marinas 16848d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 16858d962507SCatalin Marinas def_bool y 16868d962507SCatalin Marinas depends on ARM_LPAE 16878d962507SCatalin Marinas 16884bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 16894bfab203SSteven Capper def_bool y 16904bfab203SSteven Capper 16917d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 16927d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 16937d485f64SArd Biesheuvel depends on MODULES 1694e7229f7dSAnders Roxell default y 16957d485f64SArd Biesheuvel help 16967d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 16977d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 16987d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 16997d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 17007d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 17017d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 17027d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 17037d485f64SArd Biesheuvel the same. 17047d485f64SArd Biesheuvel 1705e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1706e7229f7dSAnders Roxell configurations. If unsure, say y. 17077d485f64SArd Biesheuvel 1708c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 170936d6c928SUlrich Hecht int "Maximum zone order" 1710898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17116d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1712c1b2d970SMagnus Damm default "11" 1713c1b2d970SMagnus Damm help 1714c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1715c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1716c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1717c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1718c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1719c1b2d970SMagnus Damm increase this value. 1720c1b2d970SMagnus Damm 1721c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1722c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1723c1b2d970SMagnus Damm 17241da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17251da177e4SLinus Torvalds bool 1726f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17271da177e4SLinus Torvalds default y if !ARCH_EBSA110 1728e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17291da177e4SLinus Torvalds help 17301da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17311da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17321da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17331da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17341da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17351da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17361da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17371da177e4SLinus Torvalds 173839ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 173938ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 174038ef2ad5SLinus Walleij depends on MMU 174139ec58f3SLennert Buytenhek default y if CPU_FEROCEON 174239ec58f3SLennert Buytenhek help 174339ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 174439ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 174539ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 174639ec58f3SLennert Buytenhek 174739ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 174839ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 174939ec58f3SLennert Buytenhek such copy operations with large buffers. 175039ec58f3SLennert Buytenhek 175139ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 175239ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 175339ec58f3SLennert Buytenhek 175470c70d97SNicolas Pitreconfig SECCOMP 175570c70d97SNicolas Pitre bool 175670c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 175770c70d97SNicolas Pitre ---help--- 175870c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 175970c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 176070c70d97SNicolas Pitre execution. By using pipes or other transports made available to 176170c70d97SNicolas Pitre the process as file descriptors supporting the read/write 176270c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 176370c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 176470c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 176570c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 176670c70d97SNicolas Pitre defined by each seccomp mode. 176770c70d97SNicolas Pitre 176802c2433bSStefano Stabelliniconfig PARAVIRT 176902c2433bSStefano Stabellini bool "Enable paravirtualization code" 177002c2433bSStefano Stabellini help 177102c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 177202c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 177302c2433bSStefano Stabellini over full virtualization. 177402c2433bSStefano Stabellini 177502c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 177602c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 177702c2433bSStefano Stabellini select PARAVIRT 177802c2433bSStefano Stabellini help 177902c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 178002c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 178102c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 178202c2433bSStefano Stabellini that, there can be a small performance impact. 178302c2433bSStefano Stabellini 178402c2433bSStefano Stabellini If in doubt, say N here. 178502c2433bSStefano Stabellini 1786eff8d644SStefano Stabelliniconfig XEN_DOM0 1787eff8d644SStefano Stabellini def_bool y 1788eff8d644SStefano Stabellini depends on XEN 1789eff8d644SStefano Stabellini 1790eff8d644SStefano Stabelliniconfig XEN 1791c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 179285323a99SIan Campbell depends on ARM && AEABI && OF 1793f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 179485323a99SIan Campbell depends on !GENERIC_ATOMIC64 17957693deccSUwe Kleine-König depends on MMU 179651aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 179717b7ab80SStefano Stabellini select ARM_PSCI 1798f21254cdSChristoph Hellwig select SWIOTLB 179983862ccfSStefano Stabellini select SWIOTLB_XEN 180002c2433bSStefano Stabellini select PARAVIRT 1801eff8d644SStefano Stabellini help 1802eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1803eff8d644SStefano Stabellini 1804189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK 1805189af465SArd Biesheuvel bool "Use a unique stack canary value for each task" 1806189af465SArd Biesheuvel depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA 1807189af465SArd Biesheuvel select GCC_PLUGIN_ARM_SSP_PER_TASK 1808189af465SArd Biesheuvel default y 1809189af465SArd Biesheuvel help 1810189af465SArd Biesheuvel Due to the fact that GCC uses an ordinary symbol reference from 1811189af465SArd Biesheuvel which to load the value of the stack canary, this value can only 1812189af465SArd Biesheuvel change at reboot time on SMP systems, and all tasks running in the 1813189af465SArd Biesheuvel kernel's address space are forced to use the same canary value for 1814189af465SArd Biesheuvel the entire duration that the system is up. 1815189af465SArd Biesheuvel 1816189af465SArd Biesheuvel Enable this option to switch to a different method that uses a 1817189af465SArd Biesheuvel different canary value for each task. 1818189af465SArd Biesheuvel 18191da177e4SLinus Torvaldsendmenu 18201da177e4SLinus Torvalds 18211da177e4SLinus Torvaldsmenu "Boot options" 18221da177e4SLinus Torvalds 18239eb8f674SGrant Likelyconfig USE_OF 18249eb8f674SGrant Likely bool "Flattened Device Tree support" 1825b1b3f49cSRussell King select IRQ_DOMAIN 18269eb8f674SGrant Likely select OF 18279eb8f674SGrant Likely help 18289eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18299eb8f674SGrant Likely 1830bd51e2f5SNicolas Pitreconfig ATAGS 1831bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1832bd51e2f5SNicolas Pitre default y 1833bd51e2f5SNicolas Pitre help 1834bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1835bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1836bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1837bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1838bd51e2f5SNicolas Pitre leave this to y. 1839bd51e2f5SNicolas Pitre 1840bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1841bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1842bd51e2f5SNicolas Pitre depends on ATAGS 1843bd51e2f5SNicolas Pitre help 1844bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1845bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1846bd51e2f5SNicolas Pitre 18471da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18481da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18491da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18501da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18511da177e4SLinus Torvalds default "0" 18521da177e4SLinus Torvalds help 18531da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18541da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18551da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18561da177e4SLinus Torvalds value in their defconfig file. 18571da177e4SLinus Torvalds 18581da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18591da177e4SLinus Torvalds 18601da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18611da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18621da177e4SLinus Torvalds default "0" 18631da177e4SLinus Torvalds help 1864f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1865f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1866f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1867f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1868f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1869f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18701da177e4SLinus Torvalds 18711da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18721da177e4SLinus Torvalds 18731da177e4SLinus Torvaldsconfig ZBOOT_ROM 18741da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18751da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 187610968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18771da177e4SLinus Torvalds help 18781da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18791da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18801da177e4SLinus Torvalds 1881e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1882e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 188310968131SRussell King depends on OF 1884e2a6a3aaSJohn Bonesio help 1885e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1886e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1887e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1888e2a6a3aaSJohn Bonesio 1889e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1890e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1891e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1892e2a6a3aaSJohn Bonesio 1893e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1894e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1895e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1896e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1897e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1898e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1899e2a6a3aaSJohn Bonesio to this option. 1900e2a6a3aaSJohn Bonesio 1901b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1902b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1903b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1904b90b9a38SNicolas Pitre help 1905b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1906b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1907b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1908b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1909b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1910b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1911b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1912b90b9a38SNicolas Pitre 1913d0f34a11SGenoud Richardchoice 1914d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1915d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1916d0f34a11SGenoud Richard 1917d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1918d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1919d0f34a11SGenoud Richard help 1920d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1921d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1922d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1923d0f34a11SGenoud Richard 1924d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1925d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1926d0f34a11SGenoud Richard help 1927d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1928d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1929d0f34a11SGenoud Richard 1930d0f34a11SGenoud Richardendchoice 1931d0f34a11SGenoud Richard 19321da177e4SLinus Torvaldsconfig CMDLINE 19331da177e4SLinus Torvalds string "Default kernel command string" 19341da177e4SLinus Torvalds default "" 19351da177e4SLinus Torvalds help 19361da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19371da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19381da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19391da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19401da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19411da177e4SLinus Torvalds 19424394c124SVictor Boiviechoice 19434394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19444394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1945bd51e2f5SNicolas Pitre depends on ATAGS 19464394c124SVictor Boivie 19474394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19484394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19494394c124SVictor Boivie help 19504394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19514394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19524394c124SVictor Boivie string provided in CMDLINE will be used. 19534394c124SVictor Boivie 19544394c124SVictor Boivieconfig CMDLINE_EXTEND 19554394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19564394c124SVictor Boivie help 19574394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19584394c124SVictor Boivie appended to the default kernel command string. 19594394c124SVictor Boivie 196092d2040dSAlexander Hollerconfig CMDLINE_FORCE 196192d2040dSAlexander Holler bool "Always use the default kernel command string" 196292d2040dSAlexander Holler help 196392d2040dSAlexander Holler Always use the default kernel command string, even if the boot 196492d2040dSAlexander Holler loader passes other arguments to the kernel. 196592d2040dSAlexander Holler This is useful if you cannot or don't want to change the 196692d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19674394c124SVictor Boivieendchoice 196892d2040dSAlexander Holler 19691da177e4SLinus Torvaldsconfig XIP_KERNEL 19701da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 197110968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19721da177e4SLinus Torvalds help 19731da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19741da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19751da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19761da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19771da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19781da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19791da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19801da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19811da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19821da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19831da177e4SLinus Torvalds 19841da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19851da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19861da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19871da177e4SLinus Torvalds 19881da177e4SLinus Torvalds If unsure, say N. 19891da177e4SLinus Torvalds 19901da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19911da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19921da177e4SLinus Torvalds depends on XIP_KERNEL 19931da177e4SLinus Torvalds default "0x00080000" 19941da177e4SLinus Torvalds help 19951da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19961da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19971da177e4SLinus Torvalds own flash usage. 19981da177e4SLinus Torvalds 1999ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 2000ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 2001ca8b5d97SNicolas Pitre depends on XIP_KERNEL 2002ca8b5d97SNicolas Pitre select ZLIB_INFLATE 2003ca8b5d97SNicolas Pitre help 2004ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 2005ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 2006ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 2007ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 2008ca8b5d97SNicolas Pitre slightly longer boot delay. 2009ca8b5d97SNicolas Pitre 2010c587e4a6SRichard Purdieconfig KEXEC 2011c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 201219ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2013cb1293e2SArnd Bergmann depends on !CPU_V7M 20142965faa5SDave Young select KEXEC_CORE 2015c587e4a6SRichard Purdie help 2016c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2017c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 201801dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2019c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2020c587e4a6SRichard Purdie 2021c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2022c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2023bf220695SGeert Uytterhoeven initially work for you. 2024c587e4a6SRichard Purdie 20254cd9d6f7SRichard Purdieconfig ATAGS_PROC 20264cd9d6f7SRichard Purdie bool "Export atags in procfs" 2027bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2028b98d7291SUli Luckas default y 20294cd9d6f7SRichard Purdie help 20304cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20314cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20324cd9d6f7SRichard Purdie 2033cb5d39b3SMika Westerbergconfig CRASH_DUMP 2034cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2035cb5d39b3SMika Westerberg help 2036cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2037cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2038cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2039cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2040cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2041cb5d39b3SMika Westerberg memory address not used by the main kernel 2042cb5d39b3SMika Westerberg 2043cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2044cb5d39b3SMika Westerberg 2045e69edc79SEric Miaoconfig AUTO_ZRELADDR 2046e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2047e69edc79SEric Miao help 2048e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2049e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2050e69edc79SEric Miao will be determined at run-time by masking the current IP with 2051e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2052e69edc79SEric Miao from start of memory. 2053e69edc79SEric Miao 205481a0bc39SRoy Franzconfig EFI_STUB 205581a0bc39SRoy Franz bool 205681a0bc39SRoy Franz 205781a0bc39SRoy Franzconfig EFI 205881a0bc39SRoy Franz bool "UEFI runtime support" 205981a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 206081a0bc39SRoy Franz select UCS2_STRING 206181a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 206281a0bc39SRoy Franz select EFI_STUB 206381a0bc39SRoy Franz select EFI_ARMSTUB 206481a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 206581a0bc39SRoy Franz ---help--- 206681a0bc39SRoy Franz This option provides support for runtime services provided 206781a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 206881a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 206981a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 207081a0bc39SRoy Franz is only useful for kernels that may run on systems that have 207181a0bc39SRoy Franz UEFI firmware. 207281a0bc39SRoy Franz 2073bb817befSArd Biesheuvelconfig DMI 2074bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 2075bb817befSArd Biesheuvel depends on EFI 2076bb817befSArd Biesheuvel default y 2077bb817befSArd Biesheuvel help 2078bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 2079bb817befSArd Biesheuvel 2080bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 2081bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 2082bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 2083bb817befSArd Biesheuvel 2084bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 2085bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 2086bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 2087bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 2088bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 2089bb817befSArd Biesheuvel 20901da177e4SLinus Torvaldsendmenu 20911da177e4SLinus Torvalds 2092ac9d7efcSRussell Kingmenu "CPU Power Management" 20931da177e4SLinus Torvalds 20941da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20951da177e4SLinus Torvalds 2096ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2097ac9d7efcSRussell King 2098ac9d7efcSRussell Kingendmenu 2099ac9d7efcSRussell King 21001da177e4SLinus Torvaldsmenu "Floating point emulation" 21011da177e4SLinus Torvalds 21021da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21031da177e4SLinus Torvalds 21041da177e4SLinus Torvaldsconfig FPE_NWFPE 21051da177e4SLinus Torvalds bool "NWFPE math emulation" 2106593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21071da177e4SLinus Torvalds ---help--- 21081da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21091da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21101da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21111da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21121da177e4SLinus Torvalds 21131da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21141da177e4SLinus Torvalds early in the bootup. 21151da177e4SLinus Torvalds 21161da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21171da177e4SLinus Torvalds bool "Support extended precision" 2118bedf142bSLennert Buytenhek depends on FPE_NWFPE 21191da177e4SLinus Torvalds help 21201da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21211da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21221da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21231da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21241da177e4SLinus Torvalds floating point emulator without any good reason. 21251da177e4SLinus Torvalds 21261da177e4SLinus Torvalds You almost surely want to say N here. 21271da177e4SLinus Torvalds 21281da177e4SLinus Torvaldsconfig FPE_FASTFPE 21291da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2130d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21311da177e4SLinus Torvalds ---help--- 21321da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21331da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21341da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21351da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21361da177e4SLinus Torvalds 21371da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21381da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21391da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21401da177e4SLinus Torvalds choose NWFPE. 21411da177e4SLinus Torvalds 21421da177e4SLinus Torvaldsconfig VFP 21431da177e4SLinus Torvalds bool "VFP-format floating point maths" 2144e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21451da177e4SLinus Torvalds help 21461da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21471da177e4SLinus Torvalds if your hardware includes a VFP unit. 21481da177e4SLinus Torvalds 21491da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21501da177e4SLinus Torvalds release notes and additional status information. 21511da177e4SLinus Torvalds 21521da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21531da177e4SLinus Torvalds 215425ebee02SCatalin Marinasconfig VFPv3 215525ebee02SCatalin Marinas bool 215625ebee02SCatalin Marinas depends on VFP 215725ebee02SCatalin Marinas default y if CPU_V7 215825ebee02SCatalin Marinas 2159b5872db4SCatalin Marinasconfig NEON 2160b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2161b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2162b5872db4SCatalin Marinas help 2163b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2164b5872db4SCatalin Marinas Extension. 2165b5872db4SCatalin Marinas 216673c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 216773c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2168c4a30c3bSRussell King depends on NEON && AEABI 216973c132c1SArd Biesheuvel help 217073c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 217173c132c1SArd Biesheuvel 21721da177e4SLinus Torvaldsendmenu 21731da177e4SLinus Torvalds 21741da177e4SLinus Torvaldsmenu "Power management options" 21751da177e4SLinus Torvalds 2176eceab4acSRussell Kingsource "kernel/power/Kconfig" 21771da177e4SLinus Torvalds 2178f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 217919a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2180f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2181f4cb5700SJohannes Berg def_bool y 2182f4cb5700SJohannes Berg 218315e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 21848b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 21851b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 218615e0d9e3SArnd Bergmann 2187603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2188603fb42aSSebastian Capella bool 2189603fb42aSSebastian Capella depends on MMU 2190603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2191603fb42aSSebastian Capella 21921da177e4SLinus Torvaldsendmenu 21931da177e4SLinus Torvalds 2194916f743dSKumar Galasource "drivers/firmware/Kconfig" 2195916f743dSKumar Gala 2196652ccae5SArd Biesheuvelif CRYPTO 2197652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2198652ccae5SArd Biesheuvelendif 21991da177e4SLinus Torvalds 2200749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2201