1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T 6fed240d9SMasami Hiramatsu select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND 7aef0f78eSChristoph Hellwig select ARCH_HAS_BINFMT_FLAT 82792d84eSKees Cook select ARCH_HAS_CURRENT_STACK_POINTER 9c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 10419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE 112b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 12ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 13d8ae8a37SChristoph Hellwig select ARCH_HAS_KEEPINITRD 1475851720SDmitry Vyukov select ARCH_HAS_KCOV 15e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 160ebeea8cSDaniel Borkmann select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE 173010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 18347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 1975851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 20ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 21ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 22ae626eb9SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 23ae626eb9SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU 24dc2acdedSChristoph Hellwig select ARCH_HAS_TEARDOWN_DMA_OPS if MMU 253d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 26171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 279aaf9bb7SDaniel Thompson select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K 28957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 295e545df3SMike Rapoport select ARCH_KEEP_MEMBLOCK 30d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 31ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 32ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 334badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 34855f9a8eSAnshuman Khandual select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE 35017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 360cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 37dce44566SAnshuman Khandual select ARCH_USE_MEMTEST 38dba79c3dSAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 3907431506SAnshuman Khandual select ARCH_WANT_GENERAL_HUGETLB 40b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 4159612b24SNathan Chancellor select ARCH_WANT_LD_ORPHAN_WARN 42bdd15a28SChristoph Hellwig select BINFMT_FLAT_ARGVP_ENVP_ON_STACK 4310916706SShile Zhang select BUILDTIME_TABLE_SORT if MMU 44*6fd09c9aSArnd Bergmann select COMMON_CLK if !(ARCH_RPC || ARCH_FOOTBRIDGE) 45171b3f0dSRussell King select CLONE_BACKWARDS 46f00790aaSRussell King select CPU_PM if SUSPEND || CPU_IDLE 47dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 48ff4c25f2SChristoph Hellwig select DMA_DECLARE_COHERENT 4931b089bbSChristoph Hellwig select DMA_GLOBAL_POOL if !MMU 502f9237d4SChristoph Hellwig select DMA_OPS 51f5ff79fdSChristoph Hellwig select DMA_NONCOHERENT_MMAP if MMU 52b01aec9bSBorislav Petkov select EDAC_SUPPORT 53b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 5436d0fd21SLaura Abbott select GENERIC_ALLOCATOR 552ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 56f00790aaSRussell King select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI 57b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 5856afcd3dSMarc Zyngier select GENERIC_IRQ_IPI if SMP 59ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 602937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 61171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 62234a0f20SArnd Bergmann select GENERIC_IRQ_MULTI_HANDLER 63b1b3f49cSRussell King select GENERIC_IRQ_PROBE 64b1b3f49cSRussell King select GENERIC_IRQ_SHOW 657c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 66914ee966SPalmer Dabbelt select GENERIC_LIB_DEVMEM_IS_ALLOWED 67b1b3f49cSRussell King select GENERIC_PCI_IOMAP 6838ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 69b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 70b1b3f49cSRussell King select HARDIRQS_SW_RESEND 71f00790aaSRussell King select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT 720b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 73437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 7475969686SWang Kefeng select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL 75437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 7642101571SLinus Walleij select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL 77565cbaadSLecopzer Chen select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN 78e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 794f5b0c17SMike Rapoport select HAVE_ARCH_PFN_VALID 80282a181bSYiFei Zhu select HAVE_ARCH_SECCOMP 81f00790aaSRussell King select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT 8208626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 830693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 84e8003bf6SAnshuman Khandual select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE 85b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 8639c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 8724a9c541SFrederic Weisbecker select HAVE_CONTEXT_TRACKING_USER 88b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 894ed308c4SSteven Rostedt (Google) select HAVE_BUILDTIME_MCOUNT_SORT 90bc420c6cSVincenzo Frascino select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL 91b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 92f00790aaSRussell King select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 93620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 94dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 955f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 9667a929e0SChristoph Hellwig select HAVE_FAST_GUP if ARM_LPAE 97f00790aaSRussell King select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL 9841918ec8SArd Biesheuvel select HAVE_FUNCTION_GRAPH_TRACER 99d6800ca7SArd Biesheuvel select HAVE_FUNCTION_TRACER if !XIP_KERNEL 1006b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 101f00790aaSRussell King select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7) 10287c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 103b1b3f49cSRussell King select HAVE_KERNEL_GZIP 104f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 105b1b3f49cSRussell King select HAVE_KERNEL_LZMA 106b1b3f49cSRussell King select HAVE_KERNEL_LZO 107b1b3f49cSRussell King select HAVE_KERNEL_XZ 108cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 109f00790aaSRussell King select HAVE_KRETPROBES if HAVE_KPROBES 1107d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 11142a0bb3fSPetr Mladek select HAVE_NMI 1120dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 113*6fd09c9aSArnd Bergmann select HAVE_PCI 1147ada189fSJamie Iles select HAVE_PERF_EVENTS 11549863894SWill Deacon select HAVE_PERF_REGS 11649863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 117ff2e6d72SPeter Zijlstra select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE 118e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 1199800b9dcSMathieu Desnoyers select HAVE_RSEQ 120d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 121b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 122af1839ebSCatalin Marinas select HAVE_UID16 12331c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 124da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 125171b3f0dSRussell King select MODULES_USE_ELF_REL 126f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 127aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 128171b3f0dSRussell King select OLD_SIGACTION 129171b3f0dSRussell King select OLD_SIGSUSPEND3 130*6fd09c9aSArnd Bergmann select PCI_DOMAINS_GENERIC if PCI 13120f1b79dSChristoph Hellwig select PCI_SYSCALL if PCI 132b1b3f49cSRussell King select PERF_USE_VMALLOC 133b1b3f49cSRussell King select RTC_LIB 134*6fd09c9aSArnd Bergmann select SPARSE_IRQ if !(ARCH_FOOTBRIDGE || ARCH_RPC) 135b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 1369c46929eSArd Biesheuvel select THREAD_INFO_IN_TASK 137*6fd09c9aSArnd Bergmann select TIMER_OF if OF 138d6905849SArd Biesheuvel select HAVE_ARCH_VMAP_STACK if MMU && ARM_HAS_GROUP_RELOCS 1394aae683fSMasahiro Yamada select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M 140*6fd09c9aSArnd Bergmann select USE_OF if !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100) 141171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 142171b3f0dSRussell King # according to that. Thanks. 1431da177e4SLinus Torvalds help 1441da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 145f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1461da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1471da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1481da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1491da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1501da177e4SLinus Torvalds 151d6905849SArd Biesheuvelconfig ARM_HAS_GROUP_RELOCS 152d6905849SArd Biesheuvel def_bool y 153d6905849SArd Biesheuvel depends on !LD_IS_LLD || LLD_VERSION >= 140000 154d6905849SArd Biesheuvel depends on !COMPILE_TEST 155d6905849SArd Biesheuvel help 156d6905849SArd Biesheuvel Whether or not to use R_ARM_ALU_PC_Gn or R_ARM_LDR_PC_Gn group 157d6905849SArd Biesheuvel relocations, which have been around for a long time, but were not 158d6905849SArd Biesheuvel supported in LLD until version 14. The combined range is -/+ 256 MiB, 159d6905849SArd Biesheuvel which is usually sufficient, but not for allyesconfig, so we disable 160d6905849SArd Biesheuvel this feature when doing compile testing. 161d6905849SArd Biesheuvel 1624ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1634ce63fcdSMarek Szyprowski bool 164b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1654ce63fcdSMarek Szyprowski 16660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 16760460abfSSeung-Woo Kim 16860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 16960460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 17060460abfSSeung-Woo Kim range 4 9 17160460abfSSeung-Woo Kim default 8 17260460abfSSeung-Woo Kim help 17360460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 17460460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 17560460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 17660460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 17760460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 17860460abfSSeung-Woo Kim virtual space with just a few allocations. 17960460abfSSeung-Woo Kim 18060460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 18160460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 18260460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 18360460abfSSeung-Woo Kim by the PAGE_SIZE. 18460460abfSSeung-Woo Kim 18560460abfSSeung-Woo Kimendif 18660460abfSSeung-Woo Kim 18775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 18875e7153aSRalf Baechle bool 18975e7153aSRalf Baechle 190bc581770SLinus Walleijconfig HAVE_TCM 191bc581770SLinus Walleij bool 192bc581770SLinus Walleij select GENERIC_ALLOCATOR 193bc581770SLinus Walleij 194e119bfffSRussell Kingconfig HAVE_PROC_CPU 195e119bfffSRussell King bool 196e119bfffSRussell King 197ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1985ea81769SAl Viro bool 1995ea81769SAl Viro 2001da177e4SLinus Torvaldsconfig SBUS 2011da177e4SLinus Torvalds bool 2021da177e4SLinus Torvalds 203f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 204f16fb1ecSRussell King bool 205f16fb1ecSRussell King default y 206f16fb1ecSRussell King 207f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 208f16fb1ecSRussell King bool 209f16fb1ecSRussell King default y 210f16fb1ecSRussell King 211f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 212f0d1b0b3SDavid Howells bool 213f0d1b0b3SDavid Howells 214f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 215f0d1b0b3SDavid Howells bool 216f0d1b0b3SDavid Howells 2174a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 2184a1b5733SEduardo Valentin bool 2194a1b5733SEduardo Valentin 220a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 221a5f4c561SStefan Agner def_bool y if MMU 222a5f4c561SStefan Agner 223b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 224b89c3b16SAkinobu Mita bool 225b89c3b16SAkinobu Mita default y 226b89c3b16SAkinobu Mita 2271da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2281da177e4SLinus Torvalds bool 2291da177e4SLinus Torvalds default y 2301da177e4SLinus Torvalds 231a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 232a08b6b79Sviro@ZenIV.linux.org.uk bool 233a08b6b79Sviro@ZenIV.linux.org.uk 234c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 235c7edc9e3SDavid A. Long def_bool y 236c7edc9e3SDavid A. Long 2371da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2381da177e4SLinus Torvalds bool 2391da177e4SLinus Torvalds 2401da177e4SLinus Torvaldsconfig FIQ 2411da177e4SLinus Torvalds bool 2421da177e4SLinus Torvalds 243034d2f5aSAl Viroconfig ARCH_MTD_XIP 244034d2f5aSAl Viro bool 245034d2f5aSAl Viro 246dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 247c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 248c1becedcSRussell King default y 249b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 250dc21af99SRussell King help 251111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 252111e9a5cSRussell King boot and module load time according to the position of the 253111e9a5cSRussell King kernel in system memory. 254dc21af99SRussell King 255111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 2569443076eSArd Biesheuvel of physical memory is at a 2 MiB boundary. 257dc21af99SRussell King 258c1becedcSRussell King Only disable this option if you know that you do not require 259c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 260c1becedcSRussell King you need to shrink the kernel to the minimal size. 261c1becedcSRussell King 262c334bc15SRob Herringconfig NEED_MACH_IO_H 263c334bc15SRob Herring bool 264c334bc15SRob Herring help 265c334bc15SRob Herring Select this when mach/io.h is required to provide special 266c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 267c334bc15SRob Herring be avoided when possible. 268c334bc15SRob Herring 2690cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2701b9f95f8SNicolas Pitre bool 271111e9a5cSRussell King help 2720cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2730cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2740cdc8b92SNicolas Pitre be avoided when possible. 2751b9f95f8SNicolas Pitre 2761b9f95f8SNicolas Pitreconfig PHYS_OFFSET 277974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 27892481c7dSArnd Bergmann depends on !ARM_PATCH_PHYS_VIRT || !AUTO_ZRELADDR 279974c0724SNicolas Pitre default DRAM_BASE if !MMU 28006954b6aSLinus Walleij default 0x00000000 if ARCH_FOOTBRIDGE 281c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 282c6e77bb6SArnd Bergmann default 0x30000000 if ARCH_S3C24XX 283c6e77bb6SArnd Bergmann default 0xa0000000 if ARCH_IOP32X || ARCH_PXA 284c6e77bb6SArnd Bergmann default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100 285c6e77bb6SArnd Bergmann default 0 2861b9f95f8SNicolas Pitre help 2871b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2881b9f95f8SNicolas Pitre location of main memory in your system. 289cada3c08SRussell King 29087e040b6SSimon Glassconfig GENERIC_BUG 29187e040b6SSimon Glass def_bool y 29287e040b6SSimon Glass depends on BUG 29387e040b6SSimon Glass 2941bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2951bcad26eSKirill A. Shutemov int 2961bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2971bcad26eSKirill A. Shutemov default 2 2981bcad26eSKirill A. Shutemov 2991da177e4SLinus Torvaldsmenu "System Type" 3001da177e4SLinus Torvalds 3013c427975SHyok S. Choiconfig MMU 3023c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3033c427975SHyok S. Choi default y 3043c427975SHyok S. Choi help 3053c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3063c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3073c427975SHyok S. Choi 3082f618d5eSArnd Bergmannconfig ARM_SINGLE_ARMV7M 3092f618d5eSArnd Bergmann def_bool !MMU 3102f618d5eSArnd Bergmann select ARM_NVIC 3112f618d5eSArnd Bergmann select CPU_V7M 3122f618d5eSArnd Bergmann select NO_IOPORT_MAP 3132f618d5eSArnd Bergmann 314e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 315e0c25d95SDaniel Cashman default 8 316e0c25d95SDaniel Cashman 317e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 318e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 319e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 320e0c25d95SDaniel Cashman default 16 321e0c25d95SDaniel Cashman 322387798b3SRob Herringconfig ARCH_MULTIPLATFORM 323*6fd09c9aSArnd Bergmann def_bool MMU && !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100) 32466314223SDinh Nguyen 325*6fd09c9aSArnd Bergmannmenu "Platform selection" 326*6fd09c9aSArnd Bergmann depends on MMU 327387798b3SRob Herring 328387798b3SRob Herringcomment "CPU Core family selection" 329387798b3SRob Herring 330f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 331*6fd09c9aSArnd Bergmann bool "ARMv4 based platforms (FA526, StrongARM)" 332f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 333f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 334*6fd09c9aSArnd Bergmann select CPU_FA526 if !(CPU_SA110 || CPU_SA1100) 335f8afae40SArnd Bergmann 336387798b3SRob Herringconfig ARCH_MULTI_V4T 337387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 338387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 339b1b3f49cSRussell King select ARCH_MULTI_V4_V5 34024e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 34124e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 34224e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 343387798b3SRob Herring 344387798b3SRob Herringconfig ARCH_MULTI_V5 345387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 346387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 347b1b3f49cSRussell King select ARCH_MULTI_V4_V5 34812567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 34924e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 35024e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 351387798b3SRob Herring 352387798b3SRob Herringconfig ARCH_MULTI_V4_V5 353387798b3SRob Herring bool 354387798b3SRob Herring 355387798b3SRob Herringconfig ARCH_MULTI_V6 3568dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 357387798b3SRob Herring select ARCH_MULTI_V6_V7 35842f4754aSRob Herring select CPU_V6K 359387798b3SRob Herring 360387798b3SRob Herringconfig ARCH_MULTI_V7 3618dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 362387798b3SRob Herring default y 363387798b3SRob Herring select ARCH_MULTI_V6_V7 364b1b3f49cSRussell King select CPU_V7 36590bc8ac7SRob Herring select HAVE_SMP 366387798b3SRob Herring 367387798b3SRob Herringconfig ARCH_MULTI_V6_V7 368387798b3SRob Herring bool 3699352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 370387798b3SRob Herring 371387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 372387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 373387798b3SRob Herring select ARCH_MULTI_V5 374387798b3SRob Herring 375387798b3SRob Herringendmenu 376387798b3SRob Herring 37705e2a3deSRob Herringconfig ARCH_VIRT 378e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 379e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 3804b8b5f25SRob Herring select ARM_AMBA 38105e2a3deSRob Herring select ARM_GIC 3823ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 3830b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 384bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 38505e2a3deSRob Herring select ARM_PSCI 3864b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 38705e2a3deSRob Herring 3882cf1c348SJohn Crispinconfig ARCH_AIROHA 3892cf1c348SJohn Crispin bool "Airoha SoC Support" 3902cf1c348SJohn Crispin depends on ARCH_MULTI_V7 3912cf1c348SJohn Crispin select ARM_AMBA 3922cf1c348SJohn Crispin select ARM_GIC 3932cf1c348SJohn Crispin select ARM_GIC_V3 3942cf1c348SJohn Crispin select ARM_PSCI 3952cf1c348SJohn Crispin select HAVE_ARM_ARCH_TIMER 3962cf1c348SJohn Crispin help 3972cf1c348SJohn Crispin Support for Airoha EN7523 SoCs 3982cf1c348SJohn Crispin 399ccf50e23SRussell King# 400ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 401ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 402ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 403ccf50e23SRussell King# 4046bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 4056bb8536cSAndreas Färber 406445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 407445d9b30STsahee Zidenberg 408590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 409590b460cSLars Persson 410d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 411d9bfc86dSOleksij Rempel 412a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 413a66c51f9SAlexandre Belloni 41495b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 41595b8f20fSRussell King 4161d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 4171d22924eSAnders Berg 4188ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 4198ac49e04SChristian Daudt 4201c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 4211c37fa10SSebastian Hesselbarth 4221da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 4231da177e4SLinus Torvalds 424d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 425d94f944eSAnton Vorontsov 42695b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 42795b8f20fSRussell King 428df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 429df8d742eSBaruch Siach 43095b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 43195b8f20fSRussell King 432e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 433e7736d47SLennert Buytenhek 434a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 435a66c51f9SAlexandre Belloni 4361da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 4371da177e4SLinus Torvalds 43859d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 43959d3a193SPaulius Zaleckas 440387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 441387798b3SRob Herring 442389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 443389ee0c2SHaojian Zhuang 44411d89440SNick Hawkinssource "arch/arm/mach-hpe/Kconfig" 44511d89440SNick Hawkins 446a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 447a66c51f9SAlexandre Belloni 4483f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 4493f7e5815SLennert Buytenhek 4501da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 4511da177e4SLinus Torvalds 452828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 453828989adSSantosh Shilimkar 45475bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig" 45595b8f20fSRussell King 456a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 457a66c51f9SAlexandre Belloni 4583b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 4593b8f5030SCarlo Caione 4609fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig" 4619fb29c73SSugaya Taichi 462a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 463a66c51f9SAlexandre Belloni 46417723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 46517723fd3SJonas Jensen 466312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig" 467312b62b6SDaniel Palmer 468794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 469794d15b2SStanislav Samsonov 470a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 471f682a218SMatthias Brugger 4721d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 4731d3f33d5SShawn Guo 47495b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 47595b8f20fSRussell King 4767bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 4777bffa14cSBrendan Higgins 4789851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 4799851ca57SDaniel Tang 480d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 4811da177e4SLinus Torvalds 4821dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 4831dbae815STony Lindgren 4849dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 485585cf175STzachi Perelstein 486a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 487a66c51f9SAlexandre Belloni 48895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 4891da177e4SLinus Torvalds 4908fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 4918fc1b0f8SKumar Gala 49278e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig" 49378e3dbc1SAndreas Färber 49486aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig" 49586aeee4dSAndreas Färber 496*6fd09c9aSArnd Bergmannsource "arch/arm/mach-rpc/Kconfig" 497*6fd09c9aSArnd Bergmann 498d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 499d63dc051SHeiko Stuebner 50071b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig" 501a66c51f9SAlexandre Belloni 502a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 503a66c51f9SAlexandre Belloni 50495b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 505edabd38eSSaeed Bishara 506a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 507a66c51f9SAlexandre Belloni 508387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 509387798b3SRob Herring 510a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 511a21765a7SBen Dooks 51265ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 51365ebcc11SSrinivas Kandagatla 514bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 515bcb84fb4SAlexandre TORGUE 5160aa94eeaSQin Jiansource "arch/arm/mach-sunplus/Kconfig" 5170aa94eeaSQin Jian 5183b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 5193b52634fSMaxime Ripard 520c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 521c5f80065SErik Gilling 522ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 523ba56a987SMasahiro Yamada 52495b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 5251da177e4SLinus Torvalds 5261da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 5271da177e4SLinus Torvalds 5286f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 5296f35f9a9STony Prisk 5309a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 5319a45eb69SJosh Cartwright 532499f1640SStefan Agner# ARMv7-M architecture 533499f1640SStefan Agnerconfig ARCH_LPC18XX 534499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 535499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 536499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 537499f1640SStefan Agner select ARM_AMBA 538499f1640SStefan Agner select CLKSRC_LPC32XX 539499f1640SStefan Agner select PINCTRL 540499f1640SStefan Agner help 541499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 542499f1640SStefan Agner high performance microcontrollers. 543499f1640SStefan Agner 5441847119dSVladimir Murzinconfig ARCH_MPS2 54517bd274eSBaruch Siach bool "ARM MPS2 platform" 5461847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 5471847119dSVladimir Murzin select ARM_AMBA 5481847119dSVladimir Murzin select CLKSRC_MPS2 5491847119dSVladimir Murzin help 5501847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 5511847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 5521847119dSVladimir Murzin 5531847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 5541847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 5551847119dSVladimir Murzin 5561da177e4SLinus Torvalds# Definitions to make life easier 5571da177e4SLinus Torvaldsconfig ARCH_ACORN 5581da177e4SLinus Torvalds bool 5591da177e4SLinus Torvalds 56069b02f6aSLennert Buytenhekconfig PLAT_ORION 56169b02f6aSLennert Buytenhek bool 562bfe45e0bSRussell King select CLKSRC_MMIO 563dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 564278b45b0SAndrew Lunn select IRQ_DOMAIN 56569b02f6aSLennert Buytenhek 566abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 567abcda1dcSThomas Petazzoni bool 568abcda1dcSThomas Petazzoni select PLAT_ORION 569abcda1dcSThomas Petazzoni 570f4b8b319SRussell Kingconfig PLAT_VERSATILE 571f4b8b319SRussell King bool 572f4b8b319SRussell King 5738636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig" 5741da177e4SLinus Torvalds 575afe4b25eSLennert Buytenhekconfig IWMMXT 576d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 577d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 578d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 579afe4b25eSLennert Buytenhek help 580afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 581afe4b25eSLennert Buytenhek running on a CPU that supports it. 582afe4b25eSLennert Buytenhek 5833b93e7b0SHyok S. Choiif !MMU 5843b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 5853b93e7b0SHyok S. Choiendif 5863b93e7b0SHyok S. Choi 5873e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 5883e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 5893e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 5903e0a07f8SGregory CLEMENT default y 5913e0a07f8SGregory CLEMENT help 5923e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 5933e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 5943e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 5953e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 5963e0a07f8SGregory CLEMENT Workaround: 5973e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 5983e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 5993e0a07f8SGregory CLEMENT instruction 6003e0a07f8SGregory CLEMENT 601f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 602f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 603f0c4b8d6SWill Deacon depends on CPU_V6 604f0c4b8d6SWill Deacon help 605f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 606f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 607f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 608f0c4b8d6SWill Deacon causing the faulting task to livelock. 609f0c4b8d6SWill Deacon 6109cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 6119cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 612e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 6139cba3cccSCatalin Marinas help 6149cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 6159cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 6169cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 6179cba3cccSCatalin Marinas recommended workaround. 6189cba3cccSCatalin Marinas 6197ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 6207ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 6217ce236fcSCatalin Marinas depends on CPU_V7 6227ce236fcSCatalin Marinas help 6237ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 62479403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 6257ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 6267ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 6277ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 6287ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 6297ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 6307ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 6317ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 6327ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 6337ce236fcSCatalin Marinas available in non-secure mode. 6347ce236fcSCatalin Marinas 635855c551fSCatalin Marinasconfig ARM_ERRATA_458693 636855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 637855c551fSCatalin Marinas depends on CPU_V7 63862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 639855c551fSCatalin Marinas help 640855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 641855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 642855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 643855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 644855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 645855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 646855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 647855c551fSCatalin Marinas register may not be available in non-secure mode. 648855c551fSCatalin Marinas 6490516e464SCatalin Marinasconfig ARM_ERRATA_460075 6500516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 6510516e464SCatalin Marinas depends on CPU_V7 65262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 6530516e464SCatalin Marinas help 6540516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 6550516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 6560516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 6570516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 6580516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 6590516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 6600516e464SCatalin Marinas may not be available in non-secure mode. 6610516e464SCatalin Marinas 6629f05027cSWill Deaconconfig ARM_ERRATA_742230 6639f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 6649f05027cSWill Deacon depends on CPU_V7 && SMP 66562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 6669f05027cSWill Deacon help 6679f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 6689f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 6699f05027cSWill Deacon between two write operations may not ensure the correct visibility 6709f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 6719f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 6729f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 6739f05027cSWill Deacon the two writes. 6749f05027cSWill Deacon 675a672e99bSWill Deaconconfig ARM_ERRATA_742231 676a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 677a672e99bSWill Deacon depends on CPU_V7 && SMP 67862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 679a672e99bSWill Deacon help 680a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 681a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 682a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 683a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 684a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 685a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 686a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 687a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 688a672e99bSWill Deacon capabilities of the processor. 689a672e99bSWill Deacon 69069155794SJon Medhurstconfig ARM_ERRATA_643719 69169155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 69269155794SJon Medhurst depends on CPU_V7 && SMP 693e5a5de44SRussell King default y 69469155794SJon Medhurst help 69569155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 69669155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 69769155794SJon Medhurst register returns zero when it should return one. The workaround 69869155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 69969155794SJon Medhurst it behave as intended and avoiding data corruption. 70069155794SJon Medhurst 701cdf357f1SWill Deaconconfig ARM_ERRATA_720789 702cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 703e66dc745SDave Martin depends on CPU_V7 704cdf357f1SWill Deacon help 705cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 706cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 707cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 708cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 709cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 710cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 711cdf357f1SWill Deacon entries regardless of the ASID. 712475d92fcSWill Deacon 713475d92fcSWill Deaconconfig ARM_ERRATA_743622 714475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 715475d92fcSWill Deacon depends on CPU_V7 71662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 717475d92fcSWill Deacon help 718475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 719efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 720475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 721475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 722475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 723475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 724475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 725475d92fcSWill Deacon processor. 726475d92fcSWill Deacon 7279a27c27cSWill Deaconconfig ARM_ERRATA_751472 7289a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 729ba90c516SDave Martin depends on CPU_V7 73062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 7319a27c27cSWill Deacon help 7329a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 7339a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 7349a27c27cSWill Deacon completion of a following broadcasted operation if the second 7359a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 7369a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 7379a27c27cSWill Deacon 738fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 739fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 740fcbdc5feSWill Deacon depends on CPU_V7 741fcbdc5feSWill Deacon help 742fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 743fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 744fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 745fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 746fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 747fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 748fcbdc5feSWill Deacon 7495dab26afSWill Deaconconfig ARM_ERRATA_754327 7505dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 7515dab26afSWill Deacon depends on CPU_V7 && SMP 7525dab26afSWill Deacon help 7535dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 7545dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 7555dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 7565dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 7575dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 7585dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 7595dab26afSWill Deacon 760145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 761145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 762fd832478SFabio Estevam depends on CPU_V6 763145e10e1SCatalin Marinas help 764145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 765145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 766145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 767145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 768145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 769145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 770145e10e1SCatalin Marinas is not affected. 771145e10e1SCatalin Marinas 772f630c1bdSWill Deaconconfig ARM_ERRATA_764369 773f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 774f630c1bdSWill Deacon depends on CPU_V7 && SMP 775f630c1bdSWill Deacon help 776f630c1bdSWill Deacon This option enables the workaround for erratum 764369 777f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 778f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 779f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 780f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 781f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 782f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 783f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 784f630c1bdSWill Deacon in the diagnostic control register of the SCU. 785f630c1bdSWill Deacon 7868294fec1SNick Hawkinsconfig ARM_ERRATA_764319 7878294fec1SNick Hawkins bool "ARM errata: Read to DBGPRSR and DBGOSLSR may generate Undefined instruction" 7888294fec1SNick Hawkins depends on CPU_V7 7898294fec1SNick Hawkins help 7908294fec1SNick Hawkins This option enables the workaround for the 764319 Cortex A-9 erratum. 7918294fec1SNick Hawkins CP14 read accesses to the DBGPRSR and DBGOSLSR registers generate an 7928294fec1SNick Hawkins unexpected Undefined Instruction exception when the DBGSWENABLE 7938294fec1SNick Hawkins external pin is set to 0, even when the CP14 accesses are performed 7948294fec1SNick Hawkins from a privileged mode. This work around catches the exception in a 7958294fec1SNick Hawkins way the kernel does not stop execution. 7968294fec1SNick Hawkins 7977253b85cSSimon Hormanconfig ARM_ERRATA_775420 7987253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 7997253b85cSSimon Horman depends on CPU_V7 8007253b85cSSimon Horman help 8017253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 802cb73737eSGeert Uytterhoeven r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance 8037253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 8047253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 8057253b85cSSimon Horman an abort may occur on cache maintenance. 8067253b85cSSimon Horman 80793dc6887SCatalin Marinasconfig ARM_ERRATA_798181 80893dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 80993dc6887SCatalin Marinas depends on CPU_V7 && SMP 81093dc6887SCatalin Marinas help 81193dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 81293dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 81393dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 81493dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 81593dc6887SCatalin Marinas as the one being invalidated. 81693dc6887SCatalin Marinas 81784b6504fSWill Deaconconfig ARM_ERRATA_773022 81884b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 81984b6504fSWill Deacon depends on CPU_V7 82084b6504fSWill Deacon help 82184b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 82284b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 82384b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 82484b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 82584b6504fSWill Deacon 82662c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 82762c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 82862c0f4a5SDoug Anderson depends on CPU_V7 82962c0f4a5SDoug Anderson help 83062c0f4a5SDoug Anderson This option enables the workaround for: 83162c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 83262c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 83362c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 83462c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 83562c0f4a5SDoug Anderson any Cortex-A12 cores yet. 83662c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 83762c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 83862c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 83962c0f4a5SDoug Anderson 840416bcf21SDoug Andersonconfig ARM_ERRATA_821420 841416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 842416bcf21SDoug Anderson depends on CPU_V7 843416bcf21SDoug Anderson help 844416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 845416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 846416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 847416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 848416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 849416bcf21SDoug Anderson 8509f6f9354SDoug Andersonconfig ARM_ERRATA_825619 8519f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 8529f6f9354SDoug Anderson depends on CPU_V7 8539f6f9354SDoug Anderson help 8549f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 8559f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 8569f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 8579f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 8589f6f9354SDoug Anderson 859304009a1SDoug Andersonconfig ARM_ERRATA_857271 860304009a1SDoug Anderson bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions" 861304009a1SDoug Anderson depends on CPU_V7 862304009a1SDoug Anderson help 863304009a1SDoug Anderson This option enables the workaround for the 857271 Cortex-A12 864304009a1SDoug Anderson (all revs) erratum. Under very rare timing conditions, the CPU might 865304009a1SDoug Anderson hang. The workaround is expected to have a < 1% performance impact. 866304009a1SDoug Anderson 8679f6f9354SDoug Andersonconfig ARM_ERRATA_852421 8689f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 8699f6f9354SDoug Anderson depends on CPU_V7 8709f6f9354SDoug Anderson help 8719f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 8729f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 8739f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 8749f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 8759f6f9354SDoug Anderson 87662c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 87762c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 87862c0f4a5SDoug Anderson depends on CPU_V7 87962c0f4a5SDoug Anderson help 88062c0f4a5SDoug Anderson This option enables the workaround for: 88162c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 88262c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 88362c0f4a5SDoug Anderson any Cortex-A17 cores yet. 88462c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 88562c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 88662c0f4a5SDoug Anderson for and handled. 88762c0f4a5SDoug Anderson 888304009a1SDoug Andersonconfig ARM_ERRATA_857272 889304009a1SDoug Anderson bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions" 890304009a1SDoug Anderson depends on CPU_V7 891304009a1SDoug Anderson help 892304009a1SDoug Anderson This option enables the workaround for the 857272 Cortex-A17 erratum. 893304009a1SDoug Anderson This erratum is not known to be fixed in any A17 revision. 894304009a1SDoug Anderson This is identical to Cortex-A12 erratum 857271. It is a separate 895304009a1SDoug Anderson config option from the A12 erratum due to the way errata are checked 896304009a1SDoug Anderson for and handled. 897304009a1SDoug Anderson 8981da177e4SLinus Torvaldsendmenu 8991da177e4SLinus Torvalds 9001da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 9011da177e4SLinus Torvalds 9021da177e4SLinus Torvaldsmenu "Bus support" 9031da177e4SLinus Torvalds 9041da177e4SLinus Torvaldsconfig ISA 9051da177e4SLinus Torvalds bool 9061da177e4SLinus Torvalds help 9071da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 9081da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 9091da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 9101da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 9111da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 9121da177e4SLinus Torvalds 913065909b9SRussell King# Select ISA DMA controller support 9141da177e4SLinus Torvaldsconfig ISA_DMA 9151da177e4SLinus Torvalds bool 916065909b9SRussell King select ISA_DMA_API 9171da177e4SLinus Torvalds 918065909b9SRussell King# Select ISA DMA interface 9195cae841bSAl Viroconfig ISA_DMA_API 9205cae841bSAl Viro bool 9215cae841bSAl Viro 922b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 923b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 924b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 925b080ac8aSMarcelo Roberto Jimenez help 926b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 927b080ac8aSMarcelo Roberto Jimenez 928779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220 929779eb41cSBenjamin Gaignard bool "ARM errata: Cache maintenance by set/way operations can execute out of order" 930779eb41cSBenjamin Gaignard depends on CPU_V7 931779eb41cSBenjamin Gaignard help 932779eb41cSBenjamin Gaignard The v7 ARM states that all cache and branch predictor maintenance 933779eb41cSBenjamin Gaignard operations that do not specify an address execute, relative to 934779eb41cSBenjamin Gaignard each other, in program order. 935779eb41cSBenjamin Gaignard However, because of this erratum, an L2 set/way cache maintenance 936779eb41cSBenjamin Gaignard operation can overtake an L1 set/way cache maintenance operation. 937779eb41cSBenjamin Gaignard This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3, 938779eb41cSBenjamin Gaignard r0p4, r0p5. 939779eb41cSBenjamin Gaignard 9401da177e4SLinus Torvaldsendmenu 9411da177e4SLinus Torvalds 9421da177e4SLinus Torvaldsmenu "Kernel Features" 9431da177e4SLinus Torvalds 9443b55658aSDave Martinconfig HAVE_SMP 9453b55658aSDave Martin bool 9463b55658aSDave Martin help 9473b55658aSDave Martin This option should be selected by machines which have an SMP- 9483b55658aSDave Martin capable CPU. 9493b55658aSDave Martin 9503b55658aSDave Martin The only effect of this option is to make the SMP-related 9513b55658aSDave Martin options available to the user for configuration. 9523b55658aSDave Martin 9531da177e4SLinus Torvaldsconfig SMP 954bb2d8130SRussell King bool "Symmetric Multi-Processing" 955fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 9563b55658aSDave Martin depends on HAVE_SMP 957801bb21cSJonathan Austin depends on MMU || ARM_MPU 9580361748fSArnd Bergmann select IRQ_WORK 9591da177e4SLinus Torvalds help 9601da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 9614a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 9624a474157SRobert Graffham than one CPU, say Y. 9631da177e4SLinus Torvalds 9644a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 9651da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 9664a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 9674a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 9684a474157SRobert Graffham will run faster if you say N here. 9691da177e4SLinus Torvalds 970cb1aaebeSMauro Carvalho Chehab See also <file:Documentation/x86/i386/IO-APIC.rst>, 9714f4cfa6cSMauro Carvalho Chehab <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at 97250a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 9731da177e4SLinus Torvalds 9741da177e4SLinus Torvalds If you don't know what to do here, say N. 9751da177e4SLinus Torvalds 976f00ec48fSRussell Kingconfig SMP_ON_UP 9775744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 978801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 979f00ec48fSRussell King default y 980f00ec48fSRussell King help 981f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 982f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 983f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 984f00ec48fSRussell King savings. 985f00ec48fSRussell King 986f00ec48fSRussell King If you don't know what to do here, say Y. 987f00ec48fSRussell King 98850596b75SArd Biesheuvel 98950596b75SArd Biesheuvelconfig CURRENT_POINTER_IN_TPIDRURO 99050596b75SArd Biesheuvel def_bool y 991b87cf911SArd Biesheuvel depends on CPU_32v6K && !CPU_V6 99250596b75SArd Biesheuvel 993d4664b6cSArd Biesheuvelconfig IRQSTACKS 994d4664b6cSArd Biesheuvel def_bool y 9959974f857SArd Biesheuvel select HAVE_IRQ_EXIT_ON_IRQ_STACK 9969974f857SArd Biesheuvel select HAVE_SOFTIRQ_ON_OWN_STACK 9971da177e4SLinus Torvalds 998c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 999c9018aabSVincent Guittot bool "Support cpu topology definition" 1000c9018aabSVincent Guittot depends on SMP && CPU_V7 1001c9018aabSVincent Guittot default y 1002c9018aabSVincent Guittot help 1003c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1004c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1005c9018aabSVincent Guittot topology of an ARM System. 1006c9018aabSVincent Guittot 1007c9018aabSVincent Guittotconfig SCHED_MC 1008c9018aabSVincent Guittot bool "Multi-core scheduler support" 1009c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1010c9018aabSVincent Guittot help 1011c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1012c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1013c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1014c9018aabSVincent Guittot 1015c9018aabSVincent Guittotconfig SCHED_SMT 1016c9018aabSVincent Guittot bool "SMT scheduler support" 1017c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1018c9018aabSVincent Guittot help 1019c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1020c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1021c9018aabSVincent Guittot places. If unsure say N here. 1022c9018aabSVincent Guittot 1023a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1024a8cbcd92SRussell King bool 1025a8cbcd92SRussell King help 10268f433ec4SGeert Uytterhoeven This option enables support for the ARM snoop control unit 1027a8cbcd92SRussell King 10288a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1029022c03a2SMarc Zyngier bool "Architected timer support" 1030022c03a2SMarc Zyngier depends on CPU_V7 10318a4da6e3SMark Rutland select ARM_ARCH_TIMER 1032022c03a2SMarc Zyngier help 1033022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1034022c03a2SMarc Zyngier 1035f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1036f32f4ce2SRussell King bool 1037f32f4ce2SRussell King help 1038f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1039f32f4ce2SRussell King 1040e8db288eSNicolas Pitreconfig MCPM 1041e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1042e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1043e8db288eSNicolas Pitre help 1044e8db288eSNicolas Pitre This option provides the common power management infrastructure 1045e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1046e8db288eSNicolas Pitre systems. 1047e8db288eSNicolas Pitre 1048ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1049ebf4a5c5SHaojian Zhuang bool 1050ebf4a5c5SHaojian Zhuang depends on MCPM 1051ebf4a5c5SHaojian Zhuang help 1052ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1053ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1054ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1055ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1056ebf4a5c5SHaojian Zhuang 10571c33be57SNicolas Pitreconfig BIG_LITTLE 10581c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 10591c33be57SNicolas Pitre depends on CPU_V7 && SMP 10601c33be57SNicolas Pitre select MCPM 10611c33be57SNicolas Pitre help 10621c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 10631c33be57SNicolas Pitre system architecture. 10641c33be57SNicolas Pitre 10651c33be57SNicolas Pitreconfig BL_SWITCHER 10661c33be57SNicolas Pitre bool "big.LITTLE switcher support" 10676c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 106851aaf81fSRussell King select CPU_PM 10691c33be57SNicolas Pitre help 10701c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 10711c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 10721c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 10731c33be57SNicolas Pitre 1074b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1075b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1076b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1077b22537c6SNicolas Pitre help 1078b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1079b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1080b22537c6SNicolas Pitre debugging purposes only. 1081b22537c6SNicolas Pitre 10828d5796d2SLennert Buytenhekchoice 10838d5796d2SLennert Buytenhek prompt "Memory split" 1084006fa259SRussell King depends on MMU 10858d5796d2SLennert Buytenhek default VMSPLIT_3G 10868d5796d2SLennert Buytenhek help 10878d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 10888d5796d2SLennert Buytenhek 10898d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 10908d5796d2SLennert Buytenhek option alone! 10918d5796d2SLennert Buytenhek 10928d5796d2SLennert Buytenhek config VMSPLIT_3G 10938d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 109463ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1095bbeedfdaSYisheng Xie depends on !ARM_LPAE 109663ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 10978d5796d2SLennert Buytenhek config VMSPLIT_2G 10988d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 10998d5796d2SLennert Buytenhek config VMSPLIT_1G 11008d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 11018d5796d2SLennert Buytenhekendchoice 11028d5796d2SLennert Buytenhek 11038d5796d2SLennert Buytenhekconfig PAGE_OFFSET 11048d5796d2SLennert Buytenhek hex 1105006fa259SRussell King default PHYS_OFFSET if !MMU 11068d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 11078d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 110863ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 11098d5796d2SLennert Buytenhek default 0xC0000000 11108d5796d2SLennert Buytenhek 1111c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET 1112c12366baSLinus Walleij hex 1113c12366baSLinus Walleij depends on KASAN 1114c12366baSLinus Walleij default 0x1f000000 if PAGE_OFFSET=0x40000000 1115c12366baSLinus Walleij default 0x5f000000 if PAGE_OFFSET=0x80000000 1116c12366baSLinus Walleij default 0x9f000000 if PAGE_OFFSET=0xC0000000 1117c12366baSLinus Walleij default 0x8f000000 if PAGE_OFFSET=0xB0000000 1118c12366baSLinus Walleij default 0xffffffff 1119c12366baSLinus Walleij 11201da177e4SLinus Torvaldsconfig NR_CPUS 11211da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 1122d624833fSArd Biesheuvel range 2 16 if DEBUG_KMAP_LOCAL 1123d624833fSArd Biesheuvel range 2 32 if !DEBUG_KMAP_LOCAL 11241da177e4SLinus Torvalds depends on SMP 11251da177e4SLinus Torvalds default "4" 1126d624833fSArd Biesheuvel help 1127d624833fSArd Biesheuvel The maximum number of CPUs that the kernel can support. 1128d624833fSArd Biesheuvel Up to 32 CPUs can be supported, or up to 16 if kmap_local() 1129d624833fSArd Biesheuvel debugging is enabled, which uses half of the per-CPU fixmap 1130d624833fSArd Biesheuvel slots as guard regions. 11311da177e4SLinus Torvalds 1132a054a811SRussell Kingconfig HOTPLUG_CPU 113300b7dedeSRussell King bool "Support for hot-pluggable CPUs" 113440b31360SStephen Rothwell depends on SMP 11351b5ba350SDietmar Eggemann select GENERIC_IRQ_MIGRATION 1136a054a811SRussell King help 1137a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1138a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1139a054a811SRussell King 11402bdd424fSWill Deaconconfig ARM_PSCI 11412bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1142e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1143be120397SMark Rutland select ARM_PSCI_FW 11442bdd424fSWill Deacon help 11452bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 11462bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 11472bdd424fSWill Deacon management operations described in ARM document number ARM DEN 11482bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 11492bdd424fSWill Deacon ARM processors"). 11502bdd424fSWill Deacon 11512a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 11522a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 11532a6ad871SMaxime Ripard# selected platforms. 115444986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 115544986ab0SPeter De Schrijver (NVIDIA) int 1156910499e1SKrzysztof Kozlowski default 2048 if ARCH_INTEL_SOCFPGA 1157d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1158a3ee4feaSTao Ren ARCH_ZYNQ || ARCH_ASPEED 1159aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1160aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1161eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 116206b851e5SOlof Johansson default 392 if ARCH_U8500 116301bb914cSTony Prisk default 352 if ARCH_VT8500 11647b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 11652a6ad871SMaxime Ripard default 264 if MACH_H4700 116644986ab0SPeter De Schrijver (NVIDIA) default 0 116744986ab0SPeter De Schrijver (NVIDIA) help 116844986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 116944986ab0SPeter De Schrijver (NVIDIA) 117044986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 117144986ab0SPeter De Schrijver (NVIDIA) 1172c9218b16SRussell Kingconfig HZ_FIXED 1173f8065813SRussell King int 11741164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 117547d84682SRussell King default 0 1176c9218b16SRussell King 1177c9218b16SRussell Kingchoice 117847d84682SRussell King depends on HZ_FIXED = 0 1179c9218b16SRussell King prompt "Timer frequency" 1180c9218b16SRussell King 1181c9218b16SRussell Kingconfig HZ_100 1182c9218b16SRussell King bool "100 Hz" 1183c9218b16SRussell King 1184c9218b16SRussell Kingconfig HZ_200 1185c9218b16SRussell King bool "200 Hz" 1186c9218b16SRussell King 1187c9218b16SRussell Kingconfig HZ_250 1188c9218b16SRussell King bool "250 Hz" 1189c9218b16SRussell King 1190c9218b16SRussell Kingconfig HZ_300 1191c9218b16SRussell King bool "300 Hz" 1192c9218b16SRussell King 1193c9218b16SRussell Kingconfig HZ_500 1194c9218b16SRussell King bool "500 Hz" 1195c9218b16SRussell King 1196c9218b16SRussell Kingconfig HZ_1000 1197c9218b16SRussell King bool "1000 Hz" 1198c9218b16SRussell King 1199c9218b16SRussell Kingendchoice 1200c9218b16SRussell King 1201c9218b16SRussell Kingconfig HZ 1202c9218b16SRussell King int 120347d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1204c9218b16SRussell King default 100 if HZ_100 1205c9218b16SRussell King default 200 if HZ_200 1206c9218b16SRussell King default 250 if HZ_250 1207c9218b16SRussell King default 300 if HZ_300 1208c9218b16SRussell King default 500 if HZ_500 1209c9218b16SRussell King default 1000 1210c9218b16SRussell King 1211c9218b16SRussell Kingconfig SCHED_HRTICK 1212c9218b16SRussell King def_bool HIGH_RES_TIMERS 1213f8065813SRussell King 121416c79651SCatalin Marinasconfig THUMB2_KERNEL 1215bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 12164477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1217bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 121889bace65SArnd Bergmann select ARM_UNWIND 121916c79651SCatalin Marinas help 122016c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 122175fea300SNicolas Pitre Thumb-2 mode. 122216c79651SCatalin Marinas 122316c79651SCatalin Marinas If unsure, say N. 122416c79651SCatalin Marinas 122542f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 122642f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 122742f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 122842f25bddSNicolas Pitre default y 122942f25bddSNicolas Pitre help 123042f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 123142f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 123242f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 123342f25bddSNicolas Pitre and udiv instructions that can be used to implement those 123442f25bddSNicolas Pitre functions. 123542f25bddSNicolas Pitre 123642f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 123742f25bddSNicolas Pitre replace the first two instructions of these library functions 123842f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 123942f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 124042f25bddSNicolas Pitre and less power intensive than running the original library 124142f25bddSNicolas Pitre code to do integer division. 124242f25bddSNicolas Pitre 1243704bdda0SNicolas Pitreconfig AEABI 1244a05b9608SNick Desaulniers bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \ 1245a05b9608SNick Desaulniers !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG 1246a05b9608SNick Desaulniers default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG 1247704bdda0SNicolas Pitre help 1248704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1249704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1250704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1251704bdda0SNicolas Pitre 1252704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1253704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1254704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1255704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1256704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1257704bdda0SNicolas Pitre 1258704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1259704bdda0SNicolas Pitre 12606c90c872SNicolas Pitreconfig OABI_COMPAT 1261a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1262d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 12636c90c872SNicolas Pitre help 12646c90c872SNicolas Pitre This option preserves the old syscall interface along with the 12656c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 12666c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 12676c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 12686c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 12696c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 127091702175SKees Cook 127191702175SKees Cook The seccomp filter system will not be available when this is 127291702175SKees Cook selected, since there is no way yet to sensibly distinguish 127391702175SKees Cook between calling conventions during filtering. 127491702175SKees Cook 12756c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 12766c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 12776c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 12786c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1279b02f8467SKees Cook at all). If in doubt say N. 12806c90c872SNicolas Pitre 1281fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL 1282*6fd09c9aSArnd Bergmann def_bool y 128305944d74SRussell King 1284fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE 1285*6fd09c9aSArnd Bergmann def_bool !(ARCH_RPC || ARCH_SA1100) 1286fb597f2aSGregory Fong 128705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 1288*6fd09c9aSArnd Bergmann def_bool !ARCH_FOOTBRIDGE 1289fb597f2aSGregory Fong select SPARSEMEM_STATIC if SPARSEMEM 129007a2f737SRussell King 1291053a96caSNicolas Pitreconfig HIGHMEM 1292e8db89a2SRussell King bool "High Memory Support" 1293e8db89a2SRussell King depends on MMU 12942a15ba82SThomas Gleixner select KMAP_LOCAL 1295825c43f5SArd Biesheuvel select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY 1296053a96caSNicolas Pitre help 1297053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1298053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1299053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1300053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1301053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1302053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1303053a96caSNicolas Pitre 1304053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1305053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1306053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1307053a96caSNicolas Pitre 1308053a96caSNicolas Pitre If unsure, say n. 1309053a96caSNicolas Pitre 131065cec8e3SRussell Kingconfig HIGHPTE 13119a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 131265cec8e3SRussell King depends on HIGHMEM 13139a431bd5SRussell King default y 1314b4d103d1SRussell King help 1315b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1316b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1317b4d103d1SRussell King precious low memory, eventually leading to low memory being 1318b4d103d1SRussell King consumed by page tables. Setting this option will allow 1319b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 132065cec8e3SRussell King 1321a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1322a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1323a5e090acSRussell King depends on MMU && !ARM_LPAE 13241b8873a0SJamie Iles default y 13251b8873a0SJamie Iles help 1326a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1327a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1328a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1329a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1330a5e090acSRussell King fault when dereferenced. 1331a5e090acSRussell King 1332a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1333a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1334a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 1335c80d79d7SYasunori Goto 1336c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS 1337fa8ad788SMark Rutland def_bool y 1338fa8ad788SMark Rutland depends on ARM_PMU 13391b8873a0SJamie Iles 13407d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 13417d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 13427d485f64SArd Biesheuvel depends on MODULES 13438fa7ea40SLecopzer Chen select KASAN_VMALLOC if KASAN 1344e7229f7dSAnders Roxell default y 13457d485f64SArd Biesheuvel help 13467d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 13477d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 13487d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 13497d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 13507d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 13517d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 13527d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 13537d485f64SArd Biesheuvel the same. 13547d485f64SArd Biesheuvel 1355e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1356e7229f7dSAnders Roxell configurations. If unsure, say y. 13577d485f64SArd Biesheuvel 1358c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 135936d6c928SUlrich Hecht int "Maximum zone order" 1360898f08e1SYegor Yefremov default "12" if SOC_AM33XX 1361cc611137SUwe Kleine-König default "9" if SA1111 1362c1b2d970SMagnus Damm default "11" 1363c1b2d970SMagnus Damm help 1364c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1365c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1366c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1367c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1368c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1369c1b2d970SMagnus Damm increase this value. 1370c1b2d970SMagnus Damm 1371c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1372c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1373c1b2d970SMagnus Damm 13741da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 13753e3f354bSArnd Bergmann def_bool CPU_CP15_MMU 1376e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 13771da177e4SLinus Torvalds help 13781da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 13791da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 13801da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 13811da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 13821da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 13831da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 13841da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 13851da177e4SLinus Torvalds 138639ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 138738ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 138838ef2ad5SLinus Walleij depends on MMU 138939ec58f3SLennert Buytenhek default y if CPU_FEROCEON 139039ec58f3SLennert Buytenhek help 139139ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 139239ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 139339ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 139439ec58f3SLennert Buytenhek 139539ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 139639ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 139739ec58f3SLennert Buytenhek such copy operations with large buffers. 139839ec58f3SLennert Buytenhek 139939ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 140039ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 140139ec58f3SLennert Buytenhek 140202c2433bSStefano Stabelliniconfig PARAVIRT 140302c2433bSStefano Stabellini bool "Enable paravirtualization code" 140402c2433bSStefano Stabellini help 140502c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 140602c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 140702c2433bSStefano Stabellini over full virtualization. 140802c2433bSStefano Stabellini 140902c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 141002c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 141102c2433bSStefano Stabellini select PARAVIRT 141202c2433bSStefano Stabellini help 141302c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 141402c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 141502c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 141602c2433bSStefano Stabellini that, there can be a small performance impact. 141702c2433bSStefano Stabellini 141802c2433bSStefano Stabellini If in doubt, say N here. 141902c2433bSStefano Stabellini 1420eff8d644SStefano Stabelliniconfig XEN_DOM0 1421eff8d644SStefano Stabellini def_bool y 1422eff8d644SStefano Stabellini depends on XEN 1423eff8d644SStefano Stabellini 1424eff8d644SStefano Stabelliniconfig XEN 1425c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 142685323a99SIan Campbell depends on ARM && AEABI && OF 1427f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 142885323a99SIan Campbell depends on !GENERIC_ATOMIC64 14297693deccSUwe Kleine-König depends on MMU 143051aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 143117b7ab80SStefano Stabellini select ARM_PSCI 1432f21254cdSChristoph Hellwig select SWIOTLB 143383862ccfSStefano Stabellini select SWIOTLB_XEN 143402c2433bSStefano Stabellini select PARAVIRT 1435eff8d644SStefano Stabellini help 1436eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1437eff8d644SStefano Stabellini 1438f05eb1d2SArd Biesheuvelconfig CC_HAVE_STACKPROTECTOR_TLS 1439f05eb1d2SArd Biesheuvel def_bool $(cc-option,-mtp=cp15 -mstack-protector-guard=tls -mstack-protector-guard-offset=0) 1440f05eb1d2SArd Biesheuvel 1441189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK 1442189af465SArd Biesheuvel bool "Use a unique stack canary value for each task" 14439c46929eSArd Biesheuvel depends on STACKPROTECTOR && CURRENT_POINTER_IN_TPIDRURO && !XIP_DEFLATED_DATA 1444f05eb1d2SArd Biesheuvel depends on GCC_PLUGINS || CC_HAVE_STACKPROTECTOR_TLS 1445f05eb1d2SArd Biesheuvel select GCC_PLUGIN_ARM_SSP_PER_TASK if !CC_HAVE_STACKPROTECTOR_TLS 1446189af465SArd Biesheuvel default y 1447189af465SArd Biesheuvel help 1448189af465SArd Biesheuvel Due to the fact that GCC uses an ordinary symbol reference from 1449189af465SArd Biesheuvel which to load the value of the stack canary, this value can only 1450189af465SArd Biesheuvel change at reboot time on SMP systems, and all tasks running in the 1451189af465SArd Biesheuvel kernel's address space are forced to use the same canary value for 1452189af465SArd Biesheuvel the entire duration that the system is up. 1453189af465SArd Biesheuvel 1454189af465SArd Biesheuvel Enable this option to switch to a different method that uses a 1455189af465SArd Biesheuvel different canary value for each task. 1456189af465SArd Biesheuvel 14571da177e4SLinus Torvaldsendmenu 14581da177e4SLinus Torvalds 14591da177e4SLinus Torvaldsmenu "Boot options" 14601da177e4SLinus Torvalds 14619eb8f674SGrant Likelyconfig USE_OF 14629eb8f674SGrant Likely bool "Flattened Device Tree support" 1463b1b3f49cSRussell King select IRQ_DOMAIN 14649eb8f674SGrant Likely select OF 14659eb8f674SGrant Likely help 14669eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 14679eb8f674SGrant Likely 1468bd51e2f5SNicolas Pitreconfig ATAGS 146996a4ce30SArnd Bergmann bool "Support for the traditional ATAGS boot data passing" 1470bd51e2f5SNicolas Pitre default y 1471bd51e2f5SNicolas Pitre help 1472bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1473bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1474bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1475acb926d6SArnd Bergmann to remove ATAGS support from your kernel binary. 1476acb926d6SArnd Bergmann 1477acb926d6SArnd Bergmannconfig UNUSED_BOARD_FILES 1478acb926d6SArnd Bergmann bool "Board support for machines without known users" 1479acb926d6SArnd Bergmann depends on ATAGS 1480acb926d6SArnd Bergmann help 1481acb926d6SArnd Bergmann Most ATAGS based board files are completely unused and are 1482acb926d6SArnd Bergmann scheduled for removal in early 2023, and left out of kernels 1483acb926d6SArnd Bergmann by default now. If you are using a board file that is marked 1484acb926d6SArnd Bergmann as unused, turn on this option to build support into the kernel. 1485acb926d6SArnd Bergmann 1486acb926d6SArnd Bergmann To keep support for your individual board from being removed, 1487acb926d6SArnd Bergmann send a reply to the email discussion at 1488acb926d6SArnd Bergmann https://lore.kernel.org/all/CAK8P3a0Z9vGEQbVRBo84bSyPFM-LF+hs5w8ZA51g2Z+NsdtDQA@mail.gmail.com/ 1489bd51e2f5SNicolas Pitre 1490bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1491bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1492bd51e2f5SNicolas Pitre depends on ATAGS 1493bd51e2f5SNicolas Pitre help 1494bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1495bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1496bd51e2f5SNicolas Pitre 14971da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 14981da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 14991da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 15001da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 150139c3e304SChris Packham default 0x0 15021da177e4SLinus Torvalds help 15031da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 15041da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 15051da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 15061da177e4SLinus Torvalds value in their defconfig file. 15071da177e4SLinus Torvalds 15081da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 15091da177e4SLinus Torvalds 15101da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 15111da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 151239c3e304SChris Packham default 0x0 15131da177e4SLinus Torvalds help 1514f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1515f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1516f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1517f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1518f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1519f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 15201da177e4SLinus Torvalds 15211da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 15221da177e4SLinus Torvalds 15231da177e4SLinus Torvaldsconfig ZBOOT_ROM 15241da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 15251da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 152610968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 15271da177e4SLinus Torvalds help 15281da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 15291da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 15301da177e4SLinus Torvalds 1531e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1532e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 153310968131SRussell King depends on OF 1534e2a6a3aaSJohn Bonesio help 1535e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1536e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1537e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1538e2a6a3aaSJohn Bonesio 1539e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1540e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1541e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1542e2a6a3aaSJohn Bonesio 1543e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1544e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1545e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1546e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1547e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1548e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1549e2a6a3aaSJohn Bonesio to this option. 1550e2a6a3aaSJohn Bonesio 1551b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1552b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1553b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1554b90b9a38SNicolas Pitre help 1555b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1556b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1557b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1558b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1559b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1560b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1561b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1562b90b9a38SNicolas Pitre 1563d0f34a11SGenoud Richardchoice 1564d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1565d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1566d0f34a11SGenoud Richard 1567d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1568d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1569d0f34a11SGenoud Richard help 1570d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1571d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1572d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1573d0f34a11SGenoud Richard 1574d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1575d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1576d0f34a11SGenoud Richard help 1577d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1578d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1579d0f34a11SGenoud Richard 1580d0f34a11SGenoud Richardendchoice 1581d0f34a11SGenoud Richard 15821da177e4SLinus Torvaldsconfig CMDLINE 15831da177e4SLinus Torvalds string "Default kernel command string" 15841da177e4SLinus Torvalds default "" 15851da177e4SLinus Torvalds help 15863e3f354bSArnd Bergmann On some architectures (e.g. CATS), there is currently no way 15871da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 15881da177e4SLinus Torvalds architectures, you should supply some command-line options at build 15891da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 15901da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 15911da177e4SLinus Torvalds 15924394c124SVictor Boiviechoice 15934394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 15944394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1595bd51e2f5SNicolas Pitre depends on ATAGS 15964394c124SVictor Boivie 15974394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 15984394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 15994394c124SVictor Boivie help 16004394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 16014394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 16024394c124SVictor Boivie string provided in CMDLINE will be used. 16034394c124SVictor Boivie 16044394c124SVictor Boivieconfig CMDLINE_EXTEND 16054394c124SVictor Boivie bool "Extend bootloader kernel arguments" 16064394c124SVictor Boivie help 16074394c124SVictor Boivie The command-line arguments provided by the boot loader will be 16084394c124SVictor Boivie appended to the default kernel command string. 16094394c124SVictor Boivie 161092d2040dSAlexander Hollerconfig CMDLINE_FORCE 161192d2040dSAlexander Holler bool "Always use the default kernel command string" 161292d2040dSAlexander Holler help 161392d2040dSAlexander Holler Always use the default kernel command string, even if the boot 161492d2040dSAlexander Holler loader passes other arguments to the kernel. 161592d2040dSAlexander Holler This is useful if you cannot or don't want to change the 161692d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 16174394c124SVictor Boivieendchoice 161892d2040dSAlexander Holler 16191da177e4SLinus Torvaldsconfig XIP_KERNEL 16201da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 162110968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 16221da177e4SLinus Torvalds help 16231da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 16241da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 16251da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 16261da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 16271da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 16281da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 16291da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 16301da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 16311da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 16321da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 16331da177e4SLinus Torvalds 16341da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 16351da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 16361da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 16371da177e4SLinus Torvalds 16381da177e4SLinus Torvalds If unsure, say N. 16391da177e4SLinus Torvalds 16401da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 16411da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 16421da177e4SLinus Torvalds depends on XIP_KERNEL 16431da177e4SLinus Torvalds default "0x00080000" 16441da177e4SLinus Torvalds help 16451da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 16461da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 16471da177e4SLinus Torvalds own flash usage. 16481da177e4SLinus Torvalds 1649ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 1650ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 1651ca8b5d97SNicolas Pitre depends on XIP_KERNEL 1652ca8b5d97SNicolas Pitre select ZLIB_INFLATE 1653ca8b5d97SNicolas Pitre help 1654ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 1655ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 1656ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 1657ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 1658ca8b5d97SNicolas Pitre slightly longer boot delay. 1659ca8b5d97SNicolas Pitre 1660c587e4a6SRichard Purdieconfig KEXEC 1661c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 166219ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 166376950f71SVincenzo Frascino depends on MMU 16642965faa5SDave Young select KEXEC_CORE 1665c587e4a6SRichard Purdie help 1666c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1667c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 166801dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1669c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1670c587e4a6SRichard Purdie 1671c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1672c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1673bf220695SGeert Uytterhoeven initially work for you. 1674c587e4a6SRichard Purdie 16754cd9d6f7SRichard Purdieconfig ATAGS_PROC 16764cd9d6f7SRichard Purdie bool "Export atags in procfs" 1677bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1678b98d7291SUli Luckas default y 16794cd9d6f7SRichard Purdie help 16804cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 16814cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 16824cd9d6f7SRichard Purdie 1683cb5d39b3SMika Westerbergconfig CRASH_DUMP 1684cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 1685cb5d39b3SMika Westerberg help 1686cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 1687cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 1688cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 1689cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 1690cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 1691cb5d39b3SMika Westerberg memory address not used by the main kernel 1692cb5d39b3SMika Westerberg 1693330d4810SMauro Carvalho Chehab For more details see Documentation/admin-guide/kdump/kdump.rst 1694cb5d39b3SMika Westerberg 1695e69edc79SEric Miaoconfig AUTO_ZRELADDR 1696*6fd09c9aSArnd Bergmann bool "Auto calculation of the decompressed kernel image address" if !ARCH_MULTIPLATFORM 1697*6fd09c9aSArnd Bergmann default !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100) 1698e69edc79SEric Miao help 1699e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 1700e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 17010673cb38SGeert Uytterhoeven will be determined at run-time, either by masking the current IP 17020673cb38SGeert Uytterhoeven with 0xf8000000, or, if invalid, from the DTB passed in r2. 17030673cb38SGeert Uytterhoeven This assumes the zImage being placed in the first 128MB from 17040673cb38SGeert Uytterhoeven start of memory. 1705e69edc79SEric Miao 170681a0bc39SRoy Franzconfig EFI_STUB 170781a0bc39SRoy Franz bool 170881a0bc39SRoy Franz 170981a0bc39SRoy Franzconfig EFI 171081a0bc39SRoy Franz bool "UEFI runtime support" 171181a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 171281a0bc39SRoy Franz select UCS2_STRING 171381a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 171481a0bc39SRoy Franz select EFI_STUB 17152e0eb483SAtish Patra select EFI_GENERIC_STUB 171681a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 1717a7f7f624SMasahiro Yamada help 171881a0bc39SRoy Franz This option provides support for runtime services provided 171981a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 172081a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 172181a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 172281a0bc39SRoy Franz is only useful for kernels that may run on systems that have 172381a0bc39SRoy Franz UEFI firmware. 172481a0bc39SRoy Franz 1725bb817befSArd Biesheuvelconfig DMI 1726bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 1727bb817befSArd Biesheuvel depends on EFI 1728bb817befSArd Biesheuvel default y 1729bb817befSArd Biesheuvel help 1730bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 1731bb817befSArd Biesheuvel 1732bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 1733bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 1734bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 1735bb817befSArd Biesheuvel 1736bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 1737bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 1738bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 1739bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 1740bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 1741bb817befSArd Biesheuvel 17421da177e4SLinus Torvaldsendmenu 17431da177e4SLinus Torvalds 1744ac9d7efcSRussell Kingmenu "CPU Power Management" 17451da177e4SLinus Torvalds 17461da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 17471da177e4SLinus Torvalds 1748ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 1749ac9d7efcSRussell King 1750ac9d7efcSRussell Kingendmenu 1751ac9d7efcSRussell King 17521da177e4SLinus Torvaldsmenu "Floating point emulation" 17531da177e4SLinus Torvalds 17541da177e4SLinus Torvaldscomment "At least one emulation must be selected" 17551da177e4SLinus Torvalds 17561da177e4SLinus Torvaldsconfig FPE_NWFPE 17571da177e4SLinus Torvalds bool "NWFPE math emulation" 1758593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 1759a7f7f624SMasahiro Yamada help 17601da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 17611da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 17621da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 17631da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 17641da177e4SLinus Torvalds 17651da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 17661da177e4SLinus Torvalds early in the bootup. 17671da177e4SLinus Torvalds 17681da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 17691da177e4SLinus Torvalds bool "Support extended precision" 1770bedf142bSLennert Buytenhek depends on FPE_NWFPE 17711da177e4SLinus Torvalds help 17721da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 17731da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 17741da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 17751da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 17761da177e4SLinus Torvalds floating point emulator without any good reason. 17771da177e4SLinus Torvalds 17781da177e4SLinus Torvalds You almost surely want to say N here. 17791da177e4SLinus Torvalds 17801da177e4SLinus Torvaldsconfig FPE_FASTFPE 17811da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 1782d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 1783a7f7f624SMasahiro Yamada help 17841da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 17851da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 17861da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 17871da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 17881da177e4SLinus Torvalds 17891da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 17901da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 17911da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 17921da177e4SLinus Torvalds choose NWFPE. 17931da177e4SLinus Torvalds 17941da177e4SLinus Torvaldsconfig VFP 17951da177e4SLinus Torvalds bool "VFP-format floating point maths" 1796e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 17971da177e4SLinus Torvalds help 17981da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 17991da177e4SLinus Torvalds if your hardware includes a VFP unit. 18001da177e4SLinus Torvalds 1801dc7a12bdSMauro Carvalho Chehab Please see <file:Documentation/arm/vfp/release-notes.rst> for 18021da177e4SLinus Torvalds release notes and additional status information. 18031da177e4SLinus Torvalds 18041da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 18051da177e4SLinus Torvalds 180625ebee02SCatalin Marinasconfig VFPv3 180725ebee02SCatalin Marinas bool 180825ebee02SCatalin Marinas depends on VFP 180925ebee02SCatalin Marinas default y if CPU_V7 181025ebee02SCatalin Marinas 1811b5872db4SCatalin Marinasconfig NEON 1812b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 1813b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 1814b5872db4SCatalin Marinas help 1815b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 1816b5872db4SCatalin Marinas Extension. 1817b5872db4SCatalin Marinas 181873c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 181973c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 1820c4a30c3bSRussell King depends on NEON && AEABI 182173c132c1SArd Biesheuvel help 182273c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 182373c132c1SArd Biesheuvel 18241da177e4SLinus Torvaldsendmenu 18251da177e4SLinus Torvalds 18261da177e4SLinus Torvaldsmenu "Power management options" 18271da177e4SLinus Torvalds 1828eceab4acSRussell Kingsource "kernel/power/Kconfig" 18291da177e4SLinus Torvalds 1830f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 183119a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 1832f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 1833f4cb5700SJohannes Berg def_bool y 1834f4cb5700SJohannes Berg 183515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 18368b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 18371b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 183815e0d9e3SArnd Bergmann 1839603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 1840603fb42aSSebastian Capella bool 1841603fb42aSSebastian Capella depends on MMU 1842603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 1843603fb42aSSebastian Capella 18441da177e4SLinus Torvaldsendmenu 18451da177e4SLinus Torvalds 1846652ccae5SArd Biesheuvelif CRYPTO 1847652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 1848652ccae5SArd Biesheuvelendif 18492cbd1cc3SStefan Agner 18502cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler" 1851