11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 90cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 10b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 11ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 12171b3f0dSRussell King select CLONE_BACKWARDS 13b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 1439b175a0SWill Deacon select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU 154477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 16b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 17171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 18b1b3f49cSRussell King select GENERIC_IRQ_PROBE 19b1b3f49cSRussell King select GENERIC_IRQ_SHOW 20b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2138ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 22b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 23b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 24b1b3f49cSRussell King select GENERIC_STRNLEN_USER 25b1b3f49cSRussell King select HARDIRQS_SW_RESEND 2609f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 275cbad0ebSJason Wessel select HAVE_ARCH_KGDB 2891702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 290693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 30b1b3f49cSRussell King select HAVE_BPF_JIT 31171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 32b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 33b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 34b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 35b1b3f49cSRussell King select HAVE_DMA_ATTRS 36b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 37b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 38b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 39b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 40b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 41b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 42b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 43b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 4487c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 45b1b3f49cSRussell King select HAVE_KERNEL_GZIP 46f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 47b1b3f49cSRussell King select HAVE_KERNEL_LZMA 48b1b3f49cSRussell King select HAVE_KERNEL_LZO 49b1b3f49cSRussell King select HAVE_KERNEL_XZ 50856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 519edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 52b1b3f49cSRussell King select HAVE_MEMBLOCK 53171b3f0dSRussell King select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 54b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 557ada189fSJamie Iles select HAVE_PERF_EVENTS 5649863894SWill Deacon select HAVE_PERF_REGS 5749863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 58e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 59b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 60af1839ebSCatalin Marinas select HAVE_UID16 6131c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 62da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 633d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 64171b3f0dSRussell King select MODULES_USE_ELF_REL 65171b3f0dSRussell King select OLD_SIGACTION 66171b3f0dSRussell King select OLD_SIGSUSPEND3 67b1b3f49cSRussell King select PERF_USE_VMALLOC 68b1b3f49cSRussell King select RTC_LIB 69b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 70171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 71171b3f0dSRussell King # according to that. Thanks. 721da177e4SLinus Torvalds help 731da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 74f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 751da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 761da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 771da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 781da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 791da177e4SLinus Torvalds 8074facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 8174facffeSRussell King bool 8274facffeSRussell King 834ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 844ce63fcdSMarek Szyprowski bool 854ce63fcdSMarek Szyprowski 864ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 874ce63fcdSMarek Szyprowski bool 88b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 89b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 904ce63fcdSMarek Szyprowski 9160460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 9260460abfSSeung-Woo Kim 9360460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 9460460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 9560460abfSSeung-Woo Kim range 4 9 9660460abfSSeung-Woo Kim default 8 9760460abfSSeung-Woo Kim help 9860460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 9960460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 10060460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 10160460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 10260460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 10360460abfSSeung-Woo Kim virtual space with just a few allocations. 10460460abfSSeung-Woo Kim 10560460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 10660460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 10760460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 10860460abfSSeung-Woo Kim by the PAGE_SIZE. 10960460abfSSeung-Woo Kim 11060460abfSSeung-Woo Kimendif 11160460abfSSeung-Woo Kim 1121a189b97SRussell Kingconfig HAVE_PWM 1131a189b97SRussell King bool 1141a189b97SRussell King 1150b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1160b05da72SHans Ulli Kroll bool 1170b05da72SHans Ulli Kroll 11875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 11975e7153aSRalf Baechle bool 12075e7153aSRalf Baechle 121bc581770SLinus Walleijconfig HAVE_TCM 122bc581770SLinus Walleij bool 123bc581770SLinus Walleij select GENERIC_ALLOCATOR 124bc581770SLinus Walleij 125e119bfffSRussell Kingconfig HAVE_PROC_CPU 126e119bfffSRussell King bool 127e119bfffSRussell King 1285ea81769SAl Viroconfig NO_IOPORT 1295ea81769SAl Viro bool 1305ea81769SAl Viro 1311da177e4SLinus Torvaldsconfig EISA 1321da177e4SLinus Torvalds bool 1331da177e4SLinus Torvalds ---help--- 1341da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1351da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1361da177e4SLinus Torvalds 1371da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1381da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1391da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1401da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1411da177e4SLinus Torvalds 1421da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1431da177e4SLinus Torvalds 1441da177e4SLinus Torvalds Otherwise, say N. 1451da177e4SLinus Torvalds 1461da177e4SLinus Torvaldsconfig SBUS 1471da177e4SLinus Torvalds bool 1481da177e4SLinus Torvalds 149f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 150f16fb1ecSRussell King bool 151f16fb1ecSRussell King default y 152f16fb1ecSRussell King 153f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 154f76e9154SNicolas Pitre bool 155f76e9154SNicolas Pitre depends on !SMP 156f76e9154SNicolas Pitre default y 157f76e9154SNicolas Pitre 158f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 159f16fb1ecSRussell King bool 160f16fb1ecSRussell King default y 161f16fb1ecSRussell King 1627ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1637ad1bcb2SRussell King bool 1647ad1bcb2SRussell King default y 1657ad1bcb2SRussell King 1661da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1671da177e4SLinus Torvalds bool 1681da177e4SLinus Torvalds default y 1691da177e4SLinus Torvalds 1701da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1711da177e4SLinus Torvalds bool 1721da177e4SLinus Torvalds 173f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 174f0d1b0b3SDavid Howells bool 175f0d1b0b3SDavid Howells 176f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 177f0d1b0b3SDavid Howells bool 178f0d1b0b3SDavid Howells 17989c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 18089c52ed4SBen Dooks bool 18189c52ed4SBen Dooks help 18289c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 18389c52ed4SBen Dooks and that the relevant menu configurations are displayed for 18489c52ed4SBen Dooks it. 18589c52ed4SBen Dooks 1864a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1874a1b5733SEduardo Valentin bool 1884a1b5733SEduardo Valentin 189b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 190b89c3b16SAkinobu Mita bool 191b89c3b16SAkinobu Mita default y 192b89c3b16SAkinobu Mita 1931da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1941da177e4SLinus Torvalds bool 1951da177e4SLinus Torvalds default y 1961da177e4SLinus Torvalds 197a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 198a08b6b79Sviro@ZenIV.linux.org.uk bool 199a08b6b79Sviro@ZenIV.linux.org.uk 2005ac6da66SChristoph Lameterconfig ZONE_DMA 2015ac6da66SChristoph Lameter bool 2025ac6da66SChristoph Lameter 203ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 204ccd7ab7fSFUJITA Tomonori def_bool y 205ccd7ab7fSFUJITA Tomonori 20658af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 20758af4a24SRob Herring bool 20858af4a24SRob Herring 2091da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2101da177e4SLinus Torvalds bool 2111da177e4SLinus Torvalds 2121da177e4SLinus Torvaldsconfig FIQ 2131da177e4SLinus Torvalds bool 2141da177e4SLinus Torvalds 21513a5045dSRob Herringconfig NEED_RET_TO_USER 21613a5045dSRob Herring bool 21713a5045dSRob Herring 218034d2f5aSAl Viroconfig ARCH_MTD_XIP 219034d2f5aSAl Viro bool 220034d2f5aSAl Viro 221c760fc19SHyok S. Choiconfig VECTORS_BASE 222c760fc19SHyok S. Choi hex 2236afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 224c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 225c760fc19SHyok S. Choi default 0x00000000 226c760fc19SHyok S. Choi help 22719accfd3SRussell King The base address of exception vectors. This must be two pages 22819accfd3SRussell King in size. 229c760fc19SHyok S. Choi 230dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 231c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 232c1becedcSRussell King default y 233b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 234dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 235dc21af99SRussell King help 236111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 237111e9a5cSRussell King boot and module load time according to the position of the 238111e9a5cSRussell King kernel in system memory. 239dc21af99SRussell King 240111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 241daece596SNicolas Pitre of physical memory is at a 16MB boundary. 242dc21af99SRussell King 243c1becedcSRussell King Only disable this option if you know that you do not require 244c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 245c1becedcSRussell King you need to shrink the kernel to the minimal size. 246c1becedcSRussell King 24701464226SRob Herringconfig NEED_MACH_GPIO_H 24801464226SRob Herring bool 24901464226SRob Herring help 25001464226SRob Herring Select this when mach/gpio.h is required to provide special 25101464226SRob Herring definitions for this platform. The need for mach/gpio.h should 25201464226SRob Herring be avoided when possible. 25301464226SRob Herring 254c334bc15SRob Herringconfig NEED_MACH_IO_H 255c334bc15SRob Herring bool 256c334bc15SRob Herring help 257c334bc15SRob Herring Select this when mach/io.h is required to provide special 258c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 259c334bc15SRob Herring be avoided when possible. 260c334bc15SRob Herring 2610cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2621b9f95f8SNicolas Pitre bool 263111e9a5cSRussell King help 2640cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2650cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2660cdc8b92SNicolas Pitre be avoided when possible. 2671b9f95f8SNicolas Pitre 2681b9f95f8SNicolas Pitreconfig PHYS_OFFSET 269974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2700cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 271974c0724SNicolas Pitre default DRAM_BASE if !MMU 2721b9f95f8SNicolas Pitre help 2731b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2741b9f95f8SNicolas Pitre location of main memory in your system. 275cada3c08SRussell King 27687e040b6SSimon Glassconfig GENERIC_BUG 27787e040b6SSimon Glass def_bool y 27887e040b6SSimon Glass depends on BUG 27987e040b6SSimon Glass 2801da177e4SLinus Torvaldssource "init/Kconfig" 2811da177e4SLinus Torvalds 282dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 283dc52ddc0SMatt Helsley 2841da177e4SLinus Torvaldsmenu "System Type" 2851da177e4SLinus Torvalds 2863c427975SHyok S. Choiconfig MMU 2873c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2883c427975SHyok S. Choi default y 2893c427975SHyok S. Choi help 2903c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2913c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2923c427975SHyok S. Choi 293ccf50e23SRussell King# 294ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 295ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 296ccf50e23SRussell King# 2971da177e4SLinus Torvaldschoice 2981da177e4SLinus Torvalds prompt "ARM system type" 2991420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3001420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3011da177e4SLinus Torvalds 302387798b3SRob Herringconfig ARCH_MULTIPLATFORM 303387798b3SRob Herring bool "Allow multiple platforms to be selected" 304b1b3f49cSRussell King depends on MMU 305387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 306387798b3SRob Herring select AUTO_ZRELADDR 30766314223SDinh Nguyen select COMMON_CLK 308387798b3SRob Herring select MULTI_IRQ_HANDLER 30966314223SDinh Nguyen select SPARSE_IRQ 31066314223SDinh Nguyen select USE_OF 31166314223SDinh Nguyen 3124af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 3134af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 31489c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 315b1b3f49cSRussell King select ARM_AMBA 316a613163dSLinus Walleij select COMMON_CLK 317f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 318b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 3199904f793SLinus Walleij select HAVE_TCM 320c5a0adb5SRussell King select ICST 321b1b3f49cSRussell King select MULTI_IRQ_HANDLER 322b1b3f49cSRussell King select NEED_MACH_MEMORY_H 323f4b8b319SRussell King select PLAT_VERSATILE 324695436e3SLinus Walleij select SPARSE_IRQ 325d7057e1dSLinus Walleij select USE_OF 3262389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3274af6fee1SDeepak Saxena help 3284af6fee1SDeepak Saxena Support for ARM's Integrator platform. 3294af6fee1SDeepak Saxena 3304af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3314af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 332b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3334af6fee1SDeepak Saxena select ARM_AMBA 334b1b3f49cSRussell King select ARM_TIMER_SP804 335f9a6aa43SLinus Walleij select COMMON_CLK 336f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 337ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 338b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 339b1b3f49cSRussell King select ICST 340b1b3f49cSRussell King select NEED_MACH_MEMORY_H 341f4b8b319SRussell King select PLAT_VERSATILE 3423cb5ee49SRussell King select PLAT_VERSATILE_CLCD 3434af6fee1SDeepak Saxena help 3444af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3454af6fee1SDeepak Saxena 3464af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3474af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 348b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3494af6fee1SDeepak Saxena select ARM_AMBA 350b1b3f49cSRussell King select ARM_TIMER_SP804 3514af6fee1SDeepak Saxena select ARM_VIC 3526d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 353b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 354aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 355c5a0adb5SRussell King select ICST 356f4b8b319SRussell King select PLAT_VERSATILE 3573414ba8cSRussell King select PLAT_VERSATILE_CLCD 358b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 3592389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3604af6fee1SDeepak Saxena help 3614af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3624af6fee1SDeepak Saxena 3638fc5ffa0SAndrew Victorconfig ARCH_AT91 3648fc5ffa0SAndrew Victor bool "Atmel AT91" 365f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 366bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 367e261501dSNicolas Ferre select IRQ_DOMAIN 36801464226SRob Herring select NEED_MACH_GPIO_H 3691ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3706732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL 3716732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL_AT91 if USE_OF 3724af6fee1SDeepak Saxena help 373929e994fSNicolas Ferre This enables support for systems based on Atmel 374929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3754af6fee1SDeepak Saxena 37693e22567SRussell Kingconfig ARCH_CLPS711X 37793e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 378a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 379ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 380c99f72adSAlexander Shiyan select CLKSRC_MMIO 38193e22567SRussell King select COMMON_CLK 38293e22567SRussell King select CPU_ARM720T 3834a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3846597619fSAlexander Shiyan select MFD_SYSCON 38599f04c8fSAlexander Shiyan select MULTI_IRQ_HANDLER 3860d8be81cSAlexander Shiyan select SPARSE_IRQ 38793e22567SRussell King help 38893e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 38993e22567SRussell King 390788c9700SRussell Kingconfig ARCH_GEMINI 391788c9700SRussell King bool "Cortina Systems Gemini" 392788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 393f3372c01SLinus Walleij select CLKSRC_MMIO 394b1b3f49cSRussell King select CPU_FA526 395f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 396788c9700SRussell King help 397788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 398788c9700SRussell King 3991da177e4SLinus Torvaldsconfig ARCH_EBSA110 4001da177e4SLinus Torvalds bool "EBSA-110" 401b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 402c750815eSRussell King select CPU_SA110 403f7e68bbfSRussell King select ISA 404c334bc15SRob Herring select NEED_MACH_IO_H 4050cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 406b1b3f49cSRussell King select NO_IOPORT 4071da177e4SLinus Torvalds help 4081da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 409f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4101da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4111da177e4SLinus Torvalds parallel port. 4121da177e4SLinus Torvalds 413*6d85e2b0SUwe Kleine-Königconfig ARCH_EFM32 414*6d85e2b0SUwe Kleine-König bool "Energy Micro efm32" 415*6d85e2b0SUwe Kleine-König depends on !MMU 416*6d85e2b0SUwe Kleine-König select ARCH_REQUIRE_GPIOLIB 417*6d85e2b0SUwe Kleine-König select ARM_NVIC 418*6d85e2b0SUwe Kleine-König # CLKSRC_MMIO is wrong here, but needed until a proper fix is merged, 419*6d85e2b0SUwe Kleine-König # i.e. CLKSRC_EFM32 selecting CLKSRC_MMIO 420*6d85e2b0SUwe Kleine-König select CLKSRC_MMIO 421*6d85e2b0SUwe Kleine-König select CLKSRC_OF 422*6d85e2b0SUwe Kleine-König select COMMON_CLK 423*6d85e2b0SUwe Kleine-König select CPU_V7M 424*6d85e2b0SUwe Kleine-König select GENERIC_CLOCKEVENTS 425*6d85e2b0SUwe Kleine-König select NO_DMA 426*6d85e2b0SUwe Kleine-König select NO_IOPORT 427*6d85e2b0SUwe Kleine-König select SPARSE_IRQ 428*6d85e2b0SUwe Kleine-König select USE_OF 429*6d85e2b0SUwe Kleine-König help 430*6d85e2b0SUwe Kleine-König Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 431*6d85e2b0SUwe Kleine-König processors. 432*6d85e2b0SUwe Kleine-König 433e7736d47SLennert Buytenhekconfig ARCH_EP93XX 434e7736d47SLennert Buytenhek bool "EP93xx-based" 435b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 436b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 437b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 438e7736d47SLennert Buytenhek select ARM_AMBA 439e7736d47SLennert Buytenhek select ARM_VIC 4406d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 441b1b3f49cSRussell King select CPU_ARM920T 4425725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 443e7736d47SLennert Buytenhek help 444e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 445e7736d47SLennert Buytenhek 4461da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4471da177e4SLinus Torvalds bool "FootBridge" 448c750815eSRussell King select CPU_SA110 4491da177e4SLinus Torvalds select FOOTBRIDGE 4504e8d7637SRussell King select GENERIC_CLOCKEVENTS 451d0ee9f40SArnd Bergmann select HAVE_IDE 4528ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4530cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 454f999b8bdSMartin Michlmayr help 455f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 456f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4571da177e4SLinus Torvalds 4584af6fee1SDeepak Saxenaconfig ARCH_NETX 4594af6fee1SDeepak Saxena bool "Hilscher NetX based" 460b1b3f49cSRussell King select ARM_VIC 461234b6cedSRussell King select CLKSRC_MMIO 462c750815eSRussell King select CPU_ARM926T 4632fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 464f999b8bdSMartin Michlmayr help 4654af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4664af6fee1SDeepak Saxena 4673b938be6SRussell Kingconfig ARCH_IOP13XX 4683b938be6SRussell King bool "IOP13xx-based" 4693b938be6SRussell King depends on MMU 470b1b3f49cSRussell King select CPU_XSC3 4710cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 47213a5045dSRob Herring select NEED_RET_TO_USER 473b1b3f49cSRussell King select PCI 474b1b3f49cSRussell King select PLAT_IOP 475b1b3f49cSRussell King select VMSPLIT_1G 4763b938be6SRussell King help 4773b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4783b938be6SRussell King 4793f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4803f7e5815SLennert Buytenhek bool "IOP32x-based" 481a4f7e763SRussell King depends on MMU 482b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 483c750815eSRussell King select CPU_XSCALE 484e9004f50SLinus Walleij select GPIO_IOP 48513a5045dSRob Herring select NEED_RET_TO_USER 486f7e68bbfSRussell King select PCI 487b1b3f49cSRussell King select PLAT_IOP 488f999b8bdSMartin Michlmayr help 4893f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4903f7e5815SLennert Buytenhek processors. 4913f7e5815SLennert Buytenhek 4923f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4933f7e5815SLennert Buytenhek bool "IOP33x-based" 4943f7e5815SLennert Buytenhek depends on MMU 495b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 496c750815eSRussell King select CPU_XSCALE 497e9004f50SLinus Walleij select GPIO_IOP 49813a5045dSRob Herring select NEED_RET_TO_USER 4993f7e5815SLennert Buytenhek select PCI 500b1b3f49cSRussell King select PLAT_IOP 5013f7e5815SLennert Buytenhek help 5023f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5031da177e4SLinus Torvalds 5043b938be6SRussell Kingconfig ARCH_IXP4XX 5053b938be6SRussell King bool "IXP4xx-based" 506a4f7e763SRussell King depends on MMU 50758af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 508d10d2d48SBen Dooks select ARCH_SUPPORTS_BIG_ENDIAN 509b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 510234b6cedSRussell King select CLKSRC_MMIO 511c750815eSRussell King select CPU_XSCALE 512b1b3f49cSRussell King select DMABOUNCE if PCI 5133b938be6SRussell King select GENERIC_CLOCKEVENTS 5140b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 515c334bc15SRob Herring select NEED_MACH_IO_H 5169296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 517171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 518c4713074SLennert Buytenhek help 5193b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 520c4713074SLennert Buytenhek 521edabd38eSSaeed Bisharaconfig ARCH_DOVE 522edabd38eSSaeed Bishara bool "Marvell Dove" 523edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 524756b2531SSebastian Hesselbarth select CPU_PJ4 525edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5260f81bd43SRussell King select MIGHT_HAVE_PCI 527171b3f0dSRussell King select MVEBU_MBUS 5289139acd1SSebastian Hesselbarth select PINCTRL 5299139acd1SSebastian Hesselbarth select PINCTRL_DOVE 530abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5310f81bd43SRussell King select USB_ARCH_HAS_EHCI 532edabd38eSSaeed Bishara help 533edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 534edabd38eSSaeed Bishara 535651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 536651c74c7SSaeed Bishara bool "Marvell Kirkwood" 5370e2ee0c0SAndrew Lunn select ARCH_HAS_CPUFREQ 538a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 539b1b3f49cSRussell King select CPU_FEROCEON 540651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 541171b3f0dSRussell King select MVEBU_MBUS 542b1b3f49cSRussell King select PCI 5431dc831bfSJason Gunthorpe select PCI_QUIRKS 544f9e75922SAndrew Lunn select PINCTRL 545f9e75922SAndrew Lunn select PINCTRL_KIRKWOOD 546abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 547651c74c7SSaeed Bishara help 548651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 549651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 550651c74c7SSaeed Bishara 551788c9700SRussell Kingconfig ARCH_MV78XX0 552788c9700SRussell King bool "Marvell MV78xx0" 553a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 554b1b3f49cSRussell King select CPU_FEROCEON 555788c9700SRussell King select GENERIC_CLOCKEVENTS 556171b3f0dSRussell King select MVEBU_MBUS 557b1b3f49cSRussell King select PCI 558abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 559788c9700SRussell King help 560788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 561788c9700SRussell King MV781x0, MV782x0. 562788c9700SRussell King 563788c9700SRussell Kingconfig ARCH_ORION5X 564788c9700SRussell King bool "Marvell Orion" 565788c9700SRussell King depends on MMU 566a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 567b1b3f49cSRussell King select CPU_FEROCEON 568788c9700SRussell King select GENERIC_CLOCKEVENTS 569171b3f0dSRussell King select MVEBU_MBUS 570b1b3f49cSRussell King select PCI 571abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 572788c9700SRussell King help 573788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 574788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 575788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 576788c9700SRussell King 577788c9700SRussell Kingconfig ARCH_MMP 5782f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 579788c9700SRussell King depends on MMU 580788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5816d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 582b1b3f49cSRussell King select GENERIC_ALLOCATOR 583788c9700SRussell King select GENERIC_CLOCKEVENTS 584157d2644SHaojian Zhuang select GPIO_PXA 585c24b3114SHaojian Zhuang select IRQ_DOMAIN 5860f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5877c8f86a4SAxel Lin select PINCTRL 588788c9700SRussell King select PLAT_PXA 5890bd86961SHaojian Zhuang select SPARSE_IRQ 590788c9700SRussell King help 5912f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 592788c9700SRussell King 593c53c9cf6SAndrew Victorconfig ARCH_KS8695 594c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 59572880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 596c7e783d6SLinus Walleij select CLKSRC_MMIO 597b1b3f49cSRussell King select CPU_ARM922T 598c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 599b1b3f49cSRussell King select NEED_MACH_MEMORY_H 600c53c9cf6SAndrew Victor help 601c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 602c53c9cf6SAndrew Victor System-on-Chip devices. 603c53c9cf6SAndrew Victor 604788c9700SRussell Kingconfig ARCH_W90X900 605788c9700SRussell King bool "Nuvoton W90X900 CPU" 606c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6076d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6086fa5d5f7SRussell King select CLKSRC_MMIO 609b1b3f49cSRussell King select CPU_ARM926T 61058b5369eSwanzongshun select GENERIC_CLOCKEVENTS 611777f9bebSLennert Buytenhek help 612a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 613a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 614a8bc4eadSwanzongshun the ARM series product line, you can login the following 615a8bc4eadSwanzongshun link address to know more. 616a8bc4eadSwanzongshun 617a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 618a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 619585cf175STzachi Perelstein 62093e22567SRussell Kingconfig ARCH_LPC32XX 62193e22567SRussell King bool "NXP LPC32XX" 62293e22567SRussell King select ARCH_REQUIRE_GPIOLIB 62393e22567SRussell King select ARM_AMBA 6244073723aSRussell King select CLKDEV_LOOKUP 625234b6cedSRussell King select CLKSRC_MMIO 62693e22567SRussell King select CPU_ARM926T 62793e22567SRussell King select GENERIC_CLOCKEVENTS 62893e22567SRussell King select HAVE_IDE 62993e22567SRussell King select HAVE_PWM 63093e22567SRussell King select USB_ARCH_HAS_OHCI 63193e22567SRussell King select USE_OF 63293e22567SRussell King help 63393e22567SRussell King Support for the NXP LPC32XX family of processors 63493e22567SRussell King 6351da177e4SLinus Torvaldsconfig ARCH_PXA 6362c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 637a4f7e763SRussell King depends on MMU 63889c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 639b1b3f49cSRussell King select ARCH_MTD_XIP 640b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 641b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 642b1b3f49cSRussell King select AUTO_ZRELADDR 6436d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 644234b6cedSRussell King select CLKSRC_MMIO 645981d0f39SEric Miao select GENERIC_CLOCKEVENTS 646157d2644SHaojian Zhuang select GPIO_PXA 647b1b3f49cSRussell King select HAVE_IDE 648b1b3f49cSRussell King select MULTI_IRQ_HANDLER 649bd5ce433SEric Miao select PLAT_PXA 6506ac6b817SHaojian Zhuang select SPARSE_IRQ 651f999b8bdSMartin Michlmayr help 6522c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6531da177e4SLinus Torvalds 654788c9700SRussell Kingconfig ARCH_MSM 655788c9700SRussell King bool "Qualcomm MSM" 656923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 657c602520fSStephen Boyd select CLKSRC_OF if OF 6588cc7f533SStephen Boyd select COMMON_CLK 659b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 66049cbe786SEric Miao help 6614b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6624b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6634b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6644b53eb4fSDaniel Walker stack and controls some vital subsystems 6654b53eb4fSDaniel Walker (clock and power control, etc). 66649cbe786SEric Miao 667c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 6686d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 66969469995SMagnus Damm select ARM_PATCH_PHYS_VIRT 6705e93c6b4SPaul Mundt select CLKDEV_LOOKUP 671b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6724c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 673a894fcc2SStephen Boyd select HAVE_ARM_TWD if SMP 674aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6753b55658aSDave Martin select HAVE_SMP 676ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 67760f1435cSMagnus Damm select MULTI_IRQ_HANDLER 678b1b3f49cSRussell King select NO_IOPORT 6792cd3c927SLaurent Pinchart select PINCTRL 680b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 681b1b3f49cSRussell King select SPARSE_IRQ 682c793c1b0SMagnus Damm help 6836d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 684c793c1b0SMagnus Damm 6851da177e4SLinus Torvaldsconfig ARCH_RPC 6861da177e4SLinus Torvalds bool "RiscPC" 6871da177e4SLinus Torvalds select ARCH_ACORN 688a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 68907f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6905cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 691b1b3f49cSRussell King select FIQ 692d0ee9f40SArnd Bergmann select HAVE_IDE 693b1b3f49cSRussell King select HAVE_PATA_PLATFORM 694b1b3f49cSRussell King select ISA_DMA_API 695c334bc15SRob Herring select NEED_MACH_IO_H 6960cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 697b1b3f49cSRussell King select NO_IOPORT 698b4811bacSArnd Bergmann select VIRT_TO_BUS 6991da177e4SLinus Torvalds help 7001da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7011da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7021da177e4SLinus Torvalds 7031da177e4SLinus Torvaldsconfig ARCH_SA1100 7041da177e4SLinus Torvalds bool "SA1100-based" 70589c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 706b1b3f49cSRussell King select ARCH_MTD_XIP 7077444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 708b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 709b1b3f49cSRussell King select CLKDEV_LOOKUP 710b1b3f49cSRussell King select CLKSRC_MMIO 711b1b3f49cSRussell King select CPU_FREQ 712b1b3f49cSRussell King select CPU_SA1100 713b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 714d0ee9f40SArnd Bergmann select HAVE_IDE 715b1b3f49cSRussell King select ISA 7160cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 717375dec92SRussell King select SPARSE_IRQ 718f999b8bdSMartin Michlmayr help 719f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7201da177e4SLinus Torvalds 721b130d5c2SKukjin Kimconfig ARCH_S3C24XX 722b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7239d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 72453650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 725b1b3f49cSRussell King select CLKDEV_LOOKUP 7264280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7277f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 728880cf071STomasz Figa select GPIO_SAMSUNG 72920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 730b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 731b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 73217453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 73301464226SRob Herring select NEED_MACH_GPIO_H 734c334bc15SRob Herring select NEED_MACH_IO_H 735cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7361da177e4SLinus Torvalds help 737b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 738b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 739b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 740b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 74163b1f51bSBen Dooks 742a08ab637SBen Dooksconfig ARCH_S3C64XX 743a08ab637SBen Dooks bool "Samsung S3C64XX" 74489c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 74589f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 746b1b3f49cSRussell King select ARM_VIC 747b1b3f49cSRussell King select CLKDEV_LOOKUP 7484280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 749b69f460dSTomasz Figa select COMMON_CLK 750b1b3f49cSRussell King select CPU_V6 75104a49b71SRomain Naour select GENERIC_CLOCKEVENTS 752880cf071STomasz Figa select GPIO_SAMSUNG 75320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 754c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 755b1b3f49cSRussell King select HAVE_TCM 75601464226SRob Herring select NEED_MACH_GPIO_H 757b1b3f49cSRussell King select NO_IOPORT 758b1b3f49cSRussell King select PLAT_SAMSUNG 7596e2d9e93STomasz Figa select PM_GENERIC_DOMAINS 760b1b3f49cSRussell King select S3C_DEV_NAND 761b1b3f49cSRussell King select S3C_GPIO_TRACK 762cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 763b1b3f49cSRussell King select SAMSUNG_GPIOLIB_4BIT 7646e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 76588f59738STomasz Figa select SAMSUNG_WDT_RESET 766b1b3f49cSRussell King select USB_ARCH_HAS_OHCI 767a08ab637SBen Dooks help 768a08ab637SBen Dooks Samsung S3C64XX series based systems 769a08ab637SBen Dooks 77049b7a491SKukjin Kimconfig ARCH_S5P64X0 77149b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 772d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7734280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 774b1b3f49cSRussell King select CPU_V6 7759e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 776880cf071STomasz Figa select GPIO_SAMSUNG 77720676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 778b1b3f49cSRussell King select HAVE_S3C2410_WATCHDOG if WATCHDOG 779754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 78001464226SRob Herring select NEED_MACH_GPIO_H 781cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 782171b3f0dSRussell King select SAMSUNG_WDT_RESET 783c4ffccddSKukjin Kim help 78449b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 78549b7a491SKukjin Kim SMDK6450. 786c4ffccddSKukjin Kim 787acc84707SMarek Szyprowskiconfig ARCH_S5PC100 788acc84707SMarek Szyprowski bool "Samsung S5PC100" 78953650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 79029e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7914280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7925a7652f2SByungho Min select CPU_V7 7936a5a2e3bSRomain Naour select GENERIC_CLOCKEVENTS 794880cf071STomasz Figa select GPIO_SAMSUNG 79520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 796c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 797b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 79801464226SRob Herring select NEED_MACH_GPIO_H 799cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 800171b3f0dSRussell King select SAMSUNG_WDT_RESET 8015a7652f2SByungho Min help 802acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8035a7652f2SByungho Min 804170f4e42SKukjin Kimconfig ARCH_S5PV210 805170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 806b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8070f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 808b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 809b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8104280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 811b1b3f49cSRussell King select CPU_V7 8129e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 813880cf071STomasz Figa select GPIO_SAMSUNG 81420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 815c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 816b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 81701464226SRob Herring select NEED_MACH_GPIO_H 8180cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 819cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 820170f4e42SKukjin Kim help 821170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 822170f4e42SKukjin Kim 82383014579SKukjin Kimconfig ARCH_EXYNOS 82493e22567SRussell King bool "Samsung EXYNOS" 825b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8260f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 827e245f969STomasz Figa select ARCH_REQUIRE_GPIOLIB 828b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 829e245f969STomasz Figa select ARM_GIC 830340fcb5cSOlof Johansson select COMMON_CLK 831b1b3f49cSRussell King select CPU_V7 832b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 83320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 834c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 835b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 8360cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 8376e726ea4STomasz Figa select SPARSE_IRQ 838f8b1ac01STomasz Figa select USE_OF 839cc0e72b8SChanghwan Youn help 84083014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 841cc0e72b8SChanghwan Youn 8427c6337e2SKevin Hilmanconfig ARCH_DAVINCI 8437c6337e2SKevin Hilman bool "TI DaVinci" 844b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 845dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 8466d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 84720e9969bSDavid Brownell select GENERIC_ALLOCATOR 848b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 849dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 850b1b3f49cSRussell King select HAVE_IDE 8513ad7a42dSMatt Porter select TI_PRIV_EDMA 852689e331fSSekhar Nori select USE_OF 853b1b3f49cSRussell King select ZONE_DMA 8547c6337e2SKevin Hilman help 8557c6337e2SKevin Hilman Support for TI's DaVinci platform. 8567c6337e2SKevin Hilman 857a0694861STony Lindgrenconfig ARCH_OMAP1 858a0694861STony Lindgren bool "TI OMAP1" 85900a36698SArnd Bergmann depends on MMU 86089c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 861b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 862a0694861STony Lindgren select ARCH_OMAP 86321f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 864e9a91de7STony Prisk select CLKDEV_LOOKUP 865cee37e50Sviresh kumar select CLKSRC_MMIO 866b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 867a0694861STony Lindgren select GENERIC_IRQ_CHIP 868a0694861STony Lindgren select HAVE_IDE 869a0694861STony Lindgren select IRQ_DOMAIN 870a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 871a0694861STony Lindgren select NEED_MACH_MEMORY_H 87221f47fbcSAlexey Charkov help 873a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 87402c981c0SBinghua Duan 8751da177e4SLinus Torvaldsendchoice 8761da177e4SLinus Torvalds 877387798b3SRob Herringmenu "Multiple platform selection" 878387798b3SRob Herring depends on ARCH_MULTIPLATFORM 879387798b3SRob Herring 880387798b3SRob Herringcomment "CPU Core family selection" 881387798b3SRob Herring 882387798b3SRob Herringconfig ARCH_MULTI_V4T 883387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 884387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 885b1b3f49cSRussell King select ARCH_MULTI_V4_V5 88624e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 88724e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 88824e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 889387798b3SRob Herring 890387798b3SRob Herringconfig ARCH_MULTI_V5 891387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 892387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 893b1b3f49cSRussell King select ARCH_MULTI_V4_V5 89424e860fbSArnd Bergmann select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \ 89524e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 89624e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 897387798b3SRob Herring 898387798b3SRob Herringconfig ARCH_MULTI_V4_V5 899387798b3SRob Herring bool 900387798b3SRob Herring 901387798b3SRob Herringconfig ARCH_MULTI_V6 9028dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 903387798b3SRob Herring select ARCH_MULTI_V6_V7 904b1b3f49cSRussell King select CPU_V6 905387798b3SRob Herring 906387798b3SRob Herringconfig ARCH_MULTI_V7 9078dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 908387798b3SRob Herring default y 909387798b3SRob Herring select ARCH_MULTI_V6_V7 910b1b3f49cSRussell King select CPU_V7 911387798b3SRob Herring 912387798b3SRob Herringconfig ARCH_MULTI_V6_V7 913387798b3SRob Herring bool 914387798b3SRob Herring 915387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 916387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 917387798b3SRob Herring select ARCH_MULTI_V5 918387798b3SRob Herring 919387798b3SRob Herringendmenu 920387798b3SRob Herring 921ccf50e23SRussell King# 922ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 923ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 924ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 925ccf50e23SRussell King# 9263e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 9273e93a22bSGregory CLEMENT 92895b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 92995b8f20fSRussell King 9308ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 9318ac49e04SChristian Daudt 932f1ac922dSStephen Warrensource "arch/arm/mach-bcm2835/Kconfig" 933f1ac922dSStephen Warren 9341da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9351da177e4SLinus Torvalds 936d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 937d94f944eSAnton Vorontsov 93895b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 93995b8f20fSRussell King 94095b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 94195b8f20fSRussell King 942e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 943e7736d47SLennert Buytenhek 9441da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 9451da177e4SLinus Torvalds 94659d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 94759d3a193SPaulius Zaleckas 948387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 949387798b3SRob Herring 9501da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 9511da177e4SLinus Torvalds 9523f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 9533f7e5815SLennert Buytenhek 9543f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 9551da177e4SLinus Torvalds 956285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 957285f5fa7SDan Williams 9581da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 9591da177e4SLinus Torvalds 960828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 961828989adSSantosh Shilimkar 96295b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 96395b8f20fSRussell King 96495b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 96595b8f20fSRussell King 96695b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 96795b8f20fSRussell King 968794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 969794d15b2SStanislav Samsonov 9703995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 9711da177e4SLinus Torvalds 9721d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9731d3f33d5SShawn Guo 97495b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 97549cbe786SEric Miao 97695b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 97795b8f20fSRussell King 9789851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 9799851ca57SDaniel Tang 980d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 981d48af15eSTony Lindgren 982d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 9831da177e4SLinus Torvalds 9841dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9851dbae815STony Lindgren 9869dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 987585cf175STzachi Perelstein 988387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 989387798b3SRob Herring 99095b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 99195b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9921da177e4SLinus Torvalds 99395b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 99495b8f20fSRussell King 99595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 99695b8f20fSRussell King 997d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 998d63dc051SHeiko Stuebner 99995b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1000edabd38eSSaeed Bishara 1001cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1002a21765a7SBen Dooks 1003387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 1004387798b3SRob Herring 1005a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 1006a21765a7SBen Dooks 100765ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 100865ebcc11SSrinivas Kandagatla 100985fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 10101da177e4SLinus Torvalds 1011431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1012a08ab637SBen Dooks 101349b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1014c4ffccddSKukjin Kim 10155a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 10165a7652f2SByungho Min 1017170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1018170f4e42SKukjin Kim 101983014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1020cc0e72b8SChanghwan Youn 1021882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10221da177e4SLinus Torvalds 10233b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 10243b52634fSMaxime Ripard 1025156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 1026156a0997SBarry Song 1027c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1028c5f80065SErik Gilling 102995b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 10301da177e4SLinus Torvalds 103195b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 10321da177e4SLinus Torvalds 10331da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10341da177e4SLinus Torvalds 1035ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1036420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1037ceade897SRussell King 10382a0ba738SMarc Zyngiersource "arch/arm/mach-virt/Kconfig" 10392a0ba738SMarc Zyngier 10406f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 10416f35f9a9STony Prisk 10427ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10437ec80ddfSwanzongshun 10449a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 10459a45eb69SJosh Cartwright 10461da177e4SLinus Torvalds# Definitions to make life easier 10471da177e4SLinus Torvaldsconfig ARCH_ACORN 10481da177e4SLinus Torvalds bool 10491da177e4SLinus Torvalds 10507ae1f7ecSLennert Buytenhekconfig PLAT_IOP 10517ae1f7ecSLennert Buytenhek bool 1052469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 10537ae1f7ecSLennert Buytenhek 105469b02f6aSLennert Buytenhekconfig PLAT_ORION 105569b02f6aSLennert Buytenhek bool 1056bfe45e0bSRussell King select CLKSRC_MMIO 1057b1b3f49cSRussell King select COMMON_CLK 1058dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1059278b45b0SAndrew Lunn select IRQ_DOMAIN 106069b02f6aSLennert Buytenhek 1061abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1062abcda1dcSThomas Petazzoni bool 1063abcda1dcSThomas Petazzoni select PLAT_ORION 1064abcda1dcSThomas Petazzoni 1065bd5ce433SEric Miaoconfig PLAT_PXA 1066bd5ce433SEric Miao bool 1067bd5ce433SEric Miao 1068f4b8b319SRussell Kingconfig PLAT_VERSATILE 1069f4b8b319SRussell King bool 1070f4b8b319SRussell King 1071e3887714SRussell Kingconfig ARM_TIMER_SP804 1072e3887714SRussell King bool 1073bfe45e0bSRussell King select CLKSRC_MMIO 10747a0eca71SRob Herring select CLKSRC_OF if OF 1075e3887714SRussell King 10761da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10771da177e4SLinus Torvalds 1078958cab0fSRussell Kingconfig ARM_NR_BANKS 1079958cab0fSRussell King int 1080958cab0fSRussell King default 16 if ARCH_EP93XX 1081958cab0fSRussell King default 8 1082958cab0fSRussell King 1083afe4b25eSLennert Buytenhekconfig IWMMXT 1084698613b6SRussell King bool "Enable iWMMXt support" if !CPU_PJ4 1085ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1086698613b6SRussell King default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 1087afe4b25eSLennert Buytenhek help 1088afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1089afe4b25eSLennert Buytenhek running on a CPU that supports it. 1090afe4b25eSLennert Buytenhek 109152108641Seric miaoconfig MULTI_IRQ_HANDLER 109252108641Seric miao bool 109352108641Seric miao help 109452108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 109552108641Seric miao 10963b93e7b0SHyok S. Choiif !MMU 10973b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10983b93e7b0SHyok S. Choiendif 10993b93e7b0SHyok S. Choi 11003e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 11013e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 11023e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 11033e0a07f8SGregory CLEMENT default y 11043e0a07f8SGregory CLEMENT help 11053e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 11063e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 11073e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 11083e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 11093e0a07f8SGregory CLEMENT Workaround: 11103e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 11113e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 11123e0a07f8SGregory CLEMENT instruction 11133e0a07f8SGregory CLEMENT 1114f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1115f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1116f0c4b8d6SWill Deacon depends on CPU_V6 1117f0c4b8d6SWill Deacon help 1118f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1119f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1120f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1121f0c4b8d6SWill Deacon causing the faulting task to livelock. 1122f0c4b8d6SWill Deacon 11239cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11249cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1125e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11269cba3cccSCatalin Marinas help 11279cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11289cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11299cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11309cba3cccSCatalin Marinas recommended workaround. 11319cba3cccSCatalin Marinas 11327ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11337ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11347ce236fcSCatalin Marinas depends on CPU_V7 11357ce236fcSCatalin Marinas help 11367ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11377ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11387ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11397ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11407ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11417ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11427ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11437ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11447ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11457ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11467ce236fcSCatalin Marinas available in non-secure mode. 11477ce236fcSCatalin Marinas 1148855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1149855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1150855c551fSCatalin Marinas depends on CPU_V7 115162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1152855c551fSCatalin Marinas help 1153855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1154855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1155855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1156855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1157855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1158855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1159855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1160855c551fSCatalin Marinas register may not be available in non-secure mode. 1161855c551fSCatalin Marinas 11620516e464SCatalin Marinasconfig ARM_ERRATA_460075 11630516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11640516e464SCatalin Marinas depends on CPU_V7 116562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11660516e464SCatalin Marinas help 11670516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11680516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11690516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11700516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11710516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11720516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11730516e464SCatalin Marinas may not be available in non-secure mode. 11740516e464SCatalin Marinas 11759f05027cSWill Deaconconfig ARM_ERRATA_742230 11769f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11779f05027cSWill Deacon depends on CPU_V7 && SMP 117862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11799f05027cSWill Deacon help 11809f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11819f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11829f05027cSWill Deacon between two write operations may not ensure the correct visibility 11839f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11849f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11859f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11869f05027cSWill Deacon the two writes. 11879f05027cSWill Deacon 1188a672e99bSWill Deaconconfig ARM_ERRATA_742231 1189a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1190a672e99bSWill Deacon depends on CPU_V7 && SMP 119162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1192a672e99bSWill Deacon help 1193a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1194a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1195a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1196a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1197a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1198a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1199a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1200a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1201a672e99bSWill Deacon capabilities of the processor. 1202a672e99bSWill Deacon 12039e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1204fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12052839e06cSSantosh Shilimkar depends on CACHE_L2X0 12069e65582aSSantosh Shilimkar help 12079e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12089e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12099e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12109e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12119e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12129e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12139e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12142839e06cSSantosh Shilimkar invalidated as a result of these operations. 1215cdf357f1SWill Deacon 121669155794SJon Medhurstconfig ARM_ERRATA_643719 121769155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 121869155794SJon Medhurst depends on CPU_V7 && SMP 121969155794SJon Medhurst help 122069155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 122169155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 122269155794SJon Medhurst register returns zero when it should return one. The workaround 122369155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 122469155794SJon Medhurst it behave as intended and avoiding data corruption. 122569155794SJon Medhurst 1226cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1227cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1228e66dc745SDave Martin depends on CPU_V7 1229cdf357f1SWill Deacon help 1230cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1231cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1232cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1233cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1234cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1235cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1236cdf357f1SWill Deacon entries regardless of the ASID. 1237475d92fcSWill Deacon 12381f0090a1SRussell Kingconfig PL310_ERRATA_727915 1239fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12401f0090a1SRussell King depends on CACHE_L2X0 12411f0090a1SRussell King help 12421f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12431f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12441f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12451f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12461f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12471f0090a1SRussell King Invalidate by Way operation. 12481f0090a1SRussell King 1249475d92fcSWill Deaconconfig ARM_ERRATA_743622 1250475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1251475d92fcSWill Deacon depends on CPU_V7 125262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1253475d92fcSWill Deacon help 1254475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1255efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1256475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1257475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1258475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1259475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1260475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1261475d92fcSWill Deacon processor. 1262475d92fcSWill Deacon 12639a27c27cSWill Deaconconfig ARM_ERRATA_751472 12649a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1265ba90c516SDave Martin depends on CPU_V7 126662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12679a27c27cSWill Deacon help 12689a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12699a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12709a27c27cSWill Deacon completion of a following broadcasted operation if the second 12719a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 12729a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 12739a27c27cSWill Deacon 1274fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1275fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1276885028e4SSrinidhi Kasagar depends on CACHE_PL310 1277885028e4SSrinidhi Kasagar help 1278885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1279885028e4SSrinidhi Kasagar 1280885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1281885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1282885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1283885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1284885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1285885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1286885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1287885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1288885028e4SSrinidhi Kasagar 1289fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1290fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1291fcbdc5feSWill Deacon depends on CPU_V7 1292fcbdc5feSWill Deacon help 1293fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1294fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1295fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1296fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1297fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1298fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1299fcbdc5feSWill Deacon 13005dab26afSWill Deaconconfig ARM_ERRATA_754327 13015dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13025dab26afSWill Deacon depends on CPU_V7 && SMP 13035dab26afSWill Deacon help 13045dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13055dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13065dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13075dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13085dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13095dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13105dab26afSWill Deacon 1311145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1312145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1313fd832478SFabio Estevam depends on CPU_V6 1314145e10e1SCatalin Marinas help 1315145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1316145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1317145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1318145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1319145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1320145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1321145e10e1SCatalin Marinas is not affected. 1322145e10e1SCatalin Marinas 1323f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1324f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1325f630c1bdSWill Deacon depends on CPU_V7 && SMP 1326f630c1bdSWill Deacon help 1327f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1328f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1329f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1330f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1331f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1332f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1333f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1334f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1335f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1336f630c1bdSWill Deacon 133711ed0ba1SWill Deaconconfig PL310_ERRATA_769419 133811ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 133911ed0ba1SWill Deacon depends on CACHE_L2X0 134011ed0ba1SWill Deacon help 134111ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 134211ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 134311ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 134411ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 134511ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 134611ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 134711ed0ba1SWill Deacon explicitly. 134811ed0ba1SWill Deacon 13497253b85cSSimon Hormanconfig ARM_ERRATA_775420 13507253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 13517253b85cSSimon Horman depends on CPU_V7 13527253b85cSSimon Horman help 13537253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 13547253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 13557253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 13567253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 13577253b85cSSimon Horman an abort may occur on cache maintenance. 13587253b85cSSimon Horman 135993dc6887SCatalin Marinasconfig ARM_ERRATA_798181 136093dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 136193dc6887SCatalin Marinas depends on CPU_V7 && SMP 136293dc6887SCatalin Marinas help 136393dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 136493dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 136593dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 136693dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 136793dc6887SCatalin Marinas as the one being invalidated. 136893dc6887SCatalin Marinas 136984b6504fSWill Deaconconfig ARM_ERRATA_773022 137084b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 137184b6504fSWill Deacon depends on CPU_V7 137284b6504fSWill Deacon help 137384b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 137484b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 137584b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 137684b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 137784b6504fSWill Deacon 13781da177e4SLinus Torvaldsendmenu 13791da177e4SLinus Torvalds 13801da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 13811da177e4SLinus Torvalds 13821da177e4SLinus Torvaldsmenu "Bus support" 13831da177e4SLinus Torvalds 13841da177e4SLinus Torvaldsconfig ARM_AMBA 13851da177e4SLinus Torvalds bool 13861da177e4SLinus Torvalds 13871da177e4SLinus Torvaldsconfig ISA 13881da177e4SLinus Torvalds bool 13891da177e4SLinus Torvalds help 13901da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 13911da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 13921da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 13931da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 13941da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 13951da177e4SLinus Torvalds 1396065909b9SRussell King# Select ISA DMA controller support 13971da177e4SLinus Torvaldsconfig ISA_DMA 13981da177e4SLinus Torvalds bool 1399065909b9SRussell King select ISA_DMA_API 14001da177e4SLinus Torvalds 1401065909b9SRussell King# Select ISA DMA interface 14025cae841bSAl Viroconfig ISA_DMA_API 14035cae841bSAl Viro bool 14045cae841bSAl Viro 14051da177e4SLinus Torvaldsconfig PCI 14060b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14071da177e4SLinus Torvalds help 14081da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14091da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14101da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14111da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14121da177e4SLinus Torvalds 141352882173SAnton Vorontsovconfig PCI_DOMAINS 141452882173SAnton Vorontsov bool 141552882173SAnton Vorontsov depends on PCI 141652882173SAnton Vorontsov 1417b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1418b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1419b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1420b080ac8aSMarcelo Roberto Jimenez help 1421b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1422b080ac8aSMarcelo Roberto Jimenez 142336e23590SMatthew Wilcoxconfig PCI_SYSCALL 142436e23590SMatthew Wilcox def_bool PCI 142536e23590SMatthew Wilcox 1426a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1427a0113a99SMike Rapoport bool 1428a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1429a0113a99SMike Rapoport default y 1430a0113a99SMike Rapoport select DMABOUNCE 1431a0113a99SMike Rapoport 14321da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14333f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 14341da177e4SLinus Torvalds 14351da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14361da177e4SLinus Torvalds 14371da177e4SLinus Torvaldsendmenu 14381da177e4SLinus Torvalds 14391da177e4SLinus Torvaldsmenu "Kernel Features" 14401da177e4SLinus Torvalds 14413b55658aSDave Martinconfig HAVE_SMP 14423b55658aSDave Martin bool 14433b55658aSDave Martin help 14443b55658aSDave Martin This option should be selected by machines which have an SMP- 14453b55658aSDave Martin capable CPU. 14463b55658aSDave Martin 14473b55658aSDave Martin The only effect of this option is to make the SMP-related 14483b55658aSDave Martin options available to the user for configuration. 14493b55658aSDave Martin 14501da177e4SLinus Torvaldsconfig SMP 1451bb2d8130SRussell King bool "Symmetric Multi-Processing" 1452fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1453bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14543b55658aSDave Martin depends on HAVE_SMP 1455801bb21cSJonathan Austin depends on MMU || ARM_MPU 14561da177e4SLinus Torvalds help 14571da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14581da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 14591da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 14601da177e4SLinus Torvalds 14611da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 14621da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14631da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 14641da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 14651da177e4SLinus Torvalds run faster if you say N here. 14661da177e4SLinus Torvalds 1467395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14681da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 146950a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14701da177e4SLinus Torvalds 14711da177e4SLinus Torvalds If you don't know what to do here, say N. 14721da177e4SLinus Torvalds 1473f00ec48fSRussell Kingconfig SMP_ON_UP 1474f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1475801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1476f00ec48fSRussell King default y 1477f00ec48fSRussell King help 1478f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1479f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1480f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1481f00ec48fSRussell King savings. 1482f00ec48fSRussell King 1483f00ec48fSRussell King If you don't know what to do here, say Y. 1484f00ec48fSRussell King 1485c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1486c9018aabSVincent Guittot bool "Support cpu topology definition" 1487c9018aabSVincent Guittot depends on SMP && CPU_V7 1488c9018aabSVincent Guittot default y 1489c9018aabSVincent Guittot help 1490c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1491c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1492c9018aabSVincent Guittot topology of an ARM System. 1493c9018aabSVincent Guittot 1494c9018aabSVincent Guittotconfig SCHED_MC 1495c9018aabSVincent Guittot bool "Multi-core scheduler support" 1496c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1497c9018aabSVincent Guittot help 1498c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1499c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1500c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1501c9018aabSVincent Guittot 1502c9018aabSVincent Guittotconfig SCHED_SMT 1503c9018aabSVincent Guittot bool "SMT scheduler support" 1504c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1505c9018aabSVincent Guittot help 1506c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1507c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1508c9018aabSVincent Guittot places. If unsure say N here. 1509c9018aabSVincent Guittot 1510a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1511a8cbcd92SRussell King bool 1512a8cbcd92SRussell King help 1513a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1514a8cbcd92SRussell King 15158a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1516022c03a2SMarc Zyngier bool "Architected timer support" 1517022c03a2SMarc Zyngier depends on CPU_V7 15188a4da6e3SMark Rutland select ARM_ARCH_TIMER 15190c403462SWill Deacon select GENERIC_CLOCKEVENTS 1520022c03a2SMarc Zyngier help 1521022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1522022c03a2SMarc Zyngier 1523f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1524f32f4ce2SRussell King bool 1525f32f4ce2SRussell King depends on SMP 1526da4a686aSRob Herring select CLKSRC_OF if OF 1527f32f4ce2SRussell King help 1528f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1529f32f4ce2SRussell King 1530e8db288eSNicolas Pitreconfig MCPM 1531e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1532e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1533e8db288eSNicolas Pitre help 1534e8db288eSNicolas Pitre This option provides the common power management infrastructure 1535e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1536e8db288eSNicolas Pitre systems. 1537e8db288eSNicolas Pitre 15381c33be57SNicolas Pitreconfig BIG_LITTLE 15391c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 15401c33be57SNicolas Pitre depends on CPU_V7 && SMP 15411c33be57SNicolas Pitre select MCPM 15421c33be57SNicolas Pitre help 15431c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 15441c33be57SNicolas Pitre system architecture. 15451c33be57SNicolas Pitre 15461c33be57SNicolas Pitreconfig BL_SWITCHER 15471c33be57SNicolas Pitre bool "big.LITTLE switcher support" 15481c33be57SNicolas Pitre depends on BIG_LITTLE && MCPM && HOTPLUG_CPU 15491c33be57SNicolas Pitre select CPU_PM 15501c33be57SNicolas Pitre select ARM_CPU_SUSPEND 15511c33be57SNicolas Pitre help 15521c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 15531c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 15541c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 15551c33be57SNicolas Pitre 1556b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1557b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1558b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1559b22537c6SNicolas Pitre help 1560b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1561b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1562b22537c6SNicolas Pitre debugging purposes only. 1563b22537c6SNicolas Pitre 15648d5796d2SLennert Buytenhekchoice 15658d5796d2SLennert Buytenhek prompt "Memory split" 15668d5796d2SLennert Buytenhek default VMSPLIT_3G 15678d5796d2SLennert Buytenhek help 15688d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15698d5796d2SLennert Buytenhek 15708d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15718d5796d2SLennert Buytenhek option alone! 15728d5796d2SLennert Buytenhek 15738d5796d2SLennert Buytenhek config VMSPLIT_3G 15748d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 15758d5796d2SLennert Buytenhek config VMSPLIT_2G 15768d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 15778d5796d2SLennert Buytenhek config VMSPLIT_1G 15788d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 15798d5796d2SLennert Buytenhekendchoice 15808d5796d2SLennert Buytenhek 15818d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15828d5796d2SLennert Buytenhek hex 15838d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15848d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15858d5796d2SLennert Buytenhek default 0xC0000000 15868d5796d2SLennert Buytenhek 15871da177e4SLinus Torvaldsconfig NR_CPUS 15881da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15891da177e4SLinus Torvalds range 2 32 15901da177e4SLinus Torvalds depends on SMP 15911da177e4SLinus Torvalds default "4" 15921da177e4SLinus Torvalds 1593a054a811SRussell Kingconfig HOTPLUG_CPU 159400b7dedeSRussell King bool "Support for hot-pluggable CPUs" 159540b31360SStephen Rothwell depends on SMP 1596a054a811SRussell King help 1597a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1598a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1599a054a811SRussell King 16002bdd424fSWill Deaconconfig ARM_PSCI 16012bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 16022bdd424fSWill Deacon depends on CPU_V7 16032bdd424fSWill Deacon help 16042bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 16052bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 16062bdd424fSWill Deacon management operations described in ARM document number ARM DEN 16072bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 16082bdd424fSWill Deacon ARM processors"). 16092bdd424fSWill Deacon 16102a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 16112a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 16122a6ad871SMaxime Ripard# selected platforms. 161344986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 161444986ab0SPeter De Schrijver (NVIDIA) int 16153dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 16166d0fc190SR Sricharan default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX 161706b851e5SOlof Johansson default 392 if ARCH_U8500 161801bb914cSTony Prisk default 352 if ARCH_VT8500 161901bb914cSTony Prisk default 288 if ARCH_SUNXI 16202a6ad871SMaxime Ripard default 264 if MACH_H4700 162144986ab0SPeter De Schrijver (NVIDIA) default 0 162244986ab0SPeter De Schrijver (NVIDIA) help 162344986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 162444986ab0SPeter De Schrijver (NVIDIA) 162544986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 162644986ab0SPeter De Schrijver (NVIDIA) 1627d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 16281da177e4SLinus Torvalds 1629c9218b16SRussell Kingconfig HZ_FIXED 1630f8065813SRussell King int 1631b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1632a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 16335248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 16345da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 163547d84682SRussell King default 0 1636c9218b16SRussell King 1637c9218b16SRussell Kingchoice 163847d84682SRussell King depends on HZ_FIXED = 0 1639c9218b16SRussell King prompt "Timer frequency" 1640c9218b16SRussell King 1641c9218b16SRussell Kingconfig HZ_100 1642c9218b16SRussell King bool "100 Hz" 1643c9218b16SRussell King 1644c9218b16SRussell Kingconfig HZ_200 1645c9218b16SRussell King bool "200 Hz" 1646c9218b16SRussell King 1647c9218b16SRussell Kingconfig HZ_250 1648c9218b16SRussell King bool "250 Hz" 1649c9218b16SRussell King 1650c9218b16SRussell Kingconfig HZ_300 1651c9218b16SRussell King bool "300 Hz" 1652c9218b16SRussell King 1653c9218b16SRussell Kingconfig HZ_500 1654c9218b16SRussell King bool "500 Hz" 1655c9218b16SRussell King 1656c9218b16SRussell Kingconfig HZ_1000 1657c9218b16SRussell King bool "1000 Hz" 1658c9218b16SRussell King 1659c9218b16SRussell Kingendchoice 1660c9218b16SRussell King 1661c9218b16SRussell Kingconfig HZ 1662c9218b16SRussell King int 166347d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1664c9218b16SRussell King default 100 if HZ_100 1665c9218b16SRussell King default 200 if HZ_200 1666c9218b16SRussell King default 250 if HZ_250 1667c9218b16SRussell King default 300 if HZ_300 1668c9218b16SRussell King default 500 if HZ_500 1669c9218b16SRussell King default 1000 1670c9218b16SRussell King 1671c9218b16SRussell Kingconfig SCHED_HRTICK 1672c9218b16SRussell King def_bool HIGH_RES_TIMERS 1673f8065813SRussell King 1674b28748fbSRussell Kingconfig SCHED_HRTICK 1675b28748fbSRussell King def_bool HIGH_RES_TIMERS 1676b28748fbSRussell King 167716c79651SCatalin Marinasconfig THUMB2_KERNEL 1678bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 16794477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1680bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 168116c79651SCatalin Marinas select AEABI 168216c79651SCatalin Marinas select ARM_ASM_UNIFIED 168389bace65SArnd Bergmann select ARM_UNWIND 168416c79651SCatalin Marinas help 168516c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 168616c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 168716c79651SCatalin Marinas ARM-Thumb syntax is needed. 168816c79651SCatalin Marinas 168916c79651SCatalin Marinas If unsure, say N. 169016c79651SCatalin Marinas 16916f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 16926f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16936f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16946f685c5cSDave Martin default y 16956f685c5cSDave Martin help 16966f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16976f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16986f685c5cSDave Martin branch instructions. 16996f685c5cSDave Martin 17006f685c5cSDave Martin This is a problem, because there's no guarantee the final 17016f685c5cSDave Martin destination of the symbol, or any candidate locations for a 17026f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 17036f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 17046f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 17056f685c5cSDave Martin support. 17066f685c5cSDave Martin 17076f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 17086f685c5cSDave Martin relocation" error when loading some modules. 17096f685c5cSDave Martin 17106f685c5cSDave Martin Until fixed tools are available, passing 17116f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 17126f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 17136f685c5cSDave Martin stack usage in some cases. 17146f685c5cSDave Martin 17156f685c5cSDave Martin The problem is described in more detail at: 17166f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 17176f685c5cSDave Martin 17186f685c5cSDave Martin Only Thumb-2 kernels are affected. 17196f685c5cSDave Martin 17206f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 17216f685c5cSDave Martin 17220becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 17230becb088SCatalin Marinas bool 17240becb088SCatalin Marinas 1725704bdda0SNicolas Pitreconfig AEABI 1726704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1727704bdda0SNicolas Pitre help 1728704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1729704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1730704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1731704bdda0SNicolas Pitre 1732704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1733704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1734704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1735704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1736704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1737704bdda0SNicolas Pitre 1738704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1739704bdda0SNicolas Pitre 17406c90c872SNicolas Pitreconfig OABI_COMPAT 1741a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1742d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 17436c90c872SNicolas Pitre help 17446c90c872SNicolas Pitre This option preserves the old syscall interface along with the 17456c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 17466c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 17476c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 17486c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 17496c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 175091702175SKees Cook 175191702175SKees Cook The seccomp filter system will not be available when this is 175291702175SKees Cook selected, since there is no way yet to sensibly distinguish 175391702175SKees Cook between calling conventions during filtering. 175491702175SKees Cook 17556c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 17566c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 17576c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 17586c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1759b02f8467SKees Cook at all). If in doubt say N. 17606c90c872SNicolas Pitre 1761eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1762e80d6a24SMel Gorman bool 1763e80d6a24SMel Gorman 176405944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 176505944d74SRussell King bool 176605944d74SRussell King 176707a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 176807a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 176907a2f737SRussell King 177005944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1771be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1772c80d79d7SYasunori Goto 17737b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 17747b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 17757b7bf499SWill Deacon 1776053a96caSNicolas Pitreconfig HIGHMEM 1777e8db89a2SRussell King bool "High Memory Support" 1778e8db89a2SRussell King depends on MMU 1779053a96caSNicolas Pitre help 1780053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1781053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1782053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1783053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1784053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1785053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1786053a96caSNicolas Pitre 1787053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1788053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1789053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1790053a96caSNicolas Pitre 1791053a96caSNicolas Pitre If unsure, say n. 1792053a96caSNicolas Pitre 179365cec8e3SRussell Kingconfig HIGHPTE 179465cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 179565cec8e3SRussell King depends on HIGHMEM 179665cec8e3SRussell King 17971b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17981b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1799f0d1bc47SWill Deacon depends on PERF_EVENTS 18001b8873a0SJamie Iles default y 18011b8873a0SJamie Iles help 18021b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 18031b8873a0SJamie Iles disabled, perf events will use software events only. 18041b8873a0SJamie Iles 18051355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 18061355e2a6SCatalin Marinas def_bool y 18071355e2a6SCatalin Marinas depends on ARM_LPAE 18081355e2a6SCatalin Marinas 18098d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 18108d962507SCatalin Marinas def_bool y 18118d962507SCatalin Marinas depends on ARM_LPAE 18128d962507SCatalin Marinas 18134bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 18144bfab203SSteven Capper def_bool y 18154bfab203SSteven Capper 18163f22ab27SDave Hansensource "mm/Kconfig" 18173f22ab27SDave Hansen 1818c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1819c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1820c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1821898f08e1SYegor Yefremov default "12" if SOC_AM33XX 1822*6d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1823c1b2d970SMagnus Damm default "11" 1824c1b2d970SMagnus Damm help 1825c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1826c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1827c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1828c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1829c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1830c1b2d970SMagnus Damm increase this value. 1831c1b2d970SMagnus Damm 1832c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1833c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1834c1b2d970SMagnus Damm 18351da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 18361da177e4SLinus Torvalds bool 1837f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 18381da177e4SLinus Torvalds default y if !ARCH_EBSA110 1839e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 18401da177e4SLinus Torvalds help 18411da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 18421da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 18431da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 18441da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 18451da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18461da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18471da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18481da177e4SLinus Torvalds 184939ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 185038ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 185138ef2ad5SLinus Walleij depends on MMU 185239ec58f3SLennert Buytenhek default y if CPU_FEROCEON 185339ec58f3SLennert Buytenhek help 185439ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 185539ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 185639ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 185739ec58f3SLennert Buytenhek 185839ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 185939ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 186039ec58f3SLennert Buytenhek such copy operations with large buffers. 186139ec58f3SLennert Buytenhek 186239ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 186339ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 186439ec58f3SLennert Buytenhek 186570c70d97SNicolas Pitreconfig SECCOMP 186670c70d97SNicolas Pitre bool 186770c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 186870c70d97SNicolas Pitre ---help--- 186970c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 187070c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 187170c70d97SNicolas Pitre execution. By using pipes or other transports made available to 187270c70d97SNicolas Pitre the process as file descriptors supporting the read/write 187370c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 187470c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 187570c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 187670c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 187770c70d97SNicolas Pitre defined by each seccomp mode. 187870c70d97SNicolas Pitre 1879c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1880c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 1881c743f380SNicolas Pitre help 1882c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1883c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1884c743f380SNicolas Pitre the stack just before the return address, and validates 1885c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1886c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1887c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1888c743f380SNicolas Pitre neutralized via a kernel panic. 1889c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1890c743f380SNicolas Pitre 189106e6295bSStefano Stabelliniconfig SWIOTLB 189206e6295bSStefano Stabellini def_bool y 189306e6295bSStefano Stabellini 189406e6295bSStefano Stabelliniconfig IOMMU_HELPER 189506e6295bSStefano Stabellini def_bool SWIOTLB 189606e6295bSStefano Stabellini 1897eff8d644SStefano Stabelliniconfig XEN_DOM0 1898eff8d644SStefano Stabellini def_bool y 1899eff8d644SStefano Stabellini depends on XEN 1900eff8d644SStefano Stabellini 1901eff8d644SStefano Stabelliniconfig XEN 1902eff8d644SStefano Stabellini bool "Xen guest support on ARM (EXPERIMENTAL)" 190385323a99SIan Campbell depends on ARM && AEABI && OF 1904f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 190585323a99SIan Campbell depends on !GENERIC_ATOMIC64 190617b7ab80SStefano Stabellini select ARM_PSCI 190783862ccfSStefano Stabellini select SWIOTLB_XEN 1908eff8d644SStefano Stabellini help 1909eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1910eff8d644SStefano Stabellini 19111da177e4SLinus Torvaldsendmenu 19121da177e4SLinus Torvalds 19131da177e4SLinus Torvaldsmenu "Boot options" 19141da177e4SLinus Torvalds 19159eb8f674SGrant Likelyconfig USE_OF 19169eb8f674SGrant Likely bool "Flattened Device Tree support" 1917b1b3f49cSRussell King select IRQ_DOMAIN 19189eb8f674SGrant Likely select OF 19199eb8f674SGrant Likely select OF_EARLY_FLATTREE 19209eb8f674SGrant Likely help 19219eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 19229eb8f674SGrant Likely 1923bd51e2f5SNicolas Pitreconfig ATAGS 1924bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1925bd51e2f5SNicolas Pitre default y 1926bd51e2f5SNicolas Pitre help 1927bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1928bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1929bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1930bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1931bd51e2f5SNicolas Pitre leave this to y. 1932bd51e2f5SNicolas Pitre 1933bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1934bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1935bd51e2f5SNicolas Pitre depends on ATAGS 1936bd51e2f5SNicolas Pitre help 1937bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1938bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1939bd51e2f5SNicolas Pitre 19401da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 19411da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 19421da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 19431da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 19441da177e4SLinus Torvalds default "0" 19451da177e4SLinus Torvalds help 19461da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 19471da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 19481da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 19491da177e4SLinus Torvalds value in their defconfig file. 19501da177e4SLinus Torvalds 19511da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19521da177e4SLinus Torvalds 19531da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 19541da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 19551da177e4SLinus Torvalds default "0" 19561da177e4SLinus Torvalds help 1957f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1958f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1959f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1960f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1961f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1962f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19631da177e4SLinus Torvalds 19641da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19651da177e4SLinus Torvalds 19661da177e4SLinus Torvaldsconfig ZBOOT_ROM 19671da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19681da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 19691da177e4SLinus Torvalds help 19701da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19711da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19721da177e4SLinus Torvalds 1973090ab3ffSSimon Hormanchoice 1974090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1975d6f94fa0SKees Cook depends on ZBOOT_ROM && ARCH_SH7372 1976090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1977090ab3ffSSimon Horman help 1978090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 197959bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1980090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1981090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 198259bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1983090ab3ffSSimon Horman rest the kernel image to RAM. 1984090ab3ffSSimon Horman 1985090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1986090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1987090ab3ffSSimon Horman help 1988090ab3ffSSimon Horman Do not load image from SD or MMC 1989090ab3ffSSimon Horman 1990f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1991f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1992f45b1149SSimon Horman help 1993090ab3ffSSimon Horman Load image from MMCIF hardware block. 1994090ab3ffSSimon Horman 1995090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1996090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1997090ab3ffSSimon Horman help 1998090ab3ffSSimon Horman Load image from SDHI hardware block 1999090ab3ffSSimon Horman 2000090ab3ffSSimon Hormanendchoice 2001f45b1149SSimon Horman 2002e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 2003e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 2004d6f94fa0SKees Cook depends on OF && !ZBOOT_ROM 2005e2a6a3aaSJohn Bonesio help 2006e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 2007e2a6a3aaSJohn Bonesio (DTB) appended to zImage 2008e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 2009e2a6a3aaSJohn Bonesio 2010e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 2011e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 2012e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 2013e2a6a3aaSJohn Bonesio 2014e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 2015e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 2016e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 2017e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 2018e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 2019e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 2020e2a6a3aaSJohn Bonesio to this option. 2021e2a6a3aaSJohn Bonesio 2022b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 2023b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 2024b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 2025b90b9a38SNicolas Pitre help 2026b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 2027b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 2028b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 2029b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 2030b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 2031b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 2032b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 2033b90b9a38SNicolas Pitre 2034d0f34a11SGenoud Richardchoice 2035d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 2036d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2037d0f34a11SGenoud Richard 2038d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2039d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 2040d0f34a11SGenoud Richard help 2041d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 2042d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 2043d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 2044d0f34a11SGenoud Richard 2045d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 2046d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 2047d0f34a11SGenoud Richard help 2048d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 2049d0f34a11SGenoud Richard appended to the the device tree bootargs property. 2050d0f34a11SGenoud Richard 2051d0f34a11SGenoud Richardendchoice 2052d0f34a11SGenoud Richard 20531da177e4SLinus Torvaldsconfig CMDLINE 20541da177e4SLinus Torvalds string "Default kernel command string" 20551da177e4SLinus Torvalds default "" 20561da177e4SLinus Torvalds help 20571da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 20581da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 20591da177e4SLinus Torvalds architectures, you should supply some command-line options at build 20601da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 20611da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 20621da177e4SLinus Torvalds 20634394c124SVictor Boiviechoice 20644394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 20654394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 2066bd51e2f5SNicolas Pitre depends on ATAGS 20674394c124SVictor Boivie 20684394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 20694394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 20704394c124SVictor Boivie help 20714394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 20724394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 20734394c124SVictor Boivie string provided in CMDLINE will be used. 20744394c124SVictor Boivie 20754394c124SVictor Boivieconfig CMDLINE_EXTEND 20764394c124SVictor Boivie bool "Extend bootloader kernel arguments" 20774394c124SVictor Boivie help 20784394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20794394c124SVictor Boivie appended to the default kernel command string. 20804394c124SVictor Boivie 208192d2040dSAlexander Hollerconfig CMDLINE_FORCE 208292d2040dSAlexander Holler bool "Always use the default kernel command string" 208392d2040dSAlexander Holler help 208492d2040dSAlexander Holler Always use the default kernel command string, even if the boot 208592d2040dSAlexander Holler loader passes other arguments to the kernel. 208692d2040dSAlexander Holler This is useful if you cannot or don't want to change the 208792d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 20884394c124SVictor Boivieendchoice 208992d2040dSAlexander Holler 20901da177e4SLinus Torvaldsconfig XIP_KERNEL 20911da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 2092387798b3SRob Herring depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 20931da177e4SLinus Torvalds help 20941da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20951da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20961da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20971da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20981da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20991da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 21001da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 21011da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 21021da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 21031da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 21041da177e4SLinus Torvalds 21051da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 21061da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 21071da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 21081da177e4SLinus Torvalds 21091da177e4SLinus Torvalds If unsure, say N. 21101da177e4SLinus Torvalds 21111da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 21121da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 21131da177e4SLinus Torvalds depends on XIP_KERNEL 21141da177e4SLinus Torvalds default "0x00080000" 21151da177e4SLinus Torvalds help 21161da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 21171da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 21181da177e4SLinus Torvalds own flash usage. 21191da177e4SLinus Torvalds 2120c587e4a6SRichard Purdieconfig KEXEC 2121c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 212219ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2123c587e4a6SRichard Purdie help 2124c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2125c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 212601dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2127c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2128c587e4a6SRichard Purdie 2129c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2130c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2131bf220695SGeert Uytterhoeven initially work for you. 2132c587e4a6SRichard Purdie 21334cd9d6f7SRichard Purdieconfig ATAGS_PROC 21344cd9d6f7SRichard Purdie bool "Export atags in procfs" 2135bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2136b98d7291SUli Luckas default y 21374cd9d6f7SRichard Purdie help 21384cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 21394cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 21404cd9d6f7SRichard Purdie 2141cb5d39b3SMika Westerbergconfig CRASH_DUMP 2142cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2143cb5d39b3SMika Westerberg help 2144cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2145cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2146cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2147cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2148cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2149cb5d39b3SMika Westerberg memory address not used by the main kernel 2150cb5d39b3SMika Westerberg 2151cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2152cb5d39b3SMika Westerberg 2153e69edc79SEric Miaoconfig AUTO_ZRELADDR 2154e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2155e1b31445SLinus Walleij depends on !ZBOOT_ROM 2156e69edc79SEric Miao help 2157e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2158e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2159e69edc79SEric Miao will be determined at run-time by masking the current IP with 2160e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2161e69edc79SEric Miao from start of memory. 2162e69edc79SEric Miao 21631da177e4SLinus Torvaldsendmenu 21641da177e4SLinus Torvalds 2165ac9d7efcSRussell Kingmenu "CPU Power Management" 21661da177e4SLinus Torvalds 216789c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 21681da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21691da177e4SLinus Torvaldsendif 21701da177e4SLinus Torvalds 2171ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2172ac9d7efcSRussell King 2173ac9d7efcSRussell Kingendmenu 2174ac9d7efcSRussell King 21751da177e4SLinus Torvaldsmenu "Floating point emulation" 21761da177e4SLinus Torvalds 21771da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21781da177e4SLinus Torvalds 21791da177e4SLinus Torvaldsconfig FPE_NWFPE 21801da177e4SLinus Torvalds bool "NWFPE math emulation" 2181593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21821da177e4SLinus Torvalds ---help--- 21831da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21841da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21851da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21861da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21871da177e4SLinus Torvalds 21881da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21891da177e4SLinus Torvalds early in the bootup. 21901da177e4SLinus Torvalds 21911da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21921da177e4SLinus Torvalds bool "Support extended precision" 2193bedf142bSLennert Buytenhek depends on FPE_NWFPE 21941da177e4SLinus Torvalds help 21951da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21961da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21971da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21981da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21991da177e4SLinus Torvalds floating point emulator without any good reason. 22001da177e4SLinus Torvalds 22011da177e4SLinus Torvalds You almost surely want to say N here. 22021da177e4SLinus Torvalds 22031da177e4SLinus Torvaldsconfig FPE_FASTFPE 22041da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2205d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 22061da177e4SLinus Torvalds ---help--- 22071da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22081da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22091da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22101da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22111da177e4SLinus Torvalds 22121da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22131da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22141da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22151da177e4SLinus Torvalds choose NWFPE. 22161da177e4SLinus Torvalds 22171da177e4SLinus Torvaldsconfig VFP 22181da177e4SLinus Torvalds bool "VFP-format floating point maths" 2219e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22201da177e4SLinus Torvalds help 22211da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22221da177e4SLinus Torvalds if your hardware includes a VFP unit. 22231da177e4SLinus Torvalds 22241da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22251da177e4SLinus Torvalds release notes and additional status information. 22261da177e4SLinus Torvalds 22271da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22281da177e4SLinus Torvalds 222925ebee02SCatalin Marinasconfig VFPv3 223025ebee02SCatalin Marinas bool 223125ebee02SCatalin Marinas depends on VFP 223225ebee02SCatalin Marinas default y if CPU_V7 223325ebee02SCatalin Marinas 2234b5872db4SCatalin Marinasconfig NEON 2235b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2236b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2237b5872db4SCatalin Marinas help 2238b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2239b5872db4SCatalin Marinas Extension. 2240b5872db4SCatalin Marinas 224173c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 224273c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2243c4a30c3bSRussell King depends on NEON && AEABI 224473c132c1SArd Biesheuvel help 224573c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 224673c132c1SArd Biesheuvel 22471da177e4SLinus Torvaldsendmenu 22481da177e4SLinus Torvalds 22491da177e4SLinus Torvaldsmenu "Userspace binary formats" 22501da177e4SLinus Torvalds 22511da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22521da177e4SLinus Torvalds 22531da177e4SLinus Torvaldsconfig ARTHUR 22541da177e4SLinus Torvalds tristate "RISC OS personality" 2255704bdda0SNicolas Pitre depends on !AEABI 22561da177e4SLinus Torvalds help 22571da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22581da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22591da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22601da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22611da177e4SLinus Torvalds will be called arthur). 22621da177e4SLinus Torvalds 22631da177e4SLinus Torvaldsendmenu 22641da177e4SLinus Torvalds 22651da177e4SLinus Torvaldsmenu "Power management options" 22661da177e4SLinus Torvalds 2267eceab4acSRussell Kingsource "kernel/power/Kconfig" 22681da177e4SLinus Torvalds 2269f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22704b1082caSStephen Warren depends on !ARCH_S5PC100 227119a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 22723f5d0819SChao Xie CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2273f4cb5700SJohannes Berg def_bool y 2274f4cb5700SJohannes Berg 227515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 227615e0d9e3SArnd Bergmann def_bool PM_SLEEP 227715e0d9e3SArnd Bergmann 22781da177e4SLinus Torvaldsendmenu 22791da177e4SLinus Torvalds 2280d5950b43SSam Ravnborgsource "net/Kconfig" 2281d5950b43SSam Ravnborg 2282ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22831da177e4SLinus Torvalds 22841da177e4SLinus Torvaldssource "fs/Kconfig" 22851da177e4SLinus Torvalds 22861da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22871da177e4SLinus Torvalds 22881da177e4SLinus Torvaldssource "security/Kconfig" 22891da177e4SLinus Torvalds 22901da177e4SLinus Torvaldssource "crypto/Kconfig" 22911da177e4SLinus Torvalds 22921da177e4SLinus Torvaldssource "lib/Kconfig" 2293749cf76cSChristoffer Dall 2294749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2295