11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 47463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 521266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 62b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 73d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 8171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 9957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 10d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 114badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 12017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 130cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 14b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 15ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 16171b3f0dSRussell King select CLONE_BACKWARDS 17b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 18dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 19b01aec9bSBorislav Petkov select EDAC_SUPPORT 20b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 2136d0fd21SLaura Abbott select GENERIC_ALLOCATOR 224477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 23b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 242937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 25171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 26b1b3f49cSRussell King select GENERIC_IRQ_PROBE 27b1b3f49cSRussell King select GENERIC_IRQ_SHOW 287c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 29b1b3f49cSRussell King select GENERIC_PCI_IOMAP 3038ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 31b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 32b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 33b1b3f49cSRussell King select GENERIC_STRNLEN_USER 34a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 35b1b3f49cSRussell King select HARDIRQS_SW_RESEND 367a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 370b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 38437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 39437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 40e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 4191702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 420693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 43b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 446077776bSDaniel Borkmann select HAVE_CBPF_JIT 4551aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 46171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 47b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 48b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 49b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 50b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 51437682eeSArnd Bergmann select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU 52dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 535f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 54b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 55b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 56b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 57*6b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 58b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 59b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 60b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 6187c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 62b1b3f49cSRussell King select HAVE_KERNEL_GZIP 63f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 64b1b3f49cSRussell King select HAVE_KERNEL_LZMA 65b1b3f49cSRussell King select HAVE_KERNEL_LZO 66b1b3f49cSRussell King select HAVE_KERNEL_XZ 67cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 689edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 69b1b3f49cSRussell King select HAVE_MEMBLOCK 707d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 7142a0bb3fSPetr Mladek select HAVE_NMI 72b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 730dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 747ada189fSJamie Iles select HAVE_PERF_EVENTS 7549863894SWill Deacon select HAVE_PERF_REGS 7649863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 77a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 78e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 79b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 80af1839ebSCatalin Marinas select HAVE_UID16 8131c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 82da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 83171b3f0dSRussell King select MODULES_USE_ELF_REL 8484f452b1SSantosh Shilimkar select NO_BOOTMEM 85aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 86aa7d5f18SArnd Bergmann select OF_RESERVED_MEM if OF 87171b3f0dSRussell King select OLD_SIGACTION 88171b3f0dSRussell King select OLD_SIGSUSPEND3 89b1b3f49cSRussell King select PERF_USE_VMALLOC 90b1b3f49cSRussell King select RTC_LIB 91b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 92171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 93171b3f0dSRussell King # according to that. Thanks. 941da177e4SLinus Torvalds help 951da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 96f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 971da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 981da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 991da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1001da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1011da177e4SLinus Torvalds 10274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 103308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 10474facffeSRussell King bool 10574facffeSRussell King 1064ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 1074ce63fcdSMarek Szyprowski bool 1084ce63fcdSMarek Szyprowski 1094ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1104ce63fcdSMarek Szyprowski bool 111b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 112b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1134ce63fcdSMarek Szyprowski 11460460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 11560460abfSSeung-Woo Kim 11660460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 11760460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 11860460abfSSeung-Woo Kim range 4 9 11960460abfSSeung-Woo Kim default 8 12060460abfSSeung-Woo Kim help 12160460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 12260460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 12360460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 12460460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 12560460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 12660460abfSSeung-Woo Kim virtual space with just a few allocations. 12760460abfSSeung-Woo Kim 12860460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 12960460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 13060460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 13160460abfSSeung-Woo Kim by the PAGE_SIZE. 13260460abfSSeung-Woo Kim 13360460abfSSeung-Woo Kimendif 13460460abfSSeung-Woo Kim 1350b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1360b05da72SHans Ulli Kroll bool 1370b05da72SHans Ulli Kroll 13875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 13975e7153aSRalf Baechle bool 14075e7153aSRalf Baechle 141bc581770SLinus Walleijconfig HAVE_TCM 142bc581770SLinus Walleij bool 143bc581770SLinus Walleij select GENERIC_ALLOCATOR 144bc581770SLinus Walleij 145e119bfffSRussell Kingconfig HAVE_PROC_CPU 146e119bfffSRussell King bool 147e119bfffSRussell King 148ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1495ea81769SAl Viro bool 1505ea81769SAl Viro 1511da177e4SLinus Torvaldsconfig EISA 1521da177e4SLinus Torvalds bool 1531da177e4SLinus Torvalds ---help--- 1541da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1551da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1561da177e4SLinus Torvalds 1571da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1581da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1591da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1601da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1611da177e4SLinus Torvalds 1621da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1631da177e4SLinus Torvalds 1641da177e4SLinus Torvalds Otherwise, say N. 1651da177e4SLinus Torvalds 1661da177e4SLinus Torvaldsconfig SBUS 1671da177e4SLinus Torvalds bool 1681da177e4SLinus Torvalds 169f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 170f16fb1ecSRussell King bool 171f16fb1ecSRussell King default y 172f16fb1ecSRussell King 173f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 174f16fb1ecSRussell King bool 175f16fb1ecSRussell King default y 176f16fb1ecSRussell King 1777ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1787ad1bcb2SRussell King bool 179cb1293e2SArnd Bergmann default !CPU_V7M 1807ad1bcb2SRussell King 1811da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1821da177e4SLinus Torvalds bool 1838a87411bSWill Deacon default y 1841da177e4SLinus Torvalds 185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 186f0d1b0b3SDavid Howells bool 187f0d1b0b3SDavid Howells 188f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 189f0d1b0b3SDavid Howells bool 190f0d1b0b3SDavid Howells 1914a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1924a1b5733SEduardo Valentin bool 1934a1b5733SEduardo Valentin 194a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 195a5f4c561SStefan Agner def_bool y if MMU 196a5f4c561SStefan Agner 197b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 198b89c3b16SAkinobu Mita bool 199b89c3b16SAkinobu Mita default y 200b89c3b16SAkinobu Mita 2011da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2021da177e4SLinus Torvalds bool 2031da177e4SLinus Torvalds default y 2041da177e4SLinus Torvalds 205a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 206a08b6b79Sviro@ZenIV.linux.org.uk bool 207a08b6b79Sviro@ZenIV.linux.org.uk 2085ac6da66SChristoph Lameterconfig ZONE_DMA 2095ac6da66SChristoph Lameter bool 2105ac6da66SChristoph Lameter 211ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 212ccd7ab7fSFUJITA Tomonori def_bool y 213ccd7ab7fSFUJITA Tomonori 214c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 215c7edc9e3SDavid A. Long def_bool y 216c7edc9e3SDavid A. Long 21758af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21858af4a24SRob Herring bool 21958af4a24SRob Herring 2201da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2211da177e4SLinus Torvalds bool 2221da177e4SLinus Torvalds 2231da177e4SLinus Torvaldsconfig FIQ 2241da177e4SLinus Torvalds bool 2251da177e4SLinus Torvalds 22613a5045dSRob Herringconfig NEED_RET_TO_USER 22713a5045dSRob Herring bool 22813a5045dSRob Herring 229034d2f5aSAl Viroconfig ARCH_MTD_XIP 230034d2f5aSAl Viro bool 231034d2f5aSAl Viro 232c760fc19SHyok S. Choiconfig VECTORS_BASE 233c760fc19SHyok S. Choi hex 2346afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 235c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 236c760fc19SHyok S. Choi default 0x00000000 237c760fc19SHyok S. Choi help 23819accfd3SRussell King The base address of exception vectors. This must be two pages 23919accfd3SRussell King in size. 240c760fc19SHyok S. Choi 241dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 242c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 243c1becedcSRussell King default y 244b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 245dc21af99SRussell King help 246111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 247111e9a5cSRussell King boot and module load time according to the position of the 248111e9a5cSRussell King kernel in system memory. 249dc21af99SRussell King 250111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 251daece596SNicolas Pitre of physical memory is at a 16MB boundary. 252dc21af99SRussell King 253c1becedcSRussell King Only disable this option if you know that you do not require 254c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 255c1becedcSRussell King you need to shrink the kernel to the minimal size. 256c1becedcSRussell King 257c334bc15SRob Herringconfig NEED_MACH_IO_H 258c334bc15SRob Herring bool 259c334bc15SRob Herring help 260c334bc15SRob Herring Select this when mach/io.h is required to provide special 261c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 262c334bc15SRob Herring be avoided when possible. 263c334bc15SRob Herring 2640cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2651b9f95f8SNicolas Pitre bool 266111e9a5cSRussell King help 2670cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2680cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2690cdc8b92SNicolas Pitre be avoided when possible. 2701b9f95f8SNicolas Pitre 2711b9f95f8SNicolas Pitreconfig PHYS_OFFSET 272974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 273c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 274974c0724SNicolas Pitre default DRAM_BASE if !MMU 275c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 276c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 277c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 278c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 279c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 280c6f54a9bSUwe Kleine-König (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET) 281c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 282c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 283c6f54a9bSUwe Kleine-König default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET 284b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2851b9f95f8SNicolas Pitre help 2861b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2871b9f95f8SNicolas Pitre location of main memory in your system. 288cada3c08SRussell King 28987e040b6SSimon Glassconfig GENERIC_BUG 29087e040b6SSimon Glass def_bool y 29187e040b6SSimon Glass depends on BUG 29287e040b6SSimon Glass 2931bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2941bcad26eSKirill A. Shutemov int 2951bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2961bcad26eSKirill A. Shutemov default 2 2971bcad26eSKirill A. Shutemov 2981da177e4SLinus Torvaldssource "init/Kconfig" 2991da177e4SLinus Torvalds 300dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 301dc52ddc0SMatt Helsley 3021da177e4SLinus Torvaldsmenu "System Type" 3031da177e4SLinus Torvalds 3043c427975SHyok S. Choiconfig MMU 3053c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3063c427975SHyok S. Choi default y 3073c427975SHyok S. Choi help 3083c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3093c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3103c427975SHyok S. Choi 311e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 312e0c25d95SDaniel Cashman default 8 313e0c25d95SDaniel Cashman 314e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 315e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 316e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 317e0c25d95SDaniel Cashman default 16 318e0c25d95SDaniel Cashman 319ccf50e23SRussell King# 320ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 321ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 322ccf50e23SRussell King# 3231da177e4SLinus Torvaldschoice 3241da177e4SLinus Torvalds prompt "ARM system type" 32570722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3261420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3271da177e4SLinus Torvalds 328387798b3SRob Herringconfig ARCH_MULTIPLATFORM 329387798b3SRob Herring bool "Allow multiple platforms to be selected" 330b1b3f49cSRussell King depends on MMU 331ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 33242dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 333387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 334387798b3SRob Herring select AUTO_ZRELADDR 3356d0add40SRob Herring select CLKSRC_OF 33666314223SDinh Nguyen select COMMON_CLK 337ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 33808d38bebSWill Deacon select MIGHT_HAVE_PCI 339387798b3SRob Herring select MULTI_IRQ_HANDLER 34066314223SDinh Nguyen select SPARSE_IRQ 34166314223SDinh Nguyen select USE_OF 34266314223SDinh Nguyen 3439c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3449c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3459c77bc43SStefan Agner depends on !MMU 3469c77bc43SStefan Agner select ARCH_WANT_OPTIONAL_GPIOLIB 3479c77bc43SStefan Agner select ARM_NVIC 348499f1640SStefan Agner select AUTO_ZRELADDR 3499c77bc43SStefan Agner select CLKSRC_OF 3509c77bc43SStefan Agner select COMMON_CLK 3519c77bc43SStefan Agner select CPU_V7M 3529c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3539c77bc43SStefan Agner select NO_IOPORT_MAP 3549c77bc43SStefan Agner select SPARSE_IRQ 3559c77bc43SStefan Agner select USE_OF 3569c77bc43SStefan Agner 3574af6fee1SDeepak Saxena 35893e22567SRussell Kingconfig ARCH_CLPS711X 35993e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 360a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 361ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 362c99f72adSAlexander Shiyan select CLKSRC_MMIO 36393e22567SRussell King select COMMON_CLK 36493e22567SRussell King select CPU_ARM720T 3654a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3666597619fSAlexander Shiyan select MFD_SYSCON 367e4e3a37dSAlexander Shiyan select SOC_BUS 36893e22567SRussell King help 36993e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 37093e22567SRussell King 371788c9700SRussell Kingconfig ARCH_GEMINI 372788c9700SRussell King bool "Cortina Systems Gemini" 373788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 374f3372c01SLinus Walleij select CLKSRC_MMIO 375b1b3f49cSRussell King select CPU_FA526 376f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 377788c9700SRussell King help 378788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 379788c9700SRussell King 3801da177e4SLinus Torvaldsconfig ARCH_EBSA110 3811da177e4SLinus Torvalds bool "EBSA-110" 382b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 383c750815eSRussell King select CPU_SA110 384f7e68bbfSRussell King select ISA 385c334bc15SRob Herring select NEED_MACH_IO_H 3860cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 387ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3881da177e4SLinus Torvalds help 3891da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 390f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3911da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3921da177e4SLinus Torvalds parallel port. 3931da177e4SLinus Torvalds 394e7736d47SLennert Buytenhekconfig ARCH_EP93XX 395e7736d47SLennert Buytenhek bool "EP93xx-based" 396b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 397b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 398e7736d47SLennert Buytenhek select ARM_AMBA 399b8824c9aSH Hartley Sweeten select ARM_PATCH_PHYS_VIRT 400e7736d47SLennert Buytenhek select ARM_VIC 401b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 4026d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 403000bc178SLinus Walleij select CLKSRC_MMIO 404b1b3f49cSRussell King select CPU_ARM920T 405000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 406e7736d47SLennert Buytenhek help 407e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 408e7736d47SLennert Buytenhek 4091da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4101da177e4SLinus Torvalds bool "FootBridge" 411c750815eSRussell King select CPU_SA110 4121da177e4SLinus Torvalds select FOOTBRIDGE 4134e8d7637SRussell King select GENERIC_CLOCKEVENTS 414d0ee9f40SArnd Bergmann select HAVE_IDE 4158ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4160cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 417f999b8bdSMartin Michlmayr help 418f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 419f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4201da177e4SLinus Torvalds 4214af6fee1SDeepak Saxenaconfig ARCH_NETX 4224af6fee1SDeepak Saxena bool "Hilscher NetX based" 423b1b3f49cSRussell King select ARM_VIC 424234b6cedSRussell King select CLKSRC_MMIO 425c750815eSRussell King select CPU_ARM926T 4262fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 427f999b8bdSMartin Michlmayr help 4284af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4294af6fee1SDeepak Saxena 4303b938be6SRussell Kingconfig ARCH_IOP13XX 4313b938be6SRussell King bool "IOP13xx-based" 4323b938be6SRussell King depends on MMU 433b1b3f49cSRussell King select CPU_XSC3 4340cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 43513a5045dSRob Herring select NEED_RET_TO_USER 436b1b3f49cSRussell King select PCI 437b1b3f49cSRussell King select PLAT_IOP 438b1b3f49cSRussell King select VMSPLIT_1G 43937ebbcffSThomas Gleixner select SPARSE_IRQ 4403b938be6SRussell King help 4413b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4423b938be6SRussell King 4433f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4443f7e5815SLennert Buytenhek bool "IOP32x-based" 445a4f7e763SRussell King depends on MMU 446b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 447c750815eSRussell King select CPU_XSCALE 448e9004f50SLinus Walleij select GPIO_IOP 44913a5045dSRob Herring select NEED_RET_TO_USER 450f7e68bbfSRussell King select PCI 451b1b3f49cSRussell King select PLAT_IOP 452f999b8bdSMartin Michlmayr help 4533f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4543f7e5815SLennert Buytenhek processors. 4553f7e5815SLennert Buytenhek 4563f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4573f7e5815SLennert Buytenhek bool "IOP33x-based" 4583f7e5815SLennert Buytenhek depends on MMU 459b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 460c750815eSRussell King select CPU_XSCALE 461e9004f50SLinus Walleij select GPIO_IOP 46213a5045dSRob Herring select NEED_RET_TO_USER 4633f7e5815SLennert Buytenhek select PCI 464b1b3f49cSRussell King select PLAT_IOP 4653f7e5815SLennert Buytenhek help 4663f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4671da177e4SLinus Torvalds 4683b938be6SRussell Kingconfig ARCH_IXP4XX 4693b938be6SRussell King bool "IXP4xx-based" 470a4f7e763SRussell King depends on MMU 47158af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 472b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 47351aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 474234b6cedSRussell King select CLKSRC_MMIO 475c750815eSRussell King select CPU_XSCALE 476b1b3f49cSRussell King select DMABOUNCE if PCI 4773b938be6SRussell King select GENERIC_CLOCKEVENTS 4780b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 479c334bc15SRob Herring select NEED_MACH_IO_H 4809296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 481171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 482c4713074SLennert Buytenhek help 4833b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 484c4713074SLennert Buytenhek 485edabd38eSSaeed Bisharaconfig ARCH_DOVE 486edabd38eSSaeed Bishara bool "Marvell Dove" 487edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 488756b2531SSebastian Hesselbarth select CPU_PJ4 489edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4900f81bd43SRussell King select MIGHT_HAVE_PCI 491b8cd337cSArnd Bergmann select MULTI_IRQ_HANDLER 492171b3f0dSRussell King select MVEBU_MBUS 4939139acd1SSebastian Hesselbarth select PINCTRL 4949139acd1SSebastian Hesselbarth select PINCTRL_DOVE 495abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4965cdbe5d2SArnd Bergmann select SPARSE_IRQ 497c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 498edabd38eSSaeed Bishara help 499edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 500edabd38eSSaeed Bishara 501c53c9cf6SAndrew Victorconfig ARCH_KS8695 502c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 50372880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 504c7e783d6SLinus Walleij select CLKSRC_MMIO 505b1b3f49cSRussell King select CPU_ARM922T 506c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 507b1b3f49cSRussell King select NEED_MACH_MEMORY_H 508c53c9cf6SAndrew Victor help 509c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 510c53c9cf6SAndrew Victor System-on-Chip devices. 511c53c9cf6SAndrew Victor 512788c9700SRussell Kingconfig ARCH_W90X900 513788c9700SRussell King bool "Nuvoton W90X900 CPU" 514c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5156d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5166fa5d5f7SRussell King select CLKSRC_MMIO 517b1b3f49cSRussell King select CPU_ARM926T 51858b5369eSwanzongshun select GENERIC_CLOCKEVENTS 519777f9bebSLennert Buytenhek help 520a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 521a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 522a8bc4eadSwanzongshun the ARM series product line, you can login the following 523a8bc4eadSwanzongshun link address to know more. 524a8bc4eadSwanzongshun 525a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 526a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 527585cf175STzachi Perelstein 52893e22567SRussell Kingconfig ARCH_LPC32XX 52993e22567SRussell King bool "NXP LPC32XX" 53093e22567SRussell King select ARCH_REQUIRE_GPIOLIB 53193e22567SRussell King select ARM_AMBA 5324073723aSRussell King select CLKDEV_LOOKUP 533c227f127SVladimir Zapolskiy select CLKSRC_LPC32XX 534c227f127SVladimir Zapolskiy select COMMON_CLK 53593e22567SRussell King select CPU_ARM926T 53693e22567SRussell King select GENERIC_CLOCKEVENTS 5378cb17b5eSVladimir Zapolskiy select MULTI_IRQ_HANDLER 5388cb17b5eSVladimir Zapolskiy select SPARSE_IRQ 53993e22567SRussell King select USE_OF 54093e22567SRussell King help 54193e22567SRussell King Support for the NXP LPC32XX family of processors 54293e22567SRussell King 5431da177e4SLinus Torvaldsconfig ARCH_PXA 5442c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 545a4f7e763SRussell King depends on MMU 546b1b3f49cSRussell King select ARCH_MTD_XIP 547b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 548b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 549b1b3f49cSRussell King select AUTO_ZRELADDR 550a1c0a6adSRobert Jarzmik select COMMON_CLK 5516d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 552389d9b58SDaniel Lezcano select CLKSRC_PXA 553234b6cedSRussell King select CLKSRC_MMIO 5546f6caeaaSRobert Jarzmik select CLKSRC_OF 5552f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 556981d0f39SEric Miao select GENERIC_CLOCKEVENTS 557157d2644SHaojian Zhuang select GPIO_PXA 558b1b3f49cSRussell King select HAVE_IDE 559d6cf30caSRobert Jarzmik select IRQ_DOMAIN 560b1b3f49cSRussell King select MULTI_IRQ_HANDLER 561bd5ce433SEric Miao select PLAT_PXA 5626ac6b817SHaojian Zhuang select SPARSE_IRQ 563f999b8bdSMartin Michlmayr help 5642c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 5651da177e4SLinus Torvalds 5661da177e4SLinus Torvaldsconfig ARCH_RPC 5671da177e4SLinus Torvalds bool "RiscPC" 568868e87ccSRussell King depends on MMU 5691da177e4SLinus Torvalds select ARCH_ACORN 570a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 57107f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 5725cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 573fa04e209SArnd Bergmann select CPU_SA110 574b1b3f49cSRussell King select FIQ 575d0ee9f40SArnd Bergmann select HAVE_IDE 576b1b3f49cSRussell King select HAVE_PATA_PLATFORM 577b1b3f49cSRussell King select ISA_DMA_API 578c334bc15SRob Herring select NEED_MACH_IO_H 5790cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 580ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 5811da177e4SLinus Torvalds help 5821da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 5831da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 5841da177e4SLinus Torvalds 5851da177e4SLinus Torvaldsconfig ARCH_SA1100 5861da177e4SLinus Torvalds bool "SA1100-based" 587b1b3f49cSRussell King select ARCH_MTD_XIP 5887444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 589b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 590b1b3f49cSRussell King select CLKDEV_LOOKUP 591b1b3f49cSRussell King select CLKSRC_MMIO 592389d9b58SDaniel Lezcano select CLKSRC_PXA 593389d9b58SDaniel Lezcano select CLKSRC_OF if OF 594b1b3f49cSRussell King select CPU_FREQ 595b1b3f49cSRussell King select CPU_SA1100 596b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 597d0ee9f40SArnd Bergmann select HAVE_IDE 5981eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 599b1b3f49cSRussell King select ISA 600affcab32SDmitry Eremin-Solenikov select MULTI_IRQ_HANDLER 6010cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 602375dec92SRussell King select SPARSE_IRQ 603f999b8bdSMartin Michlmayr help 604f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6051da177e4SLinus Torvalds 606b130d5c2SKukjin Kimconfig ARCH_S3C24XX 607b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 60853650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 609335cce74SArnd Bergmann select ATAGS 610b1b3f49cSRussell King select CLKDEV_LOOKUP 6114280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 6127f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 613880cf071STomasz Figa select GPIO_SAMSUNG 61420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 615b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 616b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 61717453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 618c334bc15SRob Herring select NEED_MACH_IO_H 619cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 6201da177e4SLinus Torvalds help 621b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 622b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 623b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 624b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 62563b1f51bSBen Dooks 6267c6337e2SKevin Hilmanconfig ARCH_DAVINCI 6277c6337e2SKevin Hilman bool "TI DaVinci" 628b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 629dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 6306d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 631ce32c5c5SArnd Bergmann select CPU_ARM926T 63220e9969bSDavid Brownell select GENERIC_ALLOCATOR 633b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 634dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 635b1b3f49cSRussell King select HAVE_IDE 636689e331fSSekhar Nori select USE_OF 637b1b3f49cSRussell King select ZONE_DMA 6387c6337e2SKevin Hilman help 6397c6337e2SKevin Hilman Support for TI's DaVinci platform. 6407c6337e2SKevin Hilman 641a0694861STony Lindgrenconfig ARCH_OMAP1 642a0694861STony Lindgren bool "TI OMAP1" 64300a36698SArnd Bergmann depends on MMU 644b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 645a0694861STony Lindgren select ARCH_OMAP 64621f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 647e9a91de7STony Prisk select CLKDEV_LOOKUP 648cee37e50Sviresh kumar select CLKSRC_MMIO 649b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 650a0694861STony Lindgren select GENERIC_IRQ_CHIP 651a0694861STony Lindgren select HAVE_IDE 652a0694861STony Lindgren select IRQ_DOMAIN 653b694331cSTony Lindgren select MULTI_IRQ_HANDLER 654a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 655a0694861STony Lindgren select NEED_MACH_MEMORY_H 656685e2d08STony Lindgren select SPARSE_IRQ 65721f47fbcSAlexey Charkov help 658a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 65902c981c0SBinghua Duan 6601da177e4SLinus Torvaldsendchoice 6611da177e4SLinus Torvalds 662387798b3SRob Herringmenu "Multiple platform selection" 663387798b3SRob Herring depends on ARCH_MULTIPLATFORM 664387798b3SRob Herring 665387798b3SRob Herringcomment "CPU Core family selection" 666387798b3SRob Herring 667f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 668f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 669f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 670f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 671f8afae40SArnd Bergmann select CPU_FA526 672f8afae40SArnd Bergmann 673387798b3SRob Herringconfig ARCH_MULTI_V4T 674387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 675387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 676b1b3f49cSRussell King select ARCH_MULTI_V4_V5 67724e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 67824e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 67924e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 680387798b3SRob Herring 681387798b3SRob Herringconfig ARCH_MULTI_V5 682387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 683387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 684b1b3f49cSRussell King select ARCH_MULTI_V4_V5 68512567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 68624e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 68724e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 688387798b3SRob Herring 689387798b3SRob Herringconfig ARCH_MULTI_V4_V5 690387798b3SRob Herring bool 691387798b3SRob Herring 692387798b3SRob Herringconfig ARCH_MULTI_V6 6938dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 694387798b3SRob Herring select ARCH_MULTI_V6_V7 69542f4754aSRob Herring select CPU_V6K 696387798b3SRob Herring 697387798b3SRob Herringconfig ARCH_MULTI_V7 6988dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 699387798b3SRob Herring default y 700387798b3SRob Herring select ARCH_MULTI_V6_V7 701b1b3f49cSRussell King select CPU_V7 70290bc8ac7SRob Herring select HAVE_SMP 703387798b3SRob Herring 704387798b3SRob Herringconfig ARCH_MULTI_V6_V7 705387798b3SRob Herring bool 7069352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 707387798b3SRob Herring 708387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 709387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 710387798b3SRob Herring select ARCH_MULTI_V5 711387798b3SRob Herring 712387798b3SRob Herringendmenu 713387798b3SRob Herring 71405e2a3deSRob Herringconfig ARCH_VIRT 715e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 716e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 7174b8b5f25SRob Herring select ARM_AMBA 71805e2a3deSRob Herring select ARM_GIC 7190e2f91e9SPavel Fedin select ARM_GIC_V2M if PCI_MSI 7200b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 72105e2a3deSRob Herring select ARM_PSCI 7224b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 72305e2a3deSRob Herring 724ccf50e23SRussell King# 725ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 726ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 727ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 728ccf50e23SRussell King# 7293e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 7303e93a22bSGregory CLEMENT 731445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 732445d9b30STsahee Zidenberg 733590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 734590b460cSLars Persson 735d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 736d9bfc86dSOleksij Rempel 73795b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 73895b8f20fSRussell King 7391d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 7401d22924eSAnders Berg 7418ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 7428ac49e04SChristian Daudt 7431c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 7441c37fa10SSebastian Hesselbarth 7451da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 7461da177e4SLinus Torvalds 747d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 748d94f944eSAnton Vorontsov 74995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 75095b8f20fSRussell King 751df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 752df8d742eSBaruch Siach 75395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 75495b8f20fSRussell King 755e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 756e7736d47SLennert Buytenhek 7571da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 7581da177e4SLinus Torvalds 75959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 76059d3a193SPaulius Zaleckas 761387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 762387798b3SRob Herring 763389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 764389ee0c2SHaojian Zhuang 7651da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 7661da177e4SLinus Torvalds 7673f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 7683f7e5815SLennert Buytenhek 7693f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 7701da177e4SLinus Torvalds 771285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 772285f5fa7SDan Williams 7731da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 7741da177e4SLinus Torvalds 775828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 776828989adSSantosh Shilimkar 77795b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 77895b8f20fSRussell King 7793b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 7803b8f5030SCarlo Caione 78117723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 78217723fd3SJonas Jensen 7838c2ed9bcSJoel Stanleysource "arch/arm/mach-aspeed/Kconfig" 7848c2ed9bcSJoel Stanley 785794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 786794d15b2SStanislav Samsonov 7873995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 7881da177e4SLinus Torvalds 789f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 790f682a218SMatthias Brugger 7911d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 7921d3f33d5SShawn Guo 79395b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 79449cbe786SEric Miao 79595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 79695b8f20fSRussell King 7979851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 7989851ca57SDaniel Tang 799d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 800d48af15eSTony Lindgren 801d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 8021da177e4SLinus Torvalds 8031dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 8041dbae815STony Lindgren 8059dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 806585cf175STzachi Perelstein 807387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 808387798b3SRob Herring 80995b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 81095b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 8111da177e4SLinus Torvalds 81295b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 81395b8f20fSRussell King 8148c9184b7SNeil Armstrongsource "arch/arm/mach-oxnas/Kconfig" 8158c9184b7SNeil Armstrong 8168fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 8178fc1b0f8SKumar Gala 81895b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 81995b8f20fSRussell King 820d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 821d63dc051SHeiko Stuebner 82295b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 823edabd38eSSaeed Bishara 824387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 825387798b3SRob Herring 826a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 827a21765a7SBen Dooks 82865ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 82965ebcc11SSrinivas Kandagatla 83085fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 8311da177e4SLinus Torvalds 832431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 833a08ab637SBen Dooks 834170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 835170f4e42SKukjin Kim 83683014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 837e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 838cc0e72b8SChanghwan Youn 839882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 8401da177e4SLinus Torvalds 8413b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 8423b52634fSMaxime Ripard 843156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 844156a0997SBarry Song 845d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 846d6de5b02SMarc Gonzalez 847c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 848c5f80065SErik Gilling 84995b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 8501da177e4SLinus Torvalds 851ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 852ba56a987SMasahiro Yamada 85395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 8541da177e4SLinus Torvalds 8551da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 8561da177e4SLinus Torvalds 857ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 858420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 859ceade897SRussell King 8606f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 8616f35f9a9STony Prisk 8627ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 8637ec80ddfSwanzongshun 864acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 865acede515SJun Nie 8669a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 8679a45eb69SJosh Cartwright 868499f1640SStefan Agner# ARMv7-M architecture 869499f1640SStefan Agnerconfig ARCH_EFM32 870499f1640SStefan Agner bool "Energy Micro efm32" 871499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 872499f1640SStefan Agner select ARCH_REQUIRE_GPIOLIB 873499f1640SStefan Agner help 874499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 875499f1640SStefan Agner processors. 876499f1640SStefan Agner 877499f1640SStefan Agnerconfig ARCH_LPC18XX 878499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 879499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 880499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 881499f1640SStefan Agner select ARM_AMBA 882499f1640SStefan Agner select CLKSRC_LPC32XX 883499f1640SStefan Agner select PINCTRL 884499f1640SStefan Agner help 885499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 886499f1640SStefan Agner high performance microcontrollers. 887499f1640SStefan Agner 888499f1640SStefan Agnerconfig ARCH_STM32 889499f1640SStefan Agner bool "STMicrolectronics STM32" 890499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 891499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 892499f1640SStefan Agner select ARMV7M_SYSTICK 89325263186SMaxime Coquelin select CLKSRC_STM32 894f64e9804SMaxime Coquelin select PINCTRL 895499f1640SStefan Agner select RESET_CONTROLLER 896499f1640SStefan Agner help 897499f1640SStefan Agner Support for STMicroelectronics STM32 processors. 898499f1640SStefan Agner 899fa65fc6bSMaxime Coquelinconfig MACH_STM32F429 900fa65fc6bSMaxime Coquelin bool "STMicrolectronics STM32F429" 901fa65fc6bSMaxime Coquelin depends on ARCH_STM32 902fa65fc6bSMaxime Coquelin default y 903fa65fc6bSMaxime Coquelin 9041847119dSVladimir Murzinconfig ARCH_MPS2 9051847119dSVladimir Murzin bool "ARM MPS2 paltform" 9061847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 9071847119dSVladimir Murzin select ARM_AMBA 9081847119dSVladimir Murzin select CLKSRC_MPS2 9091847119dSVladimir Murzin help 9101847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 9111847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 9121847119dSVladimir Murzin 9131847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 9141847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 9151847119dSVladimir Murzin 9161da177e4SLinus Torvalds# Definitions to make life easier 9171da177e4SLinus Torvaldsconfig ARCH_ACORN 9181da177e4SLinus Torvalds bool 9191da177e4SLinus Torvalds 9207ae1f7ecSLennert Buytenhekconfig PLAT_IOP 9217ae1f7ecSLennert Buytenhek bool 922469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 9237ae1f7ecSLennert Buytenhek 92469b02f6aSLennert Buytenhekconfig PLAT_ORION 92569b02f6aSLennert Buytenhek bool 926bfe45e0bSRussell King select CLKSRC_MMIO 927b1b3f49cSRussell King select COMMON_CLK 928dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 929278b45b0SAndrew Lunn select IRQ_DOMAIN 93069b02f6aSLennert Buytenhek 931abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 932abcda1dcSThomas Petazzoni bool 933abcda1dcSThomas Petazzoni select PLAT_ORION 934abcda1dcSThomas Petazzoni 935bd5ce433SEric Miaoconfig PLAT_PXA 936bd5ce433SEric Miao bool 937bd5ce433SEric Miao 938f4b8b319SRussell Kingconfig PLAT_VERSATILE 939f4b8b319SRussell King bool 940f4b8b319SRussell King 941d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 942d9a1beaaSAlexandre Courbot 9431da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 9441da177e4SLinus Torvalds 945afe4b25eSLennert Buytenhekconfig IWMMXT 946d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 947d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 948d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 949afe4b25eSLennert Buytenhek help 950afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 951afe4b25eSLennert Buytenhek running on a CPU that supports it. 952afe4b25eSLennert Buytenhek 95352108641Seric miaoconfig MULTI_IRQ_HANDLER 95452108641Seric miao bool 95552108641Seric miao help 95652108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 95752108641Seric miao 9583b93e7b0SHyok S. Choiif !MMU 9593b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 9603b93e7b0SHyok S. Choiendif 9613b93e7b0SHyok S. Choi 9623e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 9633e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 9643e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 9653e0a07f8SGregory CLEMENT default y 9663e0a07f8SGregory CLEMENT help 9673e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 9683e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 9693e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 9703e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 9713e0a07f8SGregory CLEMENT Workaround: 9723e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 9733e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 9743e0a07f8SGregory CLEMENT instruction 9753e0a07f8SGregory CLEMENT 976f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 977f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 978f0c4b8d6SWill Deacon depends on CPU_V6 979f0c4b8d6SWill Deacon help 980f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 981f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 982f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 983f0c4b8d6SWill Deacon causing the faulting task to livelock. 984f0c4b8d6SWill Deacon 9859cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 9869cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 987e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 9889cba3cccSCatalin Marinas help 9899cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 9909cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 9919cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 9929cba3cccSCatalin Marinas recommended workaround. 9939cba3cccSCatalin Marinas 9947ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 9957ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 9967ce236fcSCatalin Marinas depends on CPU_V7 9977ce236fcSCatalin Marinas help 9987ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 99979403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 10007ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 10017ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 10027ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 10037ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 10047ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 10057ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 10067ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 10077ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 10087ce236fcSCatalin Marinas available in non-secure mode. 10097ce236fcSCatalin Marinas 1010855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1011855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1012855c551fSCatalin Marinas depends on CPU_V7 101362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1014855c551fSCatalin Marinas help 1015855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1016855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1017855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1018855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1019855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1020855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1021855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1022855c551fSCatalin Marinas register may not be available in non-secure mode. 1023855c551fSCatalin Marinas 10240516e464SCatalin Marinasconfig ARM_ERRATA_460075 10250516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 10260516e464SCatalin Marinas depends on CPU_V7 102762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10280516e464SCatalin Marinas help 10290516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 10300516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 10310516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 10320516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 10330516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 10340516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 10350516e464SCatalin Marinas may not be available in non-secure mode. 10360516e464SCatalin Marinas 10379f05027cSWill Deaconconfig ARM_ERRATA_742230 10389f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 10399f05027cSWill Deacon depends on CPU_V7 && SMP 104062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10419f05027cSWill Deacon help 10429f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 10439f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 10449f05027cSWill Deacon between two write operations may not ensure the correct visibility 10459f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 10469f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 10479f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 10489f05027cSWill Deacon the two writes. 10499f05027cSWill Deacon 1050a672e99bSWill Deaconconfig ARM_ERRATA_742231 1051a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1052a672e99bSWill Deacon depends on CPU_V7 && SMP 105362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1054a672e99bSWill Deacon help 1055a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1056a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1057a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1058a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1059a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1060a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1061a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1062a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1063a672e99bSWill Deacon capabilities of the processor. 1064a672e99bSWill Deacon 106569155794SJon Medhurstconfig ARM_ERRATA_643719 106669155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 106769155794SJon Medhurst depends on CPU_V7 && SMP 1068e5a5de44SRussell King default y 106969155794SJon Medhurst help 107069155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 107169155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 107269155794SJon Medhurst register returns zero when it should return one. The workaround 107369155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 107469155794SJon Medhurst it behave as intended and avoiding data corruption. 107569155794SJon Medhurst 1076cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1077cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1078e66dc745SDave Martin depends on CPU_V7 1079cdf357f1SWill Deacon help 1080cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1081cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1082cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1083cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1084cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1085cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1086cdf357f1SWill Deacon entries regardless of the ASID. 1087475d92fcSWill Deacon 1088475d92fcSWill Deaconconfig ARM_ERRATA_743622 1089475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1090475d92fcSWill Deacon depends on CPU_V7 109162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1092475d92fcSWill Deacon help 1093475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1094efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1095475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1096475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1097475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1098475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1099475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1100475d92fcSWill Deacon processor. 1101475d92fcSWill Deacon 11029a27c27cSWill Deaconconfig ARM_ERRATA_751472 11039a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1104ba90c516SDave Martin depends on CPU_V7 110562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11069a27c27cSWill Deacon help 11079a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 11089a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 11099a27c27cSWill Deacon completion of a following broadcasted operation if the second 11109a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 11119a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 11129a27c27cSWill Deacon 1113fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1114fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1115fcbdc5feSWill Deacon depends on CPU_V7 1116fcbdc5feSWill Deacon help 1117fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1118fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1119fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1120fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1121fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1122fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1123fcbdc5feSWill Deacon 11245dab26afSWill Deaconconfig ARM_ERRATA_754327 11255dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 11265dab26afSWill Deacon depends on CPU_V7 && SMP 11275dab26afSWill Deacon help 11285dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 11295dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 11305dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 11315dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 11325dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 11335dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 11345dab26afSWill Deacon 1135145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1136145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1137fd832478SFabio Estevam depends on CPU_V6 1138145e10e1SCatalin Marinas help 1139145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1140145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1141145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1142145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1143145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1144145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1145145e10e1SCatalin Marinas is not affected. 1146145e10e1SCatalin Marinas 1147f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1148f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1149f630c1bdSWill Deacon depends on CPU_V7 && SMP 1150f630c1bdSWill Deacon help 1151f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1152f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1153f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1154f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1155f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1156f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1157f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1158f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1159f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1160f630c1bdSWill Deacon 11617253b85cSSimon Hormanconfig ARM_ERRATA_775420 11627253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 11637253b85cSSimon Horman depends on CPU_V7 11647253b85cSSimon Horman help 11657253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 11667253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 11677253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 11687253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 11697253b85cSSimon Horman an abort may occur on cache maintenance. 11707253b85cSSimon Horman 117193dc6887SCatalin Marinasconfig ARM_ERRATA_798181 117293dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 117393dc6887SCatalin Marinas depends on CPU_V7 && SMP 117493dc6887SCatalin Marinas help 117593dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 117693dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 117793dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 117893dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 117993dc6887SCatalin Marinas as the one being invalidated. 118093dc6887SCatalin Marinas 118184b6504fSWill Deaconconfig ARM_ERRATA_773022 118284b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 118384b6504fSWill Deacon depends on CPU_V7 118484b6504fSWill Deacon help 118584b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 118684b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 118784b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 118884b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 118984b6504fSWill Deacon 11901da177e4SLinus Torvaldsendmenu 11911da177e4SLinus Torvalds 11921da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 11931da177e4SLinus Torvalds 11941da177e4SLinus Torvaldsmenu "Bus support" 11951da177e4SLinus Torvalds 11961da177e4SLinus Torvaldsconfig ISA 11971da177e4SLinus Torvalds bool 11981da177e4SLinus Torvalds help 11991da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12001da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12011da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12021da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12031da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12041da177e4SLinus Torvalds 1205065909b9SRussell King# Select ISA DMA controller support 12061da177e4SLinus Torvaldsconfig ISA_DMA 12071da177e4SLinus Torvalds bool 1208065909b9SRussell King select ISA_DMA_API 12091da177e4SLinus Torvalds 1210065909b9SRussell King# Select ISA DMA interface 12115cae841bSAl Viroconfig ISA_DMA_API 12125cae841bSAl Viro bool 12135cae841bSAl Viro 12141da177e4SLinus Torvaldsconfig PCI 12150b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12161da177e4SLinus Torvalds help 12171da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12181da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12191da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12201da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12211da177e4SLinus Torvalds 122252882173SAnton Vorontsovconfig PCI_DOMAINS 122352882173SAnton Vorontsov bool 122452882173SAnton Vorontsov depends on PCI 122552882173SAnton Vorontsov 12268c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 12278c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 12288c7d1474SLorenzo Pieralisi 1229b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1230b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1231b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1232b080ac8aSMarcelo Roberto Jimenez help 1233b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1234b080ac8aSMarcelo Roberto Jimenez 123536e23590SMatthew Wilcoxconfig PCI_SYSCALL 123636e23590SMatthew Wilcox def_bool PCI 123736e23590SMatthew Wilcox 1238a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1239a0113a99SMike Rapoport bool 1240a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1241a0113a99SMike Rapoport default y 1242a0113a99SMike Rapoport select DMABOUNCE 1243a0113a99SMike Rapoport 12441da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 12451da177e4SLinus Torvalds 12461da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 12471da177e4SLinus Torvalds 12481da177e4SLinus Torvaldsendmenu 12491da177e4SLinus Torvalds 12501da177e4SLinus Torvaldsmenu "Kernel Features" 12511da177e4SLinus Torvalds 12523b55658aSDave Martinconfig HAVE_SMP 12533b55658aSDave Martin bool 12543b55658aSDave Martin help 12553b55658aSDave Martin This option should be selected by machines which have an SMP- 12563b55658aSDave Martin capable CPU. 12573b55658aSDave Martin 12583b55658aSDave Martin The only effect of this option is to make the SMP-related 12593b55658aSDave Martin options available to the user for configuration. 12603b55658aSDave Martin 12611da177e4SLinus Torvaldsconfig SMP 1262bb2d8130SRussell King bool "Symmetric Multi-Processing" 1263fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1264bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 12653b55658aSDave Martin depends on HAVE_SMP 1266801bb21cSJonathan Austin depends on MMU || ARM_MPU 12670361748fSArnd Bergmann select IRQ_WORK 12681da177e4SLinus Torvalds help 12691da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 12704a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 12714a474157SRobert Graffham than one CPU, say Y. 12721da177e4SLinus Torvalds 12734a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 12741da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 12754a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 12764a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 12774a474157SRobert Graffham will run faster if you say N here. 12781da177e4SLinus Torvalds 1279395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 12801da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 128150a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 12821da177e4SLinus Torvalds 12831da177e4SLinus Torvalds If you don't know what to do here, say N. 12841da177e4SLinus Torvalds 1285f00ec48fSRussell Kingconfig SMP_ON_UP 12865744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1287801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1288f00ec48fSRussell King default y 1289f00ec48fSRussell King help 1290f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1291f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1292f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1293f00ec48fSRussell King savings. 1294f00ec48fSRussell King 1295f00ec48fSRussell King If you don't know what to do here, say Y. 1296f00ec48fSRussell King 1297c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1298c9018aabSVincent Guittot bool "Support cpu topology definition" 1299c9018aabSVincent Guittot depends on SMP && CPU_V7 1300c9018aabSVincent Guittot default y 1301c9018aabSVincent Guittot help 1302c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1303c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1304c9018aabSVincent Guittot topology of an ARM System. 1305c9018aabSVincent Guittot 1306c9018aabSVincent Guittotconfig SCHED_MC 1307c9018aabSVincent Guittot bool "Multi-core scheduler support" 1308c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1309c9018aabSVincent Guittot help 1310c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1311c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1312c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1313c9018aabSVincent Guittot 1314c9018aabSVincent Guittotconfig SCHED_SMT 1315c9018aabSVincent Guittot bool "SMT scheduler support" 1316c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1317c9018aabSVincent Guittot help 1318c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1319c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1320c9018aabSVincent Guittot places. If unsure say N here. 1321c9018aabSVincent Guittot 1322a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1323a8cbcd92SRussell King bool 1324a8cbcd92SRussell King help 1325a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1326a8cbcd92SRussell King 13278a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1328022c03a2SMarc Zyngier bool "Architected timer support" 1329022c03a2SMarc Zyngier depends on CPU_V7 13308a4da6e3SMark Rutland select ARM_ARCH_TIMER 13310c403462SWill Deacon select GENERIC_CLOCKEVENTS 1332022c03a2SMarc Zyngier help 1333022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1334022c03a2SMarc Zyngier 1335f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1336f32f4ce2SRussell King bool 1337da4a686aSRob Herring select CLKSRC_OF if OF 1338f32f4ce2SRussell King help 1339f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1340f32f4ce2SRussell King 1341e8db288eSNicolas Pitreconfig MCPM 1342e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1343e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1344e8db288eSNicolas Pitre help 1345e8db288eSNicolas Pitre This option provides the common power management infrastructure 1346e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1347e8db288eSNicolas Pitre systems. 1348e8db288eSNicolas Pitre 1349ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1350ebf4a5c5SHaojian Zhuang bool 1351ebf4a5c5SHaojian Zhuang depends on MCPM 1352ebf4a5c5SHaojian Zhuang help 1353ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1354ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1355ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1356ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1357ebf4a5c5SHaojian Zhuang 13581c33be57SNicolas Pitreconfig BIG_LITTLE 13591c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 13601c33be57SNicolas Pitre depends on CPU_V7 && SMP 13611c33be57SNicolas Pitre select MCPM 13621c33be57SNicolas Pitre help 13631c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 13641c33be57SNicolas Pitre system architecture. 13651c33be57SNicolas Pitre 13661c33be57SNicolas Pitreconfig BL_SWITCHER 13671c33be57SNicolas Pitre bool "big.LITTLE switcher support" 13686c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 136951aaf81fSRussell King select CPU_PM 13701c33be57SNicolas Pitre help 13711c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 13721c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 13731c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 13741c33be57SNicolas Pitre 1375b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1376b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1377b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1378b22537c6SNicolas Pitre help 1379b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1380b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1381b22537c6SNicolas Pitre debugging purposes only. 1382b22537c6SNicolas Pitre 13838d5796d2SLennert Buytenhekchoice 13848d5796d2SLennert Buytenhek prompt "Memory split" 1385006fa259SRussell King depends on MMU 13868d5796d2SLennert Buytenhek default VMSPLIT_3G 13878d5796d2SLennert Buytenhek help 13888d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 13898d5796d2SLennert Buytenhek 13908d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 13918d5796d2SLennert Buytenhek option alone! 13928d5796d2SLennert Buytenhek 13938d5796d2SLennert Buytenhek config VMSPLIT_3G 13948d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 139563ce446cSNicolas Pitre config VMSPLIT_3G_OPT 139663ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 13978d5796d2SLennert Buytenhek config VMSPLIT_2G 13988d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 13998d5796d2SLennert Buytenhek config VMSPLIT_1G 14008d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14018d5796d2SLennert Buytenhekendchoice 14028d5796d2SLennert Buytenhek 14038d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14048d5796d2SLennert Buytenhek hex 1405006fa259SRussell King default PHYS_OFFSET if !MMU 14068d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14078d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 140863ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 14098d5796d2SLennert Buytenhek default 0xC0000000 14108d5796d2SLennert Buytenhek 14111da177e4SLinus Torvaldsconfig NR_CPUS 14121da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14131da177e4SLinus Torvalds range 2 32 14141da177e4SLinus Torvalds depends on SMP 14151da177e4SLinus Torvalds default "4" 14161da177e4SLinus Torvalds 1417a054a811SRussell Kingconfig HOTPLUG_CPU 141800b7dedeSRussell King bool "Support for hot-pluggable CPUs" 141940b31360SStephen Rothwell depends on SMP 1420a054a811SRussell King help 1421a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1422a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1423a054a811SRussell King 14242bdd424fSWill Deaconconfig ARM_PSCI 14252bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1426e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1427be120397SMark Rutland select ARM_PSCI_FW 14282bdd424fSWill Deacon help 14292bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14302bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14312bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14322bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14332bdd424fSWill Deacon ARM processors"). 14342bdd424fSWill Deacon 14352a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14362a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14372a6ad871SMaxime Ripard# selected platforms. 143844986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 143944986ab0SPeter De Schrijver (NVIDIA) int 1440b35d2e56SGregory Fong default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \ 1441b35d2e56SGregory Fong ARCH_ZYNQ 1442aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1443aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1444eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 144506b851e5SOlof Johansson default 392 if ARCH_U8500 144601bb914cSTony Prisk default 352 if ARCH_VT8500 14477b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 14482a6ad871SMaxime Ripard default 264 if MACH_H4700 144944986ab0SPeter De Schrijver (NVIDIA) default 0 145044986ab0SPeter De Schrijver (NVIDIA) help 145144986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 145244986ab0SPeter De Schrijver (NVIDIA) 145344986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 145444986ab0SPeter De Schrijver (NVIDIA) 1455d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 14561da177e4SLinus Torvalds 1457c9218b16SRussell Kingconfig HZ_FIXED 1458f8065813SRussell King int 1459070b8b43SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \ 1460a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 14611164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 146247d84682SRussell King default 0 1463c9218b16SRussell King 1464c9218b16SRussell Kingchoice 146547d84682SRussell King depends on HZ_FIXED = 0 1466c9218b16SRussell King prompt "Timer frequency" 1467c9218b16SRussell King 1468c9218b16SRussell Kingconfig HZ_100 1469c9218b16SRussell King bool "100 Hz" 1470c9218b16SRussell King 1471c9218b16SRussell Kingconfig HZ_200 1472c9218b16SRussell King bool "200 Hz" 1473c9218b16SRussell King 1474c9218b16SRussell Kingconfig HZ_250 1475c9218b16SRussell King bool "250 Hz" 1476c9218b16SRussell King 1477c9218b16SRussell Kingconfig HZ_300 1478c9218b16SRussell King bool "300 Hz" 1479c9218b16SRussell King 1480c9218b16SRussell Kingconfig HZ_500 1481c9218b16SRussell King bool "500 Hz" 1482c9218b16SRussell King 1483c9218b16SRussell Kingconfig HZ_1000 1484c9218b16SRussell King bool "1000 Hz" 1485c9218b16SRussell King 1486c9218b16SRussell Kingendchoice 1487c9218b16SRussell King 1488c9218b16SRussell Kingconfig HZ 1489c9218b16SRussell King int 149047d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1491c9218b16SRussell King default 100 if HZ_100 1492c9218b16SRussell King default 200 if HZ_200 1493c9218b16SRussell King default 250 if HZ_250 1494c9218b16SRussell King default 300 if HZ_300 1495c9218b16SRussell King default 500 if HZ_500 1496c9218b16SRussell King default 1000 1497c9218b16SRussell King 1498c9218b16SRussell Kingconfig SCHED_HRTICK 1499c9218b16SRussell King def_bool HIGH_RES_TIMERS 1500f8065813SRussell King 150116c79651SCatalin Marinasconfig THUMB2_KERNEL 1502bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15034477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1504bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 150516c79651SCatalin Marinas select AEABI 150616c79651SCatalin Marinas select ARM_ASM_UNIFIED 150789bace65SArnd Bergmann select ARM_UNWIND 150816c79651SCatalin Marinas help 150916c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 151016c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 151116c79651SCatalin Marinas ARM-Thumb syntax is needed. 151216c79651SCatalin Marinas 151316c79651SCatalin Marinas If unsure, say N. 151416c79651SCatalin Marinas 15156f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15166f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15176f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15186f685c5cSDave Martin default y 15196f685c5cSDave Martin help 15206f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15216f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15226f685c5cSDave Martin branch instructions. 15236f685c5cSDave Martin 15246f685c5cSDave Martin This is a problem, because there's no guarantee the final 15256f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15266f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15276f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15286f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15296f685c5cSDave Martin support. 15306f685c5cSDave Martin 15316f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15326f685c5cSDave Martin relocation" error when loading some modules. 15336f685c5cSDave Martin 15346f685c5cSDave Martin Until fixed tools are available, passing 15356f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15366f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15376f685c5cSDave Martin stack usage in some cases. 15386f685c5cSDave Martin 15396f685c5cSDave Martin The problem is described in more detail at: 15406f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15416f685c5cSDave Martin 15426f685c5cSDave Martin Only Thumb-2 kernels are affected. 15436f685c5cSDave Martin 15446f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15456f685c5cSDave Martin 15460becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 15470becb088SCatalin Marinas bool 15480becb088SCatalin Marinas 154942f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 155042f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 155142f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 155242f25bddSNicolas Pitre default y 155342f25bddSNicolas Pitre help 155442f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 155542f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 155642f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 155742f25bddSNicolas Pitre and udiv instructions that can be used to implement those 155842f25bddSNicolas Pitre functions. 155942f25bddSNicolas Pitre 156042f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 156142f25bddSNicolas Pitre replace the first two instructions of these library functions 156242f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 156342f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 156442f25bddSNicolas Pitre and less power intensive than running the original library 156542f25bddSNicolas Pitre code to do integer division. 156642f25bddSNicolas Pitre 1567704bdda0SNicolas Pitreconfig AEABI 1568704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1569704bdda0SNicolas Pitre help 1570704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1571704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1572704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1573704bdda0SNicolas Pitre 1574704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1575704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1576704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1577704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1578704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1579704bdda0SNicolas Pitre 1580704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1581704bdda0SNicolas Pitre 15826c90c872SNicolas Pitreconfig OABI_COMPAT 1583a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1584d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 15856c90c872SNicolas Pitre help 15866c90c872SNicolas Pitre This option preserves the old syscall interface along with the 15876c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 15886c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 15896c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 15906c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 15916c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 159291702175SKees Cook 159391702175SKees Cook The seccomp filter system will not be available when this is 159491702175SKees Cook selected, since there is no way yet to sensibly distinguish 159591702175SKees Cook between calling conventions during filtering. 159691702175SKees Cook 15976c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 15986c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 15996c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16006c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1601b02f8467SKees Cook at all). If in doubt say N. 16026c90c872SNicolas Pitre 1603eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1604e80d6a24SMel Gorman bool 1605e80d6a24SMel Gorman 160605944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 160705944d74SRussell King bool 160805944d74SRussell King 160907a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 161007a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 161107a2f737SRussell King 161205944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1613be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1614c80d79d7SYasunori Goto 16157b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16167b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16177b7bf499SWill Deacon 1618b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP 1619b8cd51afSSteve Capper def_bool y 1620b8cd51afSSteve Capper depends on ARM_LPAE 1621b8cd51afSSteve Capper 1622053a96caSNicolas Pitreconfig HIGHMEM 1623e8db89a2SRussell King bool "High Memory Support" 1624e8db89a2SRussell King depends on MMU 1625053a96caSNicolas Pitre help 1626053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1627053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1628053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1629053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1630053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1631053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1632053a96caSNicolas Pitre 1633053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1634053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1635053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1636053a96caSNicolas Pitre 1637053a96caSNicolas Pitre If unsure, say n. 1638053a96caSNicolas Pitre 163965cec8e3SRussell Kingconfig HIGHPTE 16409a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 164165cec8e3SRussell King depends on HIGHMEM 16429a431bd5SRussell King default y 1643b4d103d1SRussell King help 1644b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1645b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1646b4d103d1SRussell King precious low memory, eventually leading to low memory being 1647b4d103d1SRussell King consumed by page tables. Setting this option will allow 1648b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 164965cec8e3SRussell King 1650a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1651a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1652a5e090acSRussell King depends on MMU && !ARM_LPAE 16531b8873a0SJamie Iles default y 16541b8873a0SJamie Iles help 1655a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1656a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1657a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1658a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1659a5e090acSRussell King fault when dereferenced. 1660a5e090acSRussell King 1661a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1662a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1663a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 16641da177e4SLinus Torvalds 16651da177e4SLinus Torvaldsconfig HW_PERF_EVENTS 1666fa8ad788SMark Rutland def_bool y 1667fa8ad788SMark Rutland depends on ARM_PMU 16681b8873a0SJamie Iles 16691355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 16701355e2a6SCatalin Marinas def_bool y 16711355e2a6SCatalin Marinas depends on ARM_LPAE 16721355e2a6SCatalin Marinas 16738d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 16748d962507SCatalin Marinas def_bool y 16758d962507SCatalin Marinas depends on ARM_LPAE 16768d962507SCatalin Marinas 16774bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 16784bfab203SSteven Capper def_bool y 16794bfab203SSteven Capper 16807d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 16817d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 16827d485f64SArd Biesheuvel depends on MODULES 16837d485f64SArd Biesheuvel help 16847d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 16857d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 16867d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 16877d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 16887d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 16897d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 16907d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 16917d485f64SArd Biesheuvel the same. 16927d485f64SArd Biesheuvel 16937d485f64SArd Biesheuvel Say y if you are getting out of memory errors while loading modules 16947d485f64SArd Biesheuvel 16951da177e4SLinus Torvaldssource "mm/Kconfig" 16961da177e4SLinus Torvalds 1697c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 169836d6c928SUlrich Hecht int "Maximum zone order" 1699898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17006d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1701c1b2d970SMagnus Damm default "11" 1702c1b2d970SMagnus Damm help 1703c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1704c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1705c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1706c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1707c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1708c1b2d970SMagnus Damm increase this value. 1709c1b2d970SMagnus Damm 1710c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1711c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1712c1b2d970SMagnus Damm 17131da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17141da177e4SLinus Torvalds bool 1715f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17161da177e4SLinus Torvalds default y if !ARCH_EBSA110 1717e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17181da177e4SLinus Torvalds help 17191da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17201da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17211da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17221da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17231da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17241da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17251da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17261da177e4SLinus Torvalds 172739ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 172838ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 172938ef2ad5SLinus Walleij depends on MMU 173039ec58f3SLennert Buytenhek default y if CPU_FEROCEON 173139ec58f3SLennert Buytenhek help 173239ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 173339ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 173439ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 173539ec58f3SLennert Buytenhek 173639ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 173739ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 173839ec58f3SLennert Buytenhek such copy operations with large buffers. 173939ec58f3SLennert Buytenhek 174039ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 174139ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 174239ec58f3SLennert Buytenhek 174370c70d97SNicolas Pitreconfig SECCOMP 174470c70d97SNicolas Pitre bool 174570c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 174670c70d97SNicolas Pitre ---help--- 174770c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 174870c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 174970c70d97SNicolas Pitre execution. By using pipes or other transports made available to 175070c70d97SNicolas Pitre the process as file descriptors supporting the read/write 175170c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 175270c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 175370c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 175470c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 175570c70d97SNicolas Pitre defined by each seccomp mode. 175670c70d97SNicolas Pitre 175706e6295bSStefano Stabelliniconfig SWIOTLB 175806e6295bSStefano Stabellini def_bool y 175906e6295bSStefano Stabellini 176006e6295bSStefano Stabelliniconfig IOMMU_HELPER 176106e6295bSStefano Stabellini def_bool SWIOTLB 176206e6295bSStefano Stabellini 176302c2433bSStefano Stabelliniconfig PARAVIRT 176402c2433bSStefano Stabellini bool "Enable paravirtualization code" 176502c2433bSStefano Stabellini help 176602c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 176702c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 176802c2433bSStefano Stabellini over full virtualization. 176902c2433bSStefano Stabellini 177002c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 177102c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 177202c2433bSStefano Stabellini select PARAVIRT 177302c2433bSStefano Stabellini default n 177402c2433bSStefano Stabellini help 177502c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 177602c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 177702c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 177802c2433bSStefano Stabellini that, there can be a small performance impact. 177902c2433bSStefano Stabellini 178002c2433bSStefano Stabellini If in doubt, say N here. 178102c2433bSStefano Stabellini 1782eff8d644SStefano Stabelliniconfig XEN_DOM0 1783eff8d644SStefano Stabellini def_bool y 1784eff8d644SStefano Stabellini depends on XEN 1785eff8d644SStefano Stabellini 1786eff8d644SStefano Stabelliniconfig XEN 1787c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 178885323a99SIan Campbell depends on ARM && AEABI && OF 1789f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 179085323a99SIan Campbell depends on !GENERIC_ATOMIC64 17917693deccSUwe Kleine-König depends on MMU 179251aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 179317b7ab80SStefano Stabellini select ARM_PSCI 179483862ccfSStefano Stabellini select SWIOTLB_XEN 179502c2433bSStefano Stabellini select PARAVIRT 1796eff8d644SStefano Stabellini help 1797eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1798eff8d644SStefano Stabellini 17991da177e4SLinus Torvaldsendmenu 18001da177e4SLinus Torvalds 18011da177e4SLinus Torvaldsmenu "Boot options" 18021da177e4SLinus Torvalds 18039eb8f674SGrant Likelyconfig USE_OF 18049eb8f674SGrant Likely bool "Flattened Device Tree support" 1805b1b3f49cSRussell King select IRQ_DOMAIN 18069eb8f674SGrant Likely select OF 18079eb8f674SGrant Likely help 18089eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18099eb8f674SGrant Likely 1810bd51e2f5SNicolas Pitreconfig ATAGS 1811bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1812bd51e2f5SNicolas Pitre default y 1813bd51e2f5SNicolas Pitre help 1814bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1815bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1816bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1817bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1818bd51e2f5SNicolas Pitre leave this to y. 1819bd51e2f5SNicolas Pitre 1820bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1821bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1822bd51e2f5SNicolas Pitre depends on ATAGS 1823bd51e2f5SNicolas Pitre help 1824bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1825bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1826bd51e2f5SNicolas Pitre 18271da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18281da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18291da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18301da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18311da177e4SLinus Torvalds default "0" 18321da177e4SLinus Torvalds help 18331da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18341da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18351da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18361da177e4SLinus Torvalds value in their defconfig file. 18371da177e4SLinus Torvalds 18381da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18391da177e4SLinus Torvalds 18401da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18411da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18421da177e4SLinus Torvalds default "0" 18431da177e4SLinus Torvalds help 1844f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1845f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1846f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1847f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1848f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1849f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18501da177e4SLinus Torvalds 18511da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18521da177e4SLinus Torvalds 18531da177e4SLinus Torvaldsconfig ZBOOT_ROM 18541da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18551da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 185610968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18571da177e4SLinus Torvalds help 18581da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18591da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18601da177e4SLinus Torvalds 1861e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1862e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 186310968131SRussell King depends on OF 1864e2a6a3aaSJohn Bonesio help 1865e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1866e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1867e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1868e2a6a3aaSJohn Bonesio 1869e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1870e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1871e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1872e2a6a3aaSJohn Bonesio 1873e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1874e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1875e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1876e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1877e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1878e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1879e2a6a3aaSJohn Bonesio to this option. 1880e2a6a3aaSJohn Bonesio 1881b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1882b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1883b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1884b90b9a38SNicolas Pitre help 1885b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1886b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1887b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1888b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1889b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1890b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1891b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1892b90b9a38SNicolas Pitre 1893d0f34a11SGenoud Richardchoice 1894d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1895d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1896d0f34a11SGenoud Richard 1897d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1898d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1899d0f34a11SGenoud Richard help 1900d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1901d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1902d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1903d0f34a11SGenoud Richard 1904d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1905d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1906d0f34a11SGenoud Richard help 1907d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1908d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1909d0f34a11SGenoud Richard 1910d0f34a11SGenoud Richardendchoice 1911d0f34a11SGenoud Richard 19121da177e4SLinus Torvaldsconfig CMDLINE 19131da177e4SLinus Torvalds string "Default kernel command string" 19141da177e4SLinus Torvalds default "" 19151da177e4SLinus Torvalds help 19161da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19171da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19181da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19191da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19201da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19211da177e4SLinus Torvalds 19224394c124SVictor Boiviechoice 19234394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19244394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1925bd51e2f5SNicolas Pitre depends on ATAGS 19264394c124SVictor Boivie 19274394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19284394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19294394c124SVictor Boivie help 19304394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19314394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19324394c124SVictor Boivie string provided in CMDLINE will be used. 19334394c124SVictor Boivie 19344394c124SVictor Boivieconfig CMDLINE_EXTEND 19354394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19364394c124SVictor Boivie help 19374394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19384394c124SVictor Boivie appended to the default kernel command string. 19394394c124SVictor Boivie 194092d2040dSAlexander Hollerconfig CMDLINE_FORCE 194192d2040dSAlexander Holler bool "Always use the default kernel command string" 194292d2040dSAlexander Holler help 194392d2040dSAlexander Holler Always use the default kernel command string, even if the boot 194492d2040dSAlexander Holler loader passes other arguments to the kernel. 194592d2040dSAlexander Holler This is useful if you cannot or don't want to change the 194692d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19474394c124SVictor Boivieendchoice 194892d2040dSAlexander Holler 19491da177e4SLinus Torvaldsconfig XIP_KERNEL 19501da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 195110968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19521da177e4SLinus Torvalds help 19531da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19541da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19551da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19561da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19571da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19581da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19591da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19601da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19611da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19621da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19631da177e4SLinus Torvalds 19641da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19651da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19661da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19671da177e4SLinus Torvalds 19681da177e4SLinus Torvalds If unsure, say N. 19691da177e4SLinus Torvalds 19701da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19711da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19721da177e4SLinus Torvalds depends on XIP_KERNEL 19731da177e4SLinus Torvalds default "0x00080000" 19741da177e4SLinus Torvalds help 19751da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19761da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19771da177e4SLinus Torvalds own flash usage. 19781da177e4SLinus Torvalds 1979c587e4a6SRichard Purdieconfig KEXEC 1980c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 198119ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 1982cb1293e2SArnd Bergmann depends on !CPU_V7M 19832965faa5SDave Young select KEXEC_CORE 1984c587e4a6SRichard Purdie help 1985c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1986c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 198701dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1988c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1989c587e4a6SRichard Purdie 1990c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1991c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1992bf220695SGeert Uytterhoeven initially work for you. 1993c587e4a6SRichard Purdie 19944cd9d6f7SRichard Purdieconfig ATAGS_PROC 19954cd9d6f7SRichard Purdie bool "Export atags in procfs" 1996bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1997b98d7291SUli Luckas default y 19984cd9d6f7SRichard Purdie help 19994cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20004cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20014cd9d6f7SRichard Purdie 2002cb5d39b3SMika Westerbergconfig CRASH_DUMP 2003cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2004cb5d39b3SMika Westerberg help 2005cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2006cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2007cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2008cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2009cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2010cb5d39b3SMika Westerberg memory address not used by the main kernel 2011cb5d39b3SMika Westerberg 2012cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2013cb5d39b3SMika Westerberg 2014e69edc79SEric Miaoconfig AUTO_ZRELADDR 2015e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2016e69edc79SEric Miao help 2017e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2018e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2019e69edc79SEric Miao will be determined at run-time by masking the current IP with 2020e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2021e69edc79SEric Miao from start of memory. 2022e69edc79SEric Miao 202381a0bc39SRoy Franzconfig EFI_STUB 202481a0bc39SRoy Franz bool 202581a0bc39SRoy Franz 202681a0bc39SRoy Franzconfig EFI 202781a0bc39SRoy Franz bool "UEFI runtime support" 202881a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 202981a0bc39SRoy Franz select UCS2_STRING 203081a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 203181a0bc39SRoy Franz select EFI_STUB 203281a0bc39SRoy Franz select EFI_ARMSTUB 203381a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 203481a0bc39SRoy Franz ---help--- 203581a0bc39SRoy Franz This option provides support for runtime services provided 203681a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 203781a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 203881a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 203981a0bc39SRoy Franz is only useful for kernels that may run on systems that have 204081a0bc39SRoy Franz UEFI firmware. 204181a0bc39SRoy Franz 20421da177e4SLinus Torvaldsendmenu 20431da177e4SLinus Torvalds 2044ac9d7efcSRussell Kingmenu "CPU Power Management" 20451da177e4SLinus Torvalds 20461da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20471da177e4SLinus Torvalds 2048ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2049ac9d7efcSRussell King 2050ac9d7efcSRussell Kingendmenu 2051ac9d7efcSRussell King 20521da177e4SLinus Torvaldsmenu "Floating point emulation" 20531da177e4SLinus Torvalds 20541da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20551da177e4SLinus Torvalds 20561da177e4SLinus Torvaldsconfig FPE_NWFPE 20571da177e4SLinus Torvalds bool "NWFPE math emulation" 2058593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20591da177e4SLinus Torvalds ---help--- 20601da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20611da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20621da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20631da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20641da177e4SLinus Torvalds 20651da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20661da177e4SLinus Torvalds early in the bootup. 20671da177e4SLinus Torvalds 20681da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20691da177e4SLinus Torvalds bool "Support extended precision" 2070bedf142bSLennert Buytenhek depends on FPE_NWFPE 20711da177e4SLinus Torvalds help 20721da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20731da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20741da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20751da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20761da177e4SLinus Torvalds floating point emulator without any good reason. 20771da177e4SLinus Torvalds 20781da177e4SLinus Torvalds You almost surely want to say N here. 20791da177e4SLinus Torvalds 20801da177e4SLinus Torvaldsconfig FPE_FASTFPE 20811da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2082d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 20831da177e4SLinus Torvalds ---help--- 20841da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20851da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20861da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20871da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20881da177e4SLinus Torvalds 20891da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20901da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20911da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20921da177e4SLinus Torvalds choose NWFPE. 20931da177e4SLinus Torvalds 20941da177e4SLinus Torvaldsconfig VFP 20951da177e4SLinus Torvalds bool "VFP-format floating point maths" 2096e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 20971da177e4SLinus Torvalds help 20981da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 20991da177e4SLinus Torvalds if your hardware includes a VFP unit. 21001da177e4SLinus Torvalds 21011da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21021da177e4SLinus Torvalds release notes and additional status information. 21031da177e4SLinus Torvalds 21041da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21051da177e4SLinus Torvalds 210625ebee02SCatalin Marinasconfig VFPv3 210725ebee02SCatalin Marinas bool 210825ebee02SCatalin Marinas depends on VFP 210925ebee02SCatalin Marinas default y if CPU_V7 211025ebee02SCatalin Marinas 2111b5872db4SCatalin Marinasconfig NEON 2112b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2113b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2114b5872db4SCatalin Marinas help 2115b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2116b5872db4SCatalin Marinas Extension. 2117b5872db4SCatalin Marinas 211873c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 211973c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2120c4a30c3bSRussell King depends on NEON && AEABI 212173c132c1SArd Biesheuvel help 212273c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 212373c132c1SArd Biesheuvel 21241da177e4SLinus Torvaldsendmenu 21251da177e4SLinus Torvalds 21261da177e4SLinus Torvaldsmenu "Userspace binary formats" 21271da177e4SLinus Torvalds 21281da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21291da177e4SLinus Torvalds 21301da177e4SLinus Torvaldsendmenu 21311da177e4SLinus Torvalds 21321da177e4SLinus Torvaldsmenu "Power management options" 21331da177e4SLinus Torvalds 2134eceab4acSRussell Kingsource "kernel/power/Kconfig" 21351da177e4SLinus Torvalds 2136f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 213719a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2138f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2139f4cb5700SJohannes Berg def_bool y 2140f4cb5700SJohannes Berg 214115e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 21428b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 21431b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 214415e0d9e3SArnd Bergmann 2145603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2146603fb42aSSebastian Capella bool 2147603fb42aSSebastian Capella depends on MMU 2148603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2149603fb42aSSebastian Capella 21501da177e4SLinus Torvaldsendmenu 21511da177e4SLinus Torvalds 2152d5950b43SSam Ravnborgsource "net/Kconfig" 2153d5950b43SSam Ravnborg 2154ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 21551da177e4SLinus Torvalds 2156916f743dSKumar Galasource "drivers/firmware/Kconfig" 2157916f743dSKumar Gala 21581da177e4SLinus Torvaldssource "fs/Kconfig" 21591da177e4SLinus Torvalds 21601da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21611da177e4SLinus Torvalds 21621da177e4SLinus Torvaldssource "security/Kconfig" 21631da177e4SLinus Torvalds 21641da177e4SLinus Torvaldssource "crypto/Kconfig" 2165652ccae5SArd Biesheuvelif CRYPTO 2166652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2167652ccae5SArd Biesheuvelendif 21681da177e4SLinus Torvalds 21691da177e4SLinus Torvaldssource "lib/Kconfig" 2170749cf76cSChristoffer Dall 2171749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2172