xref: /linux/arch/arm/Kconfig (revision 67a929e097b774c69253c8b61ef9eb8a42b463a3)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
61d8f51d4SScott Wood	select ARCH_CLOCKSOURCE_DATA
7aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
8c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
921266be9SDan Williams	select ARCH_HAS_DEVMEM_IS_ALLOWED
102b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
11ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
12d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1375851720SDmitry Vyukov	select ARCH_HAS_KCOV
14e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
153010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
16ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
17347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
1875851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
19ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
20ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
21dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
223d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
23171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
24957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
25350e88baSMike Rapoport	select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC
26d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
277c703e54SChristoph Hellwig	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
28ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
29ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
304badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
31017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
320cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
33b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
34bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
35ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
36171b3f0dSRussell King	select CLONE_BACKWARDS
37f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
38dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
39ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
40f0edfea8SChristoph Hellwig	select DMA_REMAP if MMU
41b01aec9bSBorislav Petkov	select EDAC_SUPPORT
42b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
4336d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
442ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
45f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
46b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
47ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
482937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
49171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
50b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
51b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
527c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
53b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
5438ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
55b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
56b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
57b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
58a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
59b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
60f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
610b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
62437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
63437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
64e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
65f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
6608626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
670693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
68b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
6939c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
70171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
71b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
72b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
73b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
74f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
75620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
76dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
775f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
78*67a929e0SChristoph Hellwig	select HAVE_FAST_GUP if ARM_LPAE
79f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
8050362162SRussell King	select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
81f00790aaSRussell King	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
826b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
83f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
84b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
8587c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
86b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
87f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
88b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
89b1b3f49cSRussell King	select HAVE_KERNEL_LZO
90b1b3f49cSRussell King	select HAVE_KERNEL_XZ
91cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
92f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
937d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
9442a0bb3fSPetr Mladek	select HAVE_NMI
95f00790aaSRussell King	select HAVE_OPROFILE if HAVE_PERF_EVENTS
960dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
977ada189fSJamie Iles	select HAVE_PERF_EVENTS
9849863894SWill Deacon	select HAVE_PERF_REGS
9949863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
100f00790aaSRussell King	select HAVE_RCU_TABLE_FREE if SMP && ARM_LPAE
101e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1029800b9dcSMathieu Desnoyers	select HAVE_RSEQ
103d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
104b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
105af1839ebSCatalin Marinas	select HAVE_UID16
10631c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
107da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
108171b3f0dSRussell King	select MODULES_USE_ELF_REL
109f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
110aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
111171b3f0dSRussell King	select OLD_SIGACTION
112171b3f0dSRussell King	select OLD_SIGSUSPEND3
11320f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
114b1b3f49cSRussell King	select PERF_USE_VMALLOC
115b26d07a0SJinbum Park	select REFCOUNT_FULL
116b1b3f49cSRussell King	select RTC_LIB
117b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
118171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
119171b3f0dSRussell King	# according to that.  Thanks.
1201da177e4SLinus Torvalds	help
1211da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
122f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1231da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1241da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1251da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1261da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1271da177e4SLinus Torvalds
12874facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
12974facffeSRussell King	bool
13074facffeSRussell King
1314ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1324ce63fcdSMarek Szyprowski	bool
133b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
134b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1354ce63fcdSMarek Szyprowski
13660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
13760460abfSSeung-Woo Kim
13860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
13960460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
14060460abfSSeung-Woo Kim	range 4 9
14160460abfSSeung-Woo Kim	default 8
14260460abfSSeung-Woo Kim	help
14360460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
14460460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
14560460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
14660460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
14760460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
14860460abfSSeung-Woo Kim	  virtual space with just a few allocations.
14960460abfSSeung-Woo Kim
15060460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
15160460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
15260460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
15360460abfSSeung-Woo Kim	  by the PAGE_SIZE.
15460460abfSSeung-Woo Kim
15560460abfSSeung-Woo Kimendif
15660460abfSSeung-Woo Kim
15775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
15875e7153aSRalf Baechle	bool
15975e7153aSRalf Baechle
160bc581770SLinus Walleijconfig HAVE_TCM
161bc581770SLinus Walleij	bool
162bc581770SLinus Walleij	select GENERIC_ALLOCATOR
163bc581770SLinus Walleij
164e119bfffSRussell Kingconfig HAVE_PROC_CPU
165e119bfffSRussell King	bool
166e119bfffSRussell King
167ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1685ea81769SAl Viro	bool
1695ea81769SAl Viro
1701da177e4SLinus Torvaldsconfig SBUS
1711da177e4SLinus Torvalds	bool
1721da177e4SLinus Torvalds
173f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
174f16fb1ecSRussell King	bool
175f16fb1ecSRussell King	default y
176f16fb1ecSRussell King
177f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
178f16fb1ecSRussell King	bool
179f16fb1ecSRussell King	default y
180f16fb1ecSRussell King
1817ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1827ad1bcb2SRussell King	bool
183cb1293e2SArnd Bergmann	default !CPU_V7M
1847ad1bcb2SRussell King
185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
186f0d1b0b3SDavid Howells	bool
187f0d1b0b3SDavid Howells
188f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
189f0d1b0b3SDavid Howells	bool
190f0d1b0b3SDavid Howells
1914a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1924a1b5733SEduardo Valentin	bool
1934a1b5733SEduardo Valentin
194a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
195a5f4c561SStefan Agner	def_bool y if MMU
196a5f4c561SStefan Agner
197b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
198b89c3b16SAkinobu Mita	bool
199b89c3b16SAkinobu Mita	default y
200b89c3b16SAkinobu Mita
2011da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2021da177e4SLinus Torvalds	bool
2031da177e4SLinus Torvalds	default y
2041da177e4SLinus Torvalds
205a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
206a08b6b79Sviro@ZenIV.linux.org.uk	bool
207a08b6b79Sviro@ZenIV.linux.org.uk
2085ac6da66SChristoph Lameterconfig ZONE_DMA
2095ac6da66SChristoph Lameter	bool
2105ac6da66SChristoph Lameter
211c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
212c7edc9e3SDavid A. Long	def_bool y
213c7edc9e3SDavid A. Long
21458af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21558af4a24SRob Herring	bool
21658af4a24SRob Herring
2171da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2181da177e4SLinus Torvalds	bool
2191da177e4SLinus Torvalds
2201da177e4SLinus Torvaldsconfig FIQ
2211da177e4SLinus Torvalds	bool
2221da177e4SLinus Torvalds
22313a5045dSRob Herringconfig NEED_RET_TO_USER
22413a5045dSRob Herring	bool
22513a5045dSRob Herring
226034d2f5aSAl Viroconfig ARCH_MTD_XIP
227034d2f5aSAl Viro	bool
228034d2f5aSAl Viro
229dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
230c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
231c1becedcSRussell King	default y
232b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
233dc21af99SRussell King	help
234111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
235111e9a5cSRussell King	  boot and module load time according to the position of the
236111e9a5cSRussell King	  kernel in system memory.
237dc21af99SRussell King
238111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
239daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
240dc21af99SRussell King
241c1becedcSRussell King	  Only disable this option if you know that you do not require
242c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
243c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
244c1becedcSRussell King
245c334bc15SRob Herringconfig NEED_MACH_IO_H
246c334bc15SRob Herring	bool
247c334bc15SRob Herring	help
248c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
249c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
250c334bc15SRob Herring	  be avoided when possible.
251c334bc15SRob Herring
2520cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2531b9f95f8SNicolas Pitre	bool
254111e9a5cSRussell King	help
2550cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2560cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2570cdc8b92SNicolas Pitre	  be avoided when possible.
2581b9f95f8SNicolas Pitre
2591b9f95f8SNicolas Pitreconfig PHYS_OFFSET
260974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
261c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
262974c0724SNicolas Pitre	default DRAM_BASE if !MMU
263c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
264c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
265c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
266c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
267c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
2688f2c0062SLinus Walleij			ARCH_REALVIEW
269c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
270c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
271b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2721b9f95f8SNicolas Pitre	help
2731b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2741b9f95f8SNicolas Pitre	  location of main memory in your system.
275cada3c08SRussell King
27687e040b6SSimon Glassconfig GENERIC_BUG
27787e040b6SSimon Glass	def_bool y
27887e040b6SSimon Glass	depends on BUG
27987e040b6SSimon Glass
2801bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2811bcad26eSKirill A. Shutemov	int
2821bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2831bcad26eSKirill A. Shutemov	default 2
2841bcad26eSKirill A. Shutemov
2851da177e4SLinus Torvaldsmenu "System Type"
2861da177e4SLinus Torvalds
2873c427975SHyok S. Choiconfig MMU
2883c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2893c427975SHyok S. Choi	default y
2903c427975SHyok S. Choi	help
2913c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2923c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2933c427975SHyok S. Choi
294e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
295e0c25d95SDaniel Cashman	default 8
296e0c25d95SDaniel Cashman
297e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
298e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
299e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
300e0c25d95SDaniel Cashman	default 16
301e0c25d95SDaniel Cashman
302ccf50e23SRussell King#
303ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
304ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
305ccf50e23SRussell King#
3061da177e4SLinus Torvaldschoice
3071da177e4SLinus Torvalds	prompt "ARM system type"
30870722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3091420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3101da177e4SLinus Torvalds
311387798b3SRob Herringconfig ARCH_MULTIPLATFORM
312387798b3SRob Herring	bool "Allow multiple platforms to be selected"
313b1b3f49cSRussell King	depends on MMU
31442dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
315387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
316387798b3SRob Herring	select AUTO_ZRELADDR
317bb0eb050SDaniel Lezcano	select TIMER_OF
31866314223SDinh Nguyen	select COMMON_CLK
319ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
3204c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
321eb01d42aSChristoph Hellwig	select HAVE_PCI
3222eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
32366314223SDinh Nguyen	select SPARSE_IRQ
32466314223SDinh Nguyen	select USE_OF
32566314223SDinh Nguyen
3269c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3279c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3289c77bc43SStefan Agner	depends on !MMU
3299c77bc43SStefan Agner	select ARM_NVIC
330499f1640SStefan Agner	select AUTO_ZRELADDR
331bb0eb050SDaniel Lezcano	select TIMER_OF
3329c77bc43SStefan Agner	select COMMON_CLK
3339c77bc43SStefan Agner	select CPU_V7M
3349c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3359c77bc43SStefan Agner	select NO_IOPORT_MAP
3369c77bc43SStefan Agner	select SPARSE_IRQ
3379c77bc43SStefan Agner	select USE_OF
3389c77bc43SStefan Agner
3391da177e4SLinus Torvaldsconfig ARCH_EBSA110
3401da177e4SLinus Torvalds	bool "EBSA-110"
341b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
342c750815eSRussell King	select CPU_SA110
343f7e68bbfSRussell King	select ISA
344c334bc15SRob Herring	select NEED_MACH_IO_H
3450cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
346ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
3471da177e4SLinus Torvalds	help
3481da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
349f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3501da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3511da177e4SLinus Torvalds	  parallel port.
3521da177e4SLinus Torvalds
353e7736d47SLennert Buytenhekconfig ARCH_EP93XX
354e7736d47SLennert Buytenhek	bool "EP93xx-based"
35580320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
356e7736d47SLennert Buytenhek	select ARM_AMBA
357cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
358e7736d47SLennert Buytenhek	select ARM_VIC
359b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
3606d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
361000bc178SLinus Walleij	select CLKSRC_MMIO
362b1b3f49cSRussell King	select CPU_ARM920T
363000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
3645c34a4e8SLinus Walleij	select GPIOLIB
365e7736d47SLennert Buytenhek	help
366e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
367e7736d47SLennert Buytenhek
3681da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3691da177e4SLinus Torvalds	bool "FootBridge"
370c750815eSRussell King	select CPU_SA110
3711da177e4SLinus Torvalds	select FOOTBRIDGE
3724e8d7637SRussell King	select GENERIC_CLOCKEVENTS
373d0ee9f40SArnd Bergmann	select HAVE_IDE
3748ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
3750cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
376f999b8bdSMartin Michlmayr	help
377f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
378f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3791da177e4SLinus Torvalds
3804af6fee1SDeepak Saxenaconfig ARCH_NETX
3814af6fee1SDeepak Saxena	bool "Hilscher NetX based"
382b1b3f49cSRussell King	select ARM_VIC
383234b6cedSRussell King	select CLKSRC_MMIO
384c750815eSRussell King	select CPU_ARM926T
3852fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
386f999b8bdSMartin Michlmayr	help
3874af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
3884af6fee1SDeepak Saxena
3893b938be6SRussell Kingconfig ARCH_IOP13XX
3903b938be6SRussell King	bool "IOP13xx-based"
3913b938be6SRussell King	depends on MMU
392b1b3f49cSRussell King	select CPU_XSC3
3930cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
39413a5045dSRob Herring	select NEED_RET_TO_USER
395eb01d42aSChristoph Hellwig	select FORCE_PCI
396b1b3f49cSRussell King	select PLAT_IOP
397b1b3f49cSRussell King	select VMSPLIT_1G
39837ebbcffSThomas Gleixner	select SPARSE_IRQ
3993b938be6SRussell King	help
4003b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4013b938be6SRussell King
4023f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4033f7e5815SLennert Buytenhek	bool "IOP32x-based"
404a4f7e763SRussell King	depends on MMU
405c750815eSRussell King	select CPU_XSCALE
406e9004f50SLinus Walleij	select GPIO_IOP
4075c34a4e8SLinus Walleij	select GPIOLIB
40813a5045dSRob Herring	select NEED_RET_TO_USER
409eb01d42aSChristoph Hellwig	select FORCE_PCI
410b1b3f49cSRussell King	select PLAT_IOP
411f999b8bdSMartin Michlmayr	help
4123f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4133f7e5815SLennert Buytenhek	  processors.
4143f7e5815SLennert Buytenhek
4153f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4163f7e5815SLennert Buytenhek	bool "IOP33x-based"
4173f7e5815SLennert Buytenhek	depends on MMU
418c750815eSRussell King	select CPU_XSCALE
419e9004f50SLinus Walleij	select GPIO_IOP
4205c34a4e8SLinus Walleij	select GPIOLIB
42113a5045dSRob Herring	select NEED_RET_TO_USER
422eb01d42aSChristoph Hellwig	select FORCE_PCI
423b1b3f49cSRussell King	select PLAT_IOP
4243f7e5815SLennert Buytenhek	help
4253f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4261da177e4SLinus Torvalds
4273b938be6SRussell Kingconfig ARCH_IXP4XX
4283b938be6SRussell King	bool "IXP4xx-based"
429a4f7e763SRussell King	depends on MMU
43058af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
43151aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
432c750815eSRussell King	select CPU_XSCALE
433b1b3f49cSRussell King	select DMABOUNCE if PCI
4343b938be6SRussell King	select GENERIC_CLOCKEVENTS
43598ac0cc2SLinus Walleij	select GENERIC_IRQ_MULTI_HANDLER
43655ec465eSLinus Walleij	select GPIO_IXP4XX
4375c34a4e8SLinus Walleij	select GPIOLIB
438eb01d42aSChristoph Hellwig	select HAVE_PCI
43955ec465eSLinus Walleij	select IXP4XX_IRQ
44065af6667SLinus Walleij	select IXP4XX_TIMER
441c334bc15SRob Herring	select NEED_MACH_IO_H
4429296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
443171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
444c4713074SLennert Buytenhek	help
4453b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
446c4713074SLennert Buytenhek
447edabd38eSSaeed Bisharaconfig ARCH_DOVE
448edabd38eSSaeed Bishara	bool "Marvell Dove"
449756b2531SSebastian Hesselbarth	select CPU_PJ4
450edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
4514c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4525c34a4e8SLinus Walleij	select GPIOLIB
453eb01d42aSChristoph Hellwig	select HAVE_PCI
454171b3f0dSRussell King	select MVEBU_MBUS
4559139acd1SSebastian Hesselbarth	select PINCTRL
4569139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
457abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4585cdbe5d2SArnd Bergmann	select SPARSE_IRQ
459c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
460edabd38eSSaeed Bishara	help
461edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
462edabd38eSSaeed Bishara
463c53c9cf6SAndrew Victorconfig ARCH_KS8695
464c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
465c7e783d6SLinus Walleij	select CLKSRC_MMIO
466b1b3f49cSRussell King	select CPU_ARM922T
467c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
4685c34a4e8SLinus Walleij	select GPIOLIB
469b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
470c53c9cf6SAndrew Victor	help
471c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
472c53c9cf6SAndrew Victor	  System-on-Chip devices.
473c53c9cf6SAndrew Victor
474788c9700SRussell Kingconfig ARCH_W90X900
475788c9700SRussell King	bool "Nuvoton W90X900 CPU"
4766d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4776fa5d5f7SRussell King	select CLKSRC_MMIO
478b1b3f49cSRussell King	select CPU_ARM926T
47958b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
4805c34a4e8SLinus Walleij	select GPIOLIB
481777f9bebSLennert Buytenhek	help
482a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
483a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
484a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
485a8bc4eadSwanzongshun	  link address to know more.
486a8bc4eadSwanzongshun
487a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
488a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
489585cf175STzachi Perelstein
49093e22567SRussell Kingconfig ARCH_LPC32XX
49193e22567SRussell King	bool "NXP LPC32XX"
49293e22567SRussell King	select ARM_AMBA
4934073723aSRussell King	select CLKDEV_LOOKUP
494c227f127SVladimir Zapolskiy	select CLKSRC_LPC32XX
495c227f127SVladimir Zapolskiy	select COMMON_CLK
49693e22567SRussell King	select CPU_ARM926T
49793e22567SRussell King	select GENERIC_CLOCKEVENTS
4984c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4995c34a4e8SLinus Walleij	select GPIOLIB
5008cb17b5eSVladimir Zapolskiy	select SPARSE_IRQ
50193e22567SRussell King	select USE_OF
50293e22567SRussell King	help
50393e22567SRussell King	  Support for the NXP LPC32XX family of processors
50493e22567SRussell King
5051da177e4SLinus Torvaldsconfig ARCH_PXA
5062c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
507a4f7e763SRussell King	depends on MMU
508b1b3f49cSRussell King	select ARCH_MTD_XIP
509b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
510b1b3f49cSRussell King	select AUTO_ZRELADDR
511a1c0a6adSRobert Jarzmik	select COMMON_CLK
5126d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
513389d9b58SDaniel Lezcano	select CLKSRC_PXA
514234b6cedSRussell King	select CLKSRC_MMIO
515bb0eb050SDaniel Lezcano	select TIMER_OF
5162f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
517981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
5184c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
519157d2644SHaojian Zhuang	select GPIO_PXA
5205c34a4e8SLinus Walleij	select GPIOLIB
521b1b3f49cSRussell King	select HAVE_IDE
522d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
523bd5ce433SEric Miao	select PLAT_PXA
5246ac6b817SHaojian Zhuang	select SPARSE_IRQ
525f999b8bdSMartin Michlmayr	help
5262c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
5271da177e4SLinus Torvalds
5281da177e4SLinus Torvaldsconfig ARCH_RPC
5291da177e4SLinus Torvalds	bool "RiscPC"
530868e87ccSRussell King	depends on MMU
5311da177e4SLinus Torvalds	select ARCH_ACORN
532a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
53307f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
5345cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
535fa04e209SArnd Bergmann	select CPU_SA110
536b1b3f49cSRussell King	select FIQ
537d0ee9f40SArnd Bergmann	select HAVE_IDE
538b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
539b1b3f49cSRussell King	select ISA_DMA_API
540c334bc15SRob Herring	select NEED_MACH_IO_H
5410cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
542ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
5431da177e4SLinus Torvalds	help
5441da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
5451da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
5461da177e4SLinus Torvalds
5471da177e4SLinus Torvaldsconfig ARCH_SA1100
5481da177e4SLinus Torvalds	bool "SA1100-based"
549b1b3f49cSRussell King	select ARCH_MTD_XIP
550b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
551b1b3f49cSRussell King	select CLKDEV_LOOKUP
552b1b3f49cSRussell King	select CLKSRC_MMIO
553389d9b58SDaniel Lezcano	select CLKSRC_PXA
554bb0eb050SDaniel Lezcano	select TIMER_OF if OF
555b1b3f49cSRussell King	select CPU_FREQ
556b1b3f49cSRussell King	select CPU_SA1100
557b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
5584c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
5595c34a4e8SLinus Walleij	select GPIOLIB
560d0ee9f40SArnd Bergmann	select HAVE_IDE
5611eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
562b1b3f49cSRussell King	select ISA
5630cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
564375dec92SRussell King	select SPARSE_IRQ
565f999b8bdSMartin Michlmayr	help
566f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
5671da177e4SLinus Torvalds
568b130d5c2SKukjin Kimconfig ARCH_S3C24XX
569b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
570335cce74SArnd Bergmann	select ATAGS
571b1b3f49cSRussell King	select CLKDEV_LOOKUP
5724280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
5737f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
574880cf071STomasz Figa	select GPIO_SAMSUNG
5755c34a4e8SLinus Walleij	select GPIOLIB
5764c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
57720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
578b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
579b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
580c334bc15SRob Herring	select NEED_MACH_IO_H
581cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
582ea04d6b4SMasahiro Yamada	select USE_OF
5831da177e4SLinus Torvalds	help
584b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
585b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
586b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
587b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
58863b1f51bSBen Dooks
5897c6337e2SKevin Hilmanconfig ARCH_DAVINCI
5907c6337e2SKevin Hilman	bool "TI DaVinci"
591b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
59227823278SDavid Lechner	select COMMON_CLK
593ce32c5c5SArnd Bergmann	select CPU_ARM926T
59420e9969bSDavid Brownell	select GENERIC_ALLOCATOR
595b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
596dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
597d0064594SBartosz Golaszewski	select GENERIC_IRQ_MULTI_HANDLER
5985c34a4e8SLinus Walleij	select GPIOLIB
599b1b3f49cSRussell King	select HAVE_IDE
60027823278SDavid Lechner	select PM_GENERIC_DOMAINS if PM
60127823278SDavid Lechner	select PM_GENERIC_DOMAINS_OF if PM && OF
6022dbed152SSekhar Nori	select REGMAP_MMIO
60327823278SDavid Lechner	select RESET_CONTROLLER
604e87addecSBartosz Golaszewski	select SPARSE_IRQ
605689e331fSSekhar Nori	select USE_OF
606b1b3f49cSRussell King	select ZONE_DMA
6077c6337e2SKevin Hilman	help
6087c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
6097c6337e2SKevin Hilman
610a0694861STony Lindgrenconfig ARCH_OMAP1
611a0694861STony Lindgren	bool "TI OMAP1"
61200a36698SArnd Bergmann	depends on MMU
613b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
614a0694861STony Lindgren	select ARCH_OMAP
615e9a91de7STony Prisk	select CLKDEV_LOOKUP
616cee37e50Sviresh kumar	select CLKSRC_MMIO
617b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
618a0694861STony Lindgren	select GENERIC_IRQ_CHIP
6194c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
6205c34a4e8SLinus Walleij	select GPIOLIB
621a0694861STony Lindgren	select HAVE_IDE
622a0694861STony Lindgren	select IRQ_DOMAIN
623a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
624a0694861STony Lindgren	select NEED_MACH_MEMORY_H
625685e2d08STony Lindgren	select SPARSE_IRQ
62621f47fbcSAlexey Charkov	help
627a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
62802c981c0SBinghua Duan
6291da177e4SLinus Torvaldsendchoice
6301da177e4SLinus Torvalds
631387798b3SRob Herringmenu "Multiple platform selection"
632387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
633387798b3SRob Herring
634387798b3SRob Herringcomment "CPU Core family selection"
635387798b3SRob Herring
636f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
637f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
638f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
639f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
640f8afae40SArnd Bergmann	select CPU_FA526
641f8afae40SArnd Bergmann
642387798b3SRob Herringconfig ARCH_MULTI_V4T
643387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
644387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
645b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
64624e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
64724e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
64824e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
649387798b3SRob Herring
650387798b3SRob Herringconfig ARCH_MULTI_V5
651387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
652387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
653b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
65412567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
65524e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
65624e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
657387798b3SRob Herring
658387798b3SRob Herringconfig ARCH_MULTI_V4_V5
659387798b3SRob Herring	bool
660387798b3SRob Herring
661387798b3SRob Herringconfig ARCH_MULTI_V6
6628dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
663387798b3SRob Herring	select ARCH_MULTI_V6_V7
66442f4754aSRob Herring	select CPU_V6K
665387798b3SRob Herring
666387798b3SRob Herringconfig ARCH_MULTI_V7
6678dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
668387798b3SRob Herring	default y
669387798b3SRob Herring	select ARCH_MULTI_V6_V7
670b1b3f49cSRussell King	select CPU_V7
67190bc8ac7SRob Herring	select HAVE_SMP
672387798b3SRob Herring
673387798b3SRob Herringconfig ARCH_MULTI_V6_V7
674387798b3SRob Herring	bool
6759352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
676387798b3SRob Herring
677387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
678387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
679387798b3SRob Herring	select ARCH_MULTI_V5
680387798b3SRob Herring
681387798b3SRob Herringendmenu
682387798b3SRob Herring
68305e2a3deSRob Herringconfig ARCH_VIRT
684e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
685e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
6864b8b5f25SRob Herring	select ARM_AMBA
68705e2a3deSRob Herring	select ARM_GIC
6883ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
6890b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
690bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
69105e2a3deSRob Herring	select ARM_PSCI
6924b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
6938e2649d0SJason A. Donenfeld	select ARCH_SUPPORTS_BIG_ENDIAN
69405e2a3deSRob Herring
695ccf50e23SRussell King#
696ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
697ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
698ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
699ccf50e23SRussell King#
7006bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
7016bb8536cSAndreas Färber
702445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
703445d9b30STsahee Zidenberg
704590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
705590b460cSLars Persson
706d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
707d9bfc86dSOleksij Rempel
708a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
709a66c51f9SAlexandre Belloni
71095b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
71195b8f20fSRussell King
7121d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
7131d22924eSAnders Berg
7148ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
7158ac49e04SChristian Daudt
7161c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
7171c37fa10SSebastian Hesselbarth
7181da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
7191da177e4SLinus Torvalds
720d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
721d94f944eSAnton Vorontsov
72295b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
72395b8f20fSRussell King
724df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
725df8d742eSBaruch Siach
72695b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
72795b8f20fSRussell King
728e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
729e7736d47SLennert Buytenhek
730a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
731a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig"
732a66c51f9SAlexandre Belloni
7331da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
7341da177e4SLinus Torvalds
73559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
73659d3a193SPaulius Zaleckas
737387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
738387798b3SRob Herring
739389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
740389ee0c2SHaojian Zhuang
741a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
742a66c51f9SAlexandre Belloni
7431da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
7441da177e4SLinus Torvalds
745a66c51f9SAlexandre Bellonisource "arch/arm/mach-iop13xx/Kconfig"
746a66c51f9SAlexandre Belloni
7473f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
7483f7e5815SLennert Buytenhek
7493f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
7501da177e4SLinus Torvalds
7511da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
7521da177e4SLinus Torvalds
753828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
754828989adSSantosh Shilimkar
75595b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
75695b8f20fSRussell King
757a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
758a66c51f9SAlexandre Belloni
7593b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
7603b8f5030SCarlo Caione
7619fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
7629fb29c73SSugaya Taichi
763a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
764a66c51f9SAlexandre Belloni
76517723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
76617723fd3SJonas Jensen
767794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
768794d15b2SStanislav Samsonov
769a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
770f682a218SMatthias Brugger
7711d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
7721d3f33d5SShawn Guo
77395b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
77449cbe786SEric Miao
77595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
77695b8f20fSRussell King
7777bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
7787bffa14cSBrendan Higgins
7799851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
7809851ca57SDaniel Tang
781d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
782d48af15eSTony Lindgren
783d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
7841da177e4SLinus Torvalds
7851dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
7861dbae815STony Lindgren
7879dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
788585cf175STzachi Perelstein
789a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
790a66c51f9SAlexandre Belloni
791387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
792387798b3SRob Herring
793a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig"
794a66c51f9SAlexandre Belloni
79595b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
79695b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
7971da177e4SLinus Torvalds
7988fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
7998fc1b0f8SKumar Gala
80078e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig"
80178e3dbc1SAndreas Färber
80295b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
80395b8f20fSRussell King
804d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
805d63dc051SHeiko Stuebner
806a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig"
807a66c51f9SAlexandre Belloni
808a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig"
809a66c51f9SAlexandre Belloni
810a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
811a66c51f9SAlexandre Belloni
81295b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
813edabd38eSSaeed Bishara
814a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
815a66c51f9SAlexandre Belloni
816387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
817387798b3SRob Herring
818a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
819a21765a7SBen Dooks
82065ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
82165ebcc11SSrinivas Kandagatla
822bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
823bcb84fb4SAlexandre TORGUE
8243b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
8253b52634fSMaxime Ripard
826d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig"
827d6de5b02SMarc Gonzalez
828c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
829c5f80065SErik Gilling
83095b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
8311da177e4SLinus Torvalds
832ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
833ba56a987SMasahiro Yamada
83495b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
8351da177e4SLinus Torvalds
8361da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
8371da177e4SLinus Torvalds
838ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
839420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
840ceade897SRussell King
8416f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
8426f35f9a9STony Prisk
8437ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
8447ec80ddfSwanzongshun
845acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
846acede515SJun Nie
8479a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
8489a45eb69SJosh Cartwright
849499f1640SStefan Agner# ARMv7-M architecture
850499f1640SStefan Agnerconfig ARCH_EFM32
851499f1640SStefan Agner	bool "Energy Micro efm32"
852499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
8535c34a4e8SLinus Walleij	select GPIOLIB
854499f1640SStefan Agner	help
855499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
856499f1640SStefan Agner	  processors.
857499f1640SStefan Agner
858499f1640SStefan Agnerconfig ARCH_LPC18XX
859499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
860499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
861499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
862499f1640SStefan Agner	select ARM_AMBA
863499f1640SStefan Agner	select CLKSRC_LPC32XX
864499f1640SStefan Agner	select PINCTRL
865499f1640SStefan Agner	help
866499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
867499f1640SStefan Agner	  high performance microcontrollers.
868499f1640SStefan Agner
8691847119dSVladimir Murzinconfig ARCH_MPS2
87017bd274eSBaruch Siach	bool "ARM MPS2 platform"
8711847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
8721847119dSVladimir Murzin	select ARM_AMBA
8731847119dSVladimir Murzin	select CLKSRC_MPS2
8741847119dSVladimir Murzin	help
8751847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
8761847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
8771847119dSVladimir Murzin
8781847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
8791847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
8801847119dSVladimir Murzin
8811da177e4SLinus Torvalds# Definitions to make life easier
8821da177e4SLinus Torvaldsconfig ARCH_ACORN
8831da177e4SLinus Torvalds	bool
8841da177e4SLinus Torvalds
8857ae1f7ecSLennert Buytenhekconfig PLAT_IOP
8867ae1f7ecSLennert Buytenhek	bool
887469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
8887ae1f7ecSLennert Buytenhek
88969b02f6aSLennert Buytenhekconfig PLAT_ORION
89069b02f6aSLennert Buytenhek	bool
891bfe45e0bSRussell King	select CLKSRC_MMIO
892b1b3f49cSRussell King	select COMMON_CLK
893dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
894278b45b0SAndrew Lunn	select IRQ_DOMAIN
89569b02f6aSLennert Buytenhek
896abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
897abcda1dcSThomas Petazzoni	bool
898abcda1dcSThomas Petazzoni	select PLAT_ORION
899abcda1dcSThomas Petazzoni
900bd5ce433SEric Miaoconfig PLAT_PXA
901bd5ce433SEric Miao	bool
902bd5ce433SEric Miao
903f4b8b319SRussell Kingconfig PLAT_VERSATILE
904f4b8b319SRussell King	bool
905f4b8b319SRussell King
9068636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
9071da177e4SLinus Torvalds
908afe4b25eSLennert Buytenhekconfig IWMMXT
909d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
910d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
911d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
912afe4b25eSLennert Buytenhek	help
913afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
914afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
915afe4b25eSLennert Buytenhek
9163b93e7b0SHyok S. Choiif !MMU
9173b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
9183b93e7b0SHyok S. Choiendif
9193b93e7b0SHyok S. Choi
9203e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
9213e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
9223e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
9233e0a07f8SGregory CLEMENT	default y
9243e0a07f8SGregory CLEMENT	help
9253e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
9263e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
9273e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
9283e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
9293e0a07f8SGregory CLEMENT	  Workaround:
9303e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
9313e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
9323e0a07f8SGregory CLEMENT	  instruction
9333e0a07f8SGregory CLEMENT
934f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
935f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
936f0c4b8d6SWill Deacon	depends on CPU_V6
937f0c4b8d6SWill Deacon	help
938f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
939f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
940f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
941f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
942f0c4b8d6SWill Deacon
9439cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
9449cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
945e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
9469cba3cccSCatalin Marinas	help
9479cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
9489cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
9499cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
9509cba3cccSCatalin Marinas	  recommended workaround.
9519cba3cccSCatalin Marinas
9527ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
9537ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
9547ce236fcSCatalin Marinas	depends on CPU_V7
9557ce236fcSCatalin Marinas	help
9567ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
95779403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
9587ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
9597ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
9607ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
9617ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
9627ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
9637ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
9647ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
9657ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
9667ce236fcSCatalin Marinas	  available in non-secure mode.
9677ce236fcSCatalin Marinas
968855c551fSCatalin Marinasconfig ARM_ERRATA_458693
969855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
970855c551fSCatalin Marinas	depends on CPU_V7
97162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
972855c551fSCatalin Marinas	help
973855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
974855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
975855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
976855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
977855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
978855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
979855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
980855c551fSCatalin Marinas	  register may not be available in non-secure mode.
981855c551fSCatalin Marinas
9820516e464SCatalin Marinasconfig ARM_ERRATA_460075
9830516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
9840516e464SCatalin Marinas	depends on CPU_V7
98562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9860516e464SCatalin Marinas	help
9870516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
9880516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
9890516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
9900516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
9910516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
9920516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
9930516e464SCatalin Marinas	  may not be available in non-secure mode.
9940516e464SCatalin Marinas
9959f05027cSWill Deaconconfig ARM_ERRATA_742230
9969f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
9979f05027cSWill Deacon	depends on CPU_V7 && SMP
99862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9999f05027cSWill Deacon	help
10009f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
10019f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
10029f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
10039f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
10049f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
10059f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
10069f05027cSWill Deacon	  the two writes.
10079f05027cSWill Deacon
1008a672e99bSWill Deaconconfig ARM_ERRATA_742231
1009a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1010a672e99bSWill Deacon	depends on CPU_V7 && SMP
101162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1012a672e99bSWill Deacon	help
1013a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1014a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1015a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1016a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1017a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1018a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1019a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1020a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1021a672e99bSWill Deacon	  capabilities of the processor.
1022a672e99bSWill Deacon
102369155794SJon Medhurstconfig ARM_ERRATA_643719
102469155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
102569155794SJon Medhurst	depends on CPU_V7 && SMP
1026e5a5de44SRussell King	default y
102769155794SJon Medhurst	help
102869155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
102969155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
103069155794SJon Medhurst	  register returns zero when it should return one. The workaround
103169155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
103269155794SJon Medhurst	  it behave as intended and avoiding data corruption.
103369155794SJon Medhurst
1034cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1035cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1036e66dc745SDave Martin	depends on CPU_V7
1037cdf357f1SWill Deacon	help
1038cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1039cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1040cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1041cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1042cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1043cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1044cdf357f1SWill Deacon	  entries regardless of the ASID.
1045475d92fcSWill Deacon
1046475d92fcSWill Deaconconfig ARM_ERRATA_743622
1047475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1048475d92fcSWill Deacon	depends on CPU_V7
104962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1050475d92fcSWill Deacon	help
1051475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1052efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1053475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1054475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1055475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1056475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1057475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1058475d92fcSWill Deacon	  processor.
1059475d92fcSWill Deacon
10609a27c27cSWill Deaconconfig ARM_ERRATA_751472
10619a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1062ba90c516SDave Martin	depends on CPU_V7
106362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10649a27c27cSWill Deacon	help
10659a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
10669a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
10679a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
10689a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
10699a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
10709a27c27cSWill Deacon
1071fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1072fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1073fcbdc5feSWill Deacon	depends on CPU_V7
1074fcbdc5feSWill Deacon	help
1075fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1076fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1077fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1078fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1079fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1080fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1081fcbdc5feSWill Deacon
10825dab26afSWill Deaconconfig ARM_ERRATA_754327
10835dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
10845dab26afSWill Deacon	depends on CPU_V7 && SMP
10855dab26afSWill Deacon	help
10865dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
10875dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
10885dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
10895dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
10905dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
10915dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
10925dab26afSWill Deacon
1093145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1094145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1095fd832478SFabio Estevam	depends on CPU_V6
1096145e10e1SCatalin Marinas	help
1097145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1098145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1099145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1100145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1101145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1102145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1103145e10e1SCatalin Marinas	  is not affected.
1104145e10e1SCatalin Marinas
1105f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1106f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1107f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1108f630c1bdSWill Deacon	help
1109f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1110f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1111f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1112f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1113f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1114f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1115f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1116f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1117f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1118f630c1bdSWill Deacon
11197253b85cSSimon Hormanconfig ARM_ERRATA_775420
11207253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
11217253b85cSSimon Horman       depends on CPU_V7
11227253b85cSSimon Horman       help
11237253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
11247253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
11257253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
11267253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
11277253b85cSSimon Horman	 an abort may occur on cache maintenance.
11287253b85cSSimon Horman
112993dc6887SCatalin Marinasconfig ARM_ERRATA_798181
113093dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
113193dc6887SCatalin Marinas	depends on CPU_V7 && SMP
113293dc6887SCatalin Marinas	help
113393dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
113493dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
113593dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
113693dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
113793dc6887SCatalin Marinas	  as the one being invalidated.
113893dc6887SCatalin Marinas
113984b6504fSWill Deaconconfig ARM_ERRATA_773022
114084b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
114184b6504fSWill Deacon	depends on CPU_V7
114284b6504fSWill Deacon	help
114384b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
114484b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
114584b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
114684b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
114784b6504fSWill Deacon
114862c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
114962c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
115062c0f4a5SDoug Anderson	depends on CPU_V7
115162c0f4a5SDoug Anderson	help
115262c0f4a5SDoug Anderson	  This option enables the workaround for:
115362c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
115462c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
115562c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
115662c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
115762c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
115862c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
115962c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
116062c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
116162c0f4a5SDoug Anderson
1162416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1163416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1164416bcf21SDoug Anderson	depends on CPU_V7
1165416bcf21SDoug Anderson	help
1166416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1167416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1168416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1169416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1170416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1171416bcf21SDoug Anderson
11729f6f9354SDoug Andersonconfig ARM_ERRATA_825619
11739f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
11749f6f9354SDoug Anderson	depends on CPU_V7
11759f6f9354SDoug Anderson	help
11769f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
11779f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
11789f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
11799f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
11809f6f9354SDoug Anderson
1181304009a1SDoug Andersonconfig ARM_ERRATA_857271
1182304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1183304009a1SDoug Anderson	depends on CPU_V7
1184304009a1SDoug Anderson	help
1185304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
1186304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
1187304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
1188304009a1SDoug Anderson
11899f6f9354SDoug Andersonconfig ARM_ERRATA_852421
11909f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
11919f6f9354SDoug Anderson	depends on CPU_V7
11929f6f9354SDoug Anderson	help
11939f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
11949f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
11959f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
11969f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
11979f6f9354SDoug Anderson
119862c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
119962c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
120062c0f4a5SDoug Anderson	depends on CPU_V7
120162c0f4a5SDoug Anderson	help
120262c0f4a5SDoug Anderson	  This option enables the workaround for:
120362c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
120462c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
120562c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
120662c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
120762c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
120862c0f4a5SDoug Anderson	  for and handled.
120962c0f4a5SDoug Anderson
1210304009a1SDoug Andersonconfig ARM_ERRATA_857272
1211304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1212304009a1SDoug Anderson	depends on CPU_V7
1213304009a1SDoug Anderson	help
1214304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
1215304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
1216304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
1217304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
1218304009a1SDoug Anderson	  for and handled.
1219304009a1SDoug Anderson
12201da177e4SLinus Torvaldsendmenu
12211da177e4SLinus Torvalds
12221da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12231da177e4SLinus Torvalds
12241da177e4SLinus Torvaldsmenu "Bus support"
12251da177e4SLinus Torvalds
12261da177e4SLinus Torvaldsconfig ISA
12271da177e4SLinus Torvalds	bool
12281da177e4SLinus Torvalds	help
12291da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12301da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12311da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12321da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12331da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12341da177e4SLinus Torvalds
1235065909b9SRussell King# Select ISA DMA controller support
12361da177e4SLinus Torvaldsconfig ISA_DMA
12371da177e4SLinus Torvalds	bool
1238065909b9SRussell King	select ISA_DMA_API
12391da177e4SLinus Torvalds
1240065909b9SRussell King# Select ISA DMA interface
12415cae841bSAl Viroconfig ISA_DMA_API
12425cae841bSAl Viro	bool
12435cae841bSAl Viro
1244b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1245b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1246b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1247b080ac8aSMarcelo Roberto Jimenez	help
1248b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1249b080ac8aSMarcelo Roberto Jimenez
1250a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1251a0113a99SMike Rapoport	bool
1252a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1253a0113a99SMike Rapoport	default y
1254a0113a99SMike Rapoport	select DMABOUNCE
1255a0113a99SMike Rapoport
1256779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
1257779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1258779eb41cSBenjamin Gaignard	depends on CPU_V7
1259779eb41cSBenjamin Gaignard	help
1260779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
1261779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
1262779eb41cSBenjamin Gaignard	  each other, in program order.
1263779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
1264779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
1265779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1266779eb41cSBenjamin Gaignard	  r0p4, r0p5.
1267779eb41cSBenjamin Gaignard
12681da177e4SLinus Torvaldsendmenu
12691da177e4SLinus Torvalds
12701da177e4SLinus Torvaldsmenu "Kernel Features"
12711da177e4SLinus Torvalds
12723b55658aSDave Martinconfig HAVE_SMP
12733b55658aSDave Martin	bool
12743b55658aSDave Martin	help
12753b55658aSDave Martin	  This option should be selected by machines which have an SMP-
12763b55658aSDave Martin	  capable CPU.
12773b55658aSDave Martin
12783b55658aSDave Martin	  The only effect of this option is to make the SMP-related
12793b55658aSDave Martin	  options available to the user for configuration.
12803b55658aSDave Martin
12811da177e4SLinus Torvaldsconfig SMP
1282bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1283fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1284bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
12853b55658aSDave Martin	depends on HAVE_SMP
1286801bb21cSJonathan Austin	depends on MMU || ARM_MPU
12870361748fSArnd Bergmann	select IRQ_WORK
12881da177e4SLinus Torvalds	help
12891da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
12904a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
12914a474157SRobert Graffham	  than one CPU, say Y.
12921da177e4SLinus Torvalds
12934a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
12941da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
12954a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
12964a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
12974a474157SRobert Graffham	  will run faster if you say N here.
12981da177e4SLinus Torvalds
1299cb1aaebeSMauro Carvalho Chehab	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
1300ecf38679SMauro Carvalho Chehab	  <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at
130150a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13021da177e4SLinus Torvalds
13031da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13041da177e4SLinus Torvalds
1305f00ec48fSRussell Kingconfig SMP_ON_UP
13065744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1307801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1308f00ec48fSRussell King	default y
1309f00ec48fSRussell King	help
1310f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1311f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1312f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1313f00ec48fSRussell King	  savings.
1314f00ec48fSRussell King
1315f00ec48fSRussell King	  If you don't know what to do here, say Y.
1316f00ec48fSRussell King
1317c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1318c9018aabSVincent Guittot	bool "Support cpu topology definition"
1319c9018aabSVincent Guittot	depends on SMP && CPU_V7
1320c9018aabSVincent Guittot	default y
1321c9018aabSVincent Guittot	help
1322c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1323c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1324c9018aabSVincent Guittot	  topology of an ARM System.
1325c9018aabSVincent Guittot
1326c9018aabSVincent Guittotconfig SCHED_MC
1327c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1328c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1329c9018aabSVincent Guittot	help
1330c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1331c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1332c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1333c9018aabSVincent Guittot
1334c9018aabSVincent Guittotconfig SCHED_SMT
1335c9018aabSVincent Guittot	bool "SMT scheduler support"
1336c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1337c9018aabSVincent Guittot	help
1338c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1339c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1340c9018aabSVincent Guittot	  places. If unsure say N here.
1341c9018aabSVincent Guittot
1342a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1343a8cbcd92SRussell King	bool
1344a8cbcd92SRussell King	help
13458f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
1346a8cbcd92SRussell King
13478a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1348022c03a2SMarc Zyngier	bool "Architected timer support"
1349022c03a2SMarc Zyngier	depends on CPU_V7
13508a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13510c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1352022c03a2SMarc Zyngier	help
1353022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1354022c03a2SMarc Zyngier
1355f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1356f32f4ce2SRussell King	bool
1357f32f4ce2SRussell King	help
1358f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1359f32f4ce2SRussell King
1360e8db288eSNicolas Pitreconfig MCPM
1361e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1362e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1363e8db288eSNicolas Pitre	help
1364e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1365e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1366e8db288eSNicolas Pitre	  systems.
1367e8db288eSNicolas Pitre
1368ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1369ebf4a5c5SHaojian Zhuang	bool
1370ebf4a5c5SHaojian Zhuang	depends on MCPM
1371ebf4a5c5SHaojian Zhuang	help
1372ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1373ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1374ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1375ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1376ebf4a5c5SHaojian Zhuang
13771c33be57SNicolas Pitreconfig BIG_LITTLE
13781c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
13791c33be57SNicolas Pitre	depends on CPU_V7 && SMP
13801c33be57SNicolas Pitre	select MCPM
13811c33be57SNicolas Pitre	help
13821c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
13831c33be57SNicolas Pitre	  system architecture.
13841c33be57SNicolas Pitre
13851c33be57SNicolas Pitreconfig BL_SWITCHER
13861c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
13876c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
138851aaf81fSRussell King	select CPU_PM
13891c33be57SNicolas Pitre	help
13901c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
13911c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
13921c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
13931c33be57SNicolas Pitre
1394b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1395b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1396b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1397b22537c6SNicolas Pitre	help
1398b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1399b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1400b22537c6SNicolas Pitre	  debugging purposes only.
1401b22537c6SNicolas Pitre
14028d5796d2SLennert Buytenhekchoice
14038d5796d2SLennert Buytenhek	prompt "Memory split"
1404006fa259SRussell King	depends on MMU
14058d5796d2SLennert Buytenhek	default VMSPLIT_3G
14068d5796d2SLennert Buytenhek	help
14078d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14088d5796d2SLennert Buytenhek
14098d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14108d5796d2SLennert Buytenhek	  option alone!
14118d5796d2SLennert Buytenhek
14128d5796d2SLennert Buytenhek	config VMSPLIT_3G
14138d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
141463ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1415bbeedfdaSYisheng Xie		depends on !ARM_LPAE
141663ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
14178d5796d2SLennert Buytenhek	config VMSPLIT_2G
14188d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14198d5796d2SLennert Buytenhek	config VMSPLIT_1G
14208d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14218d5796d2SLennert Buytenhekendchoice
14228d5796d2SLennert Buytenhek
14238d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14248d5796d2SLennert Buytenhek	hex
1425006fa259SRussell King	default PHYS_OFFSET if !MMU
14268d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14278d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
142863ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
14298d5796d2SLennert Buytenhek	default 0xC0000000
14308d5796d2SLennert Buytenhek
14311da177e4SLinus Torvaldsconfig NR_CPUS
14321da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14331da177e4SLinus Torvalds	range 2 32
14341da177e4SLinus Torvalds	depends on SMP
14351da177e4SLinus Torvalds	default "4"
14361da177e4SLinus Torvalds
1437a054a811SRussell Kingconfig HOTPLUG_CPU
143800b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
143940b31360SStephen Rothwell	depends on SMP
14401b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1441a054a811SRussell King	help
1442a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1443a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1444a054a811SRussell King
14452bdd424fSWill Deaconconfig ARM_PSCI
14462bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1447e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1448be120397SMark Rutland	select ARM_PSCI_FW
14492bdd424fSWill Deacon	help
14502bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14512bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14522bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14532bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14542bdd424fSWill Deacon	  ARM processors").
14552bdd424fSWill Deacon
14562a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14572a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14582a6ad871SMaxime Ripard# selected platforms.
145944986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
146044986ab0SPeter De Schrijver (NVIDIA)	int
1461139358beSMarek Vasut	default 2048 if ARCH_SOCFPGA
1462d9be9cebSGeert Uytterhoeven	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1463b35d2e56SGregory Fong		ARCH_ZYNQ
1464aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1465aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1466eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
146706b851e5SOlof Johansson	default 392 if ARCH_U8500
146801bb914cSTony Prisk	default 352 if ARCH_VT8500
14697b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
14702a6ad871SMaxime Ripard	default 264 if MACH_H4700
147144986ab0SPeter De Schrijver (NVIDIA)	default 0
147244986ab0SPeter De Schrijver (NVIDIA)	help
147344986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
147444986ab0SPeter De Schrijver (NVIDIA)
147544986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
147644986ab0SPeter De Schrijver (NVIDIA)
1477c9218b16SRussell Kingconfig HZ_FIXED
1478f8065813SRussell King	int
1479da6b21e9SKrzysztof Kozlowski	default 200 if ARCH_EBSA110
14801164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
148147d84682SRussell King	default 0
1482c9218b16SRussell King
1483c9218b16SRussell Kingchoice
148447d84682SRussell King	depends on HZ_FIXED = 0
1485c9218b16SRussell King	prompt "Timer frequency"
1486c9218b16SRussell King
1487c9218b16SRussell Kingconfig HZ_100
1488c9218b16SRussell King	bool "100 Hz"
1489c9218b16SRussell King
1490c9218b16SRussell Kingconfig HZ_200
1491c9218b16SRussell King	bool "200 Hz"
1492c9218b16SRussell King
1493c9218b16SRussell Kingconfig HZ_250
1494c9218b16SRussell King	bool "250 Hz"
1495c9218b16SRussell King
1496c9218b16SRussell Kingconfig HZ_300
1497c9218b16SRussell King	bool "300 Hz"
1498c9218b16SRussell King
1499c9218b16SRussell Kingconfig HZ_500
1500c9218b16SRussell King	bool "500 Hz"
1501c9218b16SRussell King
1502c9218b16SRussell Kingconfig HZ_1000
1503c9218b16SRussell King	bool "1000 Hz"
1504c9218b16SRussell King
1505c9218b16SRussell Kingendchoice
1506c9218b16SRussell King
1507c9218b16SRussell Kingconfig HZ
1508c9218b16SRussell King	int
150947d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1510c9218b16SRussell King	default 100 if HZ_100
1511c9218b16SRussell King	default 200 if HZ_200
1512c9218b16SRussell King	default 250 if HZ_250
1513c9218b16SRussell King	default 300 if HZ_300
1514c9218b16SRussell King	default 500 if HZ_500
1515c9218b16SRussell King	default 1000
1516c9218b16SRussell King
1517c9218b16SRussell Kingconfig SCHED_HRTICK
1518c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1519f8065813SRussell King
152016c79651SCatalin Marinasconfig THUMB2_KERNEL
1521bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15224477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1523bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
152489bace65SArnd Bergmann	select ARM_UNWIND
152516c79651SCatalin Marinas	help
152616c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
152775fea300SNicolas Pitre	  Thumb-2 mode.
152816c79651SCatalin Marinas
152916c79651SCatalin Marinas	  If unsure, say N.
153016c79651SCatalin Marinas
15316f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15326f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15336f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15346f685c5cSDave Martin	default y
15356f685c5cSDave Martin	help
15366f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15376f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15386f685c5cSDave Martin	  branch instructions.
15396f685c5cSDave Martin
15406f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15416f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15426f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15436f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15446f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15456f685c5cSDave Martin	  support.
15466f685c5cSDave Martin
15476f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15486f685c5cSDave Martin	  relocation" error when loading some modules.
15496f685c5cSDave Martin
15506f685c5cSDave Martin	  Until fixed tools are available, passing
15516f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15526f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15536f685c5cSDave Martin	  stack usage in some cases.
15546f685c5cSDave Martin
15556f685c5cSDave Martin	  The problem is described in more detail at:
15566f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15576f685c5cSDave Martin
15586f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15596f685c5cSDave Martin
15606f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15616f685c5cSDave Martin
156242f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
156342f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
156442f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
156542f25bddSNicolas Pitre	default y
156642f25bddSNicolas Pitre	help
156742f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
156842f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
156942f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
157042f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
157142f25bddSNicolas Pitre	  functions.
157242f25bddSNicolas Pitre
157342f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
157442f25bddSNicolas Pitre	  replace the first two instructions of these library functions
157542f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
157642f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
157742f25bddSNicolas Pitre	  and less power intensive than running the original library
157842f25bddSNicolas Pitre	  code to do integer division.
157942f25bddSNicolas Pitre
1580704bdda0SNicolas Pitreconfig AEABI
158149460970SRussell King	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
158249460970SRussell King	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
1583704bdda0SNicolas Pitre	help
1584704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1585704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1586704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1587704bdda0SNicolas Pitre
1588704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1589704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1590704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1591704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1592704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1593704bdda0SNicolas Pitre
1594704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1595704bdda0SNicolas Pitre
15966c90c872SNicolas Pitreconfig OABI_COMPAT
1597a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1598d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
15996c90c872SNicolas Pitre	help
16006c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16016c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16026c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16036c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16046c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16056c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
160691702175SKees Cook
160791702175SKees Cook	  The seccomp filter system will not be available when this is
160891702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
160991702175SKees Cook	  between calling conventions during filtering.
161091702175SKees Cook
16116c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16126c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16136c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16146c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1615b02f8467SKees Cook	  at all). If in doubt say N.
16166c90c872SNicolas Pitre
1617eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1618e80d6a24SMel Gorman	bool
1619e80d6a24SMel Gorman
162005944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
162105944d74SRussell King	bool
162205944d74SRussell King
162307a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
162407a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
162507a2f737SRussell King
16267b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16277b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16287b7bf499SWill Deacon
1629053a96caSNicolas Pitreconfig HIGHMEM
1630e8db89a2SRussell King	bool "High Memory Support"
1631e8db89a2SRussell King	depends on MMU
1632053a96caSNicolas Pitre	help
1633053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1634053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1635053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1636053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1637053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1638053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1639053a96caSNicolas Pitre
1640053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1641053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1642053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1643053a96caSNicolas Pitre
1644053a96caSNicolas Pitre	  If unsure, say n.
1645053a96caSNicolas Pitre
164665cec8e3SRussell Kingconfig HIGHPTE
16479a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
164865cec8e3SRussell King	depends on HIGHMEM
16499a431bd5SRussell King	default y
1650b4d103d1SRussell King	help
1651b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1652b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1653b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1654b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1655b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
165665cec8e3SRussell King
1657a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1658a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1659a5e090acSRussell King	depends on MMU && !ARM_LPAE
16601b8873a0SJamie Iles	default y
16611b8873a0SJamie Iles	help
1662a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1663a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1664a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1665a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1666a5e090acSRussell King	  fault when dereferenced.
1667a5e090acSRussell King
1668a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1669a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1670a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1671c80d79d7SYasunori Goto
1672c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1673fa8ad788SMark Rutland	def_bool y
1674fa8ad788SMark Rutland	depends on ARM_PMU
16751b8873a0SJamie Iles
16761355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
16771355e2a6SCatalin Marinas       def_bool y
16781355e2a6SCatalin Marinas       depends on ARM_LPAE
16791355e2a6SCatalin Marinas
16808d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
16818d962507SCatalin Marinas       def_bool y
16828d962507SCatalin Marinas       depends on ARM_LPAE
16838d962507SCatalin Marinas
16844bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
16854bfab203SSteven Capper	def_bool y
16864bfab203SSteven Capper
16877d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
16887d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
16897d485f64SArd Biesheuvel	depends on MODULES
1690e7229f7dSAnders Roxell	default y
16917d485f64SArd Biesheuvel	help
16927d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
16937d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
16947d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
16957d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
16967d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
16977d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
16987d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
16997d485f64SArd Biesheuvel	  the same.
17007d485f64SArd Biesheuvel
1701e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1702e7229f7dSAnders Roxell	  configurations. If unsure, say y.
17037d485f64SArd Biesheuvel
1704c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
170536d6c928SUlrich Hecht	int "Maximum zone order"
1706898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
17076d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1708c1b2d970SMagnus Damm	default "11"
1709c1b2d970SMagnus Damm	help
1710c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1711c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1712c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1713c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1714c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1715c1b2d970SMagnus Damm	  increase this value.
1716c1b2d970SMagnus Damm
1717c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1718c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1719c1b2d970SMagnus Damm
17201da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17211da177e4SLinus Torvalds	bool
1722f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17231da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1724e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17251da177e4SLinus Torvalds	help
17261da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17271da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17281da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17291da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17301da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17311da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17321da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17331da177e4SLinus Torvalds
173439ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
173538ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
173638ef2ad5SLinus Walleij	depends on MMU
173739ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
173839ec58f3SLennert Buytenhek	help
173939ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
174039ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
174139ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
174239ec58f3SLennert Buytenhek
174339ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
174439ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
174539ec58f3SLennert Buytenhek	  such copy operations with large buffers.
174639ec58f3SLennert Buytenhek
174739ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
174839ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
174939ec58f3SLennert Buytenhek
175070c70d97SNicolas Pitreconfig SECCOMP
175170c70d97SNicolas Pitre	bool
175270c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
175370c70d97SNicolas Pitre	---help---
175470c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
175570c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
175670c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
175770c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
175870c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
175970c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
176070c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
176170c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
176270c70d97SNicolas Pitre	  defined by each seccomp mode.
176370c70d97SNicolas Pitre
176402c2433bSStefano Stabelliniconfig PARAVIRT
176502c2433bSStefano Stabellini	bool "Enable paravirtualization code"
176602c2433bSStefano Stabellini	help
176702c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
176802c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
176902c2433bSStefano Stabellini	  over full virtualization.
177002c2433bSStefano Stabellini
177102c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
177202c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
177302c2433bSStefano Stabellini	select PARAVIRT
177402c2433bSStefano Stabellini	help
177502c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
177602c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
177702c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
177802c2433bSStefano Stabellini	  that, there can be a small performance impact.
177902c2433bSStefano Stabellini
178002c2433bSStefano Stabellini	  If in doubt, say N here.
178102c2433bSStefano Stabellini
1782eff8d644SStefano Stabelliniconfig XEN_DOM0
1783eff8d644SStefano Stabellini	def_bool y
1784eff8d644SStefano Stabellini	depends on XEN
1785eff8d644SStefano Stabellini
1786eff8d644SStefano Stabelliniconfig XEN
1787c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
178885323a99SIan Campbell	depends on ARM && AEABI && OF
1789f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
179085323a99SIan Campbell	depends on !GENERIC_ATOMIC64
17917693deccSUwe Kleine-König	depends on MMU
179251aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
179317b7ab80SStefano Stabellini	select ARM_PSCI
1794f21254cdSChristoph Hellwig	select SWIOTLB
179583862ccfSStefano Stabellini	select SWIOTLB_XEN
179602c2433bSStefano Stabellini	select PARAVIRT
1797eff8d644SStefano Stabellini	help
1798eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1799eff8d644SStefano Stabellini
1800189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1801189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
1802189af465SArd Biesheuvel	depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1803189af465SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK
1804189af465SArd Biesheuvel	default y
1805189af465SArd Biesheuvel	help
1806189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1807189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1808189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1809189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1810189af465SArd Biesheuvel	  the entire duration that the system is up.
1811189af465SArd Biesheuvel
1812189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1813189af465SArd Biesheuvel	  different canary value for each task.
1814189af465SArd Biesheuvel
18151da177e4SLinus Torvaldsendmenu
18161da177e4SLinus Torvalds
18171da177e4SLinus Torvaldsmenu "Boot options"
18181da177e4SLinus Torvalds
18199eb8f674SGrant Likelyconfig USE_OF
18209eb8f674SGrant Likely	bool "Flattened Device Tree support"
1821b1b3f49cSRussell King	select IRQ_DOMAIN
18229eb8f674SGrant Likely	select OF
18239eb8f674SGrant Likely	help
18249eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18259eb8f674SGrant Likely
1826bd51e2f5SNicolas Pitreconfig ATAGS
1827bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1828bd51e2f5SNicolas Pitre	default y
1829bd51e2f5SNicolas Pitre	help
1830bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1831bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1832bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1833bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1834bd51e2f5SNicolas Pitre	  leave this to y.
1835bd51e2f5SNicolas Pitre
1836bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1837bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1838bd51e2f5SNicolas Pitre	depends on ATAGS
1839bd51e2f5SNicolas Pitre	help
1840bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1841bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1842bd51e2f5SNicolas Pitre
18431da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18441da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18451da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18461da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18471da177e4SLinus Torvalds	default "0"
18481da177e4SLinus Torvalds	help
18491da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18501da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18511da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18521da177e4SLinus Torvalds	  value in their defconfig file.
18531da177e4SLinus Torvalds
18541da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18551da177e4SLinus Torvalds
18561da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18571da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18581da177e4SLinus Torvalds	default "0"
18591da177e4SLinus Torvalds	help
1860f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1861f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1862f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1863f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1864f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1865f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18661da177e4SLinus Torvalds
18671da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18681da177e4SLinus Torvalds
18691da177e4SLinus Torvaldsconfig ZBOOT_ROM
18701da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18711da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
187210968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18731da177e4SLinus Torvalds	help
18741da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18751da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18761da177e4SLinus Torvalds
1877e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1878e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
187910968131SRussell King	depends on OF
1880e2a6a3aaSJohn Bonesio	help
1881e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1882e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1883e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1884e2a6a3aaSJohn Bonesio
1885e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1886e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1887e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1888e2a6a3aaSJohn Bonesio
1889e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1890e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1891e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1892e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1893e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1894e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1895e2a6a3aaSJohn Bonesio	  to this option.
1896e2a6a3aaSJohn Bonesio
1897b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1898b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1899b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1900b90b9a38SNicolas Pitre	help
1901b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1902b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1903b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1904b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1905b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1906b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1907b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1908b90b9a38SNicolas Pitre
1909d0f34a11SGenoud Richardchoice
1910d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1911d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1912d0f34a11SGenoud Richard
1913d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1914d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1915d0f34a11SGenoud Richard	help
1916d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1917d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1918d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1919d0f34a11SGenoud Richard
1920d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1921d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1922d0f34a11SGenoud Richard	help
1923d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1924d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1925d0f34a11SGenoud Richard
1926d0f34a11SGenoud Richardendchoice
1927d0f34a11SGenoud Richard
19281da177e4SLinus Torvaldsconfig CMDLINE
19291da177e4SLinus Torvalds	string "Default kernel command string"
19301da177e4SLinus Torvalds	default ""
19311da177e4SLinus Torvalds	help
19321da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19331da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19341da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19351da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19361da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19371da177e4SLinus Torvalds
19384394c124SVictor Boiviechoice
19394394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19404394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1941bd51e2f5SNicolas Pitre	depends on ATAGS
19424394c124SVictor Boivie
19434394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19444394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19454394c124SVictor Boivie	help
19464394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19474394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19484394c124SVictor Boivie	  string provided in CMDLINE will be used.
19494394c124SVictor Boivie
19504394c124SVictor Boivieconfig CMDLINE_EXTEND
19514394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19524394c124SVictor Boivie	help
19534394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19544394c124SVictor Boivie	  appended to the default kernel command string.
19554394c124SVictor Boivie
195692d2040dSAlexander Hollerconfig CMDLINE_FORCE
195792d2040dSAlexander Holler	bool "Always use the default kernel command string"
195892d2040dSAlexander Holler	help
195992d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
196092d2040dSAlexander Holler	  loader passes other arguments to the kernel.
196192d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
196292d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19634394c124SVictor Boivieendchoice
196492d2040dSAlexander Holler
19651da177e4SLinus Torvaldsconfig XIP_KERNEL
19661da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
196710968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19681da177e4SLinus Torvalds	help
19691da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19701da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19711da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19721da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19731da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19741da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19751da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19761da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19771da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19781da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19791da177e4SLinus Torvalds
19801da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19811da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19821da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19831da177e4SLinus Torvalds
19841da177e4SLinus Torvalds	  If unsure, say N.
19851da177e4SLinus Torvalds
19861da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19871da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19881da177e4SLinus Torvalds	depends on XIP_KERNEL
19891da177e4SLinus Torvalds	default "0x00080000"
19901da177e4SLinus Torvalds	help
19911da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19921da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
19931da177e4SLinus Torvalds	  own flash usage.
19941da177e4SLinus Torvalds
1995ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1996ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1997ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1998ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1999ca8b5d97SNicolas Pitre	help
2000ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
2001ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
2002ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
2003ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
2004ca8b5d97SNicolas Pitre	  slightly longer boot delay.
2005ca8b5d97SNicolas Pitre
2006c587e4a6SRichard Purdieconfig KEXEC
2007c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
200819ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2009cb1293e2SArnd Bergmann	depends on !CPU_V7M
20102965faa5SDave Young	select KEXEC_CORE
2011c587e4a6SRichard Purdie	help
2012c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2013c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
201401dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2015c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2016c587e4a6SRichard Purdie
2017c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2018c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2019bf220695SGeert Uytterhoeven	  initially work for you.
2020c587e4a6SRichard Purdie
20214cd9d6f7SRichard Purdieconfig ATAGS_PROC
20224cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2023bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2024b98d7291SUli Luckas	default y
20254cd9d6f7SRichard Purdie	help
20264cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20274cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20284cd9d6f7SRichard Purdie
2029cb5d39b3SMika Westerbergconfig CRASH_DUMP
2030cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2031cb5d39b3SMika Westerberg	help
2032cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2033cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2034cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2035cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2036cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2037cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2038cb5d39b3SMika Westerberg
2039d67297adSMauro Carvalho Chehab	  For more details see Documentation/kdump/kdump.rst
2040cb5d39b3SMika Westerberg
2041e69edc79SEric Miaoconfig AUTO_ZRELADDR
2042e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2043e69edc79SEric Miao	help
2044e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2045e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2046e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2047e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2048e69edc79SEric Miao	  from start of memory.
2049e69edc79SEric Miao
205081a0bc39SRoy Franzconfig EFI_STUB
205181a0bc39SRoy Franz	bool
205281a0bc39SRoy Franz
205381a0bc39SRoy Franzconfig EFI
205481a0bc39SRoy Franz	bool "UEFI runtime support"
205581a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
205681a0bc39SRoy Franz	select UCS2_STRING
205781a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
205881a0bc39SRoy Franz	select EFI_STUB
205981a0bc39SRoy Franz	select EFI_ARMSTUB
206081a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
206181a0bc39SRoy Franz	---help---
206281a0bc39SRoy Franz	  This option provides support for runtime services provided
206381a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
206481a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
206581a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
206681a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
206781a0bc39SRoy Franz	  UEFI firmware.
206881a0bc39SRoy Franz
2069bb817befSArd Biesheuvelconfig DMI
2070bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
2071bb817befSArd Biesheuvel	depends on EFI
2072bb817befSArd Biesheuvel	default y
2073bb817befSArd Biesheuvel	help
2074bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
2075bb817befSArd Biesheuvel
2076bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
2077bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
2078bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
2079bb817befSArd Biesheuvel
2080bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2081bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
2082bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
2083bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
2084bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
2085bb817befSArd Biesheuvel
20861da177e4SLinus Torvaldsendmenu
20871da177e4SLinus Torvalds
2088ac9d7efcSRussell Kingmenu "CPU Power Management"
20891da177e4SLinus Torvalds
20901da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20911da177e4SLinus Torvalds
2092ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2093ac9d7efcSRussell King
2094ac9d7efcSRussell Kingendmenu
2095ac9d7efcSRussell King
20961da177e4SLinus Torvaldsmenu "Floating point emulation"
20971da177e4SLinus Torvalds
20981da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20991da177e4SLinus Torvalds
21001da177e4SLinus Torvaldsconfig FPE_NWFPE
21011da177e4SLinus Torvalds	bool "NWFPE math emulation"
2102593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21031da177e4SLinus Torvalds	---help---
21041da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21051da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21061da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21071da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21081da177e4SLinus Torvalds
21091da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21101da177e4SLinus Torvalds	  early in the bootup.
21111da177e4SLinus Torvalds
21121da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21131da177e4SLinus Torvalds	bool "Support extended precision"
2114bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21151da177e4SLinus Torvalds	help
21161da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21171da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21181da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21191da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21201da177e4SLinus Torvalds	  floating point emulator without any good reason.
21211da177e4SLinus Torvalds
21221da177e4SLinus Torvalds	  You almost surely want to say N here.
21231da177e4SLinus Torvalds
21241da177e4SLinus Torvaldsconfig FPE_FASTFPE
21251da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2126d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
21271da177e4SLinus Torvalds	---help---
21281da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21291da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21301da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21311da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21321da177e4SLinus Torvalds
21331da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21341da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21351da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21361da177e4SLinus Torvalds	  choose NWFPE.
21371da177e4SLinus Torvalds
21381da177e4SLinus Torvaldsconfig VFP
21391da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2140e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21411da177e4SLinus Torvalds	help
21421da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21431da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21441da177e4SLinus Torvalds
21451da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21461da177e4SLinus Torvalds	  release notes and additional status information.
21471da177e4SLinus Torvalds
21481da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21491da177e4SLinus Torvalds
215025ebee02SCatalin Marinasconfig VFPv3
215125ebee02SCatalin Marinas	bool
215225ebee02SCatalin Marinas	depends on VFP
215325ebee02SCatalin Marinas	default y if CPU_V7
215425ebee02SCatalin Marinas
2155b5872db4SCatalin Marinasconfig NEON
2156b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2157b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2158b5872db4SCatalin Marinas	help
2159b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2160b5872db4SCatalin Marinas	  Extension.
2161b5872db4SCatalin Marinas
216273c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
216373c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2164c4a30c3bSRussell King	depends on NEON && AEABI
216573c132c1SArd Biesheuvel	help
216673c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
216773c132c1SArd Biesheuvel
21681da177e4SLinus Torvaldsendmenu
21691da177e4SLinus Torvalds
21701da177e4SLinus Torvaldsmenu "Power management options"
21711da177e4SLinus Torvalds
2172eceab4acSRussell Kingsource "kernel/power/Kconfig"
21731da177e4SLinus Torvalds
2174f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
217519a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2176f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2177f4cb5700SJohannes Berg	def_bool y
2178f4cb5700SJohannes Berg
217915e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
21808b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
21811b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
218215e0d9e3SArnd Bergmann
2183603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2184603fb42aSSebastian Capella	bool
2185603fb42aSSebastian Capella	depends on MMU
2186603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2187603fb42aSSebastian Capella
21881da177e4SLinus Torvaldsendmenu
21891da177e4SLinus Torvalds
2190916f743dSKumar Galasource "drivers/firmware/Kconfig"
2191916f743dSKumar Gala
2192652ccae5SArd Biesheuvelif CRYPTO
2193652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2194652ccae5SArd Biesheuvelendif
21951da177e4SLinus Torvalds
2196749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2197