xref: /linux/arch/arm/Kconfig (revision 6700397a8164f58a6637fa26d9fd752aa8cf2fd1)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4e17c6d56SDavid Woodhouse	select HAVE_AOUT
524056f52SRussell King	select HAVE_DMA_API_DEBUG
62064c946SAdrian Bunk	select HAVE_IDE
72778f620SRussell King	select HAVE_MEMBLOCK
812b824fbSAlessandro Zummo	select RTC_LIB
975e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
10a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
11fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
125cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
13856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
149edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
15606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1680be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
1780be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
180e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
191fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
20e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
21e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
226e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
23e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
247ada189fSJamie Iles	select HAVE_PERF_EVENTS
257ada189fSJamie Iles	select PERF_USE_VMALLOC
26e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
27e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
28ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
29e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
30e2a93eccSLennert Buytenhek	select HAVE_SPARSE_IRQ
3125a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
321da177e4SLinus Torvalds	help
331da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
34f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
351da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
361da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
371da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
381da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
391da177e4SLinus Torvalds
4074facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
4174facffeSRussell King	bool
4274facffeSRussell King
431a189b97SRussell Kingconfig HAVE_PWM
441a189b97SRussell King	bool
451a189b97SRussell King
460b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
470b05da72SHans Ulli Kroll	bool
480b05da72SHans Ulli Kroll
4975e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
5075e7153aSRalf Baechle	bool
5175e7153aSRalf Baechle
52112f38a4SRussell Kingconfig HAVE_SCHED_CLOCK
53112f38a4SRussell King	bool
54112f38a4SRussell King
550a938b97SDavid Brownellconfig GENERIC_GPIO
560a938b97SDavid Brownell	bool
570a938b97SDavid Brownell
585cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET
595cfc8ee0SJohn Stultz	bool
605cfc8ee0SJohn Stultz	default n
61746140c7SKevin Hilman
620567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS
630567a0c0SKevin Hilman	bool
640567a0c0SKevin Hilman
65a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST
66a8655e83SCatalin Marinas	bool
67a8655e83SCatalin Marinas	depends on GENERIC_CLOCKEVENTS
685388a6b2SRussell King	default y if SMP
69a8655e83SCatalin Marinas
70bf9dd360SRob Herringconfig KTIME_SCALAR
71bf9dd360SRob Herring	bool
72bf9dd360SRob Herring	default y
73bf9dd360SRob Herring
74bc581770SLinus Walleijconfig HAVE_TCM
75bc581770SLinus Walleij	bool
76bc581770SLinus Walleij	select GENERIC_ALLOCATOR
77bc581770SLinus Walleij
78e119bfffSRussell Kingconfig HAVE_PROC_CPU
79e119bfffSRussell King	bool
80e119bfffSRussell King
815ea81769SAl Viroconfig NO_IOPORT
825ea81769SAl Viro	bool
835ea81769SAl Viro
841da177e4SLinus Torvaldsconfig EISA
851da177e4SLinus Torvalds	bool
861da177e4SLinus Torvalds	---help---
871da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
881da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
891da177e4SLinus Torvalds
901da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
911da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
921da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
931da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
941da177e4SLinus Torvalds
951da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
961da177e4SLinus Torvalds
971da177e4SLinus Torvalds	  Otherwise, say N.
981da177e4SLinus Torvalds
991da177e4SLinus Torvaldsconfig SBUS
1001da177e4SLinus Torvalds	bool
1011da177e4SLinus Torvalds
1021da177e4SLinus Torvaldsconfig MCA
1031da177e4SLinus Torvalds	bool
1041da177e4SLinus Torvalds	help
1051da177e4SLinus Torvalds	  MicroChannel Architecture is found in some IBM PS/2 machines and
1061da177e4SLinus Torvalds	  laptops.  It is a bus system similar to PCI or ISA. See
1071da177e4SLinus Torvalds	  <file:Documentation/mca.txt> (and especially the web page given
1081da177e4SLinus Torvalds	  there) before attempting to build an MCA bus kernel.
1091da177e4SLinus Torvalds
110f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
111f16fb1ecSRussell King	bool
112f16fb1ecSRussell King	default y
113f16fb1ecSRussell King
114f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
115f76e9154SNicolas Pitre	bool
116f76e9154SNicolas Pitre	depends on !SMP
117f76e9154SNicolas Pitre	default y
118f76e9154SNicolas Pitre
119f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
120f16fb1ecSRussell King	bool
121f16fb1ecSRussell King	default y
122f16fb1ecSRussell King
1237ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1247ad1bcb2SRussell King	bool
1257ad1bcb2SRussell King	default y
1267ad1bcb2SRussell King
1274a2581a0SThomas Gleixnerconfig HARDIRQS_SW_RESEND
1284a2581a0SThomas Gleixner	bool
1294a2581a0SThomas Gleixner	default y
1304a2581a0SThomas Gleixner
1314a2581a0SThomas Gleixnerconfig GENERIC_IRQ_PROBE
1324a2581a0SThomas Gleixner	bool
1334a2581a0SThomas Gleixner	default y
1344a2581a0SThomas Gleixner
13595c354feSNick Pigginconfig GENERIC_LOCKBREAK
13695c354feSNick Piggin	bool
13795c354feSNick Piggin	default y
13895c354feSNick Piggin	depends on SMP && PREEMPT
13995c354feSNick Piggin
1401da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1411da177e4SLinus Torvalds	bool
1421da177e4SLinus Torvalds	default y
1431da177e4SLinus Torvalds
1441da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1451da177e4SLinus Torvalds	bool
1461da177e4SLinus Torvalds
147f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
148f0d1b0b3SDavid Howells	bool
149f0d1b0b3SDavid Howells
150f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
151f0d1b0b3SDavid Howells	bool
152f0d1b0b3SDavid Howells
15389c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
15489c52ed4SBen Dooks	bool
15589c52ed4SBen Dooks	help
15689c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
15789c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
15889c52ed4SBen Dooks	  it.
15989c52ed4SBen Dooks
160c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT
161c7b0aff4SKevin Hilman       def_bool y
162c7b0aff4SKevin Hilman
163b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
164b89c3b16SAkinobu Mita	bool
165b89c3b16SAkinobu Mita	default y
166b89c3b16SAkinobu Mita
1671da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1681da177e4SLinus Torvalds	bool
1691da177e4SLinus Torvalds	default y
1701da177e4SLinus Torvalds
171a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
172a08b6b79Sviro@ZenIV.linux.org.uk	bool
173a08b6b79Sviro@ZenIV.linux.org.uk
1745ac6da66SChristoph Lameterconfig ZONE_DMA
1755ac6da66SChristoph Lameter	bool
1765ac6da66SChristoph Lameter
177ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
178ccd7ab7fSFUJITA Tomonori       def_bool y
179ccd7ab7fSFUJITA Tomonori
1801da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1811da177e4SLinus Torvalds	bool
1821da177e4SLinus Torvalds
1831da177e4SLinus Torvaldsconfig FIQ
1841da177e4SLinus Torvalds	bool
1851da177e4SLinus Torvalds
186034d2f5aSAl Viroconfig ARCH_MTD_XIP
187034d2f5aSAl Viro	bool
188034d2f5aSAl Viro
189c760fc19SHyok S. Choiconfig VECTORS_BASE
190c760fc19SHyok S. Choi	hex
1916afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
192c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
193c760fc19SHyok S. Choi	default 0x00000000
194c760fc19SHyok S. Choi	help
195c760fc19SHyok S. Choi	  The base address of exception vectors.
196c760fc19SHyok S. Choi
197dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
1984eb979d4SRussell King	bool "Patch physical to virtual translations at runtime"
199b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
200dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
201dc21af99SRussell King	help
202111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
203111e9a5cSRussell King	  boot and module load time according to the position of the
204111e9a5cSRussell King	  kernel in system memory.
205dc21af99SRussell King
206111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
207111e9a5cSRussell King	  of physical memory is at a 16MB boundary, or theoretically 64K
208111e9a5cSRussell King	  for the MSM machine class.
209dc21af99SRussell King
210cada3c08SRussell Kingconfig ARM_PATCH_PHYS_VIRT_16BIT
211cada3c08SRussell King	def_bool y
212cada3c08SRussell King	depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
213111e9a5cSRussell King	help
214111e9a5cSRussell King	  This option extends the physical to virtual translation patching
215111e9a5cSRussell King	  to allow physical memory down to a theoretical minimum of 64K
216111e9a5cSRussell King	  boundaries.
217cada3c08SRussell King
2181da177e4SLinus Torvaldssource "init/Kconfig"
2191da177e4SLinus Torvalds
220dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
221dc52ddc0SMatt Helsley
2221da177e4SLinus Torvaldsmenu "System Type"
2231da177e4SLinus Torvalds
2243c427975SHyok S. Choiconfig MMU
2253c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2263c427975SHyok S. Choi	default y
2273c427975SHyok S. Choi	help
2283c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2293c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2303c427975SHyok S. Choi
231ccf50e23SRussell King#
232ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
233ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
234ccf50e23SRussell King#
2351da177e4SLinus Torvaldschoice
2361da177e4SLinus Torvalds	prompt "ARM system type"
2376a0e2430SCatalin Marinas	default ARCH_VERSATILE
2381da177e4SLinus Torvalds
2394af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2404af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2414af6fee1SDeepak Saxena	select ARM_AMBA
24289c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
2436d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
244aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
245c5a0adb5SRussell King	select ICST
24613edd86dSRussell King	select GENERIC_CLOCKEVENTS
247f4b8b319SRussell King	select PLAT_VERSATILE
248c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
2494af6fee1SDeepak Saxena	help
2504af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2514af6fee1SDeepak Saxena
2524af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2534af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2544af6fee1SDeepak Saxena	select ARM_AMBA
2556d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
256aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
257c5a0adb5SRussell King	select ICST
258ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
259eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
260f4b8b319SRussell King	select PLAT_VERSATILE
2613cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
262e3887714SRussell King	select ARM_TIMER_SP804
263b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
2644af6fee1SDeepak Saxena	help
2654af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
2664af6fee1SDeepak Saxena
2674af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
2684af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
2694af6fee1SDeepak Saxena	select ARM_AMBA
2704af6fee1SDeepak Saxena	select ARM_VIC
2716d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
272aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
273c5a0adb5SRussell King	select ICST
27489df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
275bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
276f4b8b319SRussell King	select PLAT_VERSATILE
2773414ba8cSRussell King	select PLAT_VERSATILE_CLCD
278c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
279e3887714SRussell King	select ARM_TIMER_SP804
2804af6fee1SDeepak Saxena	help
2814af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
2824af6fee1SDeepak Saxena
283ceade897SRussell Kingconfig ARCH_VEXPRESS
284ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
285ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
286ceade897SRussell King	select ARM_AMBA
287ceade897SRussell King	select ARM_TIMER_SP804
2886d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
289aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
290ceade897SRussell King	select GENERIC_CLOCKEVENTS
291ceade897SRussell King	select HAVE_CLK
29295c34f83SNick Bowler	select HAVE_PATA_PLATFORM
293ceade897SRussell King	select ICST
294ceade897SRussell King	select PLAT_VERSATILE
2950fb44b91SRussell King	select PLAT_VERSATILE_CLCD
296ceade897SRussell King	help
297ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
298ceade897SRussell King
2998fc5ffa0SAndrew Victorconfig ARCH_AT91
3008fc5ffa0SAndrew Victor	bool "Atmel AT91"
301f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
30293686ae8SDavid Brownell	select HAVE_CLK
303bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
3043d51f259SJean-Christophe PLAGNIOL-VILLARD	select ARM_PATCH_PHYS_VIRT if MMU
3054af6fee1SDeepak Saxena	help
3062b3b3516SAndrew Victor	  This enables support for systems based on the Atmel AT91RM9200,
3072b3b3516SAndrew Victor	  AT91SAM9 and AT91CAP9 processors.
3084af6fee1SDeepak Saxena
309ccf50e23SRussell Kingconfig ARCH_BCMRING
310ccf50e23SRussell King	bool "Broadcom BCMRING"
311ccf50e23SRussell King	depends on MMU
312ccf50e23SRussell King	select CPU_V6
313ccf50e23SRussell King	select ARM_AMBA
31482d63734SRussell King	select ARM_TIMER_SP804
3156d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
316ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
317ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
318ccf50e23SRussell King	help
319ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
320ccf50e23SRussell King
3211da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3224af6fee1SDeepak Saxena	bool "Cirrus Logic CLPS711x/EP721x-based"
323c750815eSRussell King	select CPU_ARM720T
3245cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
325f999b8bdSMartin Michlmayr	help
326f999b8bdSMartin Michlmayr	  Support for Cirrus Logic 711x/721x based boards.
3271da177e4SLinus Torvalds
328d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
329d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
33000d2711dSImre Kaloz	select CPU_V6K
331d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
332d94f944eSAnton Vorontsov	select ARM_GIC
3330b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3345f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
335d94f944eSAnton Vorontsov	help
336d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
337d94f944eSAnton Vorontsov
338788c9700SRussell Kingconfig ARCH_GEMINI
339788c9700SRussell King	bool "Cortina Systems Gemini"
340788c9700SRussell King	select CPU_FA526
341788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3425cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
343788c9700SRussell King	help
344788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
345788c9700SRussell King
3463a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
3473a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
3483a6cb8ceSArnd Bergmann	select CPU_V7
3493a6cb8ceSArnd Bergmann	select GENERIC_TIME
3503a6cb8ceSArnd Bergmann	select NO_IOPORT
3513a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
3523a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
3533a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
3543a6cb8ceSArnd Bergmann	select USE_OF
3553a6cb8ceSArnd Bergmann	select ZONE_DMA
3563a6cb8ceSArnd Bergmann	help
3573a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
3583a6cb8ceSArnd Bergmann
3591da177e4SLinus Torvaldsconfig ARCH_EBSA110
3601da177e4SLinus Torvalds	bool "EBSA-110"
361c750815eSRussell King	select CPU_SA110
362f7e68bbfSRussell King	select ISA
363c5eb2a2bSRussell King	select NO_IOPORT
3645cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3651da177e4SLinus Torvalds	help
3661da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
367f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3681da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3691da177e4SLinus Torvalds	  parallel port.
3701da177e4SLinus Torvalds
371e7736d47SLennert Buytenhekconfig ARCH_EP93XX
372e7736d47SLennert Buytenhek	bool "EP93xx-based"
373c750815eSRussell King	select CPU_ARM920T
374e7736d47SLennert Buytenhek	select ARM_AMBA
375e7736d47SLennert Buytenhek	select ARM_VIC
3766d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
3777444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
378eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
3795cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
380e7736d47SLennert Buytenhek	help
381e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
382e7736d47SLennert Buytenhek
3831da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3841da177e4SLinus Torvalds	bool "FootBridge"
385c750815eSRussell King	select CPU_SA110
3861da177e4SLinus Torvalds	select FOOTBRIDGE
3874e8d7637SRussell King	select GENERIC_CLOCKEVENTS
388f999b8bdSMartin Michlmayr	help
389f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
390f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3911da177e4SLinus Torvalds
392788c9700SRussell Kingconfig ARCH_MXC
393788c9700SRussell King	bool "Freescale MXC/iMX-based"
394788c9700SRussell King	select GENERIC_CLOCKEVENTS
395788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3966d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
397234b6cedSRussell King	select CLKSRC_MMIO
3988b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
399c124befcSJan Weitzel	select HAVE_SCHED_CLOCK
400788c9700SRussell King	help
401788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
402788c9700SRussell King
4031d3f33d5SShawn Guoconfig ARCH_MXS
4041d3f33d5SShawn Guo	bool "Freescale MXS-based"
4051d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4061d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
407b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4085c61ddcfSRussell King	select CLKSRC_MMIO
4091d3f33d5SShawn Guo	help
4101d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4111d3f33d5SShawn Guo
4124af6fee1SDeepak Saxenaconfig ARCH_NETX
4134af6fee1SDeepak Saxena	bool "Hilscher NetX based"
414234b6cedSRussell King	select CLKSRC_MMIO
415c750815eSRussell King	select CPU_ARM926T
4164af6fee1SDeepak Saxena	select ARM_VIC
4172fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
418f999b8bdSMartin Michlmayr	help
4194af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4204af6fee1SDeepak Saxena
4214af6fee1SDeepak Saxenaconfig ARCH_H720X
4224af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
423c750815eSRussell King	select CPU_ARM720T
4244af6fee1SDeepak Saxena	select ISA_DMA_API
4255cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4264af6fee1SDeepak Saxena	help
4274af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4284af6fee1SDeepak Saxena
4293b938be6SRussell Kingconfig ARCH_IOP13XX
4303b938be6SRussell King	bool "IOP13xx-based"
4313b938be6SRussell King	depends on MMU
432c750815eSRussell King	select CPU_XSC3
4333b938be6SRussell King	select PLAT_IOP
4343b938be6SRussell King	select PCI
4353b938be6SRussell King	select ARCH_SUPPORTS_MSI
4368d5796d2SLennert Buytenhek	select VMSPLIT_1G
4373b938be6SRussell King	help
4383b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4393b938be6SRussell King
4403f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4413f7e5815SLennert Buytenhek	bool "IOP32x-based"
442a4f7e763SRussell King	depends on MMU
443c750815eSRussell King	select CPU_XSCALE
4447ae1f7ecSLennert Buytenhek	select PLAT_IOP
445f7e68bbfSRussell King	select PCI
446bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
447f999b8bdSMartin Michlmayr	help
4483f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4493f7e5815SLennert Buytenhek	  processors.
4503f7e5815SLennert Buytenhek
4513f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4523f7e5815SLennert Buytenhek	bool "IOP33x-based"
4533f7e5815SLennert Buytenhek	depends on MMU
454c750815eSRussell King	select CPU_XSCALE
4557ae1f7ecSLennert Buytenhek	select PLAT_IOP
4563f7e5815SLennert Buytenhek	select PCI
457bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
4583f7e5815SLennert Buytenhek	help
4593f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4601da177e4SLinus Torvalds
4613b938be6SRussell Kingconfig ARCH_IXP23XX
4623b938be6SRussell King 	bool "IXP23XX-based"
463588ef769SDan Williams	depends on MMU
464c750815eSRussell King	select CPU_XSC3
465285f5fa7SDan Williams 	select PCI
4665cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
467285f5fa7SDan Williams	help
4683b938be6SRussell King	  Support for Intel's IXP23xx (XScale) family of processors.
4691da177e4SLinus Torvalds
4701da177e4SLinus Torvaldsconfig ARCH_IXP2000
4711da177e4SLinus Torvalds	bool "IXP2400/2800-based"
472a4f7e763SRussell King	depends on MMU
473c750815eSRussell King	select CPU_XSCALE
474f7e68bbfSRussell King	select PCI
4755cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
476f999b8bdSMartin Michlmayr	help
477f999b8bdSMartin Michlmayr	  Support for Intel's IXP2400/2800 (XScale) family of processors.
4781da177e4SLinus Torvalds
4793b938be6SRussell Kingconfig ARCH_IXP4XX
4803b938be6SRussell King	bool "IXP4xx-based"
481a4f7e763SRussell King	depends on MMU
482234b6cedSRussell King	select CLKSRC_MMIO
483c750815eSRussell King	select CPU_XSCALE
4848858e9afSMilan Svoboda	select GENERIC_GPIO
4853b938be6SRussell King	select GENERIC_CLOCKEVENTS
4865b0d495cSRussell King	select HAVE_SCHED_CLOCK
4870b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
488485bdde7SRussell King	select DMABOUNCE if PCI
489c4713074SLennert Buytenhek	help
4903b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
491c4713074SLennert Buytenhek
492edabd38eSSaeed Bisharaconfig ARCH_DOVE
493edabd38eSSaeed Bishara	bool "Marvell Dove"
4947b769bb3SKonstantin Porotchkin	select CPU_V7
495edabd38eSSaeed Bishara	select PCI
496edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
497edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
498edabd38eSSaeed Bishara	select PLAT_ORION
499edabd38eSSaeed Bishara	help
500edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
501edabd38eSSaeed Bishara
502651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
503651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
504c750815eSRussell King	select CPU_FEROCEON
505651c74c7SSaeed Bishara	select PCI
506a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
507651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
508651c74c7SSaeed Bishara	select PLAT_ORION
509651c74c7SSaeed Bishara	help
510651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
511651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
512651c74c7SSaeed Bishara
51340805949SKevin Wellsconfig ARCH_LPC32XX
51440805949SKevin Wells	bool "NXP LPC32XX"
515234b6cedSRussell King	select CLKSRC_MMIO
51640805949SKevin Wells	select CPU_ARM926T
51740805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
51840805949SKevin Wells	select HAVE_IDE
51940805949SKevin Wells	select ARM_AMBA
52040805949SKevin Wells	select USB_ARCH_HAS_OHCI
5216d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
52240805949SKevin Wells	select GENERIC_TIME
52340805949SKevin Wells	select GENERIC_CLOCKEVENTS
52440805949SKevin Wells	help
52540805949SKevin Wells	  Support for the NXP LPC32XX family of processors
52640805949SKevin Wells
527788c9700SRussell Kingconfig ARCH_MV78XX0
528788c9700SRussell King	bool "Marvell MV78xx0"
529788c9700SRussell King	select CPU_FEROCEON
530788c9700SRussell King	select PCI
531a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
532788c9700SRussell King	select GENERIC_CLOCKEVENTS
533788c9700SRussell King	select PLAT_ORION
534788c9700SRussell King	help
535788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
536788c9700SRussell King	  MV781x0, MV782x0.
537788c9700SRussell King
538788c9700SRussell Kingconfig ARCH_ORION5X
539788c9700SRussell King	bool "Marvell Orion"
540788c9700SRussell King	depends on MMU
541788c9700SRussell King	select CPU_FEROCEON
542788c9700SRussell King	select PCI
543a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
544788c9700SRussell King	select GENERIC_CLOCKEVENTS
545788c9700SRussell King	select PLAT_ORION
546788c9700SRussell King	help
547788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
548788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
549788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
550788c9700SRussell King
551788c9700SRussell Kingconfig ARCH_MMP
5522f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
553788c9700SRussell King	depends on MMU
554788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5556d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
556788c9700SRussell King	select GENERIC_CLOCKEVENTS
55728bb7bc6SRussell King	select HAVE_SCHED_CLOCK
558788c9700SRussell King	select TICK_ONESHOT
559788c9700SRussell King	select PLAT_PXA
5600bd86961SHaojian Zhuang	select SPARSE_IRQ
561788c9700SRussell King	help
5622f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
563788c9700SRussell King
564c53c9cf6SAndrew Victorconfig ARCH_KS8695
565c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
566c750815eSRussell King	select CPU_ARM922T
56772880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
5685cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
569c53c9cf6SAndrew Victor	help
570c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
571c53c9cf6SAndrew Victor	  System-on-Chip devices.
572c53c9cf6SAndrew Victor
573788c9700SRussell Kingconfig ARCH_W90X900
574788c9700SRussell King	bool "Nuvoton W90X900 CPU"
575788c9700SRussell King	select CPU_ARM926T
576c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5776d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5786fa5d5f7SRussell King	select CLKSRC_MMIO
57958b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
580777f9bebSLennert Buytenhek	help
581a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
582a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
583a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
584a8bc4eadSwanzongshun	  link address to know more.
585a8bc4eadSwanzongshun
586a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
587a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
588585cf175STzachi Perelstein
589a62e9030Swanzongshunconfig ARCH_NUC93X
590a62e9030Swanzongshun	bool "Nuvoton NUC93X CPU"
591a62e9030Swanzongshun	select CPU_ARM926T
5926d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
593a62e9030Swanzongshun	help
594a62e9030Swanzongshun	  Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
595a62e9030Swanzongshun	  low-power and high performance MPEG-4/JPEG multimedia controller chip.
596a62e9030Swanzongshun
597c5f80065SErik Gillingconfig ARCH_TEGRA
598c5f80065SErik Gilling	bool "NVIDIA Tegra"
5994073723aSRussell King	select CLKDEV_LOOKUP
600234b6cedSRussell King	select CLKSRC_MMIO
601c5f80065SErik Gilling	select GENERIC_TIME
602c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
603c5f80065SErik Gilling	select GENERIC_GPIO
604c5f80065SErik Gilling	select HAVE_CLK
605e3f4c0abSRussell King	select HAVE_SCHED_CLOCK
6067056d423SColin Cross	select ARCH_HAS_CPUFREQ
607c5f80065SErik Gilling	help
608c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
609c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
610c5f80065SErik Gilling
6114af6fee1SDeepak Saxenaconfig ARCH_PNX4008
6124af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
613c750815eSRussell King	select CPU_ARM926T
6146d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6155cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6164af6fee1SDeepak Saxena	help
6174af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
6184af6fee1SDeepak Saxena
6191da177e4SLinus Torvaldsconfig ARCH_PXA
6202c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
621a4f7e763SRussell King	depends on MMU
622034d2f5aSAl Viro	select ARCH_MTD_XIP
62389c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
6246d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
625234b6cedSRussell King	select CLKSRC_MMIO
6267444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
627981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
6287ce83018SRussell King	select HAVE_SCHED_CLOCK
629a88264c2SRussell King	select TICK_ONESHOT
630bd5ce433SEric Miao	select PLAT_PXA
6316ac6b817SHaojian Zhuang	select SPARSE_IRQ
6324e234cc0SEric Miao	select AUTO_ZRELADDR
6338a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
634f999b8bdSMartin Michlmayr	help
6352c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6361da177e4SLinus Torvalds
637788c9700SRussell Kingconfig ARCH_MSM
638788c9700SRussell King	bool "Qualcomm MSM"
6394b536b8dSSteve Muckle	select HAVE_CLK
64049cbe786SEric Miao	select GENERIC_CLOCKEVENTS
641923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
642bd32344aSStephen Boyd	select CLKDEV_LOOKUP
64349cbe786SEric Miao	help
6444b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6454b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6464b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6474b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6484b53eb4fSDaniel Walker	  (clock and power control, etc).
64949cbe786SEric Miao
650c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
6516d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
6526d72ad35SPaul Mundt	select HAVE_CLK
6535e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
654aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
6556d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
6566d72ad35SPaul Mundt	select NO_IOPORT
6576d72ad35SPaul Mundt	select SPARSE_IRQ
65860f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
659e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
660c793c1b0SMagnus Damm	help
6616d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
662c793c1b0SMagnus Damm
6631da177e4SLinus Torvaldsconfig ARCH_RPC
6641da177e4SLinus Torvalds	bool "RiscPC"
6651da177e4SLinus Torvalds	select ARCH_ACORN
6661da177e4SLinus Torvalds	select FIQ
6671da177e4SLinus Torvalds	select TIMER_ACORN
668a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
669341eb781SBen Dooks	select HAVE_PATA_PLATFORM
670065909b9SRussell King	select ISA_DMA_API
6715ea81769SAl Viro	select NO_IOPORT
67207f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6735cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6741da177e4SLinus Torvalds	help
6751da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6761da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6771da177e4SLinus Torvalds
6781da177e4SLinus Torvaldsconfig ARCH_SA1100
6791da177e4SLinus Torvalds	bool "SA1100-based"
680234b6cedSRussell King	select CLKSRC_MMIO
681c750815eSRussell King	select CPU_SA1100
682f7e68bbfSRussell King	select ISA
68305944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
684034d2f5aSAl Viro	select ARCH_MTD_XIP
68589c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
6861937f5b9SRussell King	select CPU_FREQ
6873e238be2SRussell King	select GENERIC_CLOCKEVENTS
6889483a578SDavid Brownell	select HAVE_CLK
6895094b92fSRussell King	select HAVE_SCHED_CLOCK
6903e238be2SRussell King	select TICK_ONESHOT
6917444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
692f999b8bdSMartin Michlmayr	help
693f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6941da177e4SLinus Torvalds
6951da177e4SLinus Torvaldsconfig ARCH_S3C2410
69663b1f51bSBen Dooks	bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
6970a938b97SDavid Brownell	select GENERIC_GPIO
6989d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
6999483a578SDavid Brownell	select HAVE_CLK
700e83626f2SThomas Abraham	select CLKDEV_LOOKUP
7015cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
70220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
7031da177e4SLinus Torvalds	help
7041da177e4SLinus Torvalds	  Samsung S3C2410X CPU based systems, such as the Simtec Electronics
7051da177e4SLinus Torvalds	  BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
706f6c8965aSMartin Michlmayr	  the Samsung SMDK2410 development board (and derivatives).
7071da177e4SLinus Torvalds
70863b1f51bSBen Dooks	  Note, the S3C2416 and the S3C2450 are so close that they even share
70925985edcSLucas De Marchi	  the same SoC ID code. This means that there is no separate machine
71063b1f51bSBen Dooks	  directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
71163b1f51bSBen Dooks
712a08ab637SBen Dooksconfig ARCH_S3C64XX
713a08ab637SBen Dooks	bool "Samsung S3C64XX"
71489f1fa08SBen Dooks	select PLAT_SAMSUNG
71589f0ce72SBen Dooks	select CPU_V6
71689f0ce72SBen Dooks	select ARM_VIC
717a08ab637SBen Dooks	select HAVE_CLK
718*6700397aSMark Brown	select HAVE_TCM
719226e85f4SThomas Abraham	select CLKDEV_LOOKUP
72089f0ce72SBen Dooks	select NO_IOPORT
7215cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
72289c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
72389f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
72489f0ce72SBen Dooks	select SAMSUNG_CLKSRC
72589f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
72689f0ce72SBen Dooks	select SAMSUNG_IRQ_UART
72789f0ce72SBen Dooks	select S3C_GPIO_TRACK
72889f0ce72SBen Dooks	select S3C_DEV_NAND
72989f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
73089f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
73120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
732c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
733a08ab637SBen Dooks	help
734a08ab637SBen Dooks	  Samsung S3C64XX series based systems
735a08ab637SBen Dooks
73649b7a491SKukjin Kimconfig ARCH_S5P64X0
73749b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
738c4ffccddSKukjin Kim	select CPU_V6
739c4ffccddSKukjin Kim	select GENERIC_GPIO
740c4ffccddSKukjin Kim	select HAVE_CLK
741d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
7420665ccc4SChanwoo Choi	select CLKSRC_MMIO
743c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
7449e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
7459e65bbf2SSangbeom Kim	select HAVE_SCHED_CLOCK
74620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
747754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
748c4ffccddSKukjin Kim	help
74949b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
75049b7a491SKukjin Kim	  SMDK6450.
751c4ffccddSKukjin Kim
752acc84707SMarek Szyprowskiconfig ARCH_S5PC100
753acc84707SMarek Szyprowski	bool "Samsung S5PC100"
7545a7652f2SByungho Min	select GENERIC_GPIO
7555a7652f2SByungho Min	select HAVE_CLK
75629e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
7575a7652f2SByungho Min	select CPU_V7
758d6d502faSKukjin Kim	select ARM_L1_CACHE_SHIFT_6
759925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
76020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
761754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
762c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
7635a7652f2SByungho Min	help
764acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
7655a7652f2SByungho Min
766170f4e42SKukjin Kimconfig ARCH_S5PV210
767170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
768170f4e42SKukjin Kim	select CPU_V7
769eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
7700f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
771170f4e42SKukjin Kim	select GENERIC_GPIO
772170f4e42SKukjin Kim	select HAVE_CLK
773b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
7740665ccc4SChanwoo Choi	select CLKSRC_MMIO
775170f4e42SKukjin Kim	select ARM_L1_CACHE_SHIFT_6
776d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
7779e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
7789e65bbf2SSangbeom Kim	select HAVE_SCHED_CLOCK
77920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
780754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
781c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
782170f4e42SKukjin Kim	help
783170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
784170f4e42SKukjin Kim
78510606aadSKukjin Kimconfig ARCH_EXYNOS4
78610606aadSKukjin Kim	bool "Samsung EXYNOS4"
787cc0e72b8SChanghwan Youn	select CPU_V7
788f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
7890f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
790cc0e72b8SChanghwan Youn	select GENERIC_GPIO
791cc0e72b8SChanghwan Youn	select HAVE_CLK
792badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
793b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
794cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
795754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
79620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
797c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
798cc0e72b8SChanghwan Youn	help
79910606aadSKukjin Kim	  Samsung EXYNOS4 series based systems
800cc0e72b8SChanghwan Youn
8011da177e4SLinus Torvaldsconfig ARCH_SHARK
8021da177e4SLinus Torvalds	bool "Shark"
803c750815eSRussell King	select CPU_SA110
804f7e68bbfSRussell King	select ISA
805f7e68bbfSRussell King	select ISA_DMA
8063bca103aSNicolas Pitre	select ZONE_DMA
807f7e68bbfSRussell King	select PCI
8085cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
809f999b8bdSMartin Michlmayr	help
810f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
811f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
8121da177e4SLinus Torvalds
81383ef3338SHans J. Kochconfig ARCH_TCC_926
81483ef3338SHans J. Koch	bool "Telechips TCC ARM926-based systems"
815234b6cedSRussell King	select CLKSRC_MMIO
81683ef3338SHans J. Koch	select CPU_ARM926T
81783ef3338SHans J. Koch	select HAVE_CLK
8186d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
81983ef3338SHans J. Koch	select GENERIC_CLOCKEVENTS
82083ef3338SHans J. Koch	help
82183ef3338SHans J. Koch	  Support for Telechips TCC ARM926-based systems.
82283ef3338SHans J. Koch
823d98aac75SLinus Walleijconfig ARCH_U300
824d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
825d98aac75SLinus Walleij	depends on MMU
826234b6cedSRussell King	select CLKSRC_MMIO
827d98aac75SLinus Walleij	select CPU_ARM926T
8285c21b7caSRussell King	select HAVE_SCHED_CLOCK
829bc581770SLinus Walleij	select HAVE_TCM
830d98aac75SLinus Walleij	select ARM_AMBA
831d98aac75SLinus Walleij	select ARM_VIC
832d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
8336d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
834aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
835d98aac75SLinus Walleij	select GENERIC_GPIO
836d98aac75SLinus Walleij	help
837d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
838d98aac75SLinus Walleij
839ccf50e23SRussell Kingconfig ARCH_U8500
840ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
841ccf50e23SRussell King	select CPU_V7
842ccf50e23SRussell King	select ARM_AMBA
843ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
8446d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
84594bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
8467c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
847ccf50e23SRussell King	help
848ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
849ccf50e23SRussell King
850ccf50e23SRussell Kingconfig ARCH_NOMADIK
851ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
852ccf50e23SRussell King	select ARM_AMBA
853ccf50e23SRussell King	select ARM_VIC
854ccf50e23SRussell King	select CPU_ARM926T
8556d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
856ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
857ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
858ccf50e23SRussell King	help
859ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
860ccf50e23SRussell King
8617c6337e2SKevin Hilmanconfig ARCH_DAVINCI
8627c6337e2SKevin Hilman	bool "TI DaVinci"
8637c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
864dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
8653bca103aSNicolas Pitre	select ZONE_DMA
8669232fcc9SKevin Hilman	select HAVE_IDE
8676d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
86820e9969bSDavid Brownell	select GENERIC_ALLOCATOR
869dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
870ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
8717c6337e2SKevin Hilman	help
8727c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
8737c6337e2SKevin Hilman
8743b938be6SRussell Kingconfig ARCH_OMAP
8753b938be6SRussell King	bool "TI OMAP"
8769483a578SDavid Brownell	select HAVE_CLK
8777444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
87889c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
879354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
88006cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
881dc548fbbSRussell King	select HAVE_SCHED_CLOCK
8829af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
8833b938be6SRussell King	help
8846e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
8853b938be6SRussell King
886cee37e50Sviresh kumarconfig PLAT_SPEAR
887cee37e50Sviresh kumar	bool "ST SPEAr"
888cee37e50Sviresh kumar	select ARM_AMBA
889cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
8906d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
891d6e15d78SRussell King	select CLKSRC_MMIO
892cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
893cee37e50Sviresh kumar	select HAVE_CLK
894cee37e50Sviresh kumar	help
895cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
896cee37e50Sviresh kumar
89721f47fbcSAlexey Charkovconfig ARCH_VT8500
89821f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
89921f47fbcSAlexey Charkov	select CPU_ARM926T
90021f47fbcSAlexey Charkov	select GENERIC_GPIO
90121f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
90221f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
90321f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
90421f47fbcSAlexey Charkov	select HAVE_PWM
90521f47fbcSAlexey Charkov	help
90621f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
90702c981c0SBinghua Duan
908b85a3ef4SJohn Linnconfig ARCH_ZYNQ
909b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
91002c981c0SBinghua Duan	select CPU_V7
91102c981c0SBinghua Duan	select GENERIC_TIME
91202c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
91302c981c0SBinghua Duan	select CLKDEV_LOOKUP
914b85a3ef4SJohn Linn	select ARM_GIC
915b85a3ef4SJohn Linn	select ARM_AMBA
916b85a3ef4SJohn Linn	select ICST
91702c981c0SBinghua Duan	select USE_OF
91802c981c0SBinghua Duan	help
919b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
9201da177e4SLinus Torvaldsendchoice
9211da177e4SLinus Torvalds
922ccf50e23SRussell King#
923ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
924ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
925ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
926ccf50e23SRussell King#
92795b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
92895b8f20fSRussell King
92995b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
93095b8f20fSRussell King
9311da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
9321da177e4SLinus Torvalds
933d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
934d94f944eSAnton Vorontsov
93595b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
93695b8f20fSRussell King
93795b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
93895b8f20fSRussell King
939e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
940e7736d47SLennert Buytenhek
9411da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
9421da177e4SLinus Torvalds
94359d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
94459d3a193SPaulius Zaleckas
94595b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
94695b8f20fSRussell King
9471da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
9481da177e4SLinus Torvalds
9493f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
9503f7e5815SLennert Buytenhek
9513f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
9521da177e4SLinus Torvalds
953285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
954285f5fa7SDan Williams
9551da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
9561da177e4SLinus Torvalds
9571da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig"
9581da177e4SLinus Torvalds
959c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig"
960c4713074SLennert Buytenhek
96195b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
96295b8f20fSRussell King
96395b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
96495b8f20fSRussell King
96540805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig"
96640805949SKevin Wells
96795b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
96895b8f20fSRussell King
969794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
970794d15b2SStanislav Samsonov
97195b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
9721da177e4SLinus Torvalds
9731d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
9741d3f33d5SShawn Guo
97595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
97649cbe786SEric Miao
97795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
97895b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
97995b8f20fSRussell King
980d91a8910SRussell Kingsource "arch/arm/mach-nuc93x/Kconfig"
981d91a8910SRussell King
982d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
983d48af15eSTony Lindgren
984d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
9851da177e4SLinus Torvalds
9861dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
9871dbae815STony Lindgren
9889dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
989585cf175STzachi Perelstein
99095b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
99195b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9921da177e4SLinus Torvalds
99395b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
99495b8f20fSRussell King
99595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
99695b8f20fSRussell King
99795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
998edabd38eSSaeed Bishara
999cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1000a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1001c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig"
1002a21765a7SBen Dooks
1003cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1004a21765a7SBen Dooks
100583ef3338SHans J. Kochsource "arch/arm/plat-tcc/Kconfig"
100683ef3338SHans J. Koch
1007a21765a7SBen Dooksif ARCH_S3C2410
10081da177e4SLinus Torvaldssource "arch/arm/mach-s3c2410/Kconfig"
1009a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1010f1290a49SYauhen Kharuzhysource "arch/arm/mach-s3c2416/Kconfig"
1011a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1012e4d06e39SBen Dookssource "arch/arm/mach-s3c2443/Kconfig"
1013a21765a7SBen Dooksendif
10141da177e4SLinus Torvalds
1015a08ab637SBen Dooksif ARCH_S3C64XX
1016431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1017a08ab637SBen Dooksendif
1018a08ab637SBen Dooks
101949b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1020c4ffccddSKukjin Kim
10215a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
10225a7652f2SByungho Min
1023170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1024170f4e42SKukjin Kim
102510606aadSKukjin Kimsource "arch/arm/mach-exynos4/Kconfig"
1026cc0e72b8SChanghwan Youn
1027882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10281da177e4SLinus Torvalds
1029c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1030c5f80065SErik Gilling
103195b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
10321da177e4SLinus Torvalds
103395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
10341da177e4SLinus Torvalds
10351da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
10361da177e4SLinus Torvalds
1037ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1038420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1039ceade897SRussell King
104021f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
104121f47fbcSAlexey Charkov
10427ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
10437ec80ddfSwanzongshun
10441da177e4SLinus Torvalds# Definitions to make life easier
10451da177e4SLinus Torvaldsconfig ARCH_ACORN
10461da177e4SLinus Torvalds	bool
10471da177e4SLinus Torvalds
10487ae1f7ecSLennert Buytenhekconfig PLAT_IOP
10497ae1f7ecSLennert Buytenhek	bool
1050469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
105108f26b1eSRussell King	select HAVE_SCHED_CLOCK
10527ae1f7ecSLennert Buytenhek
105369b02f6aSLennert Buytenhekconfig PLAT_ORION
105469b02f6aSLennert Buytenhek	bool
1055bfe45e0bSRussell King	select CLKSRC_MMIO
1056dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1057f06a1624SRussell King	select HAVE_SCHED_CLOCK
105869b02f6aSLennert Buytenhek
1059bd5ce433SEric Miaoconfig PLAT_PXA
1060bd5ce433SEric Miao	bool
1061bd5ce433SEric Miao
1062f4b8b319SRussell Kingconfig PLAT_VERSATILE
1063f4b8b319SRussell King	bool
1064f4b8b319SRussell King
1065e3887714SRussell Kingconfig ARM_TIMER_SP804
1066e3887714SRussell King	bool
1067bfe45e0bSRussell King	select CLKSRC_MMIO
1068e3887714SRussell King
10691da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10701da177e4SLinus Torvalds
1071afe4b25eSLennert Buytenhekconfig IWMMXT
1072afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1073ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1074ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1075afe4b25eSLennert Buytenhek	help
1076afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1077afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1078afe4b25eSLennert Buytenhek
10791da177e4SLinus Torvalds#  bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
10801da177e4SLinus Torvaldsconfig XSCALE_PMU
10811da177e4SLinus Torvalds	bool
10821da177e4SLinus Torvalds	depends on CPU_XSCALE && !XSCALE_PMU_TIMER
10831da177e4SLinus Torvalds	default y
10841da177e4SLinus Torvalds
10850f4f0672SJamie Ilesconfig CPU_HAS_PMU
1086e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
10878954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
10880f4f0672SJamie Iles	default y
10890f4f0672SJamie Iles	bool
10900f4f0672SJamie Iles
109152108641Seric miaoconfig MULTI_IRQ_HANDLER
109252108641Seric miao	bool
109352108641Seric miao	help
109452108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
109552108641Seric miao
10963b93e7b0SHyok S. Choiif !MMU
10973b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10983b93e7b0SHyok S. Choiendif
10993b93e7b0SHyok S. Choi
11009cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11019cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1102e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11039cba3cccSCatalin Marinas	help
11049cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
11059cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
11069cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11079cba3cccSCatalin Marinas	  recommended workaround.
11089cba3cccSCatalin Marinas
11097ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11107ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11117ce236fcSCatalin Marinas	depends on CPU_V7
11127ce236fcSCatalin Marinas	help
11137ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11147ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11157ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11167ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11177ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11187ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11197ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11207ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
11217ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
11227ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
11237ce236fcSCatalin Marinas	  available in non-secure mode.
11247ce236fcSCatalin Marinas
1125855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1126855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1127855c551fSCatalin Marinas	depends on CPU_V7
1128855c551fSCatalin Marinas	help
1129855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1130855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1131855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1132855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1133855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1134855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1135855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1136855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1137855c551fSCatalin Marinas
11380516e464SCatalin Marinasconfig ARM_ERRATA_460075
11390516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
11400516e464SCatalin Marinas	depends on CPU_V7
11410516e464SCatalin Marinas	help
11420516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
11430516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
11440516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
11450516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
11460516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
11470516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
11480516e464SCatalin Marinas	  may not be available in non-secure mode.
11490516e464SCatalin Marinas
11509f05027cSWill Deaconconfig ARM_ERRATA_742230
11519f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
11529f05027cSWill Deacon	depends on CPU_V7 && SMP
11539f05027cSWill Deacon	help
11549f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11559f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
11569f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
11579f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
11589f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
11599f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
11609f05027cSWill Deacon	  the two writes.
11619f05027cSWill Deacon
1162a672e99bSWill Deaconconfig ARM_ERRATA_742231
1163a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1164a672e99bSWill Deacon	depends on CPU_V7 && SMP
1165a672e99bSWill Deacon	help
1166a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1167a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1168a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1169a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1170a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1171a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1172a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1173a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1174a672e99bSWill Deacon	  capabilities of the processor.
1175a672e99bSWill Deacon
11769e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
11779e65582aSSantosh Shilimkar	bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
11782839e06cSSantosh Shilimkar	depends on CACHE_L2X0
11799e65582aSSantosh Shilimkar	help
11809e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
11819e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
11829e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
11839e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
11849e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
11859e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
11869e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
11872839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1188cdf357f1SWill Deacon
1189cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1190cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1191cdf357f1SWill Deacon	depends on CPU_V7 && SMP
1192cdf357f1SWill Deacon	help
1193cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1194cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1195cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1196cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1197cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1198cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1199cdf357f1SWill Deacon	  entries regardless of the ASID.
1200475d92fcSWill Deacon
12011f0090a1SRussell Kingconfig PL310_ERRATA_727915
12021f0090a1SRussell King	bool "Background Clean & Invalidate by Way operation can cause data corruption"
12031f0090a1SRussell King	depends on CACHE_L2X0
12041f0090a1SRussell King	help
12051f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12061f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12071f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12081f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12091f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12101f0090a1SRussell King	  Invalidate by Way operation.
12111f0090a1SRussell King
1212475d92fcSWill Deaconconfig ARM_ERRATA_743622
1213475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1214475d92fcSWill Deacon	depends on CPU_V7
1215475d92fcSWill Deacon	help
1216475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1217475d92fcSWill Deacon	  (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1218475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1219475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1220475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1221475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1222475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1223475d92fcSWill Deacon	  processor.
1224475d92fcSWill Deacon
12259a27c27cSWill Deaconconfig ARM_ERRATA_751472
12269a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
12279a27c27cSWill Deacon	depends on CPU_V7 && SMP
12289a27c27cSWill Deacon	help
12299a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
12309a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
12319a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
12329a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
12339a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
12349a27c27cSWill Deacon
1235885028e4SSrinidhi Kasagarconfig ARM_ERRATA_753970
1236885028e4SSrinidhi Kasagar	bool "ARM errata: cache sync operation may be faulty"
1237885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1238885028e4SSrinidhi Kasagar	help
1239885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1240885028e4SSrinidhi Kasagar
1241885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1242885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1243885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1244885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1245885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1246885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1247885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1248885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1249885028e4SSrinidhi Kasagar
1250fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1251fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1252fcbdc5feSWill Deacon	depends on CPU_V7
1253fcbdc5feSWill Deacon	help
1254fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1255fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1256fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1257fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1258fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1259fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1260fcbdc5feSWill Deacon
12615dab26afSWill Deaconconfig ARM_ERRATA_754327
12625dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
12635dab26afSWill Deacon	depends on CPU_V7 && SMP
12645dab26afSWill Deacon	help
12655dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
12665dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
12675dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
12685dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
12695dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
12705dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
12715dab26afSWill Deacon
1272145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1273145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1274145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1275145e10e1SCatalin Marinas	help
1276145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1277145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1278145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1279145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1280145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1281145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1282145e10e1SCatalin Marinas	  is not affected.
1283145e10e1SCatalin Marinas
1284f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1285f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1286f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1287f630c1bdSWill Deacon	help
1288f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1289f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1290f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1291f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1292f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1293f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1294f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1295f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1296f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1297f630c1bdSWill Deacon
12981da177e4SLinus Torvaldsendmenu
12991da177e4SLinus Torvalds
13001da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
13011da177e4SLinus Torvalds
13021da177e4SLinus Torvaldsmenu "Bus support"
13031da177e4SLinus Torvalds
13041da177e4SLinus Torvaldsconfig ARM_AMBA
13051da177e4SLinus Torvalds	bool
13061da177e4SLinus Torvalds
13071da177e4SLinus Torvaldsconfig ISA
13081da177e4SLinus Torvalds	bool
13091da177e4SLinus Torvalds	help
13101da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
13111da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
13121da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
13131da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
13141da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
13151da177e4SLinus Torvalds
1316065909b9SRussell King# Select ISA DMA controller support
13171da177e4SLinus Torvaldsconfig ISA_DMA
13181da177e4SLinus Torvalds	bool
1319065909b9SRussell King	select ISA_DMA_API
13201da177e4SLinus Torvalds
1321065909b9SRussell King# Select ISA DMA interface
13225cae841bSAl Viroconfig ISA_DMA_API
13235cae841bSAl Viro	bool
13245cae841bSAl Viro
13251da177e4SLinus Torvaldsconfig PCI
13260b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
13271da177e4SLinus Torvalds	help
13281da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
13291da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
13301da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
13311da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
13321da177e4SLinus Torvalds
133352882173SAnton Vorontsovconfig PCI_DOMAINS
133452882173SAnton Vorontsov	bool
133552882173SAnton Vorontsov	depends on PCI
133652882173SAnton Vorontsov
1337b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1338b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1339b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1340b080ac8aSMarcelo Roberto Jimenez	help
1341b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1342b080ac8aSMarcelo Roberto Jimenez
134336e23590SMatthew Wilcoxconfig PCI_SYSCALL
134436e23590SMatthew Wilcox	def_bool PCI
134536e23590SMatthew Wilcox
13461da177e4SLinus Torvalds# Select the host bridge type
13471da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
13481da177e4SLinus Torvalds	bool
13491da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
13501da177e4SLinus Torvalds	default y
13511da177e4SLinus Torvalds
1352a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1353a0113a99SMike Rapoport	bool
1354a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1355a0113a99SMike Rapoport	default y
1356a0113a99SMike Rapoport	select DMABOUNCE
1357a0113a99SMike Rapoport
13581da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
13591da177e4SLinus Torvalds
13601da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
13611da177e4SLinus Torvalds
13621da177e4SLinus Torvaldsendmenu
13631da177e4SLinus Torvalds
13641da177e4SLinus Torvaldsmenu "Kernel Features"
13651da177e4SLinus Torvalds
13660567a0c0SKevin Hilmansource "kernel/time/Kconfig"
13670567a0c0SKevin Hilman
13681da177e4SLinus Torvaldsconfig SMP
1369bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1370fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1371bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
1372971acb9bSRussell King	depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
1373971acb9bSRussell King		 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
137410606aadSKukjin Kim		 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
1375e9d728f5SPaul Mundt		 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
1376f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
137789c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
13781da177e4SLinus Torvalds	help
13791da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13801da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
13811da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
13821da177e4SLinus Torvalds
13831da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
13841da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13851da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
13861da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
13871da177e4SLinus Torvalds	  run faster if you say N here.
13881da177e4SLinus Torvalds
138903502faaSAdrian Bunk	  See also <file:Documentation/i386/IO-APIC.txt>,
13901da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
139150a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13921da177e4SLinus Torvalds
13931da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13941da177e4SLinus Torvalds
1395f00ec48fSRussell Kingconfig SMP_ON_UP
1396f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1397f00ec48fSRussell King	depends on EXPERIMENTAL
13984d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1399f00ec48fSRussell King	default y
1400f00ec48fSRussell King	help
1401f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1402f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1403f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1404f00ec48fSRussell King	  savings.
1405f00ec48fSRussell King
1406f00ec48fSRussell King	  If you don't know what to do here, say Y.
1407f00ec48fSRussell King
1408a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1409a8cbcd92SRussell King	bool
1410a8cbcd92SRussell King	help
1411a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1412a8cbcd92SRussell King
1413f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1414f32f4ce2SRussell King	bool
1415f32f4ce2SRussell King	depends on SMP
141615095bb0SRussell King	select TICK_ONESHOT
1417f32f4ce2SRussell King	help
1418f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1419f32f4ce2SRussell King
14208d5796d2SLennert Buytenhekchoice
14218d5796d2SLennert Buytenhek	prompt "Memory split"
14228d5796d2SLennert Buytenhek	default VMSPLIT_3G
14238d5796d2SLennert Buytenhek	help
14248d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14258d5796d2SLennert Buytenhek
14268d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14278d5796d2SLennert Buytenhek	  option alone!
14288d5796d2SLennert Buytenhek
14298d5796d2SLennert Buytenhek	config VMSPLIT_3G
14308d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
14318d5796d2SLennert Buytenhek	config VMSPLIT_2G
14328d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14338d5796d2SLennert Buytenhek	config VMSPLIT_1G
14348d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14358d5796d2SLennert Buytenhekendchoice
14368d5796d2SLennert Buytenhek
14378d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14388d5796d2SLennert Buytenhek	hex
14398d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14408d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
14418d5796d2SLennert Buytenhek	default 0xC0000000
14428d5796d2SLennert Buytenhek
14431da177e4SLinus Torvaldsconfig NR_CPUS
14441da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14451da177e4SLinus Torvalds	range 2 32
14461da177e4SLinus Torvalds	depends on SMP
14471da177e4SLinus Torvalds	default "4"
14481da177e4SLinus Torvalds
1449a054a811SRussell Kingconfig HOTPLUG_CPU
1450a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1451a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1452a054a811SRussell King	help
1453a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1454a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1455a054a811SRussell King
145637ee16aeSRussell Kingconfig LOCAL_TIMERS
145737ee16aeSRussell King	bool "Use local timer interrupts"
1458971acb9bSRussell King	depends on SMP
145937ee16aeSRussell King	default y
146030d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
146137ee16aeSRussell King	help
146237ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
146337ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
146437ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
146537ee16aeSRussell King	  "thundering herd" at every timer tick.
146637ee16aeSRussell King
1467d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
14681da177e4SLinus Torvalds
1469f8065813SRussell Kingconfig HZ
1470f8065813SRussell King	int
147149b7a491SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
1472a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1473bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
14745248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
14755da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1476f8065813SRussell King	default 100
1477f8065813SRussell King
147816c79651SCatalin Marinasconfig THUMB2_KERNEL
14794a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1480e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
148116c79651SCatalin Marinas	select AEABI
148216c79651SCatalin Marinas	select ARM_ASM_UNIFIED
148316c79651SCatalin Marinas	help
148416c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
148516c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
148616c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
148716c79651SCatalin Marinas
148816c79651SCatalin Marinas	  If unsure, say N.
148916c79651SCatalin Marinas
14906f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
14916f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
14926f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
14936f685c5cSDave Martin	default y
14946f685c5cSDave Martin	help
14956f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
14966f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
14976f685c5cSDave Martin	  branch instructions.
14986f685c5cSDave Martin
14996f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15006f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15016f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15026f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15036f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15046f685c5cSDave Martin	  support.
15056f685c5cSDave Martin
15066f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15076f685c5cSDave Martin	  relocation" error when loading some modules.
15086f685c5cSDave Martin
15096f685c5cSDave Martin	  Until fixed tools are available, passing
15106f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15116f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15126f685c5cSDave Martin	  stack usage in some cases.
15136f685c5cSDave Martin
15146f685c5cSDave Martin	  The problem is described in more detail at:
15156f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15166f685c5cSDave Martin
15176f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15186f685c5cSDave Martin
15196f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15206f685c5cSDave Martin
15210becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
15220becb088SCatalin Marinas	bool
15230becb088SCatalin Marinas
1524704bdda0SNicolas Pitreconfig AEABI
1525704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1526704bdda0SNicolas Pitre	help
1527704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1528704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1529704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1530704bdda0SNicolas Pitre
1531704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1532704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1533704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1534704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1535704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1536704bdda0SNicolas Pitre
1537704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1538704bdda0SNicolas Pitre
15396c90c872SNicolas Pitreconfig OABI_COMPAT
1540a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
15419bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
15426c90c872SNicolas Pitre	default y
15436c90c872SNicolas Pitre	help
15446c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
15456c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
15466c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
15476c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
15486c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
15496c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
15506c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
15516c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
15526c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
15536c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
15546c90c872SNicolas Pitre	  at all). If in doubt say Y.
15556c90c872SNicolas Pitre
1556eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1557e80d6a24SMel Gorman	bool
1558e80d6a24SMel Gorman
155905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
156005944d74SRussell King	bool
156105944d74SRussell King
156207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
156307a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
156407a2f737SRussell King
156505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1566be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1567c80d79d7SYasunori Goto
15687b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
15697b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
15707b7bf499SWill Deacon
1571053a96caSNicolas Pitreconfig HIGHMEM
1572e8db89a2SRussell King	bool "High Memory Support"
1573e8db89a2SRussell King	depends on MMU
1574053a96caSNicolas Pitre	help
1575053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1576053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1577053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1578053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1579053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1580053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1581053a96caSNicolas Pitre
1582053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1583053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1584053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1585053a96caSNicolas Pitre
1586053a96caSNicolas Pitre	  If unsure, say n.
1587053a96caSNicolas Pitre
158865cec8e3SRussell Kingconfig HIGHPTE
158965cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
159065cec8e3SRussell King	depends on HIGHMEM
159165cec8e3SRussell King
15921b8873a0SJamie Ilesconfig HW_PERF_EVENTS
15931b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1594fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
15951b8873a0SJamie Iles	default y
15961b8873a0SJamie Iles	help
15971b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
15981b8873a0SJamie Iles	  disabled, perf events will use software events only.
15991b8873a0SJamie Iles
16003f22ab27SDave Hansensource "mm/Kconfig"
16013f22ab27SDave Hansen
1602c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1603c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1604c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1605c1b2d970SMagnus Damm	default "9" if SA1111
1606c1b2d970SMagnus Damm	default "11"
1607c1b2d970SMagnus Damm	help
1608c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1609c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1610c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1611c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1612c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1613c1b2d970SMagnus Damm	  increase this value.
1614c1b2d970SMagnus Damm
1615c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1616c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1617c1b2d970SMagnus Damm
16181da177e4SLinus Torvaldsconfig LEDS
16191da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1620e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
16218c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
16221da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
16231da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
162473a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
162525329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1626ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
16271da177e4SLinus Torvalds	help
16281da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
16291da177e4SLinus Torvalds	  to provide useful information about your current system status.
16301da177e4SLinus Torvalds
16311da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
16321da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
16331da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
16341da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
16351da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
16361da177e4SLinus Torvalds	  system, but the driver will do nothing.
16371da177e4SLinus Torvalds
16381da177e4SLinus Torvaldsconfig LEDS_TIMER
16391da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1640eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1641eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
16421da177e4SLinus Torvalds	depends on LEDS
16430567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
16441da177e4SLinus Torvalds	default y if ARCH_EBSA110
16451da177e4SLinus Torvalds	help
16461da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
16471da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
16481da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
16491da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
16501da177e4SLinus Torvalds	  debugging unstable kernels.
16511da177e4SLinus Torvalds
16521da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
16531da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
16541da177e4SLinus Torvalds	  will overrule the CPU usage LED.
16551da177e4SLinus Torvalds
16561da177e4SLinus Torvaldsconfig LEDS_CPU
16571da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1658eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1659eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1660eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
16611da177e4SLinus Torvalds	depends on LEDS
16621da177e4SLinus Torvalds	help
16631da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
16641da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
16651da177e4SLinus Torvalds	  is not currently executing.
16661da177e4SLinus Torvalds
16671da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
16681da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
16691da177e4SLinus Torvalds	  will overrule the CPU usage LED.
16701da177e4SLinus Torvalds
16711da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
16721da177e4SLinus Torvalds	bool
1673f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
16741da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1675e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
16761da177e4SLinus Torvalds	help
16771da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
16781da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
16791da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
16801da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
16811da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
16821da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
16831da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
16841da177e4SLinus Torvalds
168539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
168639ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
168739ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
168839ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
168939ec58f3SLennert Buytenhek	help
169039ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
169139ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
169239ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
169339ec58f3SLennert Buytenhek
169439ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
169539ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
169639ec58f3SLennert Buytenhek	  such copy operations with large buffers.
169739ec58f3SLennert Buytenhek
169839ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
169939ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
170039ec58f3SLennert Buytenhek
170170c70d97SNicolas Pitreconfig SECCOMP
170270c70d97SNicolas Pitre	bool
170370c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
170470c70d97SNicolas Pitre	---help---
170570c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
170670c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
170770c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
170870c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
170970c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
171070c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
171170c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
171270c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
171370c70d97SNicolas Pitre	  defined by each seccomp mode.
171470c70d97SNicolas Pitre
1715c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1716c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
17174a50bfe3SRussell King	depends on EXPERIMENTAL
1718c743f380SNicolas Pitre	help
1719c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1720c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1721c743f380SNicolas Pitre	  the stack just before the return address, and validates
1722c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1723c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1724c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1725c743f380SNicolas Pitre	  neutralized via a kernel panic.
1726c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1727c743f380SNicolas Pitre
172873a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
172973a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
173073a65b3fSUwe Kleine-König	help
173173a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
173273a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
173373a65b3fSUwe Kleine-König
17341da177e4SLinus Torvaldsendmenu
17351da177e4SLinus Torvalds
17361da177e4SLinus Torvaldsmenu "Boot options"
17371da177e4SLinus Torvalds
17389eb8f674SGrant Likelyconfig USE_OF
17399eb8f674SGrant Likely	bool "Flattened Device Tree support"
17409eb8f674SGrant Likely	select OF
17419eb8f674SGrant Likely	select OF_EARLY_FLATTREE
174208a543adSGrant Likely	select IRQ_DOMAIN
17439eb8f674SGrant Likely	help
17449eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
17459eb8f674SGrant Likely
17461da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
17471da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
17481da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
17491da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
17501da177e4SLinus Torvalds	default "0"
17511da177e4SLinus Torvalds	help
17521da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
17531da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
17541da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
17551da177e4SLinus Torvalds	  value in their defconfig file.
17561da177e4SLinus Torvalds
17571da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
17581da177e4SLinus Torvalds
17591da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
17601da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
17611da177e4SLinus Torvalds	default "0"
17621da177e4SLinus Torvalds	help
1763f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1764f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1765f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1766f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1767f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1768f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
17691da177e4SLinus Torvalds
17701da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
17711da177e4SLinus Torvalds
17721da177e4SLinus Torvaldsconfig ZBOOT_ROM
17731da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
17741da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
17751da177e4SLinus Torvalds	help
17761da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
17771da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
17781da177e4SLinus Torvalds
1779090ab3ffSSimon Hormanchoice
1780090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1781090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1782090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1783090ab3ffSSimon Horman	help
1784090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
1785090ab3ffSSimon Horman	  With this enabled it is possible to write the the ROM-able zImage
1786090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1787090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
1788090ab3ffSSimon Horman	  the first part of the the ROM-able zImage which in turn loads the
1789090ab3ffSSimon Horman	  rest the kernel image to RAM.
1790090ab3ffSSimon Horman
1791090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1792090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1793090ab3ffSSimon Horman	help
1794090ab3ffSSimon Horman	  Do not load image from SD or MMC
1795090ab3ffSSimon Horman
1796f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1797f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1798f45b1149SSimon Horman	help
1799090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1800090ab3ffSSimon Horman
1801090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1802090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1803090ab3ffSSimon Horman	help
1804090ab3ffSSimon Horman	  Load image from SDHI hardware block
1805090ab3ffSSimon Horman
1806090ab3ffSSimon Hormanendchoice
1807f45b1149SSimon Horman
18081da177e4SLinus Torvaldsconfig CMDLINE
18091da177e4SLinus Torvalds	string "Default kernel command string"
18101da177e4SLinus Torvalds	default ""
18111da177e4SLinus Torvalds	help
18121da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
18131da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
18141da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
18151da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
18161da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
18171da177e4SLinus Torvalds
18184394c124SVictor Boiviechoice
18194394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
18204394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
18214394c124SVictor Boivie
18224394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
18234394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
18244394c124SVictor Boivie	help
18254394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
18264394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
18274394c124SVictor Boivie	  string provided in CMDLINE will be used.
18284394c124SVictor Boivie
18294394c124SVictor Boivieconfig CMDLINE_EXTEND
18304394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
18314394c124SVictor Boivie	help
18324394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
18334394c124SVictor Boivie	  appended to the default kernel command string.
18344394c124SVictor Boivie
183592d2040dSAlexander Hollerconfig CMDLINE_FORCE
183692d2040dSAlexander Holler	bool "Always use the default kernel command string"
183792d2040dSAlexander Holler	help
183892d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
183992d2040dSAlexander Holler	  loader passes other arguments to the kernel.
184092d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
184192d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
18424394c124SVictor Boivieendchoice
184392d2040dSAlexander Holler
18441da177e4SLinus Torvaldsconfig XIP_KERNEL
18451da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
18461da177e4SLinus Torvalds	depends on !ZBOOT_ROM
18471da177e4SLinus Torvalds	help
18481da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
18491da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
18501da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
18511da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
18521da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
18531da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
18541da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
18551da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
18561da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
18571da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
18581da177e4SLinus Torvalds
18591da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
18601da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
18611da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
18621da177e4SLinus Torvalds
18631da177e4SLinus Torvalds	  If unsure, say N.
18641da177e4SLinus Torvalds
18651da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
18661da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
18671da177e4SLinus Torvalds	depends on XIP_KERNEL
18681da177e4SLinus Torvalds	default "0x00080000"
18691da177e4SLinus Torvalds	help
18701da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
18711da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
18721da177e4SLinus Torvalds	  own flash usage.
18731da177e4SLinus Torvalds
1874c587e4a6SRichard Purdieconfig KEXEC
1875c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
1876c587e4a6SRichard Purdie	depends on EXPERIMENTAL
1877c587e4a6SRichard Purdie	help
1878c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1879c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
188001dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1881c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1882c587e4a6SRichard Purdie
1883c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1884c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1885c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
1886c587e4a6SRichard Purdie	  support.
1887c587e4a6SRichard Purdie
18884cd9d6f7SRichard Purdieconfig ATAGS_PROC
18894cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1890b98d7291SUli Luckas	depends on KEXEC
1891b98d7291SUli Luckas	default y
18924cd9d6f7SRichard Purdie	help
18934cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
18944cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
18954cd9d6f7SRichard Purdie
1896cb5d39b3SMika Westerbergconfig CRASH_DUMP
1897cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1898cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
1899cb5d39b3SMika Westerberg	help
1900cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1901cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1902cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1903cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1904cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1905cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1906cb5d39b3SMika Westerberg
1907cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
1908cb5d39b3SMika Westerberg
1909e69edc79SEric Miaoconfig AUTO_ZRELADDR
1910e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1911e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
1912e69edc79SEric Miao	help
1913e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1914e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
1915e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
1916e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
1917e69edc79SEric Miao	  from start of memory.
1918e69edc79SEric Miao
19191da177e4SLinus Torvaldsendmenu
19201da177e4SLinus Torvalds
1921ac9d7efcSRussell Kingmenu "CPU Power Management"
19221da177e4SLinus Torvalds
192389c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
19241da177e4SLinus Torvalds
19251da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
19261da177e4SLinus Torvalds
192764f102b6SYong Shenconfig CPU_FREQ_IMX
192864f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
192964f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
193064f102b6SYong Shen	help
193164f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
193264f102b6SYong Shen
19331da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
19341da177e4SLinus Torvalds	bool
19351da177e4SLinus Torvalds
19361da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
19371da177e4SLinus Torvalds	bool
19381da177e4SLinus Torvalds
19391da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
19401da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
19411da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
19421da177e4SLinus Torvalds	default y
19431da177e4SLinus Torvalds	help
19441da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
19451da177e4SLinus Torvalds
19461da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
19471da177e4SLinus Torvalds
19481da177e4SLinus Torvalds	  If in doubt, say Y.
19491da177e4SLinus Torvalds
19509e2697ffSRussell Kingconfig CPU_FREQ_PXA
19519e2697ffSRussell King	bool
19529e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
19539e2697ffSRussell King	default y
19549e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
19559e2697ffSRussell King
19569d56c02aSBen Dooksconfig CPU_FREQ_S3C
19579d56c02aSBen Dooks	bool
19589d56c02aSBen Dooks	help
19599d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
19609d56c02aSBen Dooks
19619d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
19624a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
19639d56c02aSBen Dooks	depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
19649d56c02aSBen Dooks	select CPU_FREQ_S3C
19659d56c02aSBen Dooks	help
19669d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
19679d56c02aSBen Dooks	  of CPUs.
19689d56c02aSBen Dooks
19699d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
19709d56c02aSBen Dooks
19719d56c02aSBen Dooks	  If in doubt, say N.
19729d56c02aSBen Dooks
19739d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
19744a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
19759d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
19769d56c02aSBen Dooks	help
19779d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
19789d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
19799d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
19809d56c02aSBen Dooks
19819d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
19829d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
19839d56c02aSBen Dooks
19849d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
19859d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
19869d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
19879d56c02aSBen Dooks	help
19889d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
19899d56c02aSBen Dooks
19909d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
19919d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
19929d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
19939d56c02aSBen Dooks	help
19949d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
19959d56c02aSBen Dooks
1996e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
1997e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
1998e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
1999e6d197a6SBen Dooks	help
2000e6d197a6SBen Dooks	  Export status information via debugfs.
2001e6d197a6SBen Dooks
20021da177e4SLinus Torvaldsendif
20031da177e4SLinus Torvalds
2004ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2005ac9d7efcSRussell King
2006ac9d7efcSRussell Kingendmenu
2007ac9d7efcSRussell King
20081da177e4SLinus Torvaldsmenu "Floating point emulation"
20091da177e4SLinus Torvalds
20101da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20111da177e4SLinus Torvalds
20121da177e4SLinus Torvaldsconfig FPE_NWFPE
20131da177e4SLinus Torvalds	bool "NWFPE math emulation"
2014593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20151da177e4SLinus Torvalds	---help---
20161da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20171da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20181da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20191da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20201da177e4SLinus Torvalds
20211da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20221da177e4SLinus Torvalds	  early in the bootup.
20231da177e4SLinus Torvalds
20241da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20251da177e4SLinus Torvalds	bool "Support extended precision"
2026bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20271da177e4SLinus Torvalds	help
20281da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20291da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20301da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20311da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20321da177e4SLinus Torvalds	  floating point emulator without any good reason.
20331da177e4SLinus Torvalds
20341da177e4SLinus Torvalds	  You almost surely want to say N here.
20351da177e4SLinus Torvalds
20361da177e4SLinus Torvaldsconfig FPE_FASTFPE
20371da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
20388993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
20391da177e4SLinus Torvalds	---help---
20401da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
20411da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
20421da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
20431da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
20441da177e4SLinus Torvalds
20451da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
20461da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
20471da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
20481da177e4SLinus Torvalds	  choose NWFPE.
20491da177e4SLinus Torvalds
20501da177e4SLinus Torvaldsconfig VFP
20511da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2052e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
20531da177e4SLinus Torvalds	help
20541da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
20551da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
20561da177e4SLinus Torvalds
20571da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
20581da177e4SLinus Torvalds	  release notes and additional status information.
20591da177e4SLinus Torvalds
20601da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
20611da177e4SLinus Torvalds
206225ebee02SCatalin Marinasconfig VFPv3
206325ebee02SCatalin Marinas	bool
206425ebee02SCatalin Marinas	depends on VFP
206525ebee02SCatalin Marinas	default y if CPU_V7
206625ebee02SCatalin Marinas
2067b5872db4SCatalin Marinasconfig NEON
2068b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2069b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2070b5872db4SCatalin Marinas	help
2071b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2072b5872db4SCatalin Marinas	  Extension.
2073b5872db4SCatalin Marinas
20741da177e4SLinus Torvaldsendmenu
20751da177e4SLinus Torvalds
20761da177e4SLinus Torvaldsmenu "Userspace binary formats"
20771da177e4SLinus Torvalds
20781da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
20791da177e4SLinus Torvalds
20801da177e4SLinus Torvaldsconfig ARTHUR
20811da177e4SLinus Torvalds	tristate "RISC OS personality"
2082704bdda0SNicolas Pitre	depends on !AEABI
20831da177e4SLinus Torvalds	help
20841da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
20851da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
20861da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
20871da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
20881da177e4SLinus Torvalds	  will be called arthur).
20891da177e4SLinus Torvalds
20901da177e4SLinus Torvaldsendmenu
20911da177e4SLinus Torvalds
20921da177e4SLinus Torvaldsmenu "Power management options"
20931da177e4SLinus Torvalds
2094eceab4acSRussell Kingsource "kernel/power/Kconfig"
20951da177e4SLinus Torvalds
2096f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
20976b6844ddSAbhilash Kesavan	depends on !ARCH_S5PC100
20986a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
20996a786182SRussell King		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
2100f4cb5700SJohannes Berg	def_bool y
2101f4cb5700SJohannes Berg
21021da177e4SLinus Torvaldsendmenu
21031da177e4SLinus Torvalds
2104d5950b43SSam Ravnborgsource "net/Kconfig"
2105d5950b43SSam Ravnborg
2106ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
21071da177e4SLinus Torvalds
21081da177e4SLinus Torvaldssource "fs/Kconfig"
21091da177e4SLinus Torvalds
21101da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
21111da177e4SLinus Torvalds
21121da177e4SLinus Torvaldssource "security/Kconfig"
21131da177e4SLinus Torvalds
21141da177e4SLinus Torvaldssource "crypto/Kconfig"
21151da177e4SLinus Torvalds
21161da177e4SLinus Torvaldssource "lib/Kconfig"
2117