xref: /linux/arch/arm/Kconfig (revision 5d6f52671e76ca2d55d74e676ac4c38ceb14a2d3)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6fed240d9SMasami Hiramatsu	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
7aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
82792d84eSKees Cook	select ARCH_HAS_CURRENT_STACK_POINTER
9c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
10419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
112b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
12ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
13d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1475851720SDmitry Vyukov	select ARCH_HAS_KCOV
15e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
160ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
173010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
18ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
2075851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
21ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
22ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
2331b089bbSChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB || !MMU
2431b089bbSChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB || !MMU
25dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
263d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
27171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
289aaf9bb7SDaniel Thompson	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
29957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
305e545df3SMike Rapoport	select ARCH_KEEP_MEMBLOCK
31d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
327c703e54SChristoph Hellwig	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
33ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
34ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
354badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
36855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
37017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
380cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
39dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
40dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
4107431506SAnshuman Khandual	select ARCH_WANT_GENERAL_HUGETLB
42b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
4359612b24SNathan Chancellor	select ARCH_WANT_LD_ORPHAN_WARN
44bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
4510916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
46171b3f0dSRussell King	select CLONE_BACKWARDS
47f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
48dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
49ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
5031b089bbSChristoph Hellwig	select DMA_GLOBAL_POOL if !MMU
512f9237d4SChristoph Hellwig	select DMA_OPS
52f5ff79fdSChristoph Hellwig	select DMA_NONCOHERENT_MMAP if MMU
53b01aec9bSBorislav Petkov	select EDAC_SUPPORT
54b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
5536d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
562ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
57f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
58b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
5956afcd3dSMarc Zyngier	select GENERIC_IRQ_IPI if SMP
60ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
612937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
62171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
63234a0f20SArnd Bergmann	select GENERIC_IRQ_MULTI_HANDLER
64b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
65b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
667c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
67914ee966SPalmer Dabbelt	select GENERIC_LIB_DEVMEM_IS_ALLOWED
68b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
6938ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
70b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
71b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
72f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
730b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
74437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
7575969686SWang Kefeng	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
76437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
7742101571SLinus Walleij	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
78e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
794f5b0c17SMike Rapoport	select HAVE_ARCH_PFN_VALID
80282a181bSYiFei Zhu	select HAVE_ARCH_SECCOMP
81f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
8208626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
830693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
84e8003bf6SAnshuman Khandual	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
85b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
8639c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
87171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
88b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
894ed308c4SSteven Rostedt (Google)	select HAVE_BUILDTIME_MCOUNT_SORT
90bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
91b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
92f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
93620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
94dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
955f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
9667a929e0SChristoph Hellwig	select HAVE_FAST_GUP if ARM_LPAE
97f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
9841918ec8SArd Biesheuvel	select HAVE_FUNCTION_GRAPH_TRACER
99d6800ca7SArd Biesheuvel	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
1006b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
101f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
10287c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
103b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
104f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
105b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
106b1b3f49cSRussell King	select HAVE_KERNEL_LZO
107b1b3f49cSRussell King	select HAVE_KERNEL_XZ
108cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
109f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
1107d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
11142a0bb3fSPetr Mladek	select HAVE_NMI
1120dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
1137ada189fSJamie Iles	select HAVE_PERF_EVENTS
11449863894SWill Deacon	select HAVE_PERF_REGS
11549863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
116ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
117e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1189800b9dcSMathieu Desnoyers	select HAVE_RSEQ
119d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
120b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
121af1839ebSCatalin Marinas	select HAVE_UID16
12231c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
123da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
124171b3f0dSRussell King	select MODULES_USE_ELF_REL
125f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
126aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
127171b3f0dSRussell King	select OLD_SIGACTION
128171b3f0dSRussell King	select OLD_SIGSUSPEND3
12920f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
130b1b3f49cSRussell King	select PERF_USE_VMALLOC
131b1b3f49cSRussell King	select RTC_LIB
132b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
1339c46929eSArd Biesheuvel	select THREAD_INFO_IN_TASK
134d6905849SArd Biesheuvel	select HAVE_ARCH_VMAP_STACK if MMU && ARM_HAS_GROUP_RELOCS
1354aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
136171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
137171b3f0dSRussell King	# according to that.  Thanks.
1381da177e4SLinus Torvalds	help
1391da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
140f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1411da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1421da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1431da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1441da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1451da177e4SLinus Torvalds
146d6905849SArd Biesheuvelconfig ARM_HAS_GROUP_RELOCS
147d6905849SArd Biesheuvel	def_bool y
148d6905849SArd Biesheuvel	depends on !LD_IS_LLD || LLD_VERSION >= 140000
149d6905849SArd Biesheuvel	depends on !COMPILE_TEST
150d6905849SArd Biesheuvel	help
151d6905849SArd Biesheuvel	  Whether or not to use R_ARM_ALU_PC_Gn or R_ARM_LDR_PC_Gn group
152d6905849SArd Biesheuvel	  relocations, which have been around for a long time, but were not
153d6905849SArd Biesheuvel	  supported in LLD until version 14. The combined range is -/+ 256 MiB,
154d6905849SArd Biesheuvel	  which is usually sufficient, but not for allyesconfig, so we disable
155d6905849SArd Biesheuvel	  this feature when doing compile testing.
156d6905849SArd Biesheuvel
15774facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
15874facffeSRussell King	bool
15974facffeSRussell King
1604ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1614ce63fcdSMarek Szyprowski	bool
162b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
163b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1644ce63fcdSMarek Szyprowski
16560460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
16660460abfSSeung-Woo Kim
16760460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
16860460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
16960460abfSSeung-Woo Kim	range 4 9
17060460abfSSeung-Woo Kim	default 8
17160460abfSSeung-Woo Kim	help
17260460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
17360460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
17460460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
17560460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
17660460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
17760460abfSSeung-Woo Kim	  virtual space with just a few allocations.
17860460abfSSeung-Woo Kim
17960460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
18060460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
18160460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
18260460abfSSeung-Woo Kim	  by the PAGE_SIZE.
18360460abfSSeung-Woo Kim
18460460abfSSeung-Woo Kimendif
18560460abfSSeung-Woo Kim
18675e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
18775e7153aSRalf Baechle	bool
18875e7153aSRalf Baechle
189bc581770SLinus Walleijconfig HAVE_TCM
190bc581770SLinus Walleij	bool
191bc581770SLinus Walleij	select GENERIC_ALLOCATOR
192bc581770SLinus Walleij
193e119bfffSRussell Kingconfig HAVE_PROC_CPU
194e119bfffSRussell King	bool
195e119bfffSRussell King
196ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1975ea81769SAl Viro	bool
1985ea81769SAl Viro
1991da177e4SLinus Torvaldsconfig SBUS
2001da177e4SLinus Torvalds	bool
2011da177e4SLinus Torvalds
202f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
203f16fb1ecSRussell King	bool
204f16fb1ecSRussell King	default y
205f16fb1ecSRussell King
206f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
207f16fb1ecSRussell King	bool
208f16fb1ecSRussell King	default y
209f16fb1ecSRussell King
210f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
211f0d1b0b3SDavid Howells	bool
212f0d1b0b3SDavid Howells
213f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
214f0d1b0b3SDavid Howells	bool
215f0d1b0b3SDavid Howells
2164a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2174a1b5733SEduardo Valentin	bool
2184a1b5733SEduardo Valentin
219a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
220a5f4c561SStefan Agner	def_bool y if MMU
221a5f4c561SStefan Agner
222b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
223b89c3b16SAkinobu Mita	bool
224b89c3b16SAkinobu Mita	default y
225b89c3b16SAkinobu Mita
2261da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2271da177e4SLinus Torvalds	bool
2281da177e4SLinus Torvalds	default y
2291da177e4SLinus Torvalds
230a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
231a08b6b79Sviro@ZenIV.linux.org.uk	bool
232a08b6b79Sviro@ZenIV.linux.org.uk
233c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
234c7edc9e3SDavid A. Long	def_bool y
235c7edc9e3SDavid A. Long
2361da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2371da177e4SLinus Torvalds	bool
2381da177e4SLinus Torvalds
2391da177e4SLinus Torvaldsconfig FIQ
2401da177e4SLinus Torvalds	bool
2411da177e4SLinus Torvalds
242034d2f5aSAl Viroconfig ARCH_MTD_XIP
243034d2f5aSAl Viro	bool
244034d2f5aSAl Viro
245dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
246c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
247c1becedcSRussell King	default y
248b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
249dc21af99SRussell King	help
250111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
251111e9a5cSRussell King	  boot and module load time according to the position of the
252111e9a5cSRussell King	  kernel in system memory.
253dc21af99SRussell King
254111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
2559443076eSArd Biesheuvel	  of physical memory is at a 2 MiB boundary.
256dc21af99SRussell King
257c1becedcSRussell King	  Only disable this option if you know that you do not require
258c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
259c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
260c1becedcSRussell King
261c334bc15SRob Herringconfig NEED_MACH_IO_H
262c334bc15SRob Herring	bool
263c334bc15SRob Herring	help
264c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
265c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
266c334bc15SRob Herring	  be avoided when possible.
267c334bc15SRob Herring
2680cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2691b9f95f8SNicolas Pitre	bool
270111e9a5cSRussell King	help
2710cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2720cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2730cdc8b92SNicolas Pitre	  be avoided when possible.
2741b9f95f8SNicolas Pitre
2751b9f95f8SNicolas Pitreconfig PHYS_OFFSET
276974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
277c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
278974c0724SNicolas Pitre	default DRAM_BASE if !MMU
27906954b6aSLinus Walleij	default 0x00000000 if ARCH_FOOTBRIDGE
280c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
281c6e77bb6SArnd Bergmann	default 0x30000000 if ARCH_S3C24XX
282c6e77bb6SArnd Bergmann	default 0xa0000000 if ARCH_IOP32X || ARCH_PXA
283c6e77bb6SArnd Bergmann	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
284c6e77bb6SArnd Bergmann	default 0
2851b9f95f8SNicolas Pitre	help
2861b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2871b9f95f8SNicolas Pitre	  location of main memory in your system.
288cada3c08SRussell King
28987e040b6SSimon Glassconfig GENERIC_BUG
29087e040b6SSimon Glass	def_bool y
29187e040b6SSimon Glass	depends on BUG
29287e040b6SSimon Glass
2931bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2941bcad26eSKirill A. Shutemov	int
2951bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2961bcad26eSKirill A. Shutemov	default 2
2971bcad26eSKirill A. Shutemov
2981da177e4SLinus Torvaldsmenu "System Type"
2991da177e4SLinus Torvalds
3003c427975SHyok S. Choiconfig MMU
3013c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3023c427975SHyok S. Choi	default y
3033c427975SHyok S. Choi	help
3043c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3053c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3063c427975SHyok S. Choi
3072f618d5eSArnd Bergmannconfig ARM_SINGLE_ARMV7M
3082f618d5eSArnd Bergmann	def_bool !MMU
3092f618d5eSArnd Bergmann	select ARM_NVIC
3102f618d5eSArnd Bergmann	select AUTO_ZRELADDR
3112f618d5eSArnd Bergmann	select TIMER_OF
3122f618d5eSArnd Bergmann	select COMMON_CLK
3132f618d5eSArnd Bergmann	select CPU_V7M
3142f618d5eSArnd Bergmann	select NO_IOPORT_MAP
3152f618d5eSArnd Bergmann	select SPARSE_IRQ
3162f618d5eSArnd Bergmann	select USE_OF
3172f618d5eSArnd Bergmann
318e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
319e0c25d95SDaniel Cashman	default 8
320e0c25d95SDaniel Cashman
321e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
322e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
323e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
324e0c25d95SDaniel Cashman	default 16
325e0c25d95SDaniel Cashman
326ccf50e23SRussell King#
327ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
328ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
329ccf50e23SRussell King#
3301da177e4SLinus Torvaldschoice
3311da177e4SLinus Torvalds	prompt "ARM system type"
3322f618d5eSArnd Bergmann	depends on MMU
3332f618d5eSArnd Bergmann	default ARCH_MULTIPLATFORM
3341da177e4SLinus Torvalds
335387798b3SRob Herringconfig ARCH_MULTIPLATFORM
336387798b3SRob Herring	bool "Allow multiple platforms to be selected"
337fb597f2aSGregory Fong	select ARCH_FLATMEM_ENABLE
338fb597f2aSGregory Fong	select ARCH_SPARSEMEM_ENABLE
339fb597f2aSGregory Fong	select ARCH_SELECT_MEMORY_MODEL
34042dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
341387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
342387798b3SRob Herring	select AUTO_ZRELADDR
343bb0eb050SDaniel Lezcano	select TIMER_OF
34466314223SDinh Nguyen	select COMMON_CLK
345eb01d42aSChristoph Hellwig	select HAVE_PCI
3462eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
34766314223SDinh Nguyen	select SPARSE_IRQ
34866314223SDinh Nguyen	select USE_OF
34966314223SDinh Nguyen
3501da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3511da177e4SLinus Torvalds	bool "FootBridge"
352*5d6f5267SArnd Bergmann	depends on CPU_LITTLE_ENDIAN
353c750815eSRussell King	select CPU_SA110
3541da177e4SLinus Torvalds	select FOOTBRIDGE
3550cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
356f999b8bdSMartin Michlmayr	help
357f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
358f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3591da177e4SLinus Torvalds
3603b938be6SRussell Kingconfig ARCH_IXP4XX
3613b938be6SRussell King	bool "IXP4xx-based"
362*5d6f5267SArnd Bergmann	depends on CPU_BIG_ENDIAN
36306954b6aSLinus Walleij	select ARM_PATCH_PHYS_VIRT
364c750815eSRussell King	select CPU_XSCALE
36555ec465eSLinus Walleij	select GPIO_IXP4XX
3665c34a4e8SLinus Walleij	select GPIOLIB
367eb01d42aSChristoph Hellwig	select HAVE_PCI
36855ec465eSLinus Walleij	select IXP4XX_IRQ
36965af6667SLinus Walleij	select IXP4XX_TIMER
37006954b6aSLinus Walleij	select SPARSE_IRQ
3719296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
372171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
373c4713074SLennert Buytenhek	help
3743b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
375c4713074SLennert Buytenhek
3761da177e4SLinus Torvaldsconfig ARCH_PXA
3772c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
378*5d6f5267SArnd Bergmann	depends on CPU_LITTLE_ENDIAN
379b1b3f49cSRussell King	select ARCH_MTD_XIP
380b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
381b1b3f49cSRussell King	select AUTO_ZRELADDR
382a1c0a6adSRobert Jarzmik	select COMMON_CLK
383389d9b58SDaniel Lezcano	select CLKSRC_PXA
384234b6cedSRussell King	select CLKSRC_MMIO
385bb0eb050SDaniel Lezcano	select TIMER_OF
3862f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
387157d2644SHaojian Zhuang	select GPIO_PXA
3885c34a4e8SLinus Walleij	select GPIOLIB
389d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
390bd5ce433SEric Miao	select PLAT_PXA
3916ac6b817SHaojian Zhuang	select SPARSE_IRQ
392f999b8bdSMartin Michlmayr	help
3932c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
3941da177e4SLinus Torvalds
3951da177e4SLinus Torvaldsconfig ARCH_RPC
3961da177e4SLinus Torvalds	bool "RiscPC"
3972abd6e34SArnd Bergmann	depends on !CC_IS_CLANG && GCC_VERSION < 90100 && GCC_VERSION >= 60000
398*5d6f5267SArnd Bergmann	depends on CPU_LITTLE_ENDIAN
3991da177e4SLinus Torvalds	select ARCH_ACORN
400a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
40107f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
4020b40deeeSRussell King	select ARM_HAS_SG_CHAIN
403fa04e209SArnd Bergmann	select CPU_SA110
404b1b3f49cSRussell King	select FIQ
405b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
406b1b3f49cSRussell King	select ISA_DMA_API
4076239da29SArnd Bergmann	select LEGACY_TIMER_TICK
408c334bc15SRob Herring	select NEED_MACH_IO_H
4090cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
410ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4111da177e4SLinus Torvalds	help
4121da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
4131da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
4141da177e4SLinus Torvalds
4151da177e4SLinus Torvaldsconfig ARCH_SA1100
4161da177e4SLinus Torvalds	bool "SA1100-based"
417*5d6f5267SArnd Bergmann	depends on CPU_LITTLE_ENDIAN
418b1b3f49cSRussell King	select ARCH_MTD_XIP
419b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
420b1b3f49cSRussell King	select CLKSRC_MMIO
421389d9b58SDaniel Lezcano	select CLKSRC_PXA
422bb0eb050SDaniel Lezcano	select TIMER_OF if OF
423d6c82046SRussell King	select COMMON_CLK
424b1b3f49cSRussell King	select CPU_FREQ
425b1b3f49cSRussell King	select CPU_SA1100
4265c34a4e8SLinus Walleij	select GPIOLIB
4271eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
428b1b3f49cSRussell King	select ISA
4290cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
430375dec92SRussell King	select SPARSE_IRQ
431f999b8bdSMartin Michlmayr	help
432f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
4331da177e4SLinus Torvalds
434a0694861STony Lindgrenconfig ARCH_OMAP1
435a0694861STony Lindgren	bool "TI OMAP1"
436*5d6f5267SArnd Bergmann	depends on CPU_LITTLE_ENDIAN
437a0694861STony Lindgren	select ARCH_OMAP
438354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
439a0694861STony Lindgren	select GENERIC_IRQ_CHIP
4405c34a4e8SLinus Walleij	select GPIOLIB
441bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
442a0694861STony Lindgren	select IRQ_DOMAIN
443a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
444a0694861STony Lindgren	select NEED_MACH_MEMORY_H
445685e2d08STony Lindgren	select SPARSE_IRQ
44621f47fbcSAlexey Charkov	help
447a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
44802c981c0SBinghua Duan
4491da177e4SLinus Torvaldsendchoice
4501da177e4SLinus Torvalds
451387798b3SRob Herringmenu "Multiple platform selection"
452387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
453387798b3SRob Herring
454387798b3SRob Herringcomment "CPU Core family selection"
455387798b3SRob Herring
456f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
457f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
458f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
459f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
460f8afae40SArnd Bergmann	select CPU_FA526
461f8afae40SArnd Bergmann
462387798b3SRob Herringconfig ARCH_MULTI_V4T
463387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
464387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
465b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
46624e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
46724e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
46824e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
469387798b3SRob Herring
470387798b3SRob Herringconfig ARCH_MULTI_V5
471387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
472387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
473b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
47412567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
47524e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
47624e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
477387798b3SRob Herring
478387798b3SRob Herringconfig ARCH_MULTI_V4_V5
479387798b3SRob Herring	bool
480387798b3SRob Herring
481387798b3SRob Herringconfig ARCH_MULTI_V6
4828dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
483387798b3SRob Herring	select ARCH_MULTI_V6_V7
48442f4754aSRob Herring	select CPU_V6K
485387798b3SRob Herring
486387798b3SRob Herringconfig ARCH_MULTI_V7
4878dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
488387798b3SRob Herring	default y
489387798b3SRob Herring	select ARCH_MULTI_V6_V7
490b1b3f49cSRussell King	select CPU_V7
49190bc8ac7SRob Herring	select HAVE_SMP
492387798b3SRob Herring
493387798b3SRob Herringconfig ARCH_MULTI_V6_V7
494387798b3SRob Herring	bool
4959352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
496387798b3SRob Herring
497387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
498387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
499387798b3SRob Herring	select ARCH_MULTI_V5
500387798b3SRob Herring
501387798b3SRob Herringendmenu
502387798b3SRob Herring
50305e2a3deSRob Herringconfig ARCH_VIRT
504e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
505e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
5064b8b5f25SRob Herring	select ARM_AMBA
50705e2a3deSRob Herring	select ARM_GIC
5083ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
5090b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
510bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
51105e2a3deSRob Herring	select ARM_PSCI
5124b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
51305e2a3deSRob Herring
5142cf1c348SJohn Crispinconfig ARCH_AIROHA
5152cf1c348SJohn Crispin	bool "Airoha SoC Support"
5162cf1c348SJohn Crispin	depends on ARCH_MULTI_V7
5172cf1c348SJohn Crispin	select ARM_AMBA
5182cf1c348SJohn Crispin	select ARM_GIC
5192cf1c348SJohn Crispin	select ARM_GIC_V3
5202cf1c348SJohn Crispin	select ARM_PSCI
5212cf1c348SJohn Crispin	select HAVE_ARM_ARCH_TIMER
5222cf1c348SJohn Crispin	select COMMON_CLK
5232cf1c348SJohn Crispin	help
5242cf1c348SJohn Crispin	  Support for Airoha EN7523 SoCs
5252cf1c348SJohn Crispin
526ccf50e23SRussell King#
527ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
528ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
529ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
530ccf50e23SRussell King#
5316bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
5326bb8536cSAndreas Färber
533445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
534445d9b30STsahee Zidenberg
535590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
536590b460cSLars Persson
537d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
538d9bfc86dSOleksij Rempel
539a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
540a66c51f9SAlexandre Belloni
54195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
54295b8f20fSRussell King
5431d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
5441d22924eSAnders Berg
5458ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
5468ac49e04SChristian Daudt
5471c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
5481c37fa10SSebastian Hesselbarth
5491da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
5501da177e4SLinus Torvalds
551d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
552d94f944eSAnton Vorontsov
55395b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
55495b8f20fSRussell King
555df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
556df8d742eSBaruch Siach
55795b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
55895b8f20fSRussell King
559e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
560e7736d47SLennert Buytenhek
561a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
562a66c51f9SAlexandre Belloni
5631da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
5641da177e4SLinus Torvalds
56559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
56659d3a193SPaulius Zaleckas
567387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
568387798b3SRob Herring
569389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
570389ee0c2SHaojian Zhuang
571a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
572a66c51f9SAlexandre Belloni
5733f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
5743f7e5815SLennert Buytenhek
5751da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
5761da177e4SLinus Torvalds
577828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
578828989adSSantosh Shilimkar
57975bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
58095b8f20fSRussell King
581a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
582a66c51f9SAlexandre Belloni
5833b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
5843b8f5030SCarlo Caione
5859fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
5869fb29c73SSugaya Taichi
587a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
588a66c51f9SAlexandre Belloni
58917723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
59017723fd3SJonas Jensen
591312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
592312b62b6SDaniel Palmer
593794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
594794d15b2SStanislav Samsonov
595a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
596f682a218SMatthias Brugger
5971d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
5981d3f33d5SShawn Guo
59995b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
60095b8f20fSRussell King
6017bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
6027bffa14cSBrendan Higgins
6039851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
6049851ca57SDaniel Tang
605d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
606d48af15eSTony Lindgren
607d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
6081da177e4SLinus Torvalds
6091dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
6101dbae815STony Lindgren
6119dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
612585cf175STzachi Perelstein
613a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
614a66c51f9SAlexandre Belloni
61595b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
61695b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
6171da177e4SLinus Torvalds
6188fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
6198fc1b0f8SKumar Gala
62078e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig"
62178e3dbc1SAndreas Färber
62286aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
62386aeee4dSAndreas Färber
624d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
625d63dc051SHeiko Stuebner
62671b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig"
627a66c51f9SAlexandre Belloni
628a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
629a66c51f9SAlexandre Belloni
63095b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
631edabd38eSSaeed Bishara
632a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
633a66c51f9SAlexandre Belloni
634387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
635387798b3SRob Herring
636a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
637a21765a7SBen Dooks
63865ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
63965ebcc11SSrinivas Kandagatla
640bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
641bcb84fb4SAlexandre TORGUE
6423b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
6433b52634fSMaxime Ripard
644c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
645c5f80065SErik Gilling
646ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
647ba56a987SMasahiro Yamada
64895b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
6491da177e4SLinus Torvalds
6501da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
6511da177e4SLinus Torvalds
6526f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
6536f35f9a9STony Prisk
6549a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
6559a45eb69SJosh Cartwright
656499f1640SStefan Agner# ARMv7-M architecture
657499f1640SStefan Agnerconfig ARCH_LPC18XX
658499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
659499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
660499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
661499f1640SStefan Agner	select ARM_AMBA
662499f1640SStefan Agner	select CLKSRC_LPC32XX
663499f1640SStefan Agner	select PINCTRL
664499f1640SStefan Agner	help
665499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
666499f1640SStefan Agner	  high performance microcontrollers.
667499f1640SStefan Agner
6681847119dSVladimir Murzinconfig ARCH_MPS2
66917bd274eSBaruch Siach	bool "ARM MPS2 platform"
6701847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
6711847119dSVladimir Murzin	select ARM_AMBA
6721847119dSVladimir Murzin	select CLKSRC_MPS2
6731847119dSVladimir Murzin	help
6741847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
6751847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
6761847119dSVladimir Murzin
6771847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
6781847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
6791847119dSVladimir Murzin
6801da177e4SLinus Torvalds# Definitions to make life easier
6811da177e4SLinus Torvaldsconfig ARCH_ACORN
6821da177e4SLinus Torvalds	bool
6831da177e4SLinus Torvalds
68469b02f6aSLennert Buytenhekconfig PLAT_ORION
68569b02f6aSLennert Buytenhek	bool
686bfe45e0bSRussell King	select CLKSRC_MMIO
687b1b3f49cSRussell King	select COMMON_CLK
688dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
689278b45b0SAndrew Lunn	select IRQ_DOMAIN
69069b02f6aSLennert Buytenhek
691abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
692abcda1dcSThomas Petazzoni	bool
693abcda1dcSThomas Petazzoni	select PLAT_ORION
694abcda1dcSThomas Petazzoni
695bd5ce433SEric Miaoconfig PLAT_PXA
696bd5ce433SEric Miao	bool
697bd5ce433SEric Miao
698f4b8b319SRussell Kingconfig PLAT_VERSATILE
699f4b8b319SRussell King	bool
700f4b8b319SRussell King
7018636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
7021da177e4SLinus Torvalds
703afe4b25eSLennert Buytenhekconfig IWMMXT
704d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
705d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
706d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
707afe4b25eSLennert Buytenhek	help
708afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
709afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
710afe4b25eSLennert Buytenhek
7113b93e7b0SHyok S. Choiif !MMU
7123b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
7133b93e7b0SHyok S. Choiendif
7143b93e7b0SHyok S. Choi
7153e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
7163e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
7173e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
7183e0a07f8SGregory CLEMENT	default y
7193e0a07f8SGregory CLEMENT	help
7203e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
7213e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
7223e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
7233e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
7243e0a07f8SGregory CLEMENT	  Workaround:
7253e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
7263e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
7273e0a07f8SGregory CLEMENT	  instruction
7283e0a07f8SGregory CLEMENT
729f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
730f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
731f0c4b8d6SWill Deacon	depends on CPU_V6
732f0c4b8d6SWill Deacon	help
733f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
734f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
735f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
736f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
737f0c4b8d6SWill Deacon
7389cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
7399cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
740e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
7419cba3cccSCatalin Marinas	help
7429cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
7439cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
7449cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
7459cba3cccSCatalin Marinas	  recommended workaround.
7469cba3cccSCatalin Marinas
7477ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
7487ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
7497ce236fcSCatalin Marinas	depends on CPU_V7
7507ce236fcSCatalin Marinas	help
7517ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
75279403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
7537ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
7547ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
7557ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
7567ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
7577ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
7587ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
7597ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
7607ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
7617ce236fcSCatalin Marinas	  available in non-secure mode.
7627ce236fcSCatalin Marinas
763855c551fSCatalin Marinasconfig ARM_ERRATA_458693
764855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
765855c551fSCatalin Marinas	depends on CPU_V7
76662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
767855c551fSCatalin Marinas	help
768855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
769855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
770855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
771855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
772855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
773855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
774855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
775855c551fSCatalin Marinas	  register may not be available in non-secure mode.
776855c551fSCatalin Marinas
7770516e464SCatalin Marinasconfig ARM_ERRATA_460075
7780516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
7790516e464SCatalin Marinas	depends on CPU_V7
78062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
7810516e464SCatalin Marinas	help
7820516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
7830516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
7840516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
7850516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
7860516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
7870516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
7880516e464SCatalin Marinas	  may not be available in non-secure mode.
7890516e464SCatalin Marinas
7909f05027cSWill Deaconconfig ARM_ERRATA_742230
7919f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
7929f05027cSWill Deacon	depends on CPU_V7 && SMP
79362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
7949f05027cSWill Deacon	help
7959f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
7969f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
7979f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
7989f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
7999f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
8009f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
8019f05027cSWill Deacon	  the two writes.
8029f05027cSWill Deacon
803a672e99bSWill Deaconconfig ARM_ERRATA_742231
804a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
805a672e99bSWill Deacon	depends on CPU_V7 && SMP
80662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
807a672e99bSWill Deacon	help
808a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
809a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
810a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
811a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
812a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
813a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
814a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
815a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
816a672e99bSWill Deacon	  capabilities of the processor.
817a672e99bSWill Deacon
81869155794SJon Medhurstconfig ARM_ERRATA_643719
81969155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
82069155794SJon Medhurst	depends on CPU_V7 && SMP
821e5a5de44SRussell King	default y
82269155794SJon Medhurst	help
82369155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
82469155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
82569155794SJon Medhurst	  register returns zero when it should return one. The workaround
82669155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
82769155794SJon Medhurst	  it behave as intended and avoiding data corruption.
82869155794SJon Medhurst
829cdf357f1SWill Deaconconfig ARM_ERRATA_720789
830cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
831e66dc745SDave Martin	depends on CPU_V7
832cdf357f1SWill Deacon	help
833cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
834cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
835cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
836cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
837cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
838cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
839cdf357f1SWill Deacon	  entries regardless of the ASID.
840475d92fcSWill Deacon
841475d92fcSWill Deaconconfig ARM_ERRATA_743622
842475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
843475d92fcSWill Deacon	depends on CPU_V7
84462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
845475d92fcSWill Deacon	help
846475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
847efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
848475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
849475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
850475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
851475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
852475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
853475d92fcSWill Deacon	  processor.
854475d92fcSWill Deacon
8559a27c27cSWill Deaconconfig ARM_ERRATA_751472
8569a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
857ba90c516SDave Martin	depends on CPU_V7
85862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8599a27c27cSWill Deacon	help
8609a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
8619a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
8629a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
8639a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
8649a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
8659a27c27cSWill Deacon
866fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
867fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
868fcbdc5feSWill Deacon	depends on CPU_V7
869fcbdc5feSWill Deacon	help
870fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
871fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
872fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
873fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
874fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
875fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
876fcbdc5feSWill Deacon
8775dab26afSWill Deaconconfig ARM_ERRATA_754327
8785dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
8795dab26afSWill Deacon	depends on CPU_V7 && SMP
8805dab26afSWill Deacon	help
8815dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
8825dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
8835dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
8845dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
8855dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
8865dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
8875dab26afSWill Deacon
888145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
889145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
890fd832478SFabio Estevam	depends on CPU_V6
891145e10e1SCatalin Marinas	help
892145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
893145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
894145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
895145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
896145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
897145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
898145e10e1SCatalin Marinas	  is not affected.
899145e10e1SCatalin Marinas
900f630c1bdSWill Deaconconfig ARM_ERRATA_764369
901f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
902f630c1bdSWill Deacon	depends on CPU_V7 && SMP
903f630c1bdSWill Deacon	help
904f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
905f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
906f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
907f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
908f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
909f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
910f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
911f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
912f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
913f630c1bdSWill Deacon
9147253b85cSSimon Hormanconfig ARM_ERRATA_775420
9157253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
9167253b85cSSimon Horman       depends on CPU_V7
9177253b85cSSimon Horman       help
9187253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
919cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
9207253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
9217253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
9227253b85cSSimon Horman	 an abort may occur on cache maintenance.
9237253b85cSSimon Horman
92493dc6887SCatalin Marinasconfig ARM_ERRATA_798181
92593dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
92693dc6887SCatalin Marinas	depends on CPU_V7 && SMP
92793dc6887SCatalin Marinas	help
92893dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
92993dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
93093dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
93193dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
93293dc6887SCatalin Marinas	  as the one being invalidated.
93393dc6887SCatalin Marinas
93484b6504fSWill Deaconconfig ARM_ERRATA_773022
93584b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
93684b6504fSWill Deacon	depends on CPU_V7
93784b6504fSWill Deacon	help
93884b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
93984b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
94084b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
94184b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
94284b6504fSWill Deacon
94362c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
94462c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
94562c0f4a5SDoug Anderson	depends on CPU_V7
94662c0f4a5SDoug Anderson	help
94762c0f4a5SDoug Anderson	  This option enables the workaround for:
94862c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
94962c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
95062c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
95162c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
95262c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
95362c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
95462c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
95562c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
95662c0f4a5SDoug Anderson
957416bcf21SDoug Andersonconfig ARM_ERRATA_821420
958416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
959416bcf21SDoug Anderson	depends on CPU_V7
960416bcf21SDoug Anderson	help
961416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
962416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
963416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
964416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
965416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
966416bcf21SDoug Anderson
9679f6f9354SDoug Andersonconfig ARM_ERRATA_825619
9689f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
9699f6f9354SDoug Anderson	depends on CPU_V7
9709f6f9354SDoug Anderson	help
9719f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
9729f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
9739f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
9749f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
9759f6f9354SDoug Anderson
976304009a1SDoug Andersonconfig ARM_ERRATA_857271
977304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
978304009a1SDoug Anderson	depends on CPU_V7
979304009a1SDoug Anderson	help
980304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
981304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
982304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
983304009a1SDoug Anderson
9849f6f9354SDoug Andersonconfig ARM_ERRATA_852421
9859f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
9869f6f9354SDoug Anderson	depends on CPU_V7
9879f6f9354SDoug Anderson	help
9889f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
9899f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
9909f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
9919f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
9929f6f9354SDoug Anderson
99362c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
99462c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
99562c0f4a5SDoug Anderson	depends on CPU_V7
99662c0f4a5SDoug Anderson	help
99762c0f4a5SDoug Anderson	  This option enables the workaround for:
99862c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
99962c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
100062c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
100162c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
100262c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
100362c0f4a5SDoug Anderson	  for and handled.
100462c0f4a5SDoug Anderson
1005304009a1SDoug Andersonconfig ARM_ERRATA_857272
1006304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1007304009a1SDoug Anderson	depends on CPU_V7
1008304009a1SDoug Anderson	help
1009304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
1010304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
1011304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
1012304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
1013304009a1SDoug Anderson	  for and handled.
1014304009a1SDoug Anderson
10151da177e4SLinus Torvaldsendmenu
10161da177e4SLinus Torvalds
10171da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
10181da177e4SLinus Torvalds
10191da177e4SLinus Torvaldsmenu "Bus support"
10201da177e4SLinus Torvalds
10211da177e4SLinus Torvaldsconfig ISA
10221da177e4SLinus Torvalds	bool
10231da177e4SLinus Torvalds	help
10241da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
10251da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
10261da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
10271da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
10281da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
10291da177e4SLinus Torvalds
1030065909b9SRussell King# Select ISA DMA controller support
10311da177e4SLinus Torvaldsconfig ISA_DMA
10321da177e4SLinus Torvalds	bool
1033065909b9SRussell King	select ISA_DMA_API
10341da177e4SLinus Torvalds
1035065909b9SRussell King# Select ISA DMA interface
10365cae841bSAl Viroconfig ISA_DMA_API
10375cae841bSAl Viro	bool
10385cae841bSAl Viro
1039b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1040b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1041b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1042b080ac8aSMarcelo Roberto Jimenez	help
1043b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1044b080ac8aSMarcelo Roberto Jimenez
1045779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
1046779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1047779eb41cSBenjamin Gaignard	depends on CPU_V7
1048779eb41cSBenjamin Gaignard	help
1049779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
1050779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
1051779eb41cSBenjamin Gaignard	  each other, in program order.
1052779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
1053779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
1054779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1055779eb41cSBenjamin Gaignard	  r0p4, r0p5.
1056779eb41cSBenjamin Gaignard
10571da177e4SLinus Torvaldsendmenu
10581da177e4SLinus Torvalds
10591da177e4SLinus Torvaldsmenu "Kernel Features"
10601da177e4SLinus Torvalds
10613b55658aSDave Martinconfig HAVE_SMP
10623b55658aSDave Martin	bool
10633b55658aSDave Martin	help
10643b55658aSDave Martin	  This option should be selected by machines which have an SMP-
10653b55658aSDave Martin	  capable CPU.
10663b55658aSDave Martin
10673b55658aSDave Martin	  The only effect of this option is to make the SMP-related
10683b55658aSDave Martin	  options available to the user for configuration.
10693b55658aSDave Martin
10701da177e4SLinus Torvaldsconfig SMP
1071bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1072fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
10733b55658aSDave Martin	depends on HAVE_SMP
1074801bb21cSJonathan Austin	depends on MMU || ARM_MPU
10750361748fSArnd Bergmann	select IRQ_WORK
10761da177e4SLinus Torvalds	help
10771da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
10784a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
10794a474157SRobert Graffham	  than one CPU, say Y.
10801da177e4SLinus Torvalds
10814a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
10821da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
10834a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
10844a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
10854a474157SRobert Graffham	  will run faster if you say N here.
10861da177e4SLinus Torvalds
1087cb1aaebeSMauro Carvalho Chehab	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
10884f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
108950a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
10901da177e4SLinus Torvalds
10911da177e4SLinus Torvalds	  If you don't know what to do here, say N.
10921da177e4SLinus Torvalds
1093f00ec48fSRussell Kingconfig SMP_ON_UP
10945744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1095801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1096f00ec48fSRussell King	default y
1097f00ec48fSRussell King	help
1098f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1099f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1100f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1101f00ec48fSRussell King	  savings.
1102f00ec48fSRussell King
1103f00ec48fSRussell King	  If you don't know what to do here, say Y.
1104f00ec48fSRussell King
110550596b75SArd Biesheuvel
110650596b75SArd Biesheuvelconfig CURRENT_POINTER_IN_TPIDRURO
110750596b75SArd Biesheuvel	def_bool y
1108b87cf911SArd Biesheuvel	depends on CPU_32v6K && !CPU_V6
110950596b75SArd Biesheuvel
1110d4664b6cSArd Biesheuvelconfig IRQSTACKS
1111d4664b6cSArd Biesheuvel	def_bool y
11129974f857SArd Biesheuvel	select HAVE_IRQ_EXIT_ON_IRQ_STACK
11139974f857SArd Biesheuvel	select HAVE_SOFTIRQ_ON_OWN_STACK
11141da177e4SLinus Torvalds
1115c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1116c9018aabSVincent Guittot	bool "Support cpu topology definition"
1117c9018aabSVincent Guittot	depends on SMP && CPU_V7
1118c9018aabSVincent Guittot	default y
1119c9018aabSVincent Guittot	help
1120c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1121c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1122c9018aabSVincent Guittot	  topology of an ARM System.
1123c9018aabSVincent Guittot
1124c9018aabSVincent Guittotconfig SCHED_MC
1125c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1126c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1127c9018aabSVincent Guittot	help
1128c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1129c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1130c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1131c9018aabSVincent Guittot
1132c9018aabSVincent Guittotconfig SCHED_SMT
1133c9018aabSVincent Guittot	bool "SMT scheduler support"
1134c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1135c9018aabSVincent Guittot	help
1136c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1137c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1138c9018aabSVincent Guittot	  places. If unsure say N here.
1139c9018aabSVincent Guittot
1140a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1141a8cbcd92SRussell King	bool
1142a8cbcd92SRussell King	help
11438f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
1144a8cbcd92SRussell King
11458a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1146022c03a2SMarc Zyngier	bool "Architected timer support"
1147022c03a2SMarc Zyngier	depends on CPU_V7
11488a4da6e3SMark Rutland	select ARM_ARCH_TIMER
1149022c03a2SMarc Zyngier	help
1150022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1151022c03a2SMarc Zyngier
1152f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1153f32f4ce2SRussell King	bool
1154f32f4ce2SRussell King	help
1155f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1156f32f4ce2SRussell King
1157e8db288eSNicolas Pitreconfig MCPM
1158e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1159e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1160e8db288eSNicolas Pitre	help
1161e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1162e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1163e8db288eSNicolas Pitre	  systems.
1164e8db288eSNicolas Pitre
1165ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1166ebf4a5c5SHaojian Zhuang	bool
1167ebf4a5c5SHaojian Zhuang	depends on MCPM
1168ebf4a5c5SHaojian Zhuang	help
1169ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1170ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1171ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1172ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1173ebf4a5c5SHaojian Zhuang
11741c33be57SNicolas Pitreconfig BIG_LITTLE
11751c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
11761c33be57SNicolas Pitre	depends on CPU_V7 && SMP
11771c33be57SNicolas Pitre	select MCPM
11781c33be57SNicolas Pitre	help
11791c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
11801c33be57SNicolas Pitre	  system architecture.
11811c33be57SNicolas Pitre
11821c33be57SNicolas Pitreconfig BL_SWITCHER
11831c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
11846c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
118551aaf81fSRussell King	select CPU_PM
11861c33be57SNicolas Pitre	help
11871c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
11881c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
11891c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
11901c33be57SNicolas Pitre
1191b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1192b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1193b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1194b22537c6SNicolas Pitre	help
1195b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1196b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1197b22537c6SNicolas Pitre	  debugging purposes only.
1198b22537c6SNicolas Pitre
11998d5796d2SLennert Buytenhekchoice
12008d5796d2SLennert Buytenhek	prompt "Memory split"
1201006fa259SRussell King	depends on MMU
12028d5796d2SLennert Buytenhek	default VMSPLIT_3G
12038d5796d2SLennert Buytenhek	help
12048d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
12058d5796d2SLennert Buytenhek
12068d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
12078d5796d2SLennert Buytenhek	  option alone!
12088d5796d2SLennert Buytenhek
12098d5796d2SLennert Buytenhek	config VMSPLIT_3G
12108d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
121163ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1212bbeedfdaSYisheng Xie		depends on !ARM_LPAE
121363ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
12148d5796d2SLennert Buytenhek	config VMSPLIT_2G
12158d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
12168d5796d2SLennert Buytenhek	config VMSPLIT_1G
12178d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
12188d5796d2SLennert Buytenhekendchoice
12198d5796d2SLennert Buytenhek
12208d5796d2SLennert Buytenhekconfig PAGE_OFFSET
12218d5796d2SLennert Buytenhek	hex
1222006fa259SRussell King	default PHYS_OFFSET if !MMU
12238d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
12248d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
122563ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
12268d5796d2SLennert Buytenhek	default 0xC0000000
12278d5796d2SLennert Buytenhek
1228c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET
1229c12366baSLinus Walleij	hex
1230c12366baSLinus Walleij	depends on KASAN
1231c12366baSLinus Walleij	default 0x1f000000 if PAGE_OFFSET=0x40000000
1232c12366baSLinus Walleij	default 0x5f000000 if PAGE_OFFSET=0x80000000
1233c12366baSLinus Walleij	default 0x9f000000 if PAGE_OFFSET=0xC0000000
1234c12366baSLinus Walleij	default 0x8f000000 if PAGE_OFFSET=0xB0000000
1235c12366baSLinus Walleij	default 0xffffffff
1236c12366baSLinus Walleij
12371da177e4SLinus Torvaldsconfig NR_CPUS
12381da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
1239d624833fSArd Biesheuvel	range 2 16 if DEBUG_KMAP_LOCAL
1240d624833fSArd Biesheuvel	range 2 32 if !DEBUG_KMAP_LOCAL
12411da177e4SLinus Torvalds	depends on SMP
12421da177e4SLinus Torvalds	default "4"
1243d624833fSArd Biesheuvel	help
1244d624833fSArd Biesheuvel	  The maximum number of CPUs that the kernel can support.
1245d624833fSArd Biesheuvel	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1246d624833fSArd Biesheuvel	  debugging is enabled, which uses half of the per-CPU fixmap
1247d624833fSArd Biesheuvel	  slots as guard regions.
12481da177e4SLinus Torvalds
1249a054a811SRussell Kingconfig HOTPLUG_CPU
125000b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
125140b31360SStephen Rothwell	depends on SMP
12521b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1253a054a811SRussell King	help
1254a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1255a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1256a054a811SRussell King
12572bdd424fSWill Deaconconfig ARM_PSCI
12582bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1259e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1260be120397SMark Rutland	select ARM_PSCI_FW
12612bdd424fSWill Deacon	help
12622bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
12632bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
12642bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
12652bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
12662bdd424fSWill Deacon	  ARM processors").
12672bdd424fSWill Deacon
12682a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
12692a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
12702a6ad871SMaxime Ripard# selected platforms.
127144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
127244986ab0SPeter De Schrijver (NVIDIA)	int
1273910499e1SKrzysztof Kozlowski	default 2048 if ARCH_INTEL_SOCFPGA
1274d9be9cebSGeert Uytterhoeven	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1275a3ee4feaSTao Ren		ARCH_ZYNQ || ARCH_ASPEED
1276aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1277aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1278eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
127906b851e5SOlof Johansson	default 392 if ARCH_U8500
128001bb914cSTony Prisk	default 352 if ARCH_VT8500
12817b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
12822a6ad871SMaxime Ripard	default 264 if MACH_H4700
128344986ab0SPeter De Schrijver (NVIDIA)	default 0
128444986ab0SPeter De Schrijver (NVIDIA)	help
128544986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
128644986ab0SPeter De Schrijver (NVIDIA)
128744986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
128844986ab0SPeter De Schrijver (NVIDIA)
1289c9218b16SRussell Kingconfig HZ_FIXED
1290f8065813SRussell King	int
12911164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
129247d84682SRussell King	default 0
1293c9218b16SRussell King
1294c9218b16SRussell Kingchoice
129547d84682SRussell King	depends on HZ_FIXED = 0
1296c9218b16SRussell King	prompt "Timer frequency"
1297c9218b16SRussell King
1298c9218b16SRussell Kingconfig HZ_100
1299c9218b16SRussell King	bool "100 Hz"
1300c9218b16SRussell King
1301c9218b16SRussell Kingconfig HZ_200
1302c9218b16SRussell King	bool "200 Hz"
1303c9218b16SRussell King
1304c9218b16SRussell Kingconfig HZ_250
1305c9218b16SRussell King	bool "250 Hz"
1306c9218b16SRussell King
1307c9218b16SRussell Kingconfig HZ_300
1308c9218b16SRussell King	bool "300 Hz"
1309c9218b16SRussell King
1310c9218b16SRussell Kingconfig HZ_500
1311c9218b16SRussell King	bool "500 Hz"
1312c9218b16SRussell King
1313c9218b16SRussell Kingconfig HZ_1000
1314c9218b16SRussell King	bool "1000 Hz"
1315c9218b16SRussell King
1316c9218b16SRussell Kingendchoice
1317c9218b16SRussell King
1318c9218b16SRussell Kingconfig HZ
1319c9218b16SRussell King	int
132047d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1321c9218b16SRussell King	default 100 if HZ_100
1322c9218b16SRussell King	default 200 if HZ_200
1323c9218b16SRussell King	default 250 if HZ_250
1324c9218b16SRussell King	default 300 if HZ_300
1325c9218b16SRussell King	default 500 if HZ_500
1326c9218b16SRussell King	default 1000
1327c9218b16SRussell King
1328c9218b16SRussell Kingconfig SCHED_HRTICK
1329c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1330f8065813SRussell King
133116c79651SCatalin Marinasconfig THUMB2_KERNEL
1332bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
13334477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1334bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
133589bace65SArnd Bergmann	select ARM_UNWIND
133616c79651SCatalin Marinas	help
133716c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
133875fea300SNicolas Pitre	  Thumb-2 mode.
133916c79651SCatalin Marinas
134016c79651SCatalin Marinas	  If unsure, say N.
134116c79651SCatalin Marinas
134242f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
134342f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
134442f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
134542f25bddSNicolas Pitre	default y
134642f25bddSNicolas Pitre	help
134742f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
134842f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
134942f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
135042f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
135142f25bddSNicolas Pitre	  functions.
135242f25bddSNicolas Pitre
135342f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
135442f25bddSNicolas Pitre	  replace the first two instructions of these library functions
135542f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
135642f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
135742f25bddSNicolas Pitre	  and less power intensive than running the original library
135842f25bddSNicolas Pitre	  code to do integer division.
135942f25bddSNicolas Pitre
1360704bdda0SNicolas Pitreconfig AEABI
1361a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1362a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1363a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1364704bdda0SNicolas Pitre	help
1365704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1366704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1367704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1368704bdda0SNicolas Pitre
1369704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1370704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1371704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1372704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1373704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1374704bdda0SNicolas Pitre
1375704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1376704bdda0SNicolas Pitre
13776c90c872SNicolas Pitreconfig OABI_COMPAT
1378a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1379d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
13806c90c872SNicolas Pitre	help
13816c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
13826c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
13836c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
13846c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
13856c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
13866c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
138791702175SKees Cook
138891702175SKees Cook	  The seccomp filter system will not be available when this is
138991702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
139091702175SKees Cook	  between calling conventions during filtering.
139191702175SKees Cook
13926c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
13936c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
13946c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
13956c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1396b02f8467SKees Cook	  at all). If in doubt say N.
13976c90c872SNicolas Pitre
1398fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
139905944d74SRussell King	bool
140005944d74SRussell King
1401fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
1402fb597f2aSGregory Fong	bool
1403fb597f2aSGregory Fong
140405944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
140505944d74SRussell King	bool
1406fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
140707a2f737SRussell King
1408053a96caSNicolas Pitreconfig HIGHMEM
1409e8db89a2SRussell King	bool "High Memory Support"
1410e8db89a2SRussell King	depends on MMU
14112a15ba82SThomas Gleixner	select KMAP_LOCAL
1412825c43f5SArd Biesheuvel	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
1413053a96caSNicolas Pitre	help
1414053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1415053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1416053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1417053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1418053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1419053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1420053a96caSNicolas Pitre
1421053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1422053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1423053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1424053a96caSNicolas Pitre
1425053a96caSNicolas Pitre	  If unsure, say n.
1426053a96caSNicolas Pitre
142765cec8e3SRussell Kingconfig HIGHPTE
14289a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
142965cec8e3SRussell King	depends on HIGHMEM
14309a431bd5SRussell King	default y
1431b4d103d1SRussell King	help
1432b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1433b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1434b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1435b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1436b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
143765cec8e3SRussell King
1438a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1439a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1440a5e090acSRussell King	depends on MMU && !ARM_LPAE
14411b8873a0SJamie Iles	default y
14421b8873a0SJamie Iles	help
1443a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1444a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1445a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1446a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1447a5e090acSRussell King	  fault when dereferenced.
1448a5e090acSRussell King
1449a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1450a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1451a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1452c80d79d7SYasunori Goto
1453c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1454fa8ad788SMark Rutland	def_bool y
1455fa8ad788SMark Rutland	depends on ARM_PMU
14561b8873a0SJamie Iles
14577d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
14587d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
14597d485f64SArd Biesheuvel	depends on MODULES
1460e7229f7dSAnders Roxell	default y
14617d485f64SArd Biesheuvel	help
14627d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
14637d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
14647d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
14657d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
14667d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
14677d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
14687d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
14697d485f64SArd Biesheuvel	  the same.
14707d485f64SArd Biesheuvel
1471e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1472e7229f7dSAnders Roxell	  configurations. If unsure, say y.
14737d485f64SArd Biesheuvel
1474c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
147536d6c928SUlrich Hecht	int "Maximum zone order"
1476898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
1477cc611137SUwe Kleine-König	default "9" if SA1111
1478c1b2d970SMagnus Damm	default "11"
1479c1b2d970SMagnus Damm	help
1480c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1481c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1482c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1483c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1484c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1485c1b2d970SMagnus Damm	  increase this value.
1486c1b2d970SMagnus Damm
1487c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1488c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1489c1b2d970SMagnus Damm
14901da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
14913e3f354bSArnd Bergmann	def_bool CPU_CP15_MMU
1492e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
14931da177e4SLinus Torvalds	help
14941da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
14951da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
14961da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
14971da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
14981da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
14991da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
15001da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
15011da177e4SLinus Torvalds
150239ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
150338ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
150438ef2ad5SLinus Walleij	depends on MMU
150539ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
150639ec58f3SLennert Buytenhek	help
150739ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
150839ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
150939ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
151039ec58f3SLennert Buytenhek
151139ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
151239ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
151339ec58f3SLennert Buytenhek	  such copy operations with large buffers.
151439ec58f3SLennert Buytenhek
151539ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
151639ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
151739ec58f3SLennert Buytenhek
151802c2433bSStefano Stabelliniconfig PARAVIRT
151902c2433bSStefano Stabellini	bool "Enable paravirtualization code"
152002c2433bSStefano Stabellini	help
152102c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
152202c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
152302c2433bSStefano Stabellini	  over full virtualization.
152402c2433bSStefano Stabellini
152502c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
152602c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
152702c2433bSStefano Stabellini	select PARAVIRT
152802c2433bSStefano Stabellini	help
152902c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
153002c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
153102c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
153202c2433bSStefano Stabellini	  that, there can be a small performance impact.
153302c2433bSStefano Stabellini
153402c2433bSStefano Stabellini	  If in doubt, say N here.
153502c2433bSStefano Stabellini
1536eff8d644SStefano Stabelliniconfig XEN_DOM0
1537eff8d644SStefano Stabellini	def_bool y
1538eff8d644SStefano Stabellini	depends on XEN
1539eff8d644SStefano Stabellini
1540eff8d644SStefano Stabelliniconfig XEN
1541c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
154285323a99SIan Campbell	depends on ARM && AEABI && OF
1543f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
154485323a99SIan Campbell	depends on !GENERIC_ATOMIC64
15457693deccSUwe Kleine-König	depends on MMU
154651aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
154717b7ab80SStefano Stabellini	select ARM_PSCI
1548f21254cdSChristoph Hellwig	select SWIOTLB
154983862ccfSStefano Stabellini	select SWIOTLB_XEN
155002c2433bSStefano Stabellini	select PARAVIRT
1551eff8d644SStefano Stabellini	help
1552eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1553eff8d644SStefano Stabellini
1554f05eb1d2SArd Biesheuvelconfig CC_HAVE_STACKPROTECTOR_TLS
1555f05eb1d2SArd Biesheuvel	def_bool $(cc-option,-mtp=cp15 -mstack-protector-guard=tls -mstack-protector-guard-offset=0)
1556f05eb1d2SArd Biesheuvel
1557189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1558189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
15599c46929eSArd Biesheuvel	depends on STACKPROTECTOR && CURRENT_POINTER_IN_TPIDRURO && !XIP_DEFLATED_DATA
1560f05eb1d2SArd Biesheuvel	depends on GCC_PLUGINS || CC_HAVE_STACKPROTECTOR_TLS
1561f05eb1d2SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK if !CC_HAVE_STACKPROTECTOR_TLS
1562189af465SArd Biesheuvel	default y
1563189af465SArd Biesheuvel	help
1564189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1565189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1566189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1567189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1568189af465SArd Biesheuvel	  the entire duration that the system is up.
1569189af465SArd Biesheuvel
1570189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1571189af465SArd Biesheuvel	  different canary value for each task.
1572189af465SArd Biesheuvel
15731da177e4SLinus Torvaldsendmenu
15741da177e4SLinus Torvalds
15751da177e4SLinus Torvaldsmenu "Boot options"
15761da177e4SLinus Torvalds
15779eb8f674SGrant Likelyconfig USE_OF
15789eb8f674SGrant Likely	bool "Flattened Device Tree support"
1579b1b3f49cSRussell King	select IRQ_DOMAIN
15809eb8f674SGrant Likely	select OF
15819eb8f674SGrant Likely	help
15829eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
15839eb8f674SGrant Likely
1584bd51e2f5SNicolas Pitreconfig ATAGS
1585bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1586bd51e2f5SNicolas Pitre	default y
1587bd51e2f5SNicolas Pitre	help
1588bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1589bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1590bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1591bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1592bd51e2f5SNicolas Pitre	  leave this to y.
1593bd51e2f5SNicolas Pitre
1594bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1595bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1596bd51e2f5SNicolas Pitre	depends on ATAGS
1597bd51e2f5SNicolas Pitre	help
1598bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1599bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1600bd51e2f5SNicolas Pitre
16011da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
16021da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
16031da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
16041da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
160539c3e304SChris Packham	default 0x0
16061da177e4SLinus Torvalds	help
16071da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
16081da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
16091da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
16101da177e4SLinus Torvalds	  value in their defconfig file.
16111da177e4SLinus Torvalds
16121da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16131da177e4SLinus Torvalds
16141da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
16151da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
161639c3e304SChris Packham	default 0x0
16171da177e4SLinus Torvalds	help
1618f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1619f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1620f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1621f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1622f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1623f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
16241da177e4SLinus Torvalds
16251da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16261da177e4SLinus Torvalds
16271da177e4SLinus Torvaldsconfig ZBOOT_ROM
16281da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
16291da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
163010968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
16311da177e4SLinus Torvalds	help
16321da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
16331da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
16341da177e4SLinus Torvalds
1635e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1636e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
163710968131SRussell King	depends on OF
1638e2a6a3aaSJohn Bonesio	help
1639e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1640e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1641e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1642e2a6a3aaSJohn Bonesio
1643e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1644e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1645e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1646e2a6a3aaSJohn Bonesio
1647e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1648e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1649e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1650e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1651e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1652e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1653e2a6a3aaSJohn Bonesio	  to this option.
1654e2a6a3aaSJohn Bonesio
1655b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1656b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1657b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1658b90b9a38SNicolas Pitre	help
1659b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1660b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1661b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1662b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1663b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1664b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1665b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1666b90b9a38SNicolas Pitre
1667d0f34a11SGenoud Richardchoice
1668d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1669d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1670d0f34a11SGenoud Richard
1671d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1672d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1673d0f34a11SGenoud Richard	help
1674d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1675d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1676d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1677d0f34a11SGenoud Richard
1678d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1679d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1680d0f34a11SGenoud Richard	help
1681d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1682d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1683d0f34a11SGenoud Richard
1684d0f34a11SGenoud Richardendchoice
1685d0f34a11SGenoud Richard
16861da177e4SLinus Torvaldsconfig CMDLINE
16871da177e4SLinus Torvalds	string "Default kernel command string"
16881da177e4SLinus Torvalds	default ""
16891da177e4SLinus Torvalds	help
16903e3f354bSArnd Bergmann	  On some architectures (e.g. CATS), there is currently no way
16911da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
16921da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
16931da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
16941da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
16951da177e4SLinus Torvalds
16964394c124SVictor Boiviechoice
16974394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
16984394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1699bd51e2f5SNicolas Pitre	depends on ATAGS
17004394c124SVictor Boivie
17014394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
17024394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
17034394c124SVictor Boivie	help
17044394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
17054394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
17064394c124SVictor Boivie	  string provided in CMDLINE will be used.
17074394c124SVictor Boivie
17084394c124SVictor Boivieconfig CMDLINE_EXTEND
17094394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
17104394c124SVictor Boivie	help
17114394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
17124394c124SVictor Boivie	  appended to the default kernel command string.
17134394c124SVictor Boivie
171492d2040dSAlexander Hollerconfig CMDLINE_FORCE
171592d2040dSAlexander Holler	bool "Always use the default kernel command string"
171692d2040dSAlexander Holler	help
171792d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
171892d2040dSAlexander Holler	  loader passes other arguments to the kernel.
171992d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
172092d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
17214394c124SVictor Boivieendchoice
172292d2040dSAlexander Holler
17231da177e4SLinus Torvaldsconfig XIP_KERNEL
17241da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
172510968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
17261da177e4SLinus Torvalds	help
17271da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
17281da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
17291da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
17301da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
17311da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
17321da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
17331da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
17341da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
17351da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
17361da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
17371da177e4SLinus Torvalds
17381da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
17391da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
17401da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
17411da177e4SLinus Torvalds
17421da177e4SLinus Torvalds	  If unsure, say N.
17431da177e4SLinus Torvalds
17441da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
17451da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
17461da177e4SLinus Torvalds	depends on XIP_KERNEL
17471da177e4SLinus Torvalds	default "0x00080000"
17481da177e4SLinus Torvalds	help
17491da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
17501da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
17511da177e4SLinus Torvalds	  own flash usage.
17521da177e4SLinus Torvalds
1753ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1754ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1755ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1756ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1757ca8b5d97SNicolas Pitre	help
1758ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1759ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1760ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1761ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1762ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1763ca8b5d97SNicolas Pitre
1764c587e4a6SRichard Purdieconfig KEXEC
1765c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
176619ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
176776950f71SVincenzo Frascino	depends on MMU
17682965faa5SDave Young	select KEXEC_CORE
1769c587e4a6SRichard Purdie	help
1770c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1771c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
177201dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1773c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1774c587e4a6SRichard Purdie
1775c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1776c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1777bf220695SGeert Uytterhoeven	  initially work for you.
1778c587e4a6SRichard Purdie
17794cd9d6f7SRichard Purdieconfig ATAGS_PROC
17804cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1781bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1782b98d7291SUli Luckas	default y
17834cd9d6f7SRichard Purdie	help
17844cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
17854cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
17864cd9d6f7SRichard Purdie
1787cb5d39b3SMika Westerbergconfig CRASH_DUMP
1788cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1789cb5d39b3SMika Westerberg	help
1790cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1791cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1792cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1793cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1794cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1795cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1796cb5d39b3SMika Westerberg
1797330d4810SMauro Carvalho Chehab	  For more details see Documentation/admin-guide/kdump/kdump.rst
1798cb5d39b3SMika Westerberg
1799e69edc79SEric Miaoconfig AUTO_ZRELADDR
1800e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1801e69edc79SEric Miao	help
1802e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1803e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
18040673cb38SGeert Uytterhoeven	  will be determined at run-time, either by masking the current IP
18050673cb38SGeert Uytterhoeven	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
18060673cb38SGeert Uytterhoeven	  This assumes the zImage being placed in the first 128MB from
18070673cb38SGeert Uytterhoeven	  start of memory.
1808e69edc79SEric Miao
180981a0bc39SRoy Franzconfig EFI_STUB
181081a0bc39SRoy Franz	bool
181181a0bc39SRoy Franz
181281a0bc39SRoy Franzconfig EFI
181381a0bc39SRoy Franz	bool "UEFI runtime support"
181481a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
181581a0bc39SRoy Franz	select UCS2_STRING
181681a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
181781a0bc39SRoy Franz	select EFI_STUB
18182e0eb483SAtish Patra	select EFI_GENERIC_STUB
181981a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1820a7f7f624SMasahiro Yamada	help
182181a0bc39SRoy Franz	  This option provides support for runtime services provided
182281a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
182381a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
182481a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
182581a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
182681a0bc39SRoy Franz	  UEFI firmware.
182781a0bc39SRoy Franz
1828bb817befSArd Biesheuvelconfig DMI
1829bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1830bb817befSArd Biesheuvel	depends on EFI
1831bb817befSArd Biesheuvel	default y
1832bb817befSArd Biesheuvel	help
1833bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1834bb817befSArd Biesheuvel
1835bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1836bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1837bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1838bb817befSArd Biesheuvel
1839bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1840bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1841bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1842bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1843bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1844bb817befSArd Biesheuvel
18451da177e4SLinus Torvaldsendmenu
18461da177e4SLinus Torvalds
1847ac9d7efcSRussell Kingmenu "CPU Power Management"
18481da177e4SLinus Torvalds
18491da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
18501da177e4SLinus Torvalds
1851ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1852ac9d7efcSRussell King
1853ac9d7efcSRussell Kingendmenu
1854ac9d7efcSRussell King
18551da177e4SLinus Torvaldsmenu "Floating point emulation"
18561da177e4SLinus Torvalds
18571da177e4SLinus Torvaldscomment "At least one emulation must be selected"
18581da177e4SLinus Torvalds
18591da177e4SLinus Torvaldsconfig FPE_NWFPE
18601da177e4SLinus Torvalds	bool "NWFPE math emulation"
1861593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1862a7f7f624SMasahiro Yamada	help
18631da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
18641da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
18651da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
18661da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
18671da177e4SLinus Torvalds
18681da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
18691da177e4SLinus Torvalds	  early in the bootup.
18701da177e4SLinus Torvalds
18711da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
18721da177e4SLinus Torvalds	bool "Support extended precision"
1873bedf142bSLennert Buytenhek	depends on FPE_NWFPE
18741da177e4SLinus Torvalds	help
18751da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
18761da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
18771da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
18781da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
18791da177e4SLinus Torvalds	  floating point emulator without any good reason.
18801da177e4SLinus Torvalds
18811da177e4SLinus Torvalds	  You almost surely want to say N here.
18821da177e4SLinus Torvalds
18831da177e4SLinus Torvaldsconfig FPE_FASTFPE
18841da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1885d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1886a7f7f624SMasahiro Yamada	help
18871da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
18881da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
18891da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
18901da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
18911da177e4SLinus Torvalds
18921da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
18931da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
18941da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
18951da177e4SLinus Torvalds	  choose NWFPE.
18961da177e4SLinus Torvalds
18971da177e4SLinus Torvaldsconfig VFP
18981da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1899e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
19001da177e4SLinus Torvalds	help
19011da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
19021da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
19031da177e4SLinus Torvalds
1904dc7a12bdSMauro Carvalho Chehab	  Please see <file:Documentation/arm/vfp/release-notes.rst> for
19051da177e4SLinus Torvalds	  release notes and additional status information.
19061da177e4SLinus Torvalds
19071da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
19081da177e4SLinus Torvalds
190925ebee02SCatalin Marinasconfig VFPv3
191025ebee02SCatalin Marinas	bool
191125ebee02SCatalin Marinas	depends on VFP
191225ebee02SCatalin Marinas	default y if CPU_V7
191325ebee02SCatalin Marinas
1914b5872db4SCatalin Marinasconfig NEON
1915b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
1916b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
1917b5872db4SCatalin Marinas	help
1918b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1919b5872db4SCatalin Marinas	  Extension.
1920b5872db4SCatalin Marinas
192173c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
192273c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
1923c4a30c3bSRussell King	depends on NEON && AEABI
192473c132c1SArd Biesheuvel	help
192573c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
192673c132c1SArd Biesheuvel
19271da177e4SLinus Torvaldsendmenu
19281da177e4SLinus Torvalds
19291da177e4SLinus Torvaldsmenu "Power management options"
19301da177e4SLinus Torvalds
1931eceab4acSRussell Kingsource "kernel/power/Kconfig"
19321da177e4SLinus Torvalds
1933f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
193419a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1935f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
1936f4cb5700SJohannes Berg	def_bool y
1937f4cb5700SJohannes Berg
193815e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
19398b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
19401b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
194115e0d9e3SArnd Bergmann
1942603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
1943603fb42aSSebastian Capella	bool
1944603fb42aSSebastian Capella	depends on MMU
1945603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
1946603fb42aSSebastian Capella
19471da177e4SLinus Torvaldsendmenu
19481da177e4SLinus Torvalds
1949652ccae5SArd Biesheuvelif CRYPTO
1950652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
1951652ccae5SArd Biesheuvelendif
19522cbd1cc3SStefan Agner
19532cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler"
1954