xref: /linux/arch/arm/Kconfig (revision 5d007a09f3c8b9b1421bf267d16d79fd9a11930b)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
7c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
821266be9SDan Williams	select ARCH_HAS_DEVMEM_IS_ALLOWED
9419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
102b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
11ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
12d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1375851720SDmitry Vyukov	select ARCH_HAS_KCOV
14e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
150ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
163010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
17ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
18347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
1975851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
20ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
21ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
22936376f8SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB
23936376f8SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB
24dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
253d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
26171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
27957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
28350e88baSMike Rapoport	select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC
29d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
307c703e54SChristoph Hellwig	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
31ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
32ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
334badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
34017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
350cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
36dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
37b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
38bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
3910916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
40171b3f0dSRussell King	select CLONE_BACKWARDS
41f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
42dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
43ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
442f9237d4SChristoph Hellwig	select DMA_OPS
45f0edfea8SChristoph Hellwig	select DMA_REMAP if MMU
46b01aec9bSBorislav Petkov	select EDAC_SUPPORT
47b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
4836d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
492ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
50f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
51b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
52ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
532937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
54171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
55b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
56b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
577c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
58b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
5938ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
60b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
61b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
62b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
63a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
64b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
65f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
660b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
67437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
68437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
69e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
70f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
7108626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
720693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
73b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
7439c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
75171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
76b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
77bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
78b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
79f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
80620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
81dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
825f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
8367a929e0SChristoph Hellwig	select HAVE_FAST_GUP if ARM_LPAE
84f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
8550362162SRussell King	select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
86b0fe66cfSNathan Chancellor	select HAVE_FUNCTION_TRACER if !XIP_KERNEL && (CC_IS_GCC || CLANG_VERSION >= 100000)
876b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
88f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
89b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
9087c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
91b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
92f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
93b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
94b1b3f49cSRussell King	select HAVE_KERNEL_LZO
95b1b3f49cSRussell King	select HAVE_KERNEL_XZ
96cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
97f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
987d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
9942a0bb3fSPetr Mladek	select HAVE_NMI
100f00790aaSRussell King	select HAVE_OPROFILE if HAVE_PERF_EVENTS
1010dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
1027ada189fSJamie Iles	select HAVE_PERF_EVENTS
10349863894SWill Deacon	select HAVE_PERF_REGS
10449863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
105ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
106e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1079800b9dcSMathieu Desnoyers	select HAVE_RSEQ
108d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
109b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
110af1839ebSCatalin Marinas	select HAVE_UID16
11131c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
112da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
113171b3f0dSRussell King	select MODULES_USE_ELF_REL
114f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
115aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
116171b3f0dSRussell King	select OLD_SIGACTION
117171b3f0dSRussell King	select OLD_SIGSUSPEND3
11820f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
119b1b3f49cSRussell King	select PERF_USE_VMALLOC
120b1b3f49cSRussell King	select RTC_LIB
121b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
122171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
123171b3f0dSRussell King	# according to that.  Thanks.
1241da177e4SLinus Torvalds	help
1251da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
126f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1271da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1281da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1291da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1301da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1311da177e4SLinus Torvalds
13274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
13374facffeSRussell King	bool
13474facffeSRussell King
1354ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1364ce63fcdSMarek Szyprowski	bool
137b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
138b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1394ce63fcdSMarek Szyprowski
14060460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
14160460abfSSeung-Woo Kim
14260460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
14360460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
14460460abfSSeung-Woo Kim	range 4 9
14560460abfSSeung-Woo Kim	default 8
14660460abfSSeung-Woo Kim	help
14760460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
14860460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
14960460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
15060460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
15160460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
15260460abfSSeung-Woo Kim	  virtual space with just a few allocations.
15360460abfSSeung-Woo Kim
15460460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
15560460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
15660460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
15760460abfSSeung-Woo Kim	  by the PAGE_SIZE.
15860460abfSSeung-Woo Kim
15960460abfSSeung-Woo Kimendif
16060460abfSSeung-Woo Kim
16175e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
16275e7153aSRalf Baechle	bool
16375e7153aSRalf Baechle
164bc581770SLinus Walleijconfig HAVE_TCM
165bc581770SLinus Walleij	bool
166bc581770SLinus Walleij	select GENERIC_ALLOCATOR
167bc581770SLinus Walleij
168e119bfffSRussell Kingconfig HAVE_PROC_CPU
169e119bfffSRussell King	bool
170e119bfffSRussell King
171ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1725ea81769SAl Viro	bool
1735ea81769SAl Viro
1741da177e4SLinus Torvaldsconfig SBUS
1751da177e4SLinus Torvalds	bool
1761da177e4SLinus Torvalds
177f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
178f16fb1ecSRussell King	bool
179f16fb1ecSRussell King	default y
180f16fb1ecSRussell King
181f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
182f16fb1ecSRussell King	bool
183f16fb1ecSRussell King	default y
184f16fb1ecSRussell King
1857ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1867ad1bcb2SRussell King	bool
187cb1293e2SArnd Bergmann	default !CPU_V7M
1887ad1bcb2SRussell King
189f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
190f0d1b0b3SDavid Howells	bool
191f0d1b0b3SDavid Howells
192f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
193f0d1b0b3SDavid Howells	bool
194f0d1b0b3SDavid Howells
1954a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1964a1b5733SEduardo Valentin	bool
1974a1b5733SEduardo Valentin
198a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
199a5f4c561SStefan Agner	def_bool y if MMU
200a5f4c561SStefan Agner
201b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
202b89c3b16SAkinobu Mita	bool
203b89c3b16SAkinobu Mita	default y
204b89c3b16SAkinobu Mita
2051da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2061da177e4SLinus Torvalds	bool
2071da177e4SLinus Torvalds	default y
2081da177e4SLinus Torvalds
209a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
210a08b6b79Sviro@ZenIV.linux.org.uk	bool
211a08b6b79Sviro@ZenIV.linux.org.uk
2125ac6da66SChristoph Lameterconfig ZONE_DMA
2135ac6da66SChristoph Lameter	bool
2145ac6da66SChristoph Lameter
215c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
216c7edc9e3SDavid A. Long	def_bool y
217c7edc9e3SDavid A. Long
21858af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21958af4a24SRob Herring	bool
22058af4a24SRob Herring
2211da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2221da177e4SLinus Torvalds	bool
2231da177e4SLinus Torvalds
2241da177e4SLinus Torvaldsconfig FIQ
2251da177e4SLinus Torvalds	bool
2261da177e4SLinus Torvalds
22713a5045dSRob Herringconfig NEED_RET_TO_USER
22813a5045dSRob Herring	bool
22913a5045dSRob Herring
230034d2f5aSAl Viroconfig ARCH_MTD_XIP
231034d2f5aSAl Viro	bool
232034d2f5aSAl Viro
233dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
234c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
235c1becedcSRussell King	default y
236b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
237dc21af99SRussell King	help
238111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
239111e9a5cSRussell King	  boot and module load time according to the position of the
240111e9a5cSRussell King	  kernel in system memory.
241dc21af99SRussell King
242111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
243daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
244dc21af99SRussell King
245c1becedcSRussell King	  Only disable this option if you know that you do not require
246c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
247c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
248c1becedcSRussell King
249c334bc15SRob Herringconfig NEED_MACH_IO_H
250c334bc15SRob Herring	bool
251c334bc15SRob Herring	help
252c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
253c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
254c334bc15SRob Herring	  be avoided when possible.
255c334bc15SRob Herring
2560cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2571b9f95f8SNicolas Pitre	bool
258111e9a5cSRussell King	help
2590cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2600cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2610cdc8b92SNicolas Pitre	  be avoided when possible.
2621b9f95f8SNicolas Pitre
2631b9f95f8SNicolas Pitreconfig PHYS_OFFSET
264974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
265c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
266974c0724SNicolas Pitre	default DRAM_BASE if !MMU
267c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
268*5d007a09SLinus Walleij			ARCH_FOOTBRIDGE
269c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
270c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
271b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2721b9f95f8SNicolas Pitre	help
2731b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2741b9f95f8SNicolas Pitre	  location of main memory in your system.
275cada3c08SRussell King
27687e040b6SSimon Glassconfig GENERIC_BUG
27787e040b6SSimon Glass	def_bool y
27887e040b6SSimon Glass	depends on BUG
27987e040b6SSimon Glass
2801bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2811bcad26eSKirill A. Shutemov	int
2821bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2831bcad26eSKirill A. Shutemov	default 2
2841bcad26eSKirill A. Shutemov
2851da177e4SLinus Torvaldsmenu "System Type"
2861da177e4SLinus Torvalds
2873c427975SHyok S. Choiconfig MMU
2883c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2893c427975SHyok S. Choi	default y
2903c427975SHyok S. Choi	help
2913c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2923c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2933c427975SHyok S. Choi
294e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
295e0c25d95SDaniel Cashman	default 8
296e0c25d95SDaniel Cashman
297e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
298e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
299e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
300e0c25d95SDaniel Cashman	default 16
301e0c25d95SDaniel Cashman
302ccf50e23SRussell King#
303ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
304ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
305ccf50e23SRussell King#
3061da177e4SLinus Torvaldschoice
3071da177e4SLinus Torvalds	prompt "ARM system type"
30870722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3091420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3101da177e4SLinus Torvalds
311387798b3SRob Herringconfig ARCH_MULTIPLATFORM
312387798b3SRob Herring	bool "Allow multiple platforms to be selected"
313b1b3f49cSRussell King	depends on MMU
314fb597f2aSGregory Fong	select ARCH_FLATMEM_ENABLE
315fb597f2aSGregory Fong	select ARCH_SPARSEMEM_ENABLE
316fb597f2aSGregory Fong	select ARCH_SELECT_MEMORY_MODEL
31742dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
318387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
319387798b3SRob Herring	select AUTO_ZRELADDR
320bb0eb050SDaniel Lezcano	select TIMER_OF
32166314223SDinh Nguyen	select COMMON_CLK
322ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
3234c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
324eb01d42aSChristoph Hellwig	select HAVE_PCI
3252eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
32666314223SDinh Nguyen	select SPARSE_IRQ
32766314223SDinh Nguyen	select USE_OF
32866314223SDinh Nguyen
3299c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3309c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3319c77bc43SStefan Agner	depends on !MMU
3329c77bc43SStefan Agner	select ARM_NVIC
333499f1640SStefan Agner	select AUTO_ZRELADDR
334bb0eb050SDaniel Lezcano	select TIMER_OF
3359c77bc43SStefan Agner	select COMMON_CLK
3369c77bc43SStefan Agner	select CPU_V7M
3379c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3389c77bc43SStefan Agner	select NO_IOPORT_MAP
3399c77bc43SStefan Agner	select SPARSE_IRQ
3409c77bc43SStefan Agner	select USE_OF
3419c77bc43SStefan Agner
3421da177e4SLinus Torvaldsconfig ARCH_EBSA110
3431da177e4SLinus Torvalds	bool "EBSA-110"
344b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
345c750815eSRussell King	select CPU_SA110
346f7e68bbfSRussell King	select ISA
347c334bc15SRob Herring	select NEED_MACH_IO_H
3480cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
349ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
3501da177e4SLinus Torvalds	help
3511da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
352f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3531da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3541da177e4SLinus Torvalds	  parallel port.
3551da177e4SLinus Torvalds
356e7736d47SLennert Buytenhekconfig ARCH_EP93XX
357e7736d47SLennert Buytenhek	bool "EP93xx-based"
35880320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
359e7736d47SLennert Buytenhek	select ARM_AMBA
360cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
361e7736d47SLennert Buytenhek	select ARM_VIC
362b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
3636d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
364000bc178SLinus Walleij	select CLKSRC_MMIO
365b1b3f49cSRussell King	select CPU_ARM920T
366000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
3675c34a4e8SLinus Walleij	select GPIOLIB
368bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
369e7736d47SLennert Buytenhek	help
370e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
371e7736d47SLennert Buytenhek
3721da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3731da177e4SLinus Torvalds	bool "FootBridge"
374c750815eSRussell King	select CPU_SA110
3751da177e4SLinus Torvalds	select FOOTBRIDGE
3764e8d7637SRussell King	select GENERIC_CLOCKEVENTS
377d0ee9f40SArnd Bergmann	select HAVE_IDE
3788ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
3790cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
380f999b8bdSMartin Michlmayr	help
381f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
382f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3831da177e4SLinus Torvalds
3843f7e5815SLennert Buytenhekconfig ARCH_IOP32X
3853f7e5815SLennert Buytenhek	bool "IOP32x-based"
386a4f7e763SRussell King	depends on MMU
387c750815eSRussell King	select CPU_XSCALE
388e9004f50SLinus Walleij	select GPIO_IOP
3895c34a4e8SLinus Walleij	select GPIOLIB
39013a5045dSRob Herring	select NEED_RET_TO_USER
391eb01d42aSChristoph Hellwig	select FORCE_PCI
392b1b3f49cSRussell King	select PLAT_IOP
393f999b8bdSMartin Michlmayr	help
3943f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
3953f7e5815SLennert Buytenhek	  processors.
3963f7e5815SLennert Buytenhek
3973b938be6SRussell Kingconfig ARCH_IXP4XX
3983b938be6SRussell King	bool "IXP4xx-based"
399a4f7e763SRussell King	depends on MMU
40058af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
40151aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
402c750815eSRussell King	select CPU_XSCALE
403b1b3f49cSRussell King	select DMABOUNCE if PCI
4043b938be6SRussell King	select GENERIC_CLOCKEVENTS
40598ac0cc2SLinus Walleij	select GENERIC_IRQ_MULTI_HANDLER
40655ec465eSLinus Walleij	select GPIO_IXP4XX
4075c34a4e8SLinus Walleij	select GPIOLIB
408eb01d42aSChristoph Hellwig	select HAVE_PCI
40955ec465eSLinus Walleij	select IXP4XX_IRQ
41065af6667SLinus Walleij	select IXP4XX_TIMER
411c334bc15SRob Herring	select NEED_MACH_IO_H
4129296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
413171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
414c4713074SLennert Buytenhek	help
4153b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
416c4713074SLennert Buytenhek
417edabd38eSSaeed Bisharaconfig ARCH_DOVE
418edabd38eSSaeed Bishara	bool "Marvell Dove"
419756b2531SSebastian Hesselbarth	select CPU_PJ4
420edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
4214c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4225c34a4e8SLinus Walleij	select GPIOLIB
423eb01d42aSChristoph Hellwig	select HAVE_PCI
424171b3f0dSRussell King	select MVEBU_MBUS
4259139acd1SSebastian Hesselbarth	select PINCTRL
4269139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
427abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4285cdbe5d2SArnd Bergmann	select SPARSE_IRQ
429c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
430edabd38eSSaeed Bishara	help
431edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
432edabd38eSSaeed Bishara
4331da177e4SLinus Torvaldsconfig ARCH_PXA
4342c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
435a4f7e763SRussell King	depends on MMU
436b1b3f49cSRussell King	select ARCH_MTD_XIP
437b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
438b1b3f49cSRussell King	select AUTO_ZRELADDR
439a1c0a6adSRobert Jarzmik	select COMMON_CLK
440389d9b58SDaniel Lezcano	select CLKSRC_PXA
441234b6cedSRussell King	select CLKSRC_MMIO
442bb0eb050SDaniel Lezcano	select TIMER_OF
4432f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
444981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
4454c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
446157d2644SHaojian Zhuang	select GPIO_PXA
4475c34a4e8SLinus Walleij	select GPIOLIB
448b1b3f49cSRussell King	select HAVE_IDE
449d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
450bd5ce433SEric Miao	select PLAT_PXA
4516ac6b817SHaojian Zhuang	select SPARSE_IRQ
452f999b8bdSMartin Michlmayr	help
4532c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
4541da177e4SLinus Torvalds
4551da177e4SLinus Torvaldsconfig ARCH_RPC
4561da177e4SLinus Torvalds	bool "RiscPC"
457868e87ccSRussell King	depends on MMU
4581da177e4SLinus Torvalds	select ARCH_ACORN
459a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
46007f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
4610b40deeeSRussell King	select ARM_HAS_SG_CHAIN
462fa04e209SArnd Bergmann	select CPU_SA110
463b1b3f49cSRussell King	select FIQ
464d0ee9f40SArnd Bergmann	select HAVE_IDE
465b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
466b1b3f49cSRussell King	select ISA_DMA_API
467c334bc15SRob Herring	select NEED_MACH_IO_H
4680cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
469ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4701da177e4SLinus Torvalds	help
4711da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
4721da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
4731da177e4SLinus Torvalds
4741da177e4SLinus Torvaldsconfig ARCH_SA1100
4751da177e4SLinus Torvalds	bool "SA1100-based"
476b1b3f49cSRussell King	select ARCH_MTD_XIP
477b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
478b1b3f49cSRussell King	select CLKSRC_MMIO
479389d9b58SDaniel Lezcano	select CLKSRC_PXA
480bb0eb050SDaniel Lezcano	select TIMER_OF if OF
481d6c82046SRussell King	select COMMON_CLK
482b1b3f49cSRussell King	select CPU_FREQ
483b1b3f49cSRussell King	select CPU_SA1100
484b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
4854c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4865c34a4e8SLinus Walleij	select GPIOLIB
487d0ee9f40SArnd Bergmann	select HAVE_IDE
4881eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
489b1b3f49cSRussell King	select ISA
4900cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
491375dec92SRussell King	select SPARSE_IRQ
492f999b8bdSMartin Michlmayr	help
493f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
4941da177e4SLinus Torvalds
495b130d5c2SKukjin Kimconfig ARCH_S3C24XX
496b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
497335cce74SArnd Bergmann	select ATAGS
4984280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
4997f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
500880cf071STomasz Figa	select GPIO_SAMSUNG
5015c34a4e8SLinus Walleij	select GPIOLIB
5024c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
50320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
504b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
505b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
506c334bc15SRob Herring	select NEED_MACH_IO_H
507cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
508ea04d6b4SMasahiro Yamada	select USE_OF
5091da177e4SLinus Torvalds	help
510b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
511b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
512b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
513b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
51463b1f51bSBen Dooks
515a0694861STony Lindgrenconfig ARCH_OMAP1
516a0694861STony Lindgren	bool "TI OMAP1"
51700a36698SArnd Bergmann	depends on MMU
518b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
519a0694861STony Lindgren	select ARCH_OMAP
520e9a91de7STony Prisk	select CLKDEV_LOOKUP
521cee37e50Sviresh kumar	select CLKSRC_MMIO
522b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
523a0694861STony Lindgren	select GENERIC_IRQ_CHIP
5244c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
5255c34a4e8SLinus Walleij	select GPIOLIB
526a0694861STony Lindgren	select HAVE_IDE
527bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
528a0694861STony Lindgren	select IRQ_DOMAIN
529a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
530a0694861STony Lindgren	select NEED_MACH_MEMORY_H
531685e2d08STony Lindgren	select SPARSE_IRQ
53221f47fbcSAlexey Charkov	help
533a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
53402c981c0SBinghua Duan
5351da177e4SLinus Torvaldsendchoice
5361da177e4SLinus Torvalds
537387798b3SRob Herringmenu "Multiple platform selection"
538387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
539387798b3SRob Herring
540387798b3SRob Herringcomment "CPU Core family selection"
541387798b3SRob Herring
542f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
543f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
544f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
545f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
546f8afae40SArnd Bergmann	select CPU_FA526
547f8afae40SArnd Bergmann
548387798b3SRob Herringconfig ARCH_MULTI_V4T
549387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
550387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
551b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
55224e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
55324e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
55424e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
555387798b3SRob Herring
556387798b3SRob Herringconfig ARCH_MULTI_V5
557387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
558387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
559b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
56012567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
56124e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
56224e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
563387798b3SRob Herring
564387798b3SRob Herringconfig ARCH_MULTI_V4_V5
565387798b3SRob Herring	bool
566387798b3SRob Herring
567387798b3SRob Herringconfig ARCH_MULTI_V6
5688dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
569387798b3SRob Herring	select ARCH_MULTI_V6_V7
57042f4754aSRob Herring	select CPU_V6K
571387798b3SRob Herring
572387798b3SRob Herringconfig ARCH_MULTI_V7
5738dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
574387798b3SRob Herring	default y
575387798b3SRob Herring	select ARCH_MULTI_V6_V7
576b1b3f49cSRussell King	select CPU_V7
57790bc8ac7SRob Herring	select HAVE_SMP
578387798b3SRob Herring
579387798b3SRob Herringconfig ARCH_MULTI_V6_V7
580387798b3SRob Herring	bool
5819352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
582387798b3SRob Herring
583387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
584387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
585387798b3SRob Herring	select ARCH_MULTI_V5
586387798b3SRob Herring
587387798b3SRob Herringendmenu
588387798b3SRob Herring
58905e2a3deSRob Herringconfig ARCH_VIRT
590e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
591e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
5924b8b5f25SRob Herring	select ARM_AMBA
59305e2a3deSRob Herring	select ARM_GIC
5943ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
5950b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
596bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
59705e2a3deSRob Herring	select ARM_PSCI
5984b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
5998e2649d0SJason A. Donenfeld	select ARCH_SUPPORTS_BIG_ENDIAN
60005e2a3deSRob Herring
601ccf50e23SRussell King#
602ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
603ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
604ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
605ccf50e23SRussell King#
6066bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
6076bb8536cSAndreas Färber
608445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
609445d9b30STsahee Zidenberg
610590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
611590b460cSLars Persson
612d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
613d9bfc86dSOleksij Rempel
614a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
615a66c51f9SAlexandre Belloni
61695b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
61795b8f20fSRussell King
6181d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
6191d22924eSAnders Berg
6208ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
6218ac49e04SChristian Daudt
6221c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
6231c37fa10SSebastian Hesselbarth
6241da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
6251da177e4SLinus Torvalds
626d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
627d94f944eSAnton Vorontsov
62895b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
62995b8f20fSRussell King
630df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
631df8d742eSBaruch Siach
63295b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
63395b8f20fSRussell King
634e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
635e7736d47SLennert Buytenhek
636a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
637a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig"
638a66c51f9SAlexandre Belloni
6391da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
6401da177e4SLinus Torvalds
64159d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
64259d3a193SPaulius Zaleckas
643387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
644387798b3SRob Herring
645389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
646389ee0c2SHaojian Zhuang
647a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
648a66c51f9SAlexandre Belloni
6491da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
6501da177e4SLinus Torvalds
6513f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
6523f7e5815SLennert Buytenhek
6531da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
6541da177e4SLinus Torvalds
655828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
656828989adSSantosh Shilimkar
65775bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
65895b8f20fSRussell King
659a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
660a66c51f9SAlexandre Belloni
6613b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
6623b8f5030SCarlo Caione
6639fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
6649fb29c73SSugaya Taichi
665a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
666a66c51f9SAlexandre Belloni
66717723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
66817723fd3SJonas Jensen
669312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
670312b62b6SDaniel Palmer
671794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
672794d15b2SStanislav Samsonov
673a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
674f682a218SMatthias Brugger
6751d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
6761d3f33d5SShawn Guo
67795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
67895b8f20fSRussell King
6797bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
6807bffa14cSBrendan Higgins
6819851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
6829851ca57SDaniel Tang
683d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
684d48af15eSTony Lindgren
685d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
6861da177e4SLinus Torvalds
6871dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
6881dbae815STony Lindgren
6899dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
690585cf175STzachi Perelstein
691a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
692a66c51f9SAlexandre Belloni
693387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
694387798b3SRob Herring
695a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig"
696a66c51f9SAlexandre Belloni
69795b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
69895b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
6991da177e4SLinus Torvalds
7008fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
7018fc1b0f8SKumar Gala
70278e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig"
70378e3dbc1SAndreas Färber
70486aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
70586aeee4dSAndreas Färber
70695b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
70795b8f20fSRussell King
708d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
709d63dc051SHeiko Stuebner
710a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig"
711a66c51f9SAlexandre Belloni
712a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig"
713a66c51f9SAlexandre Belloni
714a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
715a66c51f9SAlexandre Belloni
71695b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
717edabd38eSSaeed Bishara
718a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
719a66c51f9SAlexandre Belloni
720387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
721387798b3SRob Herring
722a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
723a21765a7SBen Dooks
72465ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
72565ebcc11SSrinivas Kandagatla
726bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
727bcb84fb4SAlexandre TORGUE
7283b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
7293b52634fSMaxime Ripard
730d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig"
731d6de5b02SMarc Gonzalez
732c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
733c5f80065SErik Gilling
73495b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
7351da177e4SLinus Torvalds
736ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
737ba56a987SMasahiro Yamada
73895b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
7391da177e4SLinus Torvalds
7401da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
7411da177e4SLinus Torvalds
742ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
743ceade897SRussell King
7446f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
7456f35f9a9STony Prisk
746acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
747acede515SJun Nie
7489a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
7499a45eb69SJosh Cartwright
750499f1640SStefan Agner# ARMv7-M architecture
751499f1640SStefan Agnerconfig ARCH_EFM32
752499f1640SStefan Agner	bool "Energy Micro efm32"
753499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
7545c34a4e8SLinus Walleij	select GPIOLIB
755499f1640SStefan Agner	help
756499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
757499f1640SStefan Agner	  processors.
758499f1640SStefan Agner
759499f1640SStefan Agnerconfig ARCH_LPC18XX
760499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
761499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
762499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
763499f1640SStefan Agner	select ARM_AMBA
764499f1640SStefan Agner	select CLKSRC_LPC32XX
765499f1640SStefan Agner	select PINCTRL
766499f1640SStefan Agner	help
767499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
768499f1640SStefan Agner	  high performance microcontrollers.
769499f1640SStefan Agner
7701847119dSVladimir Murzinconfig ARCH_MPS2
77117bd274eSBaruch Siach	bool "ARM MPS2 platform"
7721847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
7731847119dSVladimir Murzin	select ARM_AMBA
7741847119dSVladimir Murzin	select CLKSRC_MPS2
7751847119dSVladimir Murzin	help
7761847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
7771847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
7781847119dSVladimir Murzin
7791847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
7801847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
7811847119dSVladimir Murzin
7821da177e4SLinus Torvalds# Definitions to make life easier
7831da177e4SLinus Torvaldsconfig ARCH_ACORN
7841da177e4SLinus Torvalds	bool
7851da177e4SLinus Torvalds
7867ae1f7ecSLennert Buytenhekconfig PLAT_IOP
7877ae1f7ecSLennert Buytenhek	bool
788469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
7897ae1f7ecSLennert Buytenhek
79069b02f6aSLennert Buytenhekconfig PLAT_ORION
79169b02f6aSLennert Buytenhek	bool
792bfe45e0bSRussell King	select CLKSRC_MMIO
793b1b3f49cSRussell King	select COMMON_CLK
794dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
795278b45b0SAndrew Lunn	select IRQ_DOMAIN
79669b02f6aSLennert Buytenhek
797abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
798abcda1dcSThomas Petazzoni	bool
799abcda1dcSThomas Petazzoni	select PLAT_ORION
800abcda1dcSThomas Petazzoni
801bd5ce433SEric Miaoconfig PLAT_PXA
802bd5ce433SEric Miao	bool
803bd5ce433SEric Miao
804f4b8b319SRussell Kingconfig PLAT_VERSATILE
805f4b8b319SRussell King	bool
806f4b8b319SRussell King
8078636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
8081da177e4SLinus Torvalds
809afe4b25eSLennert Buytenhekconfig IWMMXT
810d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
811d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
812d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
813afe4b25eSLennert Buytenhek	help
814afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
815afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
816afe4b25eSLennert Buytenhek
8173b93e7b0SHyok S. Choiif !MMU
8183b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
8193b93e7b0SHyok S. Choiendif
8203b93e7b0SHyok S. Choi
8213e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
8223e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
8233e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
8243e0a07f8SGregory CLEMENT	default y
8253e0a07f8SGregory CLEMENT	help
8263e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
8273e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
8283e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
8293e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
8303e0a07f8SGregory CLEMENT	  Workaround:
8313e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
8323e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
8333e0a07f8SGregory CLEMENT	  instruction
8343e0a07f8SGregory CLEMENT
835f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
836f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
837f0c4b8d6SWill Deacon	depends on CPU_V6
838f0c4b8d6SWill Deacon	help
839f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
840f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
841f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
842f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
843f0c4b8d6SWill Deacon
8449cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
8459cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
846e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
8479cba3cccSCatalin Marinas	help
8489cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
8499cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
8509cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
8519cba3cccSCatalin Marinas	  recommended workaround.
8529cba3cccSCatalin Marinas
8537ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
8547ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
8557ce236fcSCatalin Marinas	depends on CPU_V7
8567ce236fcSCatalin Marinas	help
8577ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
85879403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
8597ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
8607ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
8617ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
8627ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
8637ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
8647ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
8657ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
8667ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
8677ce236fcSCatalin Marinas	  available in non-secure mode.
8687ce236fcSCatalin Marinas
869855c551fSCatalin Marinasconfig ARM_ERRATA_458693
870855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
871855c551fSCatalin Marinas	depends on CPU_V7
87262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
873855c551fSCatalin Marinas	help
874855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
875855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
876855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
877855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
878855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
879855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
880855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
881855c551fSCatalin Marinas	  register may not be available in non-secure mode.
882855c551fSCatalin Marinas
8830516e464SCatalin Marinasconfig ARM_ERRATA_460075
8840516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
8850516e464SCatalin Marinas	depends on CPU_V7
88662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8870516e464SCatalin Marinas	help
8880516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
8890516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
8900516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
8910516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
8920516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
8930516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
8940516e464SCatalin Marinas	  may not be available in non-secure mode.
8950516e464SCatalin Marinas
8969f05027cSWill Deaconconfig ARM_ERRATA_742230
8979f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
8989f05027cSWill Deacon	depends on CPU_V7 && SMP
89962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9009f05027cSWill Deacon	help
9019f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
9029f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
9039f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
9049f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
9059f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
9069f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
9079f05027cSWill Deacon	  the two writes.
9089f05027cSWill Deacon
909a672e99bSWill Deaconconfig ARM_ERRATA_742231
910a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
911a672e99bSWill Deacon	depends on CPU_V7 && SMP
91262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
913a672e99bSWill Deacon	help
914a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
915a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
916a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
917a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
918a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
919a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
920a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
921a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
922a672e99bSWill Deacon	  capabilities of the processor.
923a672e99bSWill Deacon
92469155794SJon Medhurstconfig ARM_ERRATA_643719
92569155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
92669155794SJon Medhurst	depends on CPU_V7 && SMP
927e5a5de44SRussell King	default y
92869155794SJon Medhurst	help
92969155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
93069155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
93169155794SJon Medhurst	  register returns zero when it should return one. The workaround
93269155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
93369155794SJon Medhurst	  it behave as intended and avoiding data corruption.
93469155794SJon Medhurst
935cdf357f1SWill Deaconconfig ARM_ERRATA_720789
936cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
937e66dc745SDave Martin	depends on CPU_V7
938cdf357f1SWill Deacon	help
939cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
940cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
941cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
942cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
943cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
944cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
945cdf357f1SWill Deacon	  entries regardless of the ASID.
946475d92fcSWill Deacon
947475d92fcSWill Deaconconfig ARM_ERRATA_743622
948475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
949475d92fcSWill Deacon	depends on CPU_V7
95062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
951475d92fcSWill Deacon	help
952475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
953efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
954475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
955475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
956475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
957475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
958475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
959475d92fcSWill Deacon	  processor.
960475d92fcSWill Deacon
9619a27c27cSWill Deaconconfig ARM_ERRATA_751472
9629a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
963ba90c516SDave Martin	depends on CPU_V7
96462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9659a27c27cSWill Deacon	help
9669a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
9679a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
9689a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
9699a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
9709a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
9719a27c27cSWill Deacon
972fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
973fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
974fcbdc5feSWill Deacon	depends on CPU_V7
975fcbdc5feSWill Deacon	help
976fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
977fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
978fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
979fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
980fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
981fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
982fcbdc5feSWill Deacon
9835dab26afSWill Deaconconfig ARM_ERRATA_754327
9845dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
9855dab26afSWill Deacon	depends on CPU_V7 && SMP
9865dab26afSWill Deacon	help
9875dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
9885dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
9895dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
9905dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
9915dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
9925dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
9935dab26afSWill Deacon
994145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
995145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
996fd832478SFabio Estevam	depends on CPU_V6
997145e10e1SCatalin Marinas	help
998145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
999145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1000145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1001145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1002145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1003145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1004145e10e1SCatalin Marinas	  is not affected.
1005145e10e1SCatalin Marinas
1006f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1007f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1008f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1009f630c1bdSWill Deacon	help
1010f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1011f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1012f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1013f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1014f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1015f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1016f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1017f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1018f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1019f630c1bdSWill Deacon
10207253b85cSSimon Hormanconfig ARM_ERRATA_775420
10217253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
10227253b85cSSimon Horman       depends on CPU_V7
10237253b85cSSimon Horman       help
10247253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1025cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
10267253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
10277253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
10287253b85cSSimon Horman	 an abort may occur on cache maintenance.
10297253b85cSSimon Horman
103093dc6887SCatalin Marinasconfig ARM_ERRATA_798181
103193dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
103293dc6887SCatalin Marinas	depends on CPU_V7 && SMP
103393dc6887SCatalin Marinas	help
103493dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
103593dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
103693dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
103793dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
103893dc6887SCatalin Marinas	  as the one being invalidated.
103993dc6887SCatalin Marinas
104084b6504fSWill Deaconconfig ARM_ERRATA_773022
104184b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
104284b6504fSWill Deacon	depends on CPU_V7
104384b6504fSWill Deacon	help
104484b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
104584b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
104684b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
104784b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
104884b6504fSWill Deacon
104962c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
105062c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
105162c0f4a5SDoug Anderson	depends on CPU_V7
105262c0f4a5SDoug Anderson	help
105362c0f4a5SDoug Anderson	  This option enables the workaround for:
105462c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
105562c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
105662c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
105762c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
105862c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
105962c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
106062c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
106162c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
106262c0f4a5SDoug Anderson
1063416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1064416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1065416bcf21SDoug Anderson	depends on CPU_V7
1066416bcf21SDoug Anderson	help
1067416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1068416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1069416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1070416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1071416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1072416bcf21SDoug Anderson
10739f6f9354SDoug Andersonconfig ARM_ERRATA_825619
10749f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
10759f6f9354SDoug Anderson	depends on CPU_V7
10769f6f9354SDoug Anderson	help
10779f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
10789f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
10799f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
10809f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
10819f6f9354SDoug Anderson
1082304009a1SDoug Andersonconfig ARM_ERRATA_857271
1083304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1084304009a1SDoug Anderson	depends on CPU_V7
1085304009a1SDoug Anderson	help
1086304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
1087304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
1088304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
1089304009a1SDoug Anderson
10909f6f9354SDoug Andersonconfig ARM_ERRATA_852421
10919f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
10929f6f9354SDoug Anderson	depends on CPU_V7
10939f6f9354SDoug Anderson	help
10949f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
10959f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
10969f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
10979f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
10989f6f9354SDoug Anderson
109962c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
110062c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
110162c0f4a5SDoug Anderson	depends on CPU_V7
110262c0f4a5SDoug Anderson	help
110362c0f4a5SDoug Anderson	  This option enables the workaround for:
110462c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
110562c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
110662c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
110762c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
110862c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
110962c0f4a5SDoug Anderson	  for and handled.
111062c0f4a5SDoug Anderson
1111304009a1SDoug Andersonconfig ARM_ERRATA_857272
1112304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1113304009a1SDoug Anderson	depends on CPU_V7
1114304009a1SDoug Anderson	help
1115304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
1116304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
1117304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
1118304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
1119304009a1SDoug Anderson	  for and handled.
1120304009a1SDoug Anderson
11211da177e4SLinus Torvaldsendmenu
11221da177e4SLinus Torvalds
11231da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
11241da177e4SLinus Torvalds
11251da177e4SLinus Torvaldsmenu "Bus support"
11261da177e4SLinus Torvalds
11271da177e4SLinus Torvaldsconfig ISA
11281da177e4SLinus Torvalds	bool
11291da177e4SLinus Torvalds	help
11301da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
11311da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
11321da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
11331da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
11341da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
11351da177e4SLinus Torvalds
1136065909b9SRussell King# Select ISA DMA controller support
11371da177e4SLinus Torvaldsconfig ISA_DMA
11381da177e4SLinus Torvalds	bool
1139065909b9SRussell King	select ISA_DMA_API
11401da177e4SLinus Torvalds
1141065909b9SRussell King# Select ISA DMA interface
11425cae841bSAl Viroconfig ISA_DMA_API
11435cae841bSAl Viro	bool
11445cae841bSAl Viro
1145b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1146b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1147b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1148b080ac8aSMarcelo Roberto Jimenez	help
1149b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1150b080ac8aSMarcelo Roberto Jimenez
1151779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
1152779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1153779eb41cSBenjamin Gaignard	depends on CPU_V7
1154779eb41cSBenjamin Gaignard	help
1155779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
1156779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
1157779eb41cSBenjamin Gaignard	  each other, in program order.
1158779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
1159779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
1160779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1161779eb41cSBenjamin Gaignard	  r0p4, r0p5.
1162779eb41cSBenjamin Gaignard
11631da177e4SLinus Torvaldsendmenu
11641da177e4SLinus Torvalds
11651da177e4SLinus Torvaldsmenu "Kernel Features"
11661da177e4SLinus Torvalds
11673b55658aSDave Martinconfig HAVE_SMP
11683b55658aSDave Martin	bool
11693b55658aSDave Martin	help
11703b55658aSDave Martin	  This option should be selected by machines which have an SMP-
11713b55658aSDave Martin	  capable CPU.
11723b55658aSDave Martin
11733b55658aSDave Martin	  The only effect of this option is to make the SMP-related
11743b55658aSDave Martin	  options available to the user for configuration.
11753b55658aSDave Martin
11761da177e4SLinus Torvaldsconfig SMP
1177bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1178fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1179bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
11803b55658aSDave Martin	depends on HAVE_SMP
1181801bb21cSJonathan Austin	depends on MMU || ARM_MPU
11820361748fSArnd Bergmann	select IRQ_WORK
11831da177e4SLinus Torvalds	help
11841da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
11854a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
11864a474157SRobert Graffham	  than one CPU, say Y.
11871da177e4SLinus Torvalds
11884a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
11891da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
11904a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
11914a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
11924a474157SRobert Graffham	  will run faster if you say N here.
11931da177e4SLinus Torvalds
1194cb1aaebeSMauro Carvalho Chehab	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
11954f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
119650a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
11971da177e4SLinus Torvalds
11981da177e4SLinus Torvalds	  If you don't know what to do here, say N.
11991da177e4SLinus Torvalds
1200f00ec48fSRussell Kingconfig SMP_ON_UP
12015744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1202801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1203f00ec48fSRussell King	default y
1204f00ec48fSRussell King	help
1205f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1206f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1207f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1208f00ec48fSRussell King	  savings.
1209f00ec48fSRussell King
1210f00ec48fSRussell King	  If you don't know what to do here, say Y.
1211f00ec48fSRussell King
1212c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1213c9018aabSVincent Guittot	bool "Support cpu topology definition"
1214c9018aabSVincent Guittot	depends on SMP && CPU_V7
1215c9018aabSVincent Guittot	default y
1216c9018aabSVincent Guittot	help
1217c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1218c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1219c9018aabSVincent Guittot	  topology of an ARM System.
1220c9018aabSVincent Guittot
1221c9018aabSVincent Guittotconfig SCHED_MC
1222c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1223c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1224c9018aabSVincent Guittot	help
1225c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1226c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1227c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1228c9018aabSVincent Guittot
1229c9018aabSVincent Guittotconfig SCHED_SMT
1230c9018aabSVincent Guittot	bool "SMT scheduler support"
1231c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1232c9018aabSVincent Guittot	help
1233c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1234c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1235c9018aabSVincent Guittot	  places. If unsure say N here.
1236c9018aabSVincent Guittot
1237a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1238a8cbcd92SRussell King	bool
1239a8cbcd92SRussell King	help
12408f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
1241a8cbcd92SRussell King
12428a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1243022c03a2SMarc Zyngier	bool "Architected timer support"
1244022c03a2SMarc Zyngier	depends on CPU_V7
12458a4da6e3SMark Rutland	select ARM_ARCH_TIMER
1246022c03a2SMarc Zyngier	help
1247022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1248022c03a2SMarc Zyngier
1249f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1250f32f4ce2SRussell King	bool
1251f32f4ce2SRussell King	help
1252f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1253f32f4ce2SRussell King
1254e8db288eSNicolas Pitreconfig MCPM
1255e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1256e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1257e8db288eSNicolas Pitre	help
1258e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1259e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1260e8db288eSNicolas Pitre	  systems.
1261e8db288eSNicolas Pitre
1262ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1263ebf4a5c5SHaojian Zhuang	bool
1264ebf4a5c5SHaojian Zhuang	depends on MCPM
1265ebf4a5c5SHaojian Zhuang	help
1266ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1267ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1268ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1269ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1270ebf4a5c5SHaojian Zhuang
12711c33be57SNicolas Pitreconfig BIG_LITTLE
12721c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
12731c33be57SNicolas Pitre	depends on CPU_V7 && SMP
12741c33be57SNicolas Pitre	select MCPM
12751c33be57SNicolas Pitre	help
12761c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
12771c33be57SNicolas Pitre	  system architecture.
12781c33be57SNicolas Pitre
12791c33be57SNicolas Pitreconfig BL_SWITCHER
12801c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
12816c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
128251aaf81fSRussell King	select CPU_PM
12831c33be57SNicolas Pitre	help
12841c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
12851c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
12861c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
12871c33be57SNicolas Pitre
1288b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1289b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1290b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1291b22537c6SNicolas Pitre	help
1292b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1293b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1294b22537c6SNicolas Pitre	  debugging purposes only.
1295b22537c6SNicolas Pitre
12968d5796d2SLennert Buytenhekchoice
12978d5796d2SLennert Buytenhek	prompt "Memory split"
1298006fa259SRussell King	depends on MMU
12998d5796d2SLennert Buytenhek	default VMSPLIT_3G
13008d5796d2SLennert Buytenhek	help
13018d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
13028d5796d2SLennert Buytenhek
13038d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
13048d5796d2SLennert Buytenhek	  option alone!
13058d5796d2SLennert Buytenhek
13068d5796d2SLennert Buytenhek	config VMSPLIT_3G
13078d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
130863ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1309bbeedfdaSYisheng Xie		depends on !ARM_LPAE
131063ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
13118d5796d2SLennert Buytenhek	config VMSPLIT_2G
13128d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
13138d5796d2SLennert Buytenhek	config VMSPLIT_1G
13148d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
13158d5796d2SLennert Buytenhekendchoice
13168d5796d2SLennert Buytenhek
13178d5796d2SLennert Buytenhekconfig PAGE_OFFSET
13188d5796d2SLennert Buytenhek	hex
1319006fa259SRussell King	default PHYS_OFFSET if !MMU
13208d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
13218d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
132263ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
13238d5796d2SLennert Buytenhek	default 0xC0000000
13248d5796d2SLennert Buytenhek
13251da177e4SLinus Torvaldsconfig NR_CPUS
13261da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
13271da177e4SLinus Torvalds	range 2 32
13281da177e4SLinus Torvalds	depends on SMP
13291da177e4SLinus Torvalds	default "4"
13301da177e4SLinus Torvalds
1331a054a811SRussell Kingconfig HOTPLUG_CPU
133200b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
133340b31360SStephen Rothwell	depends on SMP
13341b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1335a054a811SRussell King	help
1336a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1337a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1338a054a811SRussell King
13392bdd424fSWill Deaconconfig ARM_PSCI
13402bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1341e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1342be120397SMark Rutland	select ARM_PSCI_FW
13432bdd424fSWill Deacon	help
13442bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
13452bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
13462bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
13472bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
13482bdd424fSWill Deacon	  ARM processors").
13492bdd424fSWill Deacon
13502a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
13512a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
13522a6ad871SMaxime Ripard# selected platforms.
135344986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
135444986ab0SPeter De Schrijver (NVIDIA)	int
1355139358beSMarek Vasut	default 2048 if ARCH_SOCFPGA
1356d9be9cebSGeert Uytterhoeven	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1357a3ee4feaSTao Ren		ARCH_ZYNQ || ARCH_ASPEED
1358aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1359aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1360eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
136106b851e5SOlof Johansson	default 392 if ARCH_U8500
136201bb914cSTony Prisk	default 352 if ARCH_VT8500
13637b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
13642a6ad871SMaxime Ripard	default 264 if MACH_H4700
136544986ab0SPeter De Schrijver (NVIDIA)	default 0
136644986ab0SPeter De Schrijver (NVIDIA)	help
136744986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
136844986ab0SPeter De Schrijver (NVIDIA)
136944986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
137044986ab0SPeter De Schrijver (NVIDIA)
1371c9218b16SRussell Kingconfig HZ_FIXED
1372f8065813SRussell King	int
1373da6b21e9SKrzysztof Kozlowski	default 200 if ARCH_EBSA110
13741164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
137547d84682SRussell King	default 0
1376c9218b16SRussell King
1377c9218b16SRussell Kingchoice
137847d84682SRussell King	depends on HZ_FIXED = 0
1379c9218b16SRussell King	prompt "Timer frequency"
1380c9218b16SRussell King
1381c9218b16SRussell Kingconfig HZ_100
1382c9218b16SRussell King	bool "100 Hz"
1383c9218b16SRussell King
1384c9218b16SRussell Kingconfig HZ_200
1385c9218b16SRussell King	bool "200 Hz"
1386c9218b16SRussell King
1387c9218b16SRussell Kingconfig HZ_250
1388c9218b16SRussell King	bool "250 Hz"
1389c9218b16SRussell King
1390c9218b16SRussell Kingconfig HZ_300
1391c9218b16SRussell King	bool "300 Hz"
1392c9218b16SRussell King
1393c9218b16SRussell Kingconfig HZ_500
1394c9218b16SRussell King	bool "500 Hz"
1395c9218b16SRussell King
1396c9218b16SRussell Kingconfig HZ_1000
1397c9218b16SRussell King	bool "1000 Hz"
1398c9218b16SRussell King
1399c9218b16SRussell Kingendchoice
1400c9218b16SRussell King
1401c9218b16SRussell Kingconfig HZ
1402c9218b16SRussell King	int
140347d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1404c9218b16SRussell King	default 100 if HZ_100
1405c9218b16SRussell King	default 200 if HZ_200
1406c9218b16SRussell King	default 250 if HZ_250
1407c9218b16SRussell King	default 300 if HZ_300
1408c9218b16SRussell King	default 500 if HZ_500
1409c9218b16SRussell King	default 1000
1410c9218b16SRussell King
1411c9218b16SRussell Kingconfig SCHED_HRTICK
1412c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1413f8065813SRussell King
141416c79651SCatalin Marinasconfig THUMB2_KERNEL
1415bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
14164477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1417bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
141889bace65SArnd Bergmann	select ARM_UNWIND
141916c79651SCatalin Marinas	help
142016c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
142175fea300SNicolas Pitre	  Thumb-2 mode.
142216c79651SCatalin Marinas
142316c79651SCatalin Marinas	  If unsure, say N.
142416c79651SCatalin Marinas
142542f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
142642f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
142742f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
142842f25bddSNicolas Pitre	default y
142942f25bddSNicolas Pitre	help
143042f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
143142f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
143242f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
143342f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
143442f25bddSNicolas Pitre	  functions.
143542f25bddSNicolas Pitre
143642f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
143742f25bddSNicolas Pitre	  replace the first two instructions of these library functions
143842f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
143942f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
144042f25bddSNicolas Pitre	  and less power intensive than running the original library
144142f25bddSNicolas Pitre	  code to do integer division.
144242f25bddSNicolas Pitre
1443704bdda0SNicolas Pitreconfig AEABI
1444a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1445a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1446a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1447704bdda0SNicolas Pitre	help
1448704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1449704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1450704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1451704bdda0SNicolas Pitre
1452704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1453704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1454704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1455704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1456704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1457704bdda0SNicolas Pitre
1458704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1459704bdda0SNicolas Pitre
14606c90c872SNicolas Pitreconfig OABI_COMPAT
1461a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1462d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
14636c90c872SNicolas Pitre	help
14646c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
14656c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
14666c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
14676c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
14686c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
14696c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
147091702175SKees Cook
147191702175SKees Cook	  The seccomp filter system will not be available when this is
147291702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
147391702175SKees Cook	  between calling conventions during filtering.
147491702175SKees Cook
14756c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
14766c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
14776c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
14786c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1479b02f8467SKees Cook	  at all). If in doubt say N.
14806c90c872SNicolas Pitre
1481eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1482e80d6a24SMel Gorman	bool
1483e80d6a24SMel Gorman
1484fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
148505944d74SRussell King	bool
148605944d74SRussell King
1487fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
1488fb597f2aSGregory Fong	bool
1489fb597f2aSGregory Fong
149005944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
149105944d74SRussell King	bool
1492fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
149307a2f737SRussell King
14947b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
14957b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
14967b7bf499SWill Deacon
1497053a96caSNicolas Pitreconfig HIGHMEM
1498e8db89a2SRussell King	bool "High Memory Support"
1499e8db89a2SRussell King	depends on MMU
1500053a96caSNicolas Pitre	help
1501053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1502053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1503053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1504053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1505053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1506053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1507053a96caSNicolas Pitre
1508053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1509053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1510053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1511053a96caSNicolas Pitre
1512053a96caSNicolas Pitre	  If unsure, say n.
1513053a96caSNicolas Pitre
151465cec8e3SRussell Kingconfig HIGHPTE
15159a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
151665cec8e3SRussell King	depends on HIGHMEM
15179a431bd5SRussell King	default y
1518b4d103d1SRussell King	help
1519b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1520b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1521b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1522b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1523b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
152465cec8e3SRussell King
1525a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1526a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1527a5e090acSRussell King	depends on MMU && !ARM_LPAE
15281b8873a0SJamie Iles	default y
15291b8873a0SJamie Iles	help
1530a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1531a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1532a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1533a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1534a5e090acSRussell King	  fault when dereferenced.
1535a5e090acSRussell King
1536a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1537a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1538a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1539c80d79d7SYasunori Goto
1540c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1541fa8ad788SMark Rutland	def_bool y
1542fa8ad788SMark Rutland	depends on ARM_PMU
15431b8873a0SJamie Iles
15441355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
15451355e2a6SCatalin Marinas       def_bool y
15461355e2a6SCatalin Marinas       depends on ARM_LPAE
15471355e2a6SCatalin Marinas
15488d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
15498d962507SCatalin Marinas       def_bool y
15508d962507SCatalin Marinas       depends on ARM_LPAE
15518d962507SCatalin Marinas
15524bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
15534bfab203SSteven Capper	def_bool y
15544bfab203SSteven Capper
15557d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
15567d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
15577d485f64SArd Biesheuvel	depends on MODULES
1558e7229f7dSAnders Roxell	default y
15597d485f64SArd Biesheuvel	help
15607d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
15617d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
15627d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
15637d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
15647d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
15657d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
15667d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
15677d485f64SArd Biesheuvel	  the same.
15687d485f64SArd Biesheuvel
1569e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1570e7229f7dSAnders Roxell	  configurations. If unsure, say y.
15717d485f64SArd Biesheuvel
1572c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
157336d6c928SUlrich Hecht	int "Maximum zone order"
1574898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
15756d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1576c1b2d970SMagnus Damm	default "11"
1577c1b2d970SMagnus Damm	help
1578c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1579c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1580c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1581c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1582c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1583c1b2d970SMagnus Damm	  increase this value.
1584c1b2d970SMagnus Damm
1585c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1586c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1587c1b2d970SMagnus Damm
15881da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
15891da177e4SLinus Torvalds	bool
1590f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
15911da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1592e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
15931da177e4SLinus Torvalds	help
15941da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
15951da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
15961da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
15971da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
15981da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
15991da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
16001da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
16011da177e4SLinus Torvalds
160239ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
160338ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
160438ef2ad5SLinus Walleij	depends on MMU
160539ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
160639ec58f3SLennert Buytenhek	help
160739ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
160839ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
160939ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
161039ec58f3SLennert Buytenhek
161139ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
161239ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
161339ec58f3SLennert Buytenhek	  such copy operations with large buffers.
161439ec58f3SLennert Buytenhek
161539ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
161639ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
161739ec58f3SLennert Buytenhek
161870c70d97SNicolas Pitreconfig SECCOMP
161970c70d97SNicolas Pitre	bool
162070c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
1621a7f7f624SMasahiro Yamada	help
162270c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
162370c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
162470c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
162570c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
162670c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
162770c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
162870c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
162970c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
163070c70d97SNicolas Pitre	  defined by each seccomp mode.
163170c70d97SNicolas Pitre
163202c2433bSStefano Stabelliniconfig PARAVIRT
163302c2433bSStefano Stabellini	bool "Enable paravirtualization code"
163402c2433bSStefano Stabellini	help
163502c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
163602c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
163702c2433bSStefano Stabellini	  over full virtualization.
163802c2433bSStefano Stabellini
163902c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
164002c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
164102c2433bSStefano Stabellini	select PARAVIRT
164202c2433bSStefano Stabellini	help
164302c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
164402c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
164502c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
164602c2433bSStefano Stabellini	  that, there can be a small performance impact.
164702c2433bSStefano Stabellini
164802c2433bSStefano Stabellini	  If in doubt, say N here.
164902c2433bSStefano Stabellini
1650eff8d644SStefano Stabelliniconfig XEN_DOM0
1651eff8d644SStefano Stabellini	def_bool y
1652eff8d644SStefano Stabellini	depends on XEN
1653eff8d644SStefano Stabellini
1654eff8d644SStefano Stabelliniconfig XEN
1655c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
165685323a99SIan Campbell	depends on ARM && AEABI && OF
1657f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
165885323a99SIan Campbell	depends on !GENERIC_ATOMIC64
16597693deccSUwe Kleine-König	depends on MMU
166051aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
166117b7ab80SStefano Stabellini	select ARM_PSCI
1662f21254cdSChristoph Hellwig	select SWIOTLB
166383862ccfSStefano Stabellini	select SWIOTLB_XEN
166402c2433bSStefano Stabellini	select PARAVIRT
1665eff8d644SStefano Stabellini	help
1666eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1667eff8d644SStefano Stabellini
1668189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1669189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
1670189af465SArd Biesheuvel	depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1671189af465SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK
1672189af465SArd Biesheuvel	default y
1673189af465SArd Biesheuvel	help
1674189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1675189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1676189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1677189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1678189af465SArd Biesheuvel	  the entire duration that the system is up.
1679189af465SArd Biesheuvel
1680189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1681189af465SArd Biesheuvel	  different canary value for each task.
1682189af465SArd Biesheuvel
16831da177e4SLinus Torvaldsendmenu
16841da177e4SLinus Torvalds
16851da177e4SLinus Torvaldsmenu "Boot options"
16861da177e4SLinus Torvalds
16879eb8f674SGrant Likelyconfig USE_OF
16889eb8f674SGrant Likely	bool "Flattened Device Tree support"
1689b1b3f49cSRussell King	select IRQ_DOMAIN
16909eb8f674SGrant Likely	select OF
16919eb8f674SGrant Likely	help
16929eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
16939eb8f674SGrant Likely
1694bd51e2f5SNicolas Pitreconfig ATAGS
1695bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1696bd51e2f5SNicolas Pitre	default y
1697bd51e2f5SNicolas Pitre	help
1698bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1699bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1700bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1701bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1702bd51e2f5SNicolas Pitre	  leave this to y.
1703bd51e2f5SNicolas Pitre
1704bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1705bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1706bd51e2f5SNicolas Pitre	depends on ATAGS
1707bd51e2f5SNicolas Pitre	help
1708bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1709bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1710bd51e2f5SNicolas Pitre
17111da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
17121da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
17131da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
17141da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
171539c3e304SChris Packham	default 0x0
17161da177e4SLinus Torvalds	help
17171da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
17181da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
17191da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
17201da177e4SLinus Torvalds	  value in their defconfig file.
17211da177e4SLinus Torvalds
17221da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
17231da177e4SLinus Torvalds
17241da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
17251da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
172639c3e304SChris Packham	default 0x0
17271da177e4SLinus Torvalds	help
1728f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1729f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1730f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1731f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1732f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1733f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
17341da177e4SLinus Torvalds
17351da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
17361da177e4SLinus Torvalds
17371da177e4SLinus Torvaldsconfig ZBOOT_ROM
17381da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
17391da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
174010968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
17411da177e4SLinus Torvalds	help
17421da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
17431da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
17441da177e4SLinus Torvalds
1745e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1746e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
174710968131SRussell King	depends on OF
1748e2a6a3aaSJohn Bonesio	help
1749e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1750e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1751e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1752e2a6a3aaSJohn Bonesio
1753e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1754e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1755e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1756e2a6a3aaSJohn Bonesio
1757e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1758e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1759e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1760e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1761e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1762e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1763e2a6a3aaSJohn Bonesio	  to this option.
1764e2a6a3aaSJohn Bonesio
1765b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1766b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1767b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1768b90b9a38SNicolas Pitre	help
1769b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1770b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1771b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1772b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1773b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1774b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1775b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1776b90b9a38SNicolas Pitre
1777d0f34a11SGenoud Richardchoice
1778d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1779d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1780d0f34a11SGenoud Richard
1781d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1782d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1783d0f34a11SGenoud Richard	help
1784d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1785d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1786d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1787d0f34a11SGenoud Richard
1788d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1789d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1790d0f34a11SGenoud Richard	help
1791d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1792d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1793d0f34a11SGenoud Richard
1794d0f34a11SGenoud Richardendchoice
1795d0f34a11SGenoud Richard
17961da177e4SLinus Torvaldsconfig CMDLINE
17971da177e4SLinus Torvalds	string "Default kernel command string"
17981da177e4SLinus Torvalds	default ""
17991da177e4SLinus Torvalds	help
18001da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
18011da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
18021da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
18031da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
18041da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
18051da177e4SLinus Torvalds
18064394c124SVictor Boiviechoice
18074394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
18084394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1809bd51e2f5SNicolas Pitre	depends on ATAGS
18104394c124SVictor Boivie
18114394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
18124394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
18134394c124SVictor Boivie	help
18144394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
18154394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
18164394c124SVictor Boivie	  string provided in CMDLINE will be used.
18174394c124SVictor Boivie
18184394c124SVictor Boivieconfig CMDLINE_EXTEND
18194394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
18204394c124SVictor Boivie	help
18214394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
18224394c124SVictor Boivie	  appended to the default kernel command string.
18234394c124SVictor Boivie
182492d2040dSAlexander Hollerconfig CMDLINE_FORCE
182592d2040dSAlexander Holler	bool "Always use the default kernel command string"
182692d2040dSAlexander Holler	help
182792d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
182892d2040dSAlexander Holler	  loader passes other arguments to the kernel.
182992d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
183092d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
18314394c124SVictor Boivieendchoice
183292d2040dSAlexander Holler
18331da177e4SLinus Torvaldsconfig XIP_KERNEL
18341da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
183510968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
18361da177e4SLinus Torvalds	help
18371da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
18381da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
18391da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
18401da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
18411da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
18421da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
18431da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
18441da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
18451da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
18461da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
18471da177e4SLinus Torvalds
18481da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
18491da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
18501da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
18511da177e4SLinus Torvalds
18521da177e4SLinus Torvalds	  If unsure, say N.
18531da177e4SLinus Torvalds
18541da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
18551da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
18561da177e4SLinus Torvalds	depends on XIP_KERNEL
18571da177e4SLinus Torvalds	default "0x00080000"
18581da177e4SLinus Torvalds	help
18591da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
18601da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
18611da177e4SLinus Torvalds	  own flash usage.
18621da177e4SLinus Torvalds
1863ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1864ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1865ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1866ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1867ca8b5d97SNicolas Pitre	help
1868ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1869ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1870ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1871ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1872ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1873ca8b5d97SNicolas Pitre
1874c587e4a6SRichard Purdieconfig KEXEC
1875c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
187619ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
187776950f71SVincenzo Frascino	depends on MMU
18782965faa5SDave Young	select KEXEC_CORE
1879c587e4a6SRichard Purdie	help
1880c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1881c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
188201dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1883c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1884c587e4a6SRichard Purdie
1885c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1886c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1887bf220695SGeert Uytterhoeven	  initially work for you.
1888c587e4a6SRichard Purdie
18894cd9d6f7SRichard Purdieconfig ATAGS_PROC
18904cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1891bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1892b98d7291SUli Luckas	default y
18934cd9d6f7SRichard Purdie	help
18944cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
18954cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
18964cd9d6f7SRichard Purdie
1897cb5d39b3SMika Westerbergconfig CRASH_DUMP
1898cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1899cb5d39b3SMika Westerberg	help
1900cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1901cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1902cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1903cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1904cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1905cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1906cb5d39b3SMika Westerberg
1907330d4810SMauro Carvalho Chehab	  For more details see Documentation/admin-guide/kdump/kdump.rst
1908cb5d39b3SMika Westerberg
1909e69edc79SEric Miaoconfig AUTO_ZRELADDR
1910e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1911e69edc79SEric Miao	help
1912e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1913e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
1914e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
1915e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
1916e69edc79SEric Miao	  from start of memory.
1917e69edc79SEric Miao
191881a0bc39SRoy Franzconfig EFI_STUB
191981a0bc39SRoy Franz	bool
192081a0bc39SRoy Franz
192181a0bc39SRoy Franzconfig EFI
192281a0bc39SRoy Franz	bool "UEFI runtime support"
192381a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
192481a0bc39SRoy Franz	select UCS2_STRING
192581a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
192681a0bc39SRoy Franz	select EFI_STUB
19272e0eb483SAtish Patra	select EFI_GENERIC_STUB
192881a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1929a7f7f624SMasahiro Yamada	help
193081a0bc39SRoy Franz	  This option provides support for runtime services provided
193181a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
193281a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
193381a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
193481a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
193581a0bc39SRoy Franz	  UEFI firmware.
193681a0bc39SRoy Franz
1937bb817befSArd Biesheuvelconfig DMI
1938bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1939bb817befSArd Biesheuvel	depends on EFI
1940bb817befSArd Biesheuvel	default y
1941bb817befSArd Biesheuvel	help
1942bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1943bb817befSArd Biesheuvel
1944bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1945bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1946bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1947bb817befSArd Biesheuvel
1948bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1949bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1950bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1951bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1952bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1953bb817befSArd Biesheuvel
19541da177e4SLinus Torvaldsendmenu
19551da177e4SLinus Torvalds
1956ac9d7efcSRussell Kingmenu "CPU Power Management"
19571da177e4SLinus Torvalds
19581da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
19591da177e4SLinus Torvalds
1960ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1961ac9d7efcSRussell King
1962ac9d7efcSRussell Kingendmenu
1963ac9d7efcSRussell King
19641da177e4SLinus Torvaldsmenu "Floating point emulation"
19651da177e4SLinus Torvalds
19661da177e4SLinus Torvaldscomment "At least one emulation must be selected"
19671da177e4SLinus Torvalds
19681da177e4SLinus Torvaldsconfig FPE_NWFPE
19691da177e4SLinus Torvalds	bool "NWFPE math emulation"
1970593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1971a7f7f624SMasahiro Yamada	help
19721da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
19731da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
19741da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
19751da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
19761da177e4SLinus Torvalds
19771da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
19781da177e4SLinus Torvalds	  early in the bootup.
19791da177e4SLinus Torvalds
19801da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
19811da177e4SLinus Torvalds	bool "Support extended precision"
1982bedf142bSLennert Buytenhek	depends on FPE_NWFPE
19831da177e4SLinus Torvalds	help
19841da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
19851da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
19861da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
19871da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
19881da177e4SLinus Torvalds	  floating point emulator without any good reason.
19891da177e4SLinus Torvalds
19901da177e4SLinus Torvalds	  You almost surely want to say N here.
19911da177e4SLinus Torvalds
19921da177e4SLinus Torvaldsconfig FPE_FASTFPE
19931da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1994d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1995a7f7f624SMasahiro Yamada	help
19961da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
19971da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
19981da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
19991da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
20001da177e4SLinus Torvalds
20011da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
20021da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
20031da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
20041da177e4SLinus Torvalds	  choose NWFPE.
20051da177e4SLinus Torvalds
20061da177e4SLinus Torvaldsconfig VFP
20071da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2008e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
20091da177e4SLinus Torvalds	help
20101da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
20111da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
20121da177e4SLinus Torvalds
2013dc7a12bdSMauro Carvalho Chehab	  Please see <file:Documentation/arm/vfp/release-notes.rst> for
20141da177e4SLinus Torvalds	  release notes and additional status information.
20151da177e4SLinus Torvalds
20161da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
20171da177e4SLinus Torvalds
201825ebee02SCatalin Marinasconfig VFPv3
201925ebee02SCatalin Marinas	bool
202025ebee02SCatalin Marinas	depends on VFP
202125ebee02SCatalin Marinas	default y if CPU_V7
202225ebee02SCatalin Marinas
2023b5872db4SCatalin Marinasconfig NEON
2024b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2025b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2026b5872db4SCatalin Marinas	help
2027b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2028b5872db4SCatalin Marinas	  Extension.
2029b5872db4SCatalin Marinas
203073c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
203173c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2032c4a30c3bSRussell King	depends on NEON && AEABI
203373c132c1SArd Biesheuvel	help
203473c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
203573c132c1SArd Biesheuvel
20361da177e4SLinus Torvaldsendmenu
20371da177e4SLinus Torvalds
20381da177e4SLinus Torvaldsmenu "Power management options"
20391da177e4SLinus Torvalds
2040eceab4acSRussell Kingsource "kernel/power/Kconfig"
20411da177e4SLinus Torvalds
2042f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
204319a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2044f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2045f4cb5700SJohannes Berg	def_bool y
2046f4cb5700SJohannes Berg
204715e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
20488b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
20491b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
205015e0d9e3SArnd Bergmann
2051603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2052603fb42aSSebastian Capella	bool
2053603fb42aSSebastian Capella	depends on MMU
2054603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2055603fb42aSSebastian Capella
20561da177e4SLinus Torvaldsendmenu
20571da177e4SLinus Torvalds
2058916f743dSKumar Galasource "drivers/firmware/Kconfig"
2059916f743dSKumar Gala
2060652ccae5SArd Biesheuvelif CRYPTO
2061652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2062652ccae5SArd Biesheuvelendif
20632cbd1cc3SStefan Agner
20642cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler"
2065