xref: /linux/arch/arm/Kconfig (revision 5cdbe5d23a8a0d7274d628bb9d5ff018d25075ca)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
52b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
63d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
8957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
9d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
104badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
11017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
120cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
13b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
14ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
15171b3f0dSRussell King	select CLONE_BACKWARDS
16b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
17dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
18b01aec9bSBorislav Petkov	select EDAC_SUPPORT
19b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
2036d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
214477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
22b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
23171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
24b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
25b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
267c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
27b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
2838ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
29b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
30b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
31b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
32a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
33b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
347a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
350b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
36cfeec79eSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32
37cfeec79eSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32
3891702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
390693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
40b1b3f49cSRussell King	select HAVE_BPF_JIT
4151aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
42171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
43b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
44b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
45b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
46b1b3f49cSRussell King	select HAVE_DMA_ATTRS
47b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
48cfeec79eSArnd Bergmann	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32
49dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
50b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
51b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
52b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
53b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
54b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
5687c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
57b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
58f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
59b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
60b1b3f49cSRussell King	select HAVE_KERNEL_LZO
61b1b3f49cSRussell King	select HAVE_KERNEL_XZ
62cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
639edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
64b1b3f49cSRussell King	select HAVE_MEMBLOCK
657d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
66b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
670dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
687ada189fSJamie Iles	select HAVE_PERF_EVENTS
6949863894SWill Deacon	select HAVE_PERF_REGS
7049863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
71a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
72e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
73b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
74af1839ebSCatalin Marinas	select HAVE_UID16
7531c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
76da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
77171b3f0dSRussell King	select MODULES_USE_ELF_REL
7884f452b1SSantosh Shilimkar	select NO_BOOTMEM
79171b3f0dSRussell King	select OLD_SIGACTION
80171b3f0dSRussell King	select OLD_SIGSUSPEND3
81b1b3f49cSRussell King	select PERF_USE_VMALLOC
82b1b3f49cSRussell King	select RTC_LIB
83b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
84171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
85171b3f0dSRussell King	# according to that.  Thanks.
861da177e4SLinus Torvalds	help
871da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
88f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
891da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
901da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
911da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
921da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
931da177e4SLinus Torvalds
9474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
95308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
9674facffeSRussell King	bool
9774facffeSRussell King
984ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
994ce63fcdSMarek Szyprowski	bool
1004ce63fcdSMarek Szyprowski
1014ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1024ce63fcdSMarek Szyprowski	bool
103b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
104b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1054ce63fcdSMarek Szyprowski
10660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
10760460abfSSeung-Woo Kim
10860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
10960460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
11060460abfSSeung-Woo Kim	range 4 9
11160460abfSSeung-Woo Kim	default 8
11260460abfSSeung-Woo Kim	help
11360460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
11460460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
11560460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
11660460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
11760460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
11860460abfSSeung-Woo Kim	  virtual space with just a few allocations.
11960460abfSSeung-Woo Kim
12060460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
12160460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
12260460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
12360460abfSSeung-Woo Kim	  by the PAGE_SIZE.
12460460abfSSeung-Woo Kim
12560460abfSSeung-Woo Kimendif
12660460abfSSeung-Woo Kim
1270b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1280b05da72SHans Ulli Kroll	bool
1290b05da72SHans Ulli Kroll
13075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
13175e7153aSRalf Baechle	bool
13275e7153aSRalf Baechle
133bc581770SLinus Walleijconfig HAVE_TCM
134bc581770SLinus Walleij	bool
135bc581770SLinus Walleij	select GENERIC_ALLOCATOR
136bc581770SLinus Walleij
137e119bfffSRussell Kingconfig HAVE_PROC_CPU
138e119bfffSRussell King	bool
139e119bfffSRussell King
140ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1415ea81769SAl Viro	bool
1425ea81769SAl Viro
1431da177e4SLinus Torvaldsconfig EISA
1441da177e4SLinus Torvalds	bool
1451da177e4SLinus Torvalds	---help---
1461da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1471da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1481da177e4SLinus Torvalds
1491da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1501da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1511da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1521da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1531da177e4SLinus Torvalds
1541da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1551da177e4SLinus Torvalds
1561da177e4SLinus Torvalds	  Otherwise, say N.
1571da177e4SLinus Torvalds
1581da177e4SLinus Torvaldsconfig SBUS
1591da177e4SLinus Torvalds	bool
1601da177e4SLinus Torvalds
161f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
162f16fb1ecSRussell King	bool
163f16fb1ecSRussell King	default y
164f16fb1ecSRussell King
165f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
166f76e9154SNicolas Pitre	bool
167f76e9154SNicolas Pitre	depends on !SMP
168f76e9154SNicolas Pitre	default y
169f76e9154SNicolas Pitre
170f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
171f16fb1ecSRussell King	bool
172f16fb1ecSRussell King	default y
173f16fb1ecSRussell King
1747ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1757ad1bcb2SRussell King	bool
176cb1293e2SArnd Bergmann	default !CPU_V7M
1777ad1bcb2SRussell King
1781da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1791da177e4SLinus Torvalds	bool
1808a87411bSWill Deacon	default y
1811da177e4SLinus Torvalds
182f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
183f0d1b0b3SDavid Howells	bool
184f0d1b0b3SDavid Howells
185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
186f0d1b0b3SDavid Howells	bool
187f0d1b0b3SDavid Howells
1884a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1894a1b5733SEduardo Valentin	bool
1904a1b5733SEduardo Valentin
191a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
192a5f4c561SStefan Agner	def_bool y if MMU
193a5f4c561SStefan Agner
194b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
195b89c3b16SAkinobu Mita	bool
196b89c3b16SAkinobu Mita	default y
197b89c3b16SAkinobu Mita
1981da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1991da177e4SLinus Torvalds	bool
2001da177e4SLinus Torvalds	default y
2011da177e4SLinus Torvalds
202a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
203a08b6b79Sviro@ZenIV.linux.org.uk	bool
204a08b6b79Sviro@ZenIV.linux.org.uk
2055ac6da66SChristoph Lameterconfig ZONE_DMA
2065ac6da66SChristoph Lameter	bool
2075ac6da66SChristoph Lameter
208ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
209ccd7ab7fSFUJITA Tomonori       def_bool y
210ccd7ab7fSFUJITA Tomonori
211c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
212c7edc9e3SDavid A. Long	def_bool y
213c7edc9e3SDavid A. Long
21458af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21558af4a24SRob Herring	bool
21658af4a24SRob Herring
2171da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2181da177e4SLinus Torvalds	bool
2191da177e4SLinus Torvalds
2201da177e4SLinus Torvaldsconfig FIQ
2211da177e4SLinus Torvalds	bool
2221da177e4SLinus Torvalds
22313a5045dSRob Herringconfig NEED_RET_TO_USER
22413a5045dSRob Herring	bool
22513a5045dSRob Herring
226034d2f5aSAl Viroconfig ARCH_MTD_XIP
227034d2f5aSAl Viro	bool
228034d2f5aSAl Viro
229c760fc19SHyok S. Choiconfig VECTORS_BASE
230c760fc19SHyok S. Choi	hex
2316afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
232c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
233c760fc19SHyok S. Choi	default 0x00000000
234c760fc19SHyok S. Choi	help
23519accfd3SRussell King	  The base address of exception vectors.  This must be two pages
23619accfd3SRussell King	  in size.
237c760fc19SHyok S. Choi
238dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
239c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
240c1becedcSRussell King	default y
241b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
242dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
243dc21af99SRussell King	help
244111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
245111e9a5cSRussell King	  boot and module load time according to the position of the
246111e9a5cSRussell King	  kernel in system memory.
247dc21af99SRussell King
248111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
249daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
250dc21af99SRussell King
251c1becedcSRussell King	  Only disable this option if you know that you do not require
252c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
253c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
254c1becedcSRussell King
255c334bc15SRob Herringconfig NEED_MACH_IO_H
256c334bc15SRob Herring	bool
257c334bc15SRob Herring	help
258c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
259c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
260c334bc15SRob Herring	  be avoided when possible.
261c334bc15SRob Herring
2620cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2631b9f95f8SNicolas Pitre	bool
264111e9a5cSRussell King	help
2650cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2660cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2670cdc8b92SNicolas Pitre	  be avoided when possible.
2681b9f95f8SNicolas Pitre
2691b9f95f8SNicolas Pitreconfig PHYS_OFFSET
270974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
271c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
272974c0724SNicolas Pitre	default DRAM_BASE if !MMU
273c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
274c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
275c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
276c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
277c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
278c6f54a9bSUwe Kleine-König			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
279c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
280c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
281c6f54a9bSUwe Kleine-König	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
282b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2831b9f95f8SNicolas Pitre	help
2841b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2851b9f95f8SNicolas Pitre	  location of main memory in your system.
286cada3c08SRussell King
28787e040b6SSimon Glassconfig GENERIC_BUG
28887e040b6SSimon Glass	def_bool y
28987e040b6SSimon Glass	depends on BUG
29087e040b6SSimon Glass
2911bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2921bcad26eSKirill A. Shutemov	int
2931bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2941bcad26eSKirill A. Shutemov	default 2
2951bcad26eSKirill A. Shutemov
2961da177e4SLinus Torvaldssource "init/Kconfig"
2971da177e4SLinus Torvalds
298dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
299dc52ddc0SMatt Helsley
3001da177e4SLinus Torvaldsmenu "System Type"
3011da177e4SLinus Torvalds
3023c427975SHyok S. Choiconfig MMU
3033c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3043c427975SHyok S. Choi	default y
3053c427975SHyok S. Choi	help
3063c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3073c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3083c427975SHyok S. Choi
309ccf50e23SRussell King#
310ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
311ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
312ccf50e23SRussell King#
3131da177e4SLinus Torvaldschoice
3141da177e4SLinus Torvalds	prompt "ARM system type"
3151420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
3161420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3171da177e4SLinus Torvalds
318387798b3SRob Herringconfig ARCH_MULTIPLATFORM
319387798b3SRob Herring	bool "Allow multiple platforms to be selected"
320b1b3f49cSRussell King	depends on MMU
321ddb902ccSRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
32242dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
323387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
324387798b3SRob Herring	select AUTO_ZRELADDR
3256d0add40SRob Herring	select CLKSRC_OF
32666314223SDinh Nguyen	select COMMON_CLK
327ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
32808d38bebSWill Deacon	select MIGHT_HAVE_PCI
329387798b3SRob Herring	select MULTI_IRQ_HANDLER
33066314223SDinh Nguyen	select SPARSE_IRQ
33166314223SDinh Nguyen	select USE_OF
33266314223SDinh Nguyen
3339c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3349c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3359c77bc43SStefan Agner	depends on !MMU
3369c77bc43SStefan Agner	select ARCH_WANT_OPTIONAL_GPIOLIB
3379c77bc43SStefan Agner	select ARM_NVIC
338499f1640SStefan Agner	select AUTO_ZRELADDR
3399c77bc43SStefan Agner	select CLKSRC_OF
3409c77bc43SStefan Agner	select COMMON_CLK
3419c77bc43SStefan Agner	select CPU_V7M
3429c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3439c77bc43SStefan Agner	select NO_IOPORT_MAP
3449c77bc43SStefan Agner	select SPARSE_IRQ
3459c77bc43SStefan Agner	select USE_OF
3469c77bc43SStefan Agner
3474af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3484af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
349b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3504af6fee1SDeepak Saxena	select ARM_AMBA
351b1b3f49cSRussell King	select ARM_TIMER_SP804
352f9a6aa43SLinus Walleij	select COMMON_CLK
353f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
354ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
355b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
356b1b3f49cSRussell King	select ICST
357b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
358f4b8b319SRussell King	select PLAT_VERSATILE
35981cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3604af6fee1SDeepak Saxena	help
3614af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3624af6fee1SDeepak Saxena
3634af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3644af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
365b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3664af6fee1SDeepak Saxena	select ARM_AMBA
367b1b3f49cSRussell King	select ARM_TIMER_SP804
3684af6fee1SDeepak Saxena	select ARM_VIC
3696d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
370b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
371aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
372c5a0adb5SRussell King	select ICST
373f4b8b319SRussell King	select PLAT_VERSATILE
374b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
37581cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3762389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3774af6fee1SDeepak Saxena	help
3784af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3794af6fee1SDeepak Saxena
38093e22567SRussell Kingconfig ARCH_CLPS711X
38193e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
382a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
383ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
384c99f72adSAlexander Shiyan	select CLKSRC_MMIO
38593e22567SRussell King	select COMMON_CLK
38693e22567SRussell King	select CPU_ARM720T
3874a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3886597619fSAlexander Shiyan	select MFD_SYSCON
389e4e3a37dSAlexander Shiyan	select SOC_BUS
39093e22567SRussell King	help
39193e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
39293e22567SRussell King
393788c9700SRussell Kingconfig ARCH_GEMINI
394788c9700SRussell King	bool "Cortina Systems Gemini"
395788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
396f3372c01SLinus Walleij	select CLKSRC_MMIO
397b1b3f49cSRussell King	select CPU_FA526
398f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
399788c9700SRussell King	help
400788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
401788c9700SRussell King
4021da177e4SLinus Torvaldsconfig ARCH_EBSA110
4031da177e4SLinus Torvalds	bool "EBSA-110"
404b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
405c750815eSRussell King	select CPU_SA110
406f7e68bbfSRussell King	select ISA
407c334bc15SRob Herring	select NEED_MACH_IO_H
4080cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
409ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4101da177e4SLinus Torvalds	help
4111da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
412f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4131da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4141da177e4SLinus Torvalds	  parallel port.
4151da177e4SLinus Torvalds
416e7736d47SLennert Buytenhekconfig ARCH_EP93XX
417e7736d47SLennert Buytenhek	bool "EP93xx-based"
418b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
419b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
420e7736d47SLennert Buytenhek	select ARM_AMBA
421b8824c9aSH Hartley Sweeten	select ARM_PATCH_PHYS_VIRT
422e7736d47SLennert Buytenhek	select ARM_VIC
423b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
4246d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
425000bc178SLinus Walleij	select CLKSRC_MMIO
426b1b3f49cSRussell King	select CPU_ARM920T
427000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
428e7736d47SLennert Buytenhek	help
429e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
430e7736d47SLennert Buytenhek
4311da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4321da177e4SLinus Torvalds	bool "FootBridge"
433c750815eSRussell King	select CPU_SA110
4341da177e4SLinus Torvalds	select FOOTBRIDGE
4354e8d7637SRussell King	select GENERIC_CLOCKEVENTS
436d0ee9f40SArnd Bergmann	select HAVE_IDE
4378ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4380cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
439f999b8bdSMartin Michlmayr	help
440f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
441f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4421da177e4SLinus Torvalds
4434af6fee1SDeepak Saxenaconfig ARCH_NETX
4444af6fee1SDeepak Saxena	bool "Hilscher NetX based"
445b1b3f49cSRussell King	select ARM_VIC
446234b6cedSRussell King	select CLKSRC_MMIO
447c750815eSRussell King	select CPU_ARM926T
4482fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
449f999b8bdSMartin Michlmayr	help
4504af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4514af6fee1SDeepak Saxena
4523b938be6SRussell Kingconfig ARCH_IOP13XX
4533b938be6SRussell King	bool "IOP13xx-based"
4543b938be6SRussell King	depends on MMU
455b1b3f49cSRussell King	select CPU_XSC3
4560cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
45713a5045dSRob Herring	select NEED_RET_TO_USER
458b1b3f49cSRussell King	select PCI
459b1b3f49cSRussell King	select PLAT_IOP
460b1b3f49cSRussell King	select VMSPLIT_1G
46137ebbcffSThomas Gleixner	select SPARSE_IRQ
4623b938be6SRussell King	help
4633b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4643b938be6SRussell King
4653f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4663f7e5815SLennert Buytenhek	bool "IOP32x-based"
467a4f7e763SRussell King	depends on MMU
468b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
469c750815eSRussell King	select CPU_XSCALE
470e9004f50SLinus Walleij	select GPIO_IOP
47113a5045dSRob Herring	select NEED_RET_TO_USER
472f7e68bbfSRussell King	select PCI
473b1b3f49cSRussell King	select PLAT_IOP
474f999b8bdSMartin Michlmayr	help
4753f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4763f7e5815SLennert Buytenhek	  processors.
4773f7e5815SLennert Buytenhek
4783f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4793f7e5815SLennert Buytenhek	bool "IOP33x-based"
4803f7e5815SLennert Buytenhek	depends on MMU
481b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
482c750815eSRussell King	select CPU_XSCALE
483e9004f50SLinus Walleij	select GPIO_IOP
48413a5045dSRob Herring	select NEED_RET_TO_USER
4853f7e5815SLennert Buytenhek	select PCI
486b1b3f49cSRussell King	select PLAT_IOP
4873f7e5815SLennert Buytenhek	help
4883f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4891da177e4SLinus Torvalds
4903b938be6SRussell Kingconfig ARCH_IXP4XX
4913b938be6SRussell King	bool "IXP4xx-based"
492a4f7e763SRussell King	depends on MMU
49358af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
494b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
49551aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
496234b6cedSRussell King	select CLKSRC_MMIO
497c750815eSRussell King	select CPU_XSCALE
498b1b3f49cSRussell King	select DMABOUNCE if PCI
4993b938be6SRussell King	select GENERIC_CLOCKEVENTS
5000b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
501c334bc15SRob Herring	select NEED_MACH_IO_H
5029296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
503171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
504c4713074SLennert Buytenhek	help
5053b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
506c4713074SLennert Buytenhek
507edabd38eSSaeed Bisharaconfig ARCH_DOVE
508edabd38eSSaeed Bishara	bool "Marvell Dove"
509edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
510756b2531SSebastian Hesselbarth	select CPU_PJ4
511edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5120f81bd43SRussell King	select MIGHT_HAVE_PCI
513b8cd337cSArnd Bergmann	select MULTI_IRQ_HANDLER
514171b3f0dSRussell King	select MVEBU_MBUS
5159139acd1SSebastian Hesselbarth	select PINCTRL
5169139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
517abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
518*5cdbe5d2SArnd Bergmann	select SPARSE_IRQ
519edabd38eSSaeed Bishara	help
520edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
521edabd38eSSaeed Bishara
522788c9700SRussell Kingconfig ARCH_MV78XX0
523788c9700SRussell King	bool "Marvell MV78xx0"
524a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
525b1b3f49cSRussell King	select CPU_FEROCEON
526788c9700SRussell King	select GENERIC_CLOCKEVENTS
527171b3f0dSRussell King	select MVEBU_MBUS
528b8cd337cSArnd Bergmann	select MULTI_IRQ_HANDLER
529b1b3f49cSRussell King	select PCI
530abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
531*5cdbe5d2SArnd Bergmann	select SPARSE_IRQ
532788c9700SRussell King	help
533788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
534788c9700SRussell King	  MV781x0, MV782x0.
535788c9700SRussell King
536788c9700SRussell Kingconfig ARCH_ORION5X
537788c9700SRussell King	bool "Marvell Orion"
538788c9700SRussell King	depends on MMU
539a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
540b1b3f49cSRussell King	select CPU_FEROCEON
541788c9700SRussell King	select GENERIC_CLOCKEVENTS
542171b3f0dSRussell King	select MVEBU_MBUS
543b8cd337cSArnd Bergmann	select MULTI_IRQ_HANDLER
544b1b3f49cSRussell King	select PCI
545abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
5465be9fc23SBenjamin Cama	select MULTI_IRQ_HANDLER
547*5cdbe5d2SArnd Bergmann	select SPARSE_IRQ
548788c9700SRussell King	help
549788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
550788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
551788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
552788c9700SRussell King
553788c9700SRussell Kingconfig ARCH_MMP
5542f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
555788c9700SRussell King	depends on MMU
556788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5576d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
558b1b3f49cSRussell King	select GENERIC_ALLOCATOR
559788c9700SRussell King	select GENERIC_CLOCKEVENTS
560157d2644SHaojian Zhuang	select GPIO_PXA
561c24b3114SHaojian Zhuang	select IRQ_DOMAIN
5620f374561SHaojian Zhuang	select MULTI_IRQ_HANDLER
5637c8f86a4SAxel Lin	select PINCTRL
564788c9700SRussell King	select PLAT_PXA
5650bd86961SHaojian Zhuang	select SPARSE_IRQ
566788c9700SRussell King	help
5672f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
568788c9700SRussell King
569c53c9cf6SAndrew Victorconfig ARCH_KS8695
570c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
57172880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
572c7e783d6SLinus Walleij	select CLKSRC_MMIO
573b1b3f49cSRussell King	select CPU_ARM922T
574c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
575b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
576c53c9cf6SAndrew Victor	help
577c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
578c53c9cf6SAndrew Victor	  System-on-Chip devices.
579c53c9cf6SAndrew Victor
580788c9700SRussell Kingconfig ARCH_W90X900
581788c9700SRussell King	bool "Nuvoton W90X900 CPU"
582c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5836d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5846fa5d5f7SRussell King	select CLKSRC_MMIO
585b1b3f49cSRussell King	select CPU_ARM926T
58658b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
587777f9bebSLennert Buytenhek	help
588a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
589a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
590a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
591a8bc4eadSwanzongshun	  link address to know more.
592a8bc4eadSwanzongshun
593a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
594a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
595585cf175STzachi Perelstein
59693e22567SRussell Kingconfig ARCH_LPC32XX
59793e22567SRussell King	bool "NXP LPC32XX"
59893e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
59993e22567SRussell King	select ARM_AMBA
6004073723aSRussell King	select CLKDEV_LOOKUP
601234b6cedSRussell King	select CLKSRC_MMIO
60293e22567SRussell King	select CPU_ARM926T
60393e22567SRussell King	select GENERIC_CLOCKEVENTS
60493e22567SRussell King	select HAVE_IDE
60593e22567SRussell King	select USE_OF
60693e22567SRussell King	help
60793e22567SRussell King	  Support for the NXP LPC32XX family of processors
60893e22567SRussell King
6091da177e4SLinus Torvaldsconfig ARCH_PXA
6102c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
611a4f7e763SRussell King	depends on MMU
612b1b3f49cSRussell King	select ARCH_MTD_XIP
613b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
614b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
615b1b3f49cSRussell King	select AUTO_ZRELADDR
616a1c0a6adSRobert Jarzmik	select COMMON_CLK
6176d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
618234b6cedSRussell King	select CLKSRC_MMIO
6196f6caeaaSRobert Jarzmik	select CLKSRC_OF
620981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
621157d2644SHaojian Zhuang	select GPIO_PXA
622b1b3f49cSRussell King	select HAVE_IDE
623d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
624b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
625bd5ce433SEric Miao	select PLAT_PXA
6266ac6b817SHaojian Zhuang	select SPARSE_IRQ
627f999b8bdSMartin Michlmayr	help
6282c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6291da177e4SLinus Torvalds
6301da177e4SLinus Torvaldsconfig ARCH_RPC
6311da177e4SLinus Torvalds	bool "RiscPC"
632868e87ccSRussell King	depends on MMU
6331da177e4SLinus Torvalds	select ARCH_ACORN
634a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
63507f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6365cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
637fa04e209SArnd Bergmann	select CPU_SA110
638b1b3f49cSRussell King	select FIQ
639d0ee9f40SArnd Bergmann	select HAVE_IDE
640b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
641b1b3f49cSRussell King	select ISA_DMA_API
642c334bc15SRob Herring	select NEED_MACH_IO_H
6430cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
644ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
645b4811bacSArnd Bergmann	select VIRT_TO_BUS
6461da177e4SLinus Torvalds	help
6471da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6481da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6491da177e4SLinus Torvalds
6501da177e4SLinus Torvaldsconfig ARCH_SA1100
6511da177e4SLinus Torvalds	bool "SA1100-based"
652b1b3f49cSRussell King	select ARCH_MTD_XIP
6537444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
654b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
655b1b3f49cSRussell King	select CLKDEV_LOOKUP
656b1b3f49cSRussell King	select CLKSRC_MMIO
657b1b3f49cSRussell King	select CPU_FREQ
658b1b3f49cSRussell King	select CPU_SA1100
659b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
660d0ee9f40SArnd Bergmann	select HAVE_IDE
6611eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
662b1b3f49cSRussell King	select ISA
663affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
6640cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
665375dec92SRussell King	select SPARSE_IRQ
666f999b8bdSMartin Michlmayr	help
667f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6681da177e4SLinus Torvalds
669b130d5c2SKukjin Kimconfig ARCH_S3C24XX
670b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
67153650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
672335cce74SArnd Bergmann	select ATAGS
673b1b3f49cSRussell King	select CLKDEV_LOOKUP
6744280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
6757f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
676880cf071STomasz Figa	select GPIO_SAMSUNG
67720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
678b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
679b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
68017453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
681c334bc15SRob Herring	select NEED_MACH_IO_H
682cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
6831da177e4SLinus Torvalds	help
684b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
685b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
686b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
687b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
68863b1f51bSBen Dooks
689a08ab637SBen Dooksconfig ARCH_S3C64XX
690a08ab637SBen Dooks	bool "Samsung S3C64XX"
69189f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
6921db0287aSTomasz Figa	select ARM_AMBA
693b1b3f49cSRussell King	select ARM_VIC
694335cce74SArnd Bergmann	select ATAGS
695b1b3f49cSRussell King	select CLKDEV_LOOKUP
6964280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
697ccecba3cSPankaj Dubey	select COMMON_CLK_SAMSUNG
69870bacadbSTomasz Figa	select CPU_V6K
69904a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
700880cf071STomasz Figa	select GPIO_SAMSUNG
70120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
702c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
703b1b3f49cSRussell King	select HAVE_TCM
704ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
705b1b3f49cSRussell King	select PLAT_SAMSUNG
7064ab75a3fSArnd Bergmann	select PM_GENERIC_DOMAINS if PM
707b1b3f49cSRussell King	select S3C_DEV_NAND
708b1b3f49cSRussell King	select S3C_GPIO_TRACK
709cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7106e2d9e93STomasz Figa	select SAMSUNG_WAKEMASK
71188f59738STomasz Figa	select SAMSUNG_WDT_RESET
712a08ab637SBen Dooks	help
713a08ab637SBen Dooks	  Samsung S3C64XX series based systems
714a08ab637SBen Dooks
7157c6337e2SKevin Hilmanconfig ARCH_DAVINCI
7167c6337e2SKevin Hilman	bool "TI DaVinci"
717b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
718dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
7196d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
72020e9969bSDavid Brownell	select GENERIC_ALLOCATOR
721b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
722dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
723b1b3f49cSRussell King	select HAVE_IDE
724689e331fSSekhar Nori	select USE_OF
725b1b3f49cSRussell King	select ZONE_DMA
7267c6337e2SKevin Hilman	help
7277c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
7287c6337e2SKevin Hilman
729a0694861STony Lindgrenconfig ARCH_OMAP1
730a0694861STony Lindgren	bool "TI OMAP1"
73100a36698SArnd Bergmann	depends on MMU
732b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
733a0694861STony Lindgren	select ARCH_OMAP
73421f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
735e9a91de7STony Prisk	select CLKDEV_LOOKUP
736cee37e50Sviresh kumar	select CLKSRC_MMIO
737b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
738a0694861STony Lindgren	select GENERIC_IRQ_CHIP
739a0694861STony Lindgren	select HAVE_IDE
740a0694861STony Lindgren	select IRQ_DOMAIN
741b694331cSTony Lindgren	select MULTI_IRQ_HANDLER
742a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
743a0694861STony Lindgren	select NEED_MACH_MEMORY_H
744685e2d08STony Lindgren	select SPARSE_IRQ
74521f47fbcSAlexey Charkov	help
746a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
74702c981c0SBinghua Duan
7481da177e4SLinus Torvaldsendchoice
7491da177e4SLinus Torvalds
750387798b3SRob Herringmenu "Multiple platform selection"
751387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
752387798b3SRob Herring
753387798b3SRob Herringcomment "CPU Core family selection"
754387798b3SRob Herring
755f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
756f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
757f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
758f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
759f8afae40SArnd Bergmann	select CPU_FA526
760f8afae40SArnd Bergmann
761387798b3SRob Herringconfig ARCH_MULTI_V4T
762387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
763387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
764b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
76524e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
76624e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
76724e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
768387798b3SRob Herring
769387798b3SRob Herringconfig ARCH_MULTI_V5
770387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
771387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
772b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
77312567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
77424e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
77524e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
776387798b3SRob Herring
777387798b3SRob Herringconfig ARCH_MULTI_V4_V5
778387798b3SRob Herring	bool
779387798b3SRob Herring
780387798b3SRob Herringconfig ARCH_MULTI_V6
7818dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
782387798b3SRob Herring	select ARCH_MULTI_V6_V7
78342f4754aSRob Herring	select CPU_V6K
784387798b3SRob Herring
785387798b3SRob Herringconfig ARCH_MULTI_V7
7868dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
787387798b3SRob Herring	default y
788387798b3SRob Herring	select ARCH_MULTI_V6_V7
789b1b3f49cSRussell King	select CPU_V7
79090bc8ac7SRob Herring	select HAVE_SMP
791387798b3SRob Herring
792387798b3SRob Herringconfig ARCH_MULTI_V6_V7
793387798b3SRob Herring	bool
7949352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
795387798b3SRob Herring
796387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
797387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
798387798b3SRob Herring	select ARCH_MULTI_V5
799387798b3SRob Herring
800387798b3SRob Herringendmenu
801387798b3SRob Herring
80205e2a3deSRob Herringconfig ARCH_VIRT
80305e2a3deSRob Herring	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
8044b8b5f25SRob Herring	select ARM_AMBA
80505e2a3deSRob Herring	select ARM_GIC
8060b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
80705e2a3deSRob Herring	select ARM_PSCI
8084b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
80905e2a3deSRob Herring
810ccf50e23SRussell King#
811ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
812ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
813ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
814ccf50e23SRussell King#
8153e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
8163e93a22bSGregory CLEMENT
817445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
818445d9b30STsahee Zidenberg
819d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
820d9bfc86dSOleksij Rempel
82195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
82295b8f20fSRussell King
8231d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
8241d22924eSAnders Berg
8258ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
8268ac49e04SChristian Daudt
8271c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
8281c37fa10SSebastian Hesselbarth
8291da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
8301da177e4SLinus Torvalds
831d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
832d94f944eSAnton Vorontsov
83395b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
83495b8f20fSRussell King
835df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
836df8d742eSBaruch Siach
83795b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
83895b8f20fSRussell King
839e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
840e7736d47SLennert Buytenhek
8411da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
8421da177e4SLinus Torvalds
84359d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
84459d3a193SPaulius Zaleckas
845387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
846387798b3SRob Herring
847389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
848389ee0c2SHaojian Zhuang
8491da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
8501da177e4SLinus Torvalds
8513f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
8523f7e5815SLennert Buytenhek
8533f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
8541da177e4SLinus Torvalds
855285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
856285f5fa7SDan Williams
8571da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
8581da177e4SLinus Torvalds
859828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
860828989adSSantosh Shilimkar
86195b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
86295b8f20fSRussell King
8633b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
8643b8f5030SCarlo Caione
86517723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
86617723fd3SJonas Jensen
867794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
868794d15b2SStanislav Samsonov
8693995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
8701da177e4SLinus Torvalds
871f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
872f682a218SMatthias Brugger
8731d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
8741d3f33d5SShawn Guo
87595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
87649cbe786SEric Miao
87795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
87895b8f20fSRussell King
8799851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
8809851ca57SDaniel Tang
881d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
882d48af15eSTony Lindgren
883d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
8841da177e4SLinus Torvalds
8851dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
8861dbae815STony Lindgren
8879dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
888585cf175STzachi Perelstein
889387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
890387798b3SRob Herring
89195b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
89295b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
8931da177e4SLinus Torvalds
89495b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
89595b8f20fSRussell King
8968fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
8978fc1b0f8SKumar Gala
89895b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
89995b8f20fSRussell King
900d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
901d63dc051SHeiko Stuebner
90295b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
903edabd38eSSaeed Bishara
904387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
905387798b3SRob Herring
906a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
907a21765a7SBen Dooks
90865ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
90965ebcc11SSrinivas Kandagatla
91085fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
9111da177e4SLinus Torvalds
912431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
913a08ab637SBen Dooks
914170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
915170f4e42SKukjin Kim
91683014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
917e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
918cc0e72b8SChanghwan Youn
919882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
9201da177e4SLinus Torvalds
9213b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
9223b52634fSMaxime Ripard
923156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
924156a0997SBarry Song
925c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
926c5f80065SErik Gilling
92795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
9281da177e4SLinus Torvalds
929ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
930ba56a987SMasahiro Yamada
93195b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
9321da177e4SLinus Torvalds
9331da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
9341da177e4SLinus Torvalds
935ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
936420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
937ceade897SRussell King
9386f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
9396f35f9a9STony Prisk
9407ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
9417ec80ddfSwanzongshun
942acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
943acede515SJun Nie
9449a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
9459a45eb69SJosh Cartwright
946499f1640SStefan Agner# ARMv7-M architecture
947499f1640SStefan Agnerconfig ARCH_EFM32
948499f1640SStefan Agner	bool "Energy Micro efm32"
949499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
950499f1640SStefan Agner	select ARCH_REQUIRE_GPIOLIB
951499f1640SStefan Agner	help
952499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
953499f1640SStefan Agner	  processors.
954499f1640SStefan Agner
955499f1640SStefan Agnerconfig ARCH_LPC18XX
956499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
957499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
958499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
959499f1640SStefan Agner	select ARM_AMBA
960499f1640SStefan Agner	select CLKSRC_LPC32XX
961499f1640SStefan Agner	select PINCTRL
962499f1640SStefan Agner	help
963499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
964499f1640SStefan Agner	  high performance microcontrollers.
965499f1640SStefan Agner
966499f1640SStefan Agnerconfig ARCH_STM32
967499f1640SStefan Agner	bool "STMicrolectronics STM32"
968499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
969499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
970499f1640SStefan Agner	select ARMV7M_SYSTICK
97125263186SMaxime Coquelin	select CLKSRC_STM32
972499f1640SStefan Agner	select RESET_CONTROLLER
973499f1640SStefan Agner	help
974499f1640SStefan Agner	  Support for STMicroelectronics STM32 processors.
975499f1640SStefan Agner
9761da177e4SLinus Torvalds# Definitions to make life easier
9771da177e4SLinus Torvaldsconfig ARCH_ACORN
9781da177e4SLinus Torvalds	bool
9791da177e4SLinus Torvalds
9807ae1f7ecSLennert Buytenhekconfig PLAT_IOP
9817ae1f7ecSLennert Buytenhek	bool
982469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
9837ae1f7ecSLennert Buytenhek
98469b02f6aSLennert Buytenhekconfig PLAT_ORION
98569b02f6aSLennert Buytenhek	bool
986bfe45e0bSRussell King	select CLKSRC_MMIO
987b1b3f49cSRussell King	select COMMON_CLK
988dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
989278b45b0SAndrew Lunn	select IRQ_DOMAIN
99069b02f6aSLennert Buytenhek
991abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
992abcda1dcSThomas Petazzoni	bool
993abcda1dcSThomas Petazzoni	select PLAT_ORION
994abcda1dcSThomas Petazzoni
995bd5ce433SEric Miaoconfig PLAT_PXA
996bd5ce433SEric Miao	bool
997bd5ce433SEric Miao
998f4b8b319SRussell Kingconfig PLAT_VERSATILE
999f4b8b319SRussell King	bool
1000f4b8b319SRussell King
1001d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
1002d9a1beaaSAlexandre Courbot
10031da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10041da177e4SLinus Torvalds
1005afe4b25eSLennert Buytenhekconfig IWMMXT
1006d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
1007d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1008d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
1009afe4b25eSLennert Buytenhek	help
1010afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1011afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1012afe4b25eSLennert Buytenhek
101352108641Seric miaoconfig MULTI_IRQ_HANDLER
101452108641Seric miao	bool
101552108641Seric miao	help
101652108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
101752108641Seric miao
10183b93e7b0SHyok S. Choiif !MMU
10193b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10203b93e7b0SHyok S. Choiendif
10213b93e7b0SHyok S. Choi
10223e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
10233e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
10243e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
10253e0a07f8SGregory CLEMENT	default y
10263e0a07f8SGregory CLEMENT	help
10273e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
10283e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
10293e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
10303e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
10313e0a07f8SGregory CLEMENT	  Workaround:
10323e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
10333e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
10343e0a07f8SGregory CLEMENT	  instruction
10353e0a07f8SGregory CLEMENT
1036f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1037f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1038f0c4b8d6SWill Deacon	depends on CPU_V6
1039f0c4b8d6SWill Deacon	help
1040f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1041f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1042f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1043f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1044f0c4b8d6SWill Deacon
10459cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
10469cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1047e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
10489cba3cccSCatalin Marinas	help
10499cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
10509cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
10519cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
10529cba3cccSCatalin Marinas	  recommended workaround.
10539cba3cccSCatalin Marinas
10547ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
10557ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
10567ce236fcSCatalin Marinas	depends on CPU_V7
10577ce236fcSCatalin Marinas	help
10587ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
105979403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
10607ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
10617ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
10627ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
10637ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
10647ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
10657ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
10667ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
10677ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
10687ce236fcSCatalin Marinas	  available in non-secure mode.
10697ce236fcSCatalin Marinas
1070855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1071855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1072855c551fSCatalin Marinas	depends on CPU_V7
107362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1074855c551fSCatalin Marinas	help
1075855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1076855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1077855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1078855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1079855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1080855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1081855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1082855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1083855c551fSCatalin Marinas
10840516e464SCatalin Marinasconfig ARM_ERRATA_460075
10850516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
10860516e464SCatalin Marinas	depends on CPU_V7
108762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10880516e464SCatalin Marinas	help
10890516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
10900516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
10910516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
10920516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
10930516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
10940516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
10950516e464SCatalin Marinas	  may not be available in non-secure mode.
10960516e464SCatalin Marinas
10979f05027cSWill Deaconconfig ARM_ERRATA_742230
10989f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
10999f05027cSWill Deacon	depends on CPU_V7 && SMP
110062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11019f05027cSWill Deacon	help
11029f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11039f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
11049f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
11059f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
11069f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
11079f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
11089f05027cSWill Deacon	  the two writes.
11099f05027cSWill Deacon
1110a672e99bSWill Deaconconfig ARM_ERRATA_742231
1111a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1112a672e99bSWill Deacon	depends on CPU_V7 && SMP
111362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1114a672e99bSWill Deacon	help
1115a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1116a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1117a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1118a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1119a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1120a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1121a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1122a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1123a672e99bSWill Deacon	  capabilities of the processor.
1124a672e99bSWill Deacon
112569155794SJon Medhurstconfig ARM_ERRATA_643719
112669155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
112769155794SJon Medhurst	depends on CPU_V7 && SMP
1128e5a5de44SRussell King	default y
112969155794SJon Medhurst	help
113069155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
113169155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
113269155794SJon Medhurst	  register returns zero when it should return one. The workaround
113369155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
113469155794SJon Medhurst	  it behave as intended and avoiding data corruption.
113569155794SJon Medhurst
1136cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1137cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1138e66dc745SDave Martin	depends on CPU_V7
1139cdf357f1SWill Deacon	help
1140cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1141cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1142cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1143cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1144cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1145cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1146cdf357f1SWill Deacon	  entries regardless of the ASID.
1147475d92fcSWill Deacon
1148475d92fcSWill Deaconconfig ARM_ERRATA_743622
1149475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1150475d92fcSWill Deacon	depends on CPU_V7
115162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1152475d92fcSWill Deacon	help
1153475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1154efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1155475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1156475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1157475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1158475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1159475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1160475d92fcSWill Deacon	  processor.
1161475d92fcSWill Deacon
11629a27c27cSWill Deaconconfig ARM_ERRATA_751472
11639a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1164ba90c516SDave Martin	depends on CPU_V7
116562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11669a27c27cSWill Deacon	help
11679a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
11689a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
11699a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
11709a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
11719a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
11729a27c27cSWill Deacon
1173fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1174fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1175fcbdc5feSWill Deacon	depends on CPU_V7
1176fcbdc5feSWill Deacon	help
1177fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1178fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1179fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1180fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1181fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1182fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1183fcbdc5feSWill Deacon
11845dab26afSWill Deaconconfig ARM_ERRATA_754327
11855dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
11865dab26afSWill Deacon	depends on CPU_V7 && SMP
11875dab26afSWill Deacon	help
11885dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
11895dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
11905dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
11915dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
11925dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
11935dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
11945dab26afSWill Deacon
1195145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1196145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1197fd832478SFabio Estevam	depends on CPU_V6
1198145e10e1SCatalin Marinas	help
1199145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1200145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1201145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1202145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1203145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1204145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1205145e10e1SCatalin Marinas	  is not affected.
1206145e10e1SCatalin Marinas
1207f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1208f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1209f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1210f630c1bdSWill Deacon	help
1211f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1212f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1213f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1214f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1215f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1216f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1217f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1218f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1219f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1220f630c1bdSWill Deacon
12217253b85cSSimon Hormanconfig ARM_ERRATA_775420
12227253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
12237253b85cSSimon Horman       depends on CPU_V7
12247253b85cSSimon Horman       help
12257253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
12267253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
12277253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
12287253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
12297253b85cSSimon Horman	 an abort may occur on cache maintenance.
12307253b85cSSimon Horman
123193dc6887SCatalin Marinasconfig ARM_ERRATA_798181
123293dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
123393dc6887SCatalin Marinas	depends on CPU_V7 && SMP
123493dc6887SCatalin Marinas	help
123593dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
123693dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
123793dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
123893dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
123993dc6887SCatalin Marinas	  as the one being invalidated.
124093dc6887SCatalin Marinas
124184b6504fSWill Deaconconfig ARM_ERRATA_773022
124284b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
124384b6504fSWill Deacon	depends on CPU_V7
124484b6504fSWill Deacon	help
124584b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
124684b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
124784b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
124884b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
124984b6504fSWill Deacon
12501da177e4SLinus Torvaldsendmenu
12511da177e4SLinus Torvalds
12521da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12531da177e4SLinus Torvalds
12541da177e4SLinus Torvaldsmenu "Bus support"
12551da177e4SLinus Torvalds
12561da177e4SLinus Torvaldsconfig ISA
12571da177e4SLinus Torvalds	bool
12581da177e4SLinus Torvalds	help
12591da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12601da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12611da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12621da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12631da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12641da177e4SLinus Torvalds
1265065909b9SRussell King# Select ISA DMA controller support
12661da177e4SLinus Torvaldsconfig ISA_DMA
12671da177e4SLinus Torvalds	bool
1268065909b9SRussell King	select ISA_DMA_API
12691da177e4SLinus Torvalds
1270065909b9SRussell King# Select ISA DMA interface
12715cae841bSAl Viroconfig ISA_DMA_API
12725cae841bSAl Viro	bool
12735cae841bSAl Viro
12741da177e4SLinus Torvaldsconfig PCI
12750b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12761da177e4SLinus Torvalds	help
12771da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12781da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12791da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12801da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12811da177e4SLinus Torvalds
128252882173SAnton Vorontsovconfig PCI_DOMAINS
128352882173SAnton Vorontsov	bool
128452882173SAnton Vorontsov	depends on PCI
128552882173SAnton Vorontsov
12868c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
12878c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
12888c7d1474SLorenzo Pieralisi
1289b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1290b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1291b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1292b080ac8aSMarcelo Roberto Jimenez	help
1293b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1294b080ac8aSMarcelo Roberto Jimenez
129536e23590SMatthew Wilcoxconfig PCI_SYSCALL
129636e23590SMatthew Wilcox	def_bool PCI
129736e23590SMatthew Wilcox
1298a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1299a0113a99SMike Rapoport	bool
1300a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1301a0113a99SMike Rapoport	default y
1302a0113a99SMike Rapoport	select DMABOUNCE
1303a0113a99SMike Rapoport
13041da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
13053f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
13061da177e4SLinus Torvalds
13071da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
13081da177e4SLinus Torvalds
13091da177e4SLinus Torvaldsendmenu
13101da177e4SLinus Torvalds
13111da177e4SLinus Torvaldsmenu "Kernel Features"
13121da177e4SLinus Torvalds
13133b55658aSDave Martinconfig HAVE_SMP
13143b55658aSDave Martin	bool
13153b55658aSDave Martin	help
13163b55658aSDave Martin	  This option should be selected by machines which have an SMP-
13173b55658aSDave Martin	  capable CPU.
13183b55658aSDave Martin
13193b55658aSDave Martin	  The only effect of this option is to make the SMP-related
13203b55658aSDave Martin	  options available to the user for configuration.
13213b55658aSDave Martin
13221da177e4SLinus Torvaldsconfig SMP
1323bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1324fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1325bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
13263b55658aSDave Martin	depends on HAVE_SMP
1327801bb21cSJonathan Austin	depends on MMU || ARM_MPU
13280361748fSArnd Bergmann	select IRQ_WORK
13291da177e4SLinus Torvalds	help
13301da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13314a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
13324a474157SRobert Graffham	  than one CPU, say Y.
13331da177e4SLinus Torvalds
13344a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13351da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13364a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13374a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13384a474157SRobert Graffham	  will run faster if you say N here.
13391da177e4SLinus Torvalds
1340395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13411da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
134250a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13431da177e4SLinus Torvalds
13441da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13451da177e4SLinus Torvalds
1346f00ec48fSRussell Kingconfig SMP_ON_UP
13475744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1348801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1349f00ec48fSRussell King	default y
1350f00ec48fSRussell King	help
1351f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1352f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1353f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1354f00ec48fSRussell King	  savings.
1355f00ec48fSRussell King
1356f00ec48fSRussell King	  If you don't know what to do here, say Y.
1357f00ec48fSRussell King
1358c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1359c9018aabSVincent Guittot	bool "Support cpu topology definition"
1360c9018aabSVincent Guittot	depends on SMP && CPU_V7
1361c9018aabSVincent Guittot	default y
1362c9018aabSVincent Guittot	help
1363c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1364c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1365c9018aabSVincent Guittot	  topology of an ARM System.
1366c9018aabSVincent Guittot
1367c9018aabSVincent Guittotconfig SCHED_MC
1368c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1369c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1370c9018aabSVincent Guittot	help
1371c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1372c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1373c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1374c9018aabSVincent Guittot
1375c9018aabSVincent Guittotconfig SCHED_SMT
1376c9018aabSVincent Guittot	bool "SMT scheduler support"
1377c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1378c9018aabSVincent Guittot	help
1379c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1380c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1381c9018aabSVincent Guittot	  places. If unsure say N here.
1382c9018aabSVincent Guittot
1383a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1384a8cbcd92SRussell King	bool
1385a8cbcd92SRussell King	help
1386a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1387a8cbcd92SRussell King
13888a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1389022c03a2SMarc Zyngier	bool "Architected timer support"
1390022c03a2SMarc Zyngier	depends on CPU_V7
13918a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13920c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1393022c03a2SMarc Zyngier	help
1394022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1395022c03a2SMarc Zyngier
1396f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1397f32f4ce2SRussell King	bool
1398da4a686aSRob Herring	select CLKSRC_OF if OF
1399f32f4ce2SRussell King	help
1400f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1401f32f4ce2SRussell King
1402e8db288eSNicolas Pitreconfig MCPM
1403e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1404e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1405e8db288eSNicolas Pitre	help
1406e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1407e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1408e8db288eSNicolas Pitre	  systems.
1409e8db288eSNicolas Pitre
1410ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1411ebf4a5c5SHaojian Zhuang	bool
1412ebf4a5c5SHaojian Zhuang	depends on MCPM
1413ebf4a5c5SHaojian Zhuang	help
1414ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1415ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1416ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1417ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1418ebf4a5c5SHaojian Zhuang
14191c33be57SNicolas Pitreconfig BIG_LITTLE
14201c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
14211c33be57SNicolas Pitre	depends on CPU_V7 && SMP
14221c33be57SNicolas Pitre	select MCPM
14231c33be57SNicolas Pitre	help
14241c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
14251c33be57SNicolas Pitre	  system architecture.
14261c33be57SNicolas Pitre
14271c33be57SNicolas Pitreconfig BL_SWITCHER
14281c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
14291c33be57SNicolas Pitre	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
14301c33be57SNicolas Pitre	select ARM_CPU_SUSPEND
143151aaf81fSRussell King	select CPU_PM
14321c33be57SNicolas Pitre	help
14331c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
14341c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14351c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14361c33be57SNicolas Pitre
1437b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1438b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1439b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1440b22537c6SNicolas Pitre	help
1441b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1442b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1443b22537c6SNicolas Pitre	  debugging purposes only.
1444b22537c6SNicolas Pitre
14458d5796d2SLennert Buytenhekchoice
14468d5796d2SLennert Buytenhek	prompt "Memory split"
1447006fa259SRussell King	depends on MMU
14488d5796d2SLennert Buytenhek	default VMSPLIT_3G
14498d5796d2SLennert Buytenhek	help
14508d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14518d5796d2SLennert Buytenhek
14528d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14538d5796d2SLennert Buytenhek	  option alone!
14548d5796d2SLennert Buytenhek
14558d5796d2SLennert Buytenhek	config VMSPLIT_3G
14568d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
145763ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
145863ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
14598d5796d2SLennert Buytenhek	config VMSPLIT_2G
14608d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14618d5796d2SLennert Buytenhek	config VMSPLIT_1G
14628d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14638d5796d2SLennert Buytenhekendchoice
14648d5796d2SLennert Buytenhek
14658d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14668d5796d2SLennert Buytenhek	hex
1467006fa259SRussell King	default PHYS_OFFSET if !MMU
14688d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14698d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
147063ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
14718d5796d2SLennert Buytenhek	default 0xC0000000
14728d5796d2SLennert Buytenhek
14731da177e4SLinus Torvaldsconfig NR_CPUS
14741da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14751da177e4SLinus Torvalds	range 2 32
14761da177e4SLinus Torvalds	depends on SMP
14771da177e4SLinus Torvalds	default "4"
14781da177e4SLinus Torvalds
1479a054a811SRussell Kingconfig HOTPLUG_CPU
148000b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
148140b31360SStephen Rothwell	depends on SMP
1482a054a811SRussell King	help
1483a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1484a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1485a054a811SRussell King
14862bdd424fSWill Deaconconfig ARM_PSCI
14872bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
14882bdd424fSWill Deacon	depends on CPU_V7
1489be120397SMark Rutland	select ARM_PSCI_FW
14902bdd424fSWill Deacon	help
14912bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14922bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14932bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14942bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14952bdd424fSWill Deacon	  ARM processors").
14962bdd424fSWill Deacon
14972a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14982a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14992a6ad871SMaxime Ripard# selected platforms.
150044986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
150144986ab0SPeter De Schrijver (NVIDIA)	int
1502b35d2e56SGregory Fong	default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1503b35d2e56SGregory Fong		ARCH_ZYNQ
1504aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1505aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1506eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
150706b851e5SOlof Johansson	default 392 if ARCH_U8500
150801bb914cSTony Prisk	default 352 if ARCH_VT8500
15097b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
15102a6ad871SMaxime Ripard	default 264 if MACH_H4700
151144986ab0SPeter De Schrijver (NVIDIA)	default 0
151244986ab0SPeter De Schrijver (NVIDIA)	help
151344986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
151444986ab0SPeter De Schrijver (NVIDIA)
151544986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
151644986ab0SPeter De Schrijver (NVIDIA)
1517d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15181da177e4SLinus Torvalds
1519c9218b16SRussell Kingconfig HZ_FIXED
1520f8065813SRussell King	int
1521070b8b43SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
1522a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
15231164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
152447d84682SRussell King	default 0
1525c9218b16SRussell King
1526c9218b16SRussell Kingchoice
152747d84682SRussell King	depends on HZ_FIXED = 0
1528c9218b16SRussell King	prompt "Timer frequency"
1529c9218b16SRussell King
1530c9218b16SRussell Kingconfig HZ_100
1531c9218b16SRussell King	bool "100 Hz"
1532c9218b16SRussell King
1533c9218b16SRussell Kingconfig HZ_200
1534c9218b16SRussell King	bool "200 Hz"
1535c9218b16SRussell King
1536c9218b16SRussell Kingconfig HZ_250
1537c9218b16SRussell King	bool "250 Hz"
1538c9218b16SRussell King
1539c9218b16SRussell Kingconfig HZ_300
1540c9218b16SRussell King	bool "300 Hz"
1541c9218b16SRussell King
1542c9218b16SRussell Kingconfig HZ_500
1543c9218b16SRussell King	bool "500 Hz"
1544c9218b16SRussell King
1545c9218b16SRussell Kingconfig HZ_1000
1546c9218b16SRussell King	bool "1000 Hz"
1547c9218b16SRussell King
1548c9218b16SRussell Kingendchoice
1549c9218b16SRussell King
1550c9218b16SRussell Kingconfig HZ
1551c9218b16SRussell King	int
155247d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1553c9218b16SRussell King	default 100 if HZ_100
1554c9218b16SRussell King	default 200 if HZ_200
1555c9218b16SRussell King	default 250 if HZ_250
1556c9218b16SRussell King	default 300 if HZ_300
1557c9218b16SRussell King	default 500 if HZ_500
1558c9218b16SRussell King	default 1000
1559c9218b16SRussell King
1560c9218b16SRussell Kingconfig SCHED_HRTICK
1561c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1562f8065813SRussell King
156316c79651SCatalin Marinasconfig THUMB2_KERNEL
1564bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15654477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1566bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
156716c79651SCatalin Marinas	select AEABI
156816c79651SCatalin Marinas	select ARM_ASM_UNIFIED
156989bace65SArnd Bergmann	select ARM_UNWIND
157016c79651SCatalin Marinas	help
157116c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
157216c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
157316c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
157416c79651SCatalin Marinas
157516c79651SCatalin Marinas	  If unsure, say N.
157616c79651SCatalin Marinas
15776f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15786f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15796f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15806f685c5cSDave Martin	default y
15816f685c5cSDave Martin	help
15826f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15836f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15846f685c5cSDave Martin	  branch instructions.
15856f685c5cSDave Martin
15866f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15876f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15886f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15896f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15906f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15916f685c5cSDave Martin	  support.
15926f685c5cSDave Martin
15936f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15946f685c5cSDave Martin	  relocation" error when loading some modules.
15956f685c5cSDave Martin
15966f685c5cSDave Martin	  Until fixed tools are available, passing
15976f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15986f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15996f685c5cSDave Martin	  stack usage in some cases.
16006f685c5cSDave Martin
16016f685c5cSDave Martin	  The problem is described in more detail at:
16026f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16036f685c5cSDave Martin
16046f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16056f685c5cSDave Martin
16066f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16076f685c5cSDave Martin
16080becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16090becb088SCatalin Marinas	bool
16100becb088SCatalin Marinas
1611704bdda0SNicolas Pitreconfig AEABI
1612704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1613704bdda0SNicolas Pitre	help
1614704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1615704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1616704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1617704bdda0SNicolas Pitre
1618704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1619704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1620704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1621704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1622704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1623704bdda0SNicolas Pitre
1624704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1625704bdda0SNicolas Pitre
16266c90c872SNicolas Pitreconfig OABI_COMPAT
1627a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1628d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16296c90c872SNicolas Pitre	help
16306c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16316c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16326c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16336c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16346c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16356c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
163691702175SKees Cook
163791702175SKees Cook	  The seccomp filter system will not be available when this is
163891702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
163991702175SKees Cook	  between calling conventions during filtering.
164091702175SKees Cook
16416c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16426c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16436c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16446c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1645b02f8467SKees Cook	  at all). If in doubt say N.
16466c90c872SNicolas Pitre
1647eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1648e80d6a24SMel Gorman	bool
1649e80d6a24SMel Gorman
165005944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
165105944d74SRussell King	bool
165205944d74SRussell King
165307a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
165407a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
165507a2f737SRussell King
165605944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1657be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1658c80d79d7SYasunori Goto
16597b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16607b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16617b7bf499SWill Deacon
1662b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP
1663b8cd51afSSteve Capper	def_bool y
1664b8cd51afSSteve Capper	depends on ARM_LPAE
1665b8cd51afSSteve Capper
1666053a96caSNicolas Pitreconfig HIGHMEM
1667e8db89a2SRussell King	bool "High Memory Support"
1668e8db89a2SRussell King	depends on MMU
1669053a96caSNicolas Pitre	help
1670053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1671053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1672053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1673053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1674053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1675053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1676053a96caSNicolas Pitre
1677053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1678053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1679053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1680053a96caSNicolas Pitre
1681053a96caSNicolas Pitre	  If unsure, say n.
1682053a96caSNicolas Pitre
168365cec8e3SRussell Kingconfig HIGHPTE
16849a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
168565cec8e3SRussell King	depends on HIGHMEM
16869a431bd5SRussell King	default y
1687b4d103d1SRussell King	help
1688b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1689b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1690b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1691b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1692b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
169365cec8e3SRussell King
1694a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1695a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1696a5e090acSRussell King	depends on MMU && !ARM_LPAE
16971b8873a0SJamie Iles	default y
16981b8873a0SJamie Iles	help
1699a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1700a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1701a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1702a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1703a5e090acSRussell King	  fault when dereferenced.
1704a5e090acSRussell King
1705a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1706a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1707a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
17081da177e4SLinus Torvalds
17091da177e4SLinus Torvaldsconfig HW_PERF_EVENTS
1710fa8ad788SMark Rutland	def_bool y
1711fa8ad788SMark Rutland	depends on ARM_PMU
17121b8873a0SJamie Iles
17131355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
17141355e2a6SCatalin Marinas       def_bool y
17151355e2a6SCatalin Marinas       depends on ARM_LPAE
17161355e2a6SCatalin Marinas
17178d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
17188d962507SCatalin Marinas       def_bool y
17198d962507SCatalin Marinas       depends on ARM_LPAE
17208d962507SCatalin Marinas
17214bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
17224bfab203SSteven Capper	def_bool y
17234bfab203SSteven Capper
17247d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
17257d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
17267d485f64SArd Biesheuvel	depends on MODULES
17277d485f64SArd Biesheuvel	help
17287d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
17297d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
17307d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
17317d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
17327d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
17337d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
17347d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
17357d485f64SArd Biesheuvel	  the same.
17367d485f64SArd Biesheuvel
17377d485f64SArd Biesheuvel	  Say y if you are getting out of memory errors while loading modules
17387d485f64SArd Biesheuvel
17391da177e4SLinus Torvaldssource "mm/Kconfig"
17401da177e4SLinus Torvalds
1741c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
174236d6c928SUlrich Hecht	int "Maximum zone order"
1743898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
17446d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1745c1b2d970SMagnus Damm	default "11"
1746c1b2d970SMagnus Damm	help
1747c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1748c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1749c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1750c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1751c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1752c1b2d970SMagnus Damm	  increase this value.
1753c1b2d970SMagnus Damm
1754c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1755c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1756c1b2d970SMagnus Damm
17571da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17581da177e4SLinus Torvalds	bool
1759f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17601da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1761e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17621da177e4SLinus Torvalds	help
17631da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17641da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17651da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17661da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17671da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17681da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17691da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17701da177e4SLinus Torvalds
177139ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
177238ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
177338ef2ad5SLinus Walleij	depends on MMU
177439ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
177539ec58f3SLennert Buytenhek	help
177639ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
177739ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
177839ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
177939ec58f3SLennert Buytenhek
178039ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
178139ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
178239ec58f3SLennert Buytenhek	  such copy operations with large buffers.
178339ec58f3SLennert Buytenhek
178439ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
178539ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
178639ec58f3SLennert Buytenhek
178770c70d97SNicolas Pitreconfig SECCOMP
178870c70d97SNicolas Pitre	bool
178970c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
179070c70d97SNicolas Pitre	---help---
179170c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
179270c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
179370c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
179470c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
179570c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
179670c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
179770c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
179870c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
179970c70d97SNicolas Pitre	  defined by each seccomp mode.
180070c70d97SNicolas Pitre
180106e6295bSStefano Stabelliniconfig SWIOTLB
180206e6295bSStefano Stabellini	def_bool y
180306e6295bSStefano Stabellini
180406e6295bSStefano Stabelliniconfig IOMMU_HELPER
180506e6295bSStefano Stabellini	def_bool SWIOTLB
180606e6295bSStefano Stabellini
1807eff8d644SStefano Stabelliniconfig XEN_DOM0
1808eff8d644SStefano Stabellini	def_bool y
1809eff8d644SStefano Stabellini	depends on XEN
1810eff8d644SStefano Stabellini
1811eff8d644SStefano Stabelliniconfig XEN
1812c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
181385323a99SIan Campbell	depends on ARM && AEABI && OF
1814f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
181585323a99SIan Campbell	depends on !GENERIC_ATOMIC64
18167693deccSUwe Kleine-König	depends on MMU
181751aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
181817b7ab80SStefano Stabellini	select ARM_PSCI
181983862ccfSStefano Stabellini	select SWIOTLB_XEN
1820eff8d644SStefano Stabellini	help
1821eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1822eff8d644SStefano Stabellini
18231da177e4SLinus Torvaldsendmenu
18241da177e4SLinus Torvalds
18251da177e4SLinus Torvaldsmenu "Boot options"
18261da177e4SLinus Torvalds
18279eb8f674SGrant Likelyconfig USE_OF
18289eb8f674SGrant Likely	bool "Flattened Device Tree support"
1829b1b3f49cSRussell King	select IRQ_DOMAIN
18309eb8f674SGrant Likely	select OF
18319eb8f674SGrant Likely	select OF_EARLY_FLATTREE
1832bcedb5f9SMarek Szyprowski	select OF_RESERVED_MEM
18339eb8f674SGrant Likely	help
18349eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18359eb8f674SGrant Likely
1836bd51e2f5SNicolas Pitreconfig ATAGS
1837bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1838bd51e2f5SNicolas Pitre	default y
1839bd51e2f5SNicolas Pitre	help
1840bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1841bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1842bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1843bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1844bd51e2f5SNicolas Pitre	  leave this to y.
1845bd51e2f5SNicolas Pitre
1846bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1847bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1848bd51e2f5SNicolas Pitre	depends on ATAGS
1849bd51e2f5SNicolas Pitre	help
1850bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1851bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1852bd51e2f5SNicolas Pitre
18531da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18541da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18551da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18561da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18571da177e4SLinus Torvalds	default "0"
18581da177e4SLinus Torvalds	help
18591da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18601da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18611da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18621da177e4SLinus Torvalds	  value in their defconfig file.
18631da177e4SLinus Torvalds
18641da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18651da177e4SLinus Torvalds
18661da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18671da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18681da177e4SLinus Torvalds	default "0"
18691da177e4SLinus Torvalds	help
1870f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1871f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1872f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1873f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1874f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1875f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18761da177e4SLinus Torvalds
18771da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18781da177e4SLinus Torvalds
18791da177e4SLinus Torvaldsconfig ZBOOT_ROM
18801da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18811da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
188210968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18831da177e4SLinus Torvalds	help
18841da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18851da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18861da177e4SLinus Torvalds
1887e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1888e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
188910968131SRussell King	depends on OF
1890e2a6a3aaSJohn Bonesio	help
1891e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1892e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1893e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1894e2a6a3aaSJohn Bonesio
1895e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1896e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1897e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1898e2a6a3aaSJohn Bonesio
1899e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1900e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1901e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1902e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1903e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1904e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1905e2a6a3aaSJohn Bonesio	  to this option.
1906e2a6a3aaSJohn Bonesio
1907b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1908b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1909b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1910b90b9a38SNicolas Pitre	help
1911b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1912b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1913b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1914b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1915b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1916b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1917b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1918b90b9a38SNicolas Pitre
1919d0f34a11SGenoud Richardchoice
1920d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1921d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1922d0f34a11SGenoud Richard
1923d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1924d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1925d0f34a11SGenoud Richard	help
1926d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1927d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1928d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1929d0f34a11SGenoud Richard
1930d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1931d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1932d0f34a11SGenoud Richard	help
1933d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1934d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1935d0f34a11SGenoud Richard
1936d0f34a11SGenoud Richardendchoice
1937d0f34a11SGenoud Richard
19381da177e4SLinus Torvaldsconfig CMDLINE
19391da177e4SLinus Torvalds	string "Default kernel command string"
19401da177e4SLinus Torvalds	default ""
19411da177e4SLinus Torvalds	help
19421da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19431da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19441da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19451da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19461da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19471da177e4SLinus Torvalds
19484394c124SVictor Boiviechoice
19494394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19504394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1951bd51e2f5SNicolas Pitre	depends on ATAGS
19524394c124SVictor Boivie
19534394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19544394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19554394c124SVictor Boivie	help
19564394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19574394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19584394c124SVictor Boivie	  string provided in CMDLINE will be used.
19594394c124SVictor Boivie
19604394c124SVictor Boivieconfig CMDLINE_EXTEND
19614394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19624394c124SVictor Boivie	help
19634394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19644394c124SVictor Boivie	  appended to the default kernel command string.
19654394c124SVictor Boivie
196692d2040dSAlexander Hollerconfig CMDLINE_FORCE
196792d2040dSAlexander Holler	bool "Always use the default kernel command string"
196892d2040dSAlexander Holler	help
196992d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
197092d2040dSAlexander Holler	  loader passes other arguments to the kernel.
197192d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
197292d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19734394c124SVictor Boivieendchoice
197492d2040dSAlexander Holler
19751da177e4SLinus Torvaldsconfig XIP_KERNEL
19761da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
197710968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19781da177e4SLinus Torvalds	help
19791da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19801da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19811da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19821da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19831da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19841da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19851da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19861da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19871da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19881da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19891da177e4SLinus Torvalds
19901da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19911da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19921da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19931da177e4SLinus Torvalds
19941da177e4SLinus Torvalds	  If unsure, say N.
19951da177e4SLinus Torvalds
19961da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19971da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19981da177e4SLinus Torvalds	depends on XIP_KERNEL
19991da177e4SLinus Torvalds	default "0x00080000"
20001da177e4SLinus Torvalds	help
20011da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20021da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20031da177e4SLinus Torvalds	  own flash usage.
20041da177e4SLinus Torvalds
2005c587e4a6SRichard Purdieconfig KEXEC
2006c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
200719ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2008cb1293e2SArnd Bergmann	depends on !CPU_V7M
20092965faa5SDave Young	select KEXEC_CORE
2010c587e4a6SRichard Purdie	help
2011c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2012c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
201301dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2014c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2015c587e4a6SRichard Purdie
2016c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2017c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2018bf220695SGeert Uytterhoeven	  initially work for you.
2019c587e4a6SRichard Purdie
20204cd9d6f7SRichard Purdieconfig ATAGS_PROC
20214cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2022bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2023b98d7291SUli Luckas	default y
20244cd9d6f7SRichard Purdie	help
20254cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20264cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20274cd9d6f7SRichard Purdie
2028cb5d39b3SMika Westerbergconfig CRASH_DUMP
2029cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2030cb5d39b3SMika Westerberg	help
2031cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2032cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2033cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2034cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2035cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2036cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2037cb5d39b3SMika Westerberg
2038cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2039cb5d39b3SMika Westerberg
2040e69edc79SEric Miaoconfig AUTO_ZRELADDR
2041e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2042e69edc79SEric Miao	help
2043e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2044e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2045e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2046e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2047e69edc79SEric Miao	  from start of memory.
2048e69edc79SEric Miao
20491da177e4SLinus Torvaldsendmenu
20501da177e4SLinus Torvalds
2051ac9d7efcSRussell Kingmenu "CPU Power Management"
20521da177e4SLinus Torvalds
20531da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20541da177e4SLinus Torvalds
2055ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2056ac9d7efcSRussell King
2057ac9d7efcSRussell Kingendmenu
2058ac9d7efcSRussell King
20591da177e4SLinus Torvaldsmenu "Floating point emulation"
20601da177e4SLinus Torvalds
20611da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20621da177e4SLinus Torvalds
20631da177e4SLinus Torvaldsconfig FPE_NWFPE
20641da177e4SLinus Torvalds	bool "NWFPE math emulation"
2065593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20661da177e4SLinus Torvalds	---help---
20671da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20681da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20691da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20701da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20711da177e4SLinus Torvalds
20721da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20731da177e4SLinus Torvalds	  early in the bootup.
20741da177e4SLinus Torvalds
20751da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20761da177e4SLinus Torvalds	bool "Support extended precision"
2077bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20781da177e4SLinus Torvalds	help
20791da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20801da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20811da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20821da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20831da177e4SLinus Torvalds	  floating point emulator without any good reason.
20841da177e4SLinus Torvalds
20851da177e4SLinus Torvalds	  You almost surely want to say N here.
20861da177e4SLinus Torvalds
20871da177e4SLinus Torvaldsconfig FPE_FASTFPE
20881da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2089d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
20901da177e4SLinus Torvalds	---help---
20911da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
20921da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
20931da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
20941da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
20951da177e4SLinus Torvalds
20961da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
20971da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
20981da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
20991da177e4SLinus Torvalds	  choose NWFPE.
21001da177e4SLinus Torvalds
21011da177e4SLinus Torvaldsconfig VFP
21021da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2103e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21041da177e4SLinus Torvalds	help
21051da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21061da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21071da177e4SLinus Torvalds
21081da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21091da177e4SLinus Torvalds	  release notes and additional status information.
21101da177e4SLinus Torvalds
21111da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21121da177e4SLinus Torvalds
211325ebee02SCatalin Marinasconfig VFPv3
211425ebee02SCatalin Marinas	bool
211525ebee02SCatalin Marinas	depends on VFP
211625ebee02SCatalin Marinas	default y if CPU_V7
211725ebee02SCatalin Marinas
2118b5872db4SCatalin Marinasconfig NEON
2119b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2120b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2121b5872db4SCatalin Marinas	help
2122b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2123b5872db4SCatalin Marinas	  Extension.
2124b5872db4SCatalin Marinas
212573c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
212673c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2127c4a30c3bSRussell King	depends on NEON && AEABI
212873c132c1SArd Biesheuvel	help
212973c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
213073c132c1SArd Biesheuvel
21311da177e4SLinus Torvaldsendmenu
21321da177e4SLinus Torvalds
21331da177e4SLinus Torvaldsmenu "Userspace binary formats"
21341da177e4SLinus Torvalds
21351da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21361da177e4SLinus Torvalds
21371da177e4SLinus Torvaldsendmenu
21381da177e4SLinus Torvalds
21391da177e4SLinus Torvaldsmenu "Power management options"
21401da177e4SLinus Torvalds
2141eceab4acSRussell Kingsource "kernel/power/Kconfig"
21421da177e4SLinus Torvalds
2143f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
214419a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2145f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2146f4cb5700SJohannes Berg	def_bool y
2147f4cb5700SJohannes Berg
214815e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
214915e0d9e3SArnd Bergmann	def_bool PM_SLEEP
215015e0d9e3SArnd Bergmann
2151603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2152603fb42aSSebastian Capella	bool
2153603fb42aSSebastian Capella	depends on MMU
2154603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2155603fb42aSSebastian Capella
21561da177e4SLinus Torvaldsendmenu
21571da177e4SLinus Torvalds
2158d5950b43SSam Ravnborgsource "net/Kconfig"
2159d5950b43SSam Ravnborg
2160ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
21611da177e4SLinus Torvalds
2162916f743dSKumar Galasource "drivers/firmware/Kconfig"
2163916f743dSKumar Gala
21641da177e4SLinus Torvaldssource "fs/Kconfig"
21651da177e4SLinus Torvalds
21661da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
21671da177e4SLinus Torvalds
21681da177e4SLinus Torvaldssource "security/Kconfig"
21691da177e4SLinus Torvalds
21701da177e4SLinus Torvaldssource "crypto/Kconfig"
2171652ccae5SArd Biesheuvelif CRYPTO
2172652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2173652ccae5SArd Biesheuvelendif
21741da177e4SLinus Torvalds
21751da177e4SLinus Torvaldssource "lib/Kconfig"
2176749cf76cSChristoffer Dall
2177749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2178