11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 9017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 100cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 11b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 12ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 13171b3f0dSRussell King select CLONE_BACKWARDS 14b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 15dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 164477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 17b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 18171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 19b1b3f49cSRussell King select GENERIC_IRQ_PROBE 20b1b3f49cSRussell King select GENERIC_IRQ_SHOW 21b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2238ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 23b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 24b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 25b1b3f49cSRussell King select GENERIC_STRNLEN_USER 26b1b3f49cSRussell King select HARDIRQS_SW_RESEND 277a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 2809f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 295cbad0ebSJason Wessel select HAVE_ARCH_KGDB 3091702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 310693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 32b1b3f49cSRussell King select HAVE_BPF_JIT 33*51aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 34171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 35b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 36b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 37b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 38b1b3f49cSRussell King select HAVE_DMA_ATTRS 39b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 40b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 41dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 42b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 43b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 44b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 45b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 46b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 47b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 4887c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 49b1b3f49cSRussell King select HAVE_KERNEL_GZIP 50f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 51b1b3f49cSRussell King select HAVE_KERNEL_LZMA 52b1b3f49cSRussell King select HAVE_KERNEL_LZO 53b1b3f49cSRussell King select HAVE_KERNEL_XZ 54856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 559edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 56b1b3f49cSRussell King select HAVE_MEMBLOCK 57171b3f0dSRussell King select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 58b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 597ada189fSJamie Iles select HAVE_PERF_EVENTS 6049863894SWill Deacon select HAVE_PERF_REGS 6149863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 62e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 63b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 64af1839ebSCatalin Marinas select HAVE_UID16 6531c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 66da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 673d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 68171b3f0dSRussell King select MODULES_USE_ELF_REL 6984f452b1SSantosh Shilimkar select NO_BOOTMEM 70171b3f0dSRussell King select OLD_SIGACTION 71171b3f0dSRussell King select OLD_SIGSUSPEND3 72b1b3f49cSRussell King select PERF_USE_VMALLOC 73b1b3f49cSRussell King select RTC_LIB 74b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 75171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 76171b3f0dSRussell King # according to that. Thanks. 771da177e4SLinus Torvalds help 781da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 79f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 801da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 811da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 821da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 831da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 841da177e4SLinus Torvalds 8574facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 8674facffeSRussell King bool 8774facffeSRussell King 884ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 894ce63fcdSMarek Szyprowski bool 904ce63fcdSMarek Szyprowski 914ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 924ce63fcdSMarek Szyprowski bool 93b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 94b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 954ce63fcdSMarek Szyprowski 9660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 9760460abfSSeung-Woo Kim 9860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 9960460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 10060460abfSSeung-Woo Kim range 4 9 10160460abfSSeung-Woo Kim default 8 10260460abfSSeung-Woo Kim help 10360460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 10460460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 10560460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 10660460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 10760460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 10860460abfSSeung-Woo Kim virtual space with just a few allocations. 10960460abfSSeung-Woo Kim 11060460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 11160460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 11260460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 11360460abfSSeung-Woo Kim by the PAGE_SIZE. 11460460abfSSeung-Woo Kim 11560460abfSSeung-Woo Kimendif 11660460abfSSeung-Woo Kim 1170b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1180b05da72SHans Ulli Kroll bool 1190b05da72SHans Ulli Kroll 12075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12175e7153aSRalf Baechle bool 12275e7153aSRalf Baechle 123bc581770SLinus Walleijconfig HAVE_TCM 124bc581770SLinus Walleij bool 125bc581770SLinus Walleij select GENERIC_ALLOCATOR 126bc581770SLinus Walleij 127e119bfffSRussell Kingconfig HAVE_PROC_CPU 128e119bfffSRussell King bool 129e119bfffSRussell King 130ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1315ea81769SAl Viro bool 1325ea81769SAl Viro 1331da177e4SLinus Torvaldsconfig EISA 1341da177e4SLinus Torvalds bool 1351da177e4SLinus Torvalds ---help--- 1361da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1371da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1381da177e4SLinus Torvalds 1391da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1401da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1411da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1421da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1431da177e4SLinus Torvalds 1441da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1451da177e4SLinus Torvalds 1461da177e4SLinus Torvalds Otherwise, say N. 1471da177e4SLinus Torvalds 1481da177e4SLinus Torvaldsconfig SBUS 1491da177e4SLinus Torvalds bool 1501da177e4SLinus Torvalds 151f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 152f16fb1ecSRussell King bool 153f16fb1ecSRussell King default y 154f16fb1ecSRussell King 155f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 156f76e9154SNicolas Pitre bool 157f76e9154SNicolas Pitre depends on !SMP 158f76e9154SNicolas Pitre default y 159f76e9154SNicolas Pitre 160f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 161f16fb1ecSRussell King bool 162f16fb1ecSRussell King default y 163f16fb1ecSRussell King 1647ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1657ad1bcb2SRussell King bool 1667ad1bcb2SRussell King default y 1677ad1bcb2SRussell King 1681da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1691da177e4SLinus Torvalds bool 1701da177e4SLinus Torvalds default y 1711da177e4SLinus Torvalds 1721da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1731da177e4SLinus Torvalds bool 1741da177e4SLinus Torvalds 175f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 176f0d1b0b3SDavid Howells bool 177f0d1b0b3SDavid Howells 178f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 179f0d1b0b3SDavid Howells bool 180f0d1b0b3SDavid Howells 18189c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 18289c52ed4SBen Dooks bool 18389c52ed4SBen Dooks help 18489c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 18589c52ed4SBen Dooks and that the relevant menu configurations are displayed for 18689c52ed4SBen Dooks it. 18789c52ed4SBen Dooks 1884a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1894a1b5733SEduardo Valentin bool 1904a1b5733SEduardo Valentin 191b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 192b89c3b16SAkinobu Mita bool 193b89c3b16SAkinobu Mita default y 194b89c3b16SAkinobu Mita 1951da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1961da177e4SLinus Torvalds bool 1971da177e4SLinus Torvalds default y 1981da177e4SLinus Torvalds 199a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 200a08b6b79Sviro@ZenIV.linux.org.uk bool 201a08b6b79Sviro@ZenIV.linux.org.uk 2025ac6da66SChristoph Lameterconfig ZONE_DMA 2035ac6da66SChristoph Lameter bool 2045ac6da66SChristoph Lameter 205ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 206ccd7ab7fSFUJITA Tomonori def_bool y 207ccd7ab7fSFUJITA Tomonori 208c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 209c7edc9e3SDavid A. Long def_bool y 210c7edc9e3SDavid A. Long 21158af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21258af4a24SRob Herring bool 21358af4a24SRob Herring 2141da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2151da177e4SLinus Torvalds bool 2161da177e4SLinus Torvalds 2171da177e4SLinus Torvaldsconfig FIQ 2181da177e4SLinus Torvalds bool 2191da177e4SLinus Torvalds 22013a5045dSRob Herringconfig NEED_RET_TO_USER 22113a5045dSRob Herring bool 22213a5045dSRob Herring 223034d2f5aSAl Viroconfig ARCH_MTD_XIP 224034d2f5aSAl Viro bool 225034d2f5aSAl Viro 226c760fc19SHyok S. Choiconfig VECTORS_BASE 227c760fc19SHyok S. Choi hex 2286afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 229c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 230c760fc19SHyok S. Choi default 0x00000000 231c760fc19SHyok S. Choi help 23219accfd3SRussell King The base address of exception vectors. This must be two pages 23319accfd3SRussell King in size. 234c760fc19SHyok S. Choi 235dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 236c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 237c1becedcSRussell King default y 238b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 239dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 240dc21af99SRussell King help 241111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 242111e9a5cSRussell King boot and module load time according to the position of the 243111e9a5cSRussell King kernel in system memory. 244dc21af99SRussell King 245111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 246daece596SNicolas Pitre of physical memory is at a 16MB boundary. 247dc21af99SRussell King 248c1becedcSRussell King Only disable this option if you know that you do not require 249c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 250c1becedcSRussell King you need to shrink the kernel to the minimal size. 251c1becedcSRussell King 25201464226SRob Herringconfig NEED_MACH_GPIO_H 25301464226SRob Herring bool 25401464226SRob Herring help 25501464226SRob Herring Select this when mach/gpio.h is required to provide special 25601464226SRob Herring definitions for this platform. The need for mach/gpio.h should 25701464226SRob Herring be avoided when possible. 25801464226SRob Herring 259c334bc15SRob Herringconfig NEED_MACH_IO_H 260c334bc15SRob Herring bool 261c334bc15SRob Herring help 262c334bc15SRob Herring Select this when mach/io.h is required to provide special 263c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 264c334bc15SRob Herring be avoided when possible. 265c334bc15SRob Herring 2660cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2671b9f95f8SNicolas Pitre bool 268111e9a5cSRussell King help 2690cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2700cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2710cdc8b92SNicolas Pitre be avoided when possible. 2721b9f95f8SNicolas Pitre 2731b9f95f8SNicolas Pitreconfig PHYS_OFFSET 274974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2750cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 276974c0724SNicolas Pitre default DRAM_BASE if !MMU 2771b9f95f8SNicolas Pitre help 2781b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2791b9f95f8SNicolas Pitre location of main memory in your system. 280cada3c08SRussell King 28187e040b6SSimon Glassconfig GENERIC_BUG 28287e040b6SSimon Glass def_bool y 28387e040b6SSimon Glass depends on BUG 28487e040b6SSimon Glass 2851da177e4SLinus Torvaldssource "init/Kconfig" 2861da177e4SLinus Torvalds 287dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 288dc52ddc0SMatt Helsley 2891da177e4SLinus Torvaldsmenu "System Type" 2901da177e4SLinus Torvalds 2913c427975SHyok S. Choiconfig MMU 2923c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2933c427975SHyok S. Choi default y 2943c427975SHyok S. Choi help 2953c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2963c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2973c427975SHyok S. Choi 298ccf50e23SRussell King# 299ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 300ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 301ccf50e23SRussell King# 3021da177e4SLinus Torvaldschoice 3031da177e4SLinus Torvalds prompt "ARM system type" 3041420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3051420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3061da177e4SLinus Torvalds 307387798b3SRob Herringconfig ARCH_MULTIPLATFORM 308387798b3SRob Herring bool "Allow multiple platforms to be selected" 309b1b3f49cSRussell King depends on MMU 310ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 31142dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 312387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 313387798b3SRob Herring select AUTO_ZRELADDR 31466314223SDinh Nguyen select COMMON_CLK 315ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 316387798b3SRob Herring select MULTI_IRQ_HANDLER 31766314223SDinh Nguyen select SPARSE_IRQ 31866314223SDinh Nguyen select USE_OF 31966314223SDinh Nguyen 3204af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 3214af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 32289c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 323b1b3f49cSRussell King select ARM_AMBA 324fe989145Spanchaxari select ARM_PATCH_PHYS_VIRT 325fe989145Spanchaxari select AUTO_ZRELADDR 326a613163dSLinus Walleij select COMMON_CLK 327f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 328b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 3299904f793SLinus Walleij select HAVE_TCM 330c5a0adb5SRussell King select ICST 331b1b3f49cSRussell King select MULTI_IRQ_HANDLER 332b1b3f49cSRussell King select NEED_MACH_MEMORY_H 333f4b8b319SRussell King select PLAT_VERSATILE 334695436e3SLinus Walleij select SPARSE_IRQ 335d7057e1dSLinus Walleij select USE_OF 3362389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3374af6fee1SDeepak Saxena help 3384af6fee1SDeepak Saxena Support for ARM's Integrator platform. 3394af6fee1SDeepak Saxena 3404af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3414af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 342b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3434af6fee1SDeepak Saxena select ARM_AMBA 344b1b3f49cSRussell King select ARM_TIMER_SP804 345f9a6aa43SLinus Walleij select COMMON_CLK 346f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 347ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 348b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 349b1b3f49cSRussell King select ICST 350b1b3f49cSRussell King select NEED_MACH_MEMORY_H 351f4b8b319SRussell King select PLAT_VERSATILE 3523cb5ee49SRussell King select PLAT_VERSATILE_CLCD 3534af6fee1SDeepak Saxena help 3544af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3554af6fee1SDeepak Saxena 3564af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3574af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 358b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3594af6fee1SDeepak Saxena select ARM_AMBA 360b1b3f49cSRussell King select ARM_TIMER_SP804 3614af6fee1SDeepak Saxena select ARM_VIC 3626d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 363b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 364aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 365c5a0adb5SRussell King select ICST 366f4b8b319SRussell King select PLAT_VERSATILE 3673414ba8cSRussell King select PLAT_VERSATILE_CLCD 368b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 3692389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3704af6fee1SDeepak Saxena help 3714af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3724af6fee1SDeepak Saxena 3738fc5ffa0SAndrew Victorconfig ARCH_AT91 3748fc5ffa0SAndrew Victor bool "Atmel AT91" 375f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 376bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 377e261501dSNicolas Ferre select IRQ_DOMAIN 37801464226SRob Herring select NEED_MACH_GPIO_H 3791ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3806732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL 3816732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL_AT91 if USE_OF 3824af6fee1SDeepak Saxena help 383929e994fSNicolas Ferre This enables support for systems based on Atmel 384929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3854af6fee1SDeepak Saxena 38693e22567SRussell Kingconfig ARCH_CLPS711X 38793e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 388a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 389ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 390c99f72adSAlexander Shiyan select CLKSRC_MMIO 39193e22567SRussell King select COMMON_CLK 39293e22567SRussell King select CPU_ARM720T 3934a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3946597619fSAlexander Shiyan select MFD_SYSCON 39593e22567SRussell King help 39693e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 39793e22567SRussell King 398788c9700SRussell Kingconfig ARCH_GEMINI 399788c9700SRussell King bool "Cortina Systems Gemini" 400788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 401f3372c01SLinus Walleij select CLKSRC_MMIO 402b1b3f49cSRussell King select CPU_FA526 403f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 404788c9700SRussell King help 405788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 406788c9700SRussell King 4071da177e4SLinus Torvaldsconfig ARCH_EBSA110 4081da177e4SLinus Torvalds bool "EBSA-110" 409b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 410c750815eSRussell King select CPU_SA110 411f7e68bbfSRussell King select ISA 412c334bc15SRob Herring select NEED_MACH_IO_H 4130cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 414ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4151da177e4SLinus Torvalds help 4161da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 417f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4181da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4191da177e4SLinus Torvalds parallel port. 4201da177e4SLinus Torvalds 4216d85e2b0SUwe Kleine-Königconfig ARCH_EFM32 4226d85e2b0SUwe Kleine-König bool "Energy Micro efm32" 4236d85e2b0SUwe Kleine-König depends on !MMU 4246d85e2b0SUwe Kleine-König select ARCH_REQUIRE_GPIOLIB 4256d85e2b0SUwe Kleine-König select ARM_NVIC 426*51aaf81fSRussell King select AUTO_ZRELADDR 4276d85e2b0SUwe Kleine-König select CLKSRC_OF 4286d85e2b0SUwe Kleine-König select COMMON_CLK 4296d85e2b0SUwe Kleine-König select CPU_V7M 4306d85e2b0SUwe Kleine-König select GENERIC_CLOCKEVENTS 4316d85e2b0SUwe Kleine-König select NO_DMA 432ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4336d85e2b0SUwe Kleine-König select SPARSE_IRQ 4346d85e2b0SUwe Kleine-König select USE_OF 4356d85e2b0SUwe Kleine-König help 4366d85e2b0SUwe Kleine-König Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 4376d85e2b0SUwe Kleine-König processors. 4386d85e2b0SUwe Kleine-König 439e7736d47SLennert Buytenhekconfig ARCH_EP93XX 440e7736d47SLennert Buytenhek bool "EP93xx-based" 441b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 442b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 443b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 444e7736d47SLennert Buytenhek select ARM_AMBA 445e7736d47SLennert Buytenhek select ARM_VIC 4466d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 447b1b3f49cSRussell King select CPU_ARM920T 4485725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 449e7736d47SLennert Buytenhek help 450e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 451e7736d47SLennert Buytenhek 4521da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4531da177e4SLinus Torvalds bool "FootBridge" 454c750815eSRussell King select CPU_SA110 4551da177e4SLinus Torvalds select FOOTBRIDGE 4564e8d7637SRussell King select GENERIC_CLOCKEVENTS 457d0ee9f40SArnd Bergmann select HAVE_IDE 4588ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4590cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 460f999b8bdSMartin Michlmayr help 461f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 462f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4631da177e4SLinus Torvalds 4644af6fee1SDeepak Saxenaconfig ARCH_NETX 4654af6fee1SDeepak Saxena bool "Hilscher NetX based" 466b1b3f49cSRussell King select ARM_VIC 467234b6cedSRussell King select CLKSRC_MMIO 468c750815eSRussell King select CPU_ARM926T 4692fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 470f999b8bdSMartin Michlmayr help 4714af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4724af6fee1SDeepak Saxena 4733b938be6SRussell Kingconfig ARCH_IOP13XX 4743b938be6SRussell King bool "IOP13xx-based" 4753b938be6SRussell King depends on MMU 476b1b3f49cSRussell King select CPU_XSC3 4770cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 47813a5045dSRob Herring select NEED_RET_TO_USER 479b1b3f49cSRussell King select PCI 480b1b3f49cSRussell King select PLAT_IOP 481b1b3f49cSRussell King select VMSPLIT_1G 4823b938be6SRussell King help 4833b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4843b938be6SRussell King 4853f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4863f7e5815SLennert Buytenhek bool "IOP32x-based" 487a4f7e763SRussell King depends on MMU 488b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 489c750815eSRussell King select CPU_XSCALE 490e9004f50SLinus Walleij select GPIO_IOP 49113a5045dSRob Herring select NEED_RET_TO_USER 492f7e68bbfSRussell King select PCI 493b1b3f49cSRussell King select PLAT_IOP 494f999b8bdSMartin Michlmayr help 4953f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4963f7e5815SLennert Buytenhek processors. 4973f7e5815SLennert Buytenhek 4983f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4993f7e5815SLennert Buytenhek bool "IOP33x-based" 5003f7e5815SLennert Buytenhek depends on MMU 501b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 502c750815eSRussell King select CPU_XSCALE 503e9004f50SLinus Walleij select GPIO_IOP 50413a5045dSRob Herring select NEED_RET_TO_USER 5053f7e5815SLennert Buytenhek select PCI 506b1b3f49cSRussell King select PLAT_IOP 5073f7e5815SLennert Buytenhek help 5083f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5091da177e4SLinus Torvalds 5103b938be6SRussell Kingconfig ARCH_IXP4XX 5113b938be6SRussell King bool "IXP4xx-based" 512a4f7e763SRussell King depends on MMU 51358af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 514b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 515*51aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 516234b6cedSRussell King select CLKSRC_MMIO 517c750815eSRussell King select CPU_XSCALE 518b1b3f49cSRussell King select DMABOUNCE if PCI 5193b938be6SRussell King select GENERIC_CLOCKEVENTS 5200b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 521c334bc15SRob Herring select NEED_MACH_IO_H 5229296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 523171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 524c4713074SLennert Buytenhek help 5253b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 526c4713074SLennert Buytenhek 527edabd38eSSaeed Bisharaconfig ARCH_DOVE 528edabd38eSSaeed Bishara bool "Marvell Dove" 529edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 530756b2531SSebastian Hesselbarth select CPU_PJ4 531edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5320f81bd43SRussell King select MIGHT_HAVE_PCI 533171b3f0dSRussell King select MVEBU_MBUS 5349139acd1SSebastian Hesselbarth select PINCTRL 5359139acd1SSebastian Hesselbarth select PINCTRL_DOVE 536abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 537edabd38eSSaeed Bishara help 538edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 539edabd38eSSaeed Bishara 540651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 541651c74c7SSaeed Bishara bool "Marvell Kirkwood" 5420e2ee0c0SAndrew Lunn select ARCH_HAS_CPUFREQ 543a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 544b1b3f49cSRussell King select CPU_FEROCEON 545651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 546171b3f0dSRussell King select MVEBU_MBUS 547b1b3f49cSRussell King select PCI 5481dc831bfSJason Gunthorpe select PCI_QUIRKS 549f9e75922SAndrew Lunn select PINCTRL 550f9e75922SAndrew Lunn select PINCTRL_KIRKWOOD 551abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 552651c74c7SSaeed Bishara help 553651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 554651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 555651c74c7SSaeed Bishara 556788c9700SRussell Kingconfig ARCH_MV78XX0 557788c9700SRussell King bool "Marvell MV78xx0" 558a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 559b1b3f49cSRussell King select CPU_FEROCEON 560788c9700SRussell King select GENERIC_CLOCKEVENTS 561171b3f0dSRussell King select MVEBU_MBUS 562b1b3f49cSRussell King select PCI 563abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 564788c9700SRussell King help 565788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 566788c9700SRussell King MV781x0, MV782x0. 567788c9700SRussell King 568788c9700SRussell Kingconfig ARCH_ORION5X 569788c9700SRussell King bool "Marvell Orion" 570788c9700SRussell King depends on MMU 571a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 572b1b3f49cSRussell King select CPU_FEROCEON 573788c9700SRussell King select GENERIC_CLOCKEVENTS 574171b3f0dSRussell King select MVEBU_MBUS 575b1b3f49cSRussell King select PCI 576abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 577788c9700SRussell King help 578788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 579788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 580788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 581788c9700SRussell King 582788c9700SRussell Kingconfig ARCH_MMP 5832f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 584788c9700SRussell King depends on MMU 585788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5866d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 587b1b3f49cSRussell King select GENERIC_ALLOCATOR 588788c9700SRussell King select GENERIC_CLOCKEVENTS 589157d2644SHaojian Zhuang select GPIO_PXA 590c24b3114SHaojian Zhuang select IRQ_DOMAIN 5910f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5927c8f86a4SAxel Lin select PINCTRL 593788c9700SRussell King select PLAT_PXA 5940bd86961SHaojian Zhuang select SPARSE_IRQ 595788c9700SRussell King help 5962f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 597788c9700SRussell King 598c53c9cf6SAndrew Victorconfig ARCH_KS8695 599c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 60072880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 601c7e783d6SLinus Walleij select CLKSRC_MMIO 602b1b3f49cSRussell King select CPU_ARM922T 603c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 604b1b3f49cSRussell King select NEED_MACH_MEMORY_H 605c53c9cf6SAndrew Victor help 606c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 607c53c9cf6SAndrew Victor System-on-Chip devices. 608c53c9cf6SAndrew Victor 609788c9700SRussell Kingconfig ARCH_W90X900 610788c9700SRussell King bool "Nuvoton W90X900 CPU" 611c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6126d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6136fa5d5f7SRussell King select CLKSRC_MMIO 614b1b3f49cSRussell King select CPU_ARM926T 61558b5369eSwanzongshun select GENERIC_CLOCKEVENTS 616777f9bebSLennert Buytenhek help 617a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 618a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 619a8bc4eadSwanzongshun the ARM series product line, you can login the following 620a8bc4eadSwanzongshun link address to know more. 621a8bc4eadSwanzongshun 622a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 623a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 624585cf175STzachi Perelstein 62593e22567SRussell Kingconfig ARCH_LPC32XX 62693e22567SRussell King bool "NXP LPC32XX" 62793e22567SRussell King select ARCH_REQUIRE_GPIOLIB 62893e22567SRussell King select ARM_AMBA 6294073723aSRussell King select CLKDEV_LOOKUP 630234b6cedSRussell King select CLKSRC_MMIO 63193e22567SRussell King select CPU_ARM926T 63293e22567SRussell King select GENERIC_CLOCKEVENTS 63393e22567SRussell King select HAVE_IDE 63493e22567SRussell King select USE_OF 63593e22567SRussell King help 63693e22567SRussell King Support for the NXP LPC32XX family of processors 63793e22567SRussell King 6381da177e4SLinus Torvaldsconfig ARCH_PXA 6392c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 640a4f7e763SRussell King depends on MMU 64189c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 642b1b3f49cSRussell King select ARCH_MTD_XIP 643b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 644b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 645b1b3f49cSRussell King select AUTO_ZRELADDR 6466d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 647234b6cedSRussell King select CLKSRC_MMIO 648981d0f39SEric Miao select GENERIC_CLOCKEVENTS 649157d2644SHaojian Zhuang select GPIO_PXA 650b1b3f49cSRussell King select HAVE_IDE 651b1b3f49cSRussell King select MULTI_IRQ_HANDLER 652bd5ce433SEric Miao select PLAT_PXA 6536ac6b817SHaojian Zhuang select SPARSE_IRQ 654f999b8bdSMartin Michlmayr help 6552c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6561da177e4SLinus Torvalds 6578fc1b0f8SKumar Galaconfig ARCH_MSM 6588fc1b0f8SKumar Gala bool "Qualcomm MSM (non-multiplatform)" 659923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 6608cc7f533SStephen Boyd select COMMON_CLK 661b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 66249cbe786SEric Miao help 6634b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6644b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6654b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6664b53eb4fSDaniel Walker stack and controls some vital subsystems 6674b53eb4fSDaniel Walker (clock and power control, etc). 66849cbe786SEric Miao 669bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY 6700d9fd616SLaurent Pinchart bool "Renesas ARM SoCs (non-multiplatform)" 671bf98c1eaSLaurent Pinchart select ARCH_SHMOBILE 67269469995SMagnus Damm select ARM_PATCH_PHYS_VIRT 6735e93c6b4SPaul Mundt select CLKDEV_LOOKUP 674b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6754c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 676a894fcc2SStephen Boyd select HAVE_ARM_TWD if SMP 677aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6783b55658aSDave Martin select HAVE_SMP 679ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 68060f1435cSMagnus Damm select MULTI_IRQ_HANDLER 681ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 6822cd3c927SLaurent Pinchart select PINCTRL 683b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 684b1b3f49cSRussell King select SPARSE_IRQ 685c793c1b0SMagnus Damm help 6860d9fd616SLaurent Pinchart Support for Renesas ARM SoC platforms using a non-multiplatform 6870d9fd616SLaurent Pinchart kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car 6880d9fd616SLaurent Pinchart and RZ families. 689c793c1b0SMagnus Damm 6901da177e4SLinus Torvaldsconfig ARCH_RPC 6911da177e4SLinus Torvalds bool "RiscPC" 6921da177e4SLinus Torvalds select ARCH_ACORN 693a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 69407f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6955cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 696fa04e209SArnd Bergmann select CPU_SA110 697b1b3f49cSRussell King select FIQ 698d0ee9f40SArnd Bergmann select HAVE_IDE 699b1b3f49cSRussell King select HAVE_PATA_PLATFORM 700b1b3f49cSRussell King select ISA_DMA_API 701c334bc15SRob Herring select NEED_MACH_IO_H 7020cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 703ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 704b4811bacSArnd Bergmann select VIRT_TO_BUS 7051da177e4SLinus Torvalds help 7061da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7071da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7081da177e4SLinus Torvalds 7091da177e4SLinus Torvaldsconfig ARCH_SA1100 7101da177e4SLinus Torvalds bool "SA1100-based" 71189c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 712b1b3f49cSRussell King select ARCH_MTD_XIP 7137444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 714b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 715b1b3f49cSRussell King select CLKDEV_LOOKUP 716b1b3f49cSRussell King select CLKSRC_MMIO 717b1b3f49cSRussell King select CPU_FREQ 718b1b3f49cSRussell King select CPU_SA1100 719b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 720d0ee9f40SArnd Bergmann select HAVE_IDE 721b1b3f49cSRussell King select ISA 7220cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 723375dec92SRussell King select SPARSE_IRQ 724f999b8bdSMartin Michlmayr help 725f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7261da177e4SLinus Torvalds 727b130d5c2SKukjin Kimconfig ARCH_S3C24XX 728b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7299d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 73053650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 731335cce74SArnd Bergmann select ATAGS 732b1b3f49cSRussell King select CLKDEV_LOOKUP 7334280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7347f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 735880cf071STomasz Figa select GPIO_SAMSUNG 73620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 737b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 738b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 73917453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 740c334bc15SRob Herring select NEED_MACH_IO_H 741cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7421da177e4SLinus Torvalds help 743b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 744b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 745b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 746b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 74763b1f51bSBen Dooks 748a08ab637SBen Dooksconfig ARCH_S3C64XX 749a08ab637SBen Dooks bool "Samsung S3C64XX" 75089c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 75189f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 7521db0287aSTomasz Figa select ARM_AMBA 753b1b3f49cSRussell King select ARM_VIC 754335cce74SArnd Bergmann select ATAGS 755b1b3f49cSRussell King select CLKDEV_LOOKUP 7564280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 757b69f460dSTomasz Figa select COMMON_CLK 75870bacadbSTomasz Figa select CPU_V6K 75904a49b71SRomain Naour select GENERIC_CLOCKEVENTS 760880cf071STomasz Figa select GPIO_SAMSUNG 76120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 762c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 763b1b3f49cSRussell King select HAVE_TCM 764ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 765b1b3f49cSRussell King select PLAT_SAMSUNG 7664ab75a3fSArnd Bergmann select PM_GENERIC_DOMAINS if PM 767b1b3f49cSRussell King select S3C_DEV_NAND 768b1b3f49cSRussell King select S3C_GPIO_TRACK 769cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7706e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 77188f59738STomasz Figa select SAMSUNG_WDT_RESET 772a08ab637SBen Dooks help 773a08ab637SBen Dooks Samsung S3C64XX series based systems 774a08ab637SBen Dooks 77549b7a491SKukjin Kimconfig ARCH_S5P64X0 77649b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 777335cce74SArnd Bergmann select ATAGS 778d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7794280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 780b1b3f49cSRussell King select CPU_V6 7819e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 782880cf071STomasz Figa select GPIO_SAMSUNG 78320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 784b1b3f49cSRussell King select HAVE_S3C2410_WATCHDOG if WATCHDOG 785754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 78601464226SRob Herring select NEED_MACH_GPIO_H 787cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 788171b3f0dSRussell King select SAMSUNG_WDT_RESET 789c4ffccddSKukjin Kim help 79049b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 79149b7a491SKukjin Kim SMDK6450. 792c4ffccddSKukjin Kim 793acc84707SMarek Szyprowskiconfig ARCH_S5PC100 794acc84707SMarek Szyprowski bool "Samsung S5PC100" 79553650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 796335cce74SArnd Bergmann select ATAGS 79729e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7984280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7995a7652f2SByungho Min select CPU_V7 8006a5a2e3bSRomain Naour select GENERIC_CLOCKEVENTS 801880cf071STomasz Figa select GPIO_SAMSUNG 80220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 803c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 804b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 80501464226SRob Herring select NEED_MACH_GPIO_H 806cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 807171b3f0dSRussell King select SAMSUNG_WDT_RESET 8085a7652f2SByungho Min help 809acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8105a7652f2SByungho Min 811170f4e42SKukjin Kimconfig ARCH_S5PV210 812170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 813b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8140f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 815b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 816335cce74SArnd Bergmann select ATAGS 817b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8184280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 819b1b3f49cSRussell King select CPU_V7 8209e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 821880cf071STomasz Figa select GPIO_SAMSUNG 82220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 823c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 824b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 82501464226SRob Herring select NEED_MACH_GPIO_H 8260cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 827cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 828170f4e42SKukjin Kim help 829170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 830170f4e42SKukjin Kim 83183014579SKukjin Kimconfig ARCH_EXYNOS 83293e22567SRussell King bool "Samsung EXYNOS" 833b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8340f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 835e245f969STomasz Figa select ARCH_REQUIRE_GPIOLIB 836b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 837e245f969STomasz Figa select ARM_GIC 838340fcb5cSOlof Johansson select COMMON_CLK 839b1b3f49cSRussell King select CPU_V7 840b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 84120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 842c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 843b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 8440cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 8456e726ea4STomasz Figa select SPARSE_IRQ 846f8b1ac01STomasz Figa select USE_OF 847cc0e72b8SChanghwan Youn help 84883014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 849cc0e72b8SChanghwan Youn 8507c6337e2SKevin Hilmanconfig ARCH_DAVINCI 8517c6337e2SKevin Hilman bool "TI DaVinci" 852b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 853dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 8546d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 85520e9969bSDavid Brownell select GENERIC_ALLOCATOR 856b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 857dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 858b1b3f49cSRussell King select HAVE_IDE 8593ad7a42dSMatt Porter select TI_PRIV_EDMA 860689e331fSSekhar Nori select USE_OF 861b1b3f49cSRussell King select ZONE_DMA 8627c6337e2SKevin Hilman help 8637c6337e2SKevin Hilman Support for TI's DaVinci platform. 8647c6337e2SKevin Hilman 865a0694861STony Lindgrenconfig ARCH_OMAP1 866a0694861STony Lindgren bool "TI OMAP1" 86700a36698SArnd Bergmann depends on MMU 86889c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 869b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 870a0694861STony Lindgren select ARCH_OMAP 87121f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 872e9a91de7STony Prisk select CLKDEV_LOOKUP 873cee37e50Sviresh kumar select CLKSRC_MMIO 874b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 875a0694861STony Lindgren select GENERIC_IRQ_CHIP 876a0694861STony Lindgren select HAVE_IDE 877a0694861STony Lindgren select IRQ_DOMAIN 878a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 879a0694861STony Lindgren select NEED_MACH_MEMORY_H 88021f47fbcSAlexey Charkov help 881a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 88202c981c0SBinghua Duan 8831da177e4SLinus Torvaldsendchoice 8841da177e4SLinus Torvalds 885387798b3SRob Herringmenu "Multiple platform selection" 886387798b3SRob Herring depends on ARCH_MULTIPLATFORM 887387798b3SRob Herring 888387798b3SRob Herringcomment "CPU Core family selection" 889387798b3SRob Herring 890f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 891f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 892f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 893f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 894f8afae40SArnd Bergmann select CPU_FA526 895f8afae40SArnd Bergmann 896387798b3SRob Herringconfig ARCH_MULTI_V4T 897387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 898387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 899b1b3f49cSRussell King select ARCH_MULTI_V4_V5 90024e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 90124e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 90224e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 903387798b3SRob Herring 904387798b3SRob Herringconfig ARCH_MULTI_V5 905387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 906387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 907b1b3f49cSRussell King select ARCH_MULTI_V4_V5 90812567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 90924e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 91024e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 911387798b3SRob Herring 912387798b3SRob Herringconfig ARCH_MULTI_V4_V5 913387798b3SRob Herring bool 914387798b3SRob Herring 915387798b3SRob Herringconfig ARCH_MULTI_V6 9168dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 917387798b3SRob Herring select ARCH_MULTI_V6_V7 91842f4754aSRob Herring select CPU_V6K 919387798b3SRob Herring 920387798b3SRob Herringconfig ARCH_MULTI_V7 9218dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 922387798b3SRob Herring default y 923387798b3SRob Herring select ARCH_MULTI_V6_V7 924b1b3f49cSRussell King select CPU_V7 92590bc8ac7SRob Herring select HAVE_SMP 926387798b3SRob Herring 927387798b3SRob Herringconfig ARCH_MULTI_V6_V7 928387798b3SRob Herring bool 9299352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 930387798b3SRob Herring 931387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 932387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 933387798b3SRob Herring select ARCH_MULTI_V5 934387798b3SRob Herring 935387798b3SRob Herringendmenu 936387798b3SRob Herring 93705e2a3deSRob Herringconfig ARCH_VIRT 93805e2a3deSRob Herring bool "Dummy Virtual Machine" if ARCH_MULTI_V7 9394b8b5f25SRob Herring select ARM_AMBA 94005e2a3deSRob Herring select ARM_GIC 94105e2a3deSRob Herring select ARM_PSCI 9424b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 94305e2a3deSRob Herring 944ccf50e23SRussell King# 945ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 946ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 947ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 948ccf50e23SRussell King# 9493e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 9503e93a22bSGregory CLEMENT 95195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 95295b8f20fSRussell King 9538ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 9548ac49e04SChristian Daudt 9551c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 9561c37fa10SSebastian Hesselbarth 9571da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9581da177e4SLinus Torvalds 959d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 960d94f944eSAnton Vorontsov 96195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 96295b8f20fSRussell King 96395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 96495b8f20fSRussell King 965e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 966e7736d47SLennert Buytenhek 9671da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 9681da177e4SLinus Torvalds 96959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 97059d3a193SPaulius Zaleckas 971387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 972387798b3SRob Herring 973389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 974389ee0c2SHaojian Zhuang 9751da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 9761da177e4SLinus Torvalds 9773f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 9783f7e5815SLennert Buytenhek 9793f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 9801da177e4SLinus Torvalds 981285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 982285f5fa7SDan Williams 9831da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 9841da177e4SLinus Torvalds 985828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 986828989adSSantosh Shilimkar 98795b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 98895b8f20fSRussell King 98995b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 99095b8f20fSRussell King 99195b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 99295b8f20fSRussell King 99317723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 99417723fd3SJonas Jensen 995794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 996794d15b2SStanislav Samsonov 9973995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 9981da177e4SLinus Torvalds 9991d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 10001d3f33d5SShawn Guo 100195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 100249cbe786SEric Miao 100395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 100495b8f20fSRussell King 10059851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 10069851ca57SDaniel Tang 1007d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1008d48af15eSTony Lindgren 1009d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10101da177e4SLinus Torvalds 10111dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10121dbae815STony Lindgren 10139dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1014585cf175STzachi Perelstein 1015387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 1016387798b3SRob Herring 101795b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 101895b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10191da177e4SLinus Torvalds 102095b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 102195b8f20fSRussell King 10228fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 10238fc1b0f8SKumar Gala 102495b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 102595b8f20fSRussell King 1026d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 1027d63dc051SHeiko Stuebner 102895b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1029edabd38eSSaeed Bishara 1030cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1031a21765a7SBen Dooks 1032387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 1033387798b3SRob Herring 1034a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 1035a21765a7SBen Dooks 103665ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 103765ebcc11SSrinivas Kandagatla 103885fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 10391da177e4SLinus Torvalds 1040431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1041a08ab637SBen Dooks 104249b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1043c4ffccddSKukjin Kim 10445a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 10455a7652f2SByungho Min 1046170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1047170f4e42SKukjin Kim 104883014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1049cc0e72b8SChanghwan Youn 1050882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10511da177e4SLinus Torvalds 10523b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 10533b52634fSMaxime Ripard 1054156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 1055156a0997SBarry Song 1056c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1057c5f80065SErik Gilling 105895b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 10591da177e4SLinus Torvalds 106095b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 10611da177e4SLinus Torvalds 10621da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10631da177e4SLinus Torvalds 1064ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1065420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1066ceade897SRussell King 10676f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 10686f35f9a9STony Prisk 10697ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10707ec80ddfSwanzongshun 10719a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 10729a45eb69SJosh Cartwright 10731da177e4SLinus Torvalds# Definitions to make life easier 10741da177e4SLinus Torvaldsconfig ARCH_ACORN 10751da177e4SLinus Torvalds bool 10761da177e4SLinus Torvalds 10777ae1f7ecSLennert Buytenhekconfig PLAT_IOP 10787ae1f7ecSLennert Buytenhek bool 1079469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 10807ae1f7ecSLennert Buytenhek 108169b02f6aSLennert Buytenhekconfig PLAT_ORION 108269b02f6aSLennert Buytenhek bool 1083bfe45e0bSRussell King select CLKSRC_MMIO 1084b1b3f49cSRussell King select COMMON_CLK 1085dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1086278b45b0SAndrew Lunn select IRQ_DOMAIN 108769b02f6aSLennert Buytenhek 1088abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1089abcda1dcSThomas Petazzoni bool 1090abcda1dcSThomas Petazzoni select PLAT_ORION 1091abcda1dcSThomas Petazzoni 1092bd5ce433SEric Miaoconfig PLAT_PXA 1093bd5ce433SEric Miao bool 1094bd5ce433SEric Miao 1095f4b8b319SRussell Kingconfig PLAT_VERSATILE 1096f4b8b319SRussell King bool 1097f4b8b319SRussell King 1098e3887714SRussell Kingconfig ARM_TIMER_SP804 1099e3887714SRussell King bool 1100bfe45e0bSRussell King select CLKSRC_MMIO 11017a0eca71SRob Herring select CLKSRC_OF if OF 1102e3887714SRussell King 1103d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 1104d9a1beaaSAlexandre Courbot 11051da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11061da177e4SLinus Torvalds 1107958cab0fSRussell Kingconfig ARM_NR_BANKS 1108958cab0fSRussell King int 1109958cab0fSRussell King default 16 if ARCH_EP93XX 1110958cab0fSRussell King default 8 1111958cab0fSRussell King 1112afe4b25eSLennert Buytenhekconfig IWMMXT 1113698613b6SRussell King bool "Enable iWMMXt support" if !CPU_PJ4 1114ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1115698613b6SRussell King default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 1116afe4b25eSLennert Buytenhek help 1117afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1118afe4b25eSLennert Buytenhek running on a CPU that supports it. 1119afe4b25eSLennert Buytenhek 112052108641Seric miaoconfig MULTI_IRQ_HANDLER 112152108641Seric miao bool 112252108641Seric miao help 112352108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 112452108641Seric miao 11253b93e7b0SHyok S. Choiif !MMU 11263b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11273b93e7b0SHyok S. Choiendif 11283b93e7b0SHyok S. Choi 11293e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 11303e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 11313e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 11323e0a07f8SGregory CLEMENT default y 11333e0a07f8SGregory CLEMENT help 11343e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 11353e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 11363e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 11373e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 11383e0a07f8SGregory CLEMENT Workaround: 11393e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 11403e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 11413e0a07f8SGregory CLEMENT instruction 11423e0a07f8SGregory CLEMENT 1143f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1144f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1145f0c4b8d6SWill Deacon depends on CPU_V6 1146f0c4b8d6SWill Deacon help 1147f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1148f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1149f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1150f0c4b8d6SWill Deacon causing the faulting task to livelock. 1151f0c4b8d6SWill Deacon 11529cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11539cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1154e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11559cba3cccSCatalin Marinas help 11569cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11579cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11589cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11599cba3cccSCatalin Marinas recommended workaround. 11609cba3cccSCatalin Marinas 11617ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11627ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11637ce236fcSCatalin Marinas depends on CPU_V7 11647ce236fcSCatalin Marinas help 11657ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11667ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11677ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11687ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11697ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11707ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11717ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11727ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11737ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11747ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11757ce236fcSCatalin Marinas available in non-secure mode. 11767ce236fcSCatalin Marinas 1177855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1178855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1179855c551fSCatalin Marinas depends on CPU_V7 118062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1181855c551fSCatalin Marinas help 1182855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1183855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1184855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1185855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1186855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1187855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1188855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1189855c551fSCatalin Marinas register may not be available in non-secure mode. 1190855c551fSCatalin Marinas 11910516e464SCatalin Marinasconfig ARM_ERRATA_460075 11920516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11930516e464SCatalin Marinas depends on CPU_V7 119462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11950516e464SCatalin Marinas help 11960516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11970516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11980516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11990516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 12000516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 12010516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 12020516e464SCatalin Marinas may not be available in non-secure mode. 12030516e464SCatalin Marinas 12049f05027cSWill Deaconconfig ARM_ERRATA_742230 12059f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12069f05027cSWill Deacon depends on CPU_V7 && SMP 120762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12089f05027cSWill Deacon help 12099f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12109f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12119f05027cSWill Deacon between two write operations may not ensure the correct visibility 12129f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12139f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12149f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12159f05027cSWill Deacon the two writes. 12169f05027cSWill Deacon 1217a672e99bSWill Deaconconfig ARM_ERRATA_742231 1218a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1219a672e99bSWill Deacon depends on CPU_V7 && SMP 122062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1221a672e99bSWill Deacon help 1222a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1223a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1224a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1225a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1226a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1227a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1228a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1229a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1230a672e99bSWill Deacon capabilities of the processor. 1231a672e99bSWill Deacon 12329e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1233fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12342839e06cSSantosh Shilimkar depends on CACHE_L2X0 12359e65582aSSantosh Shilimkar help 12369e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12379e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12389e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12399e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12409e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12419e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12429e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12432839e06cSSantosh Shilimkar invalidated as a result of these operations. 1244cdf357f1SWill Deacon 124569155794SJon Medhurstconfig ARM_ERRATA_643719 124669155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 124769155794SJon Medhurst depends on CPU_V7 && SMP 124869155794SJon Medhurst help 124969155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 125069155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 125169155794SJon Medhurst register returns zero when it should return one. The workaround 125269155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 125369155794SJon Medhurst it behave as intended and avoiding data corruption. 125469155794SJon Medhurst 1255cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1256cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1257e66dc745SDave Martin depends on CPU_V7 1258cdf357f1SWill Deacon help 1259cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1260cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1261cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1262cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1263cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1264cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1265cdf357f1SWill Deacon entries regardless of the ASID. 1266475d92fcSWill Deacon 12671f0090a1SRussell Kingconfig PL310_ERRATA_727915 1268fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12691f0090a1SRussell King depends on CACHE_L2X0 12701f0090a1SRussell King help 12711f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12721f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12731f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12741f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12751f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12761f0090a1SRussell King Invalidate by Way operation. 12771f0090a1SRussell King 1278475d92fcSWill Deaconconfig ARM_ERRATA_743622 1279475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1280475d92fcSWill Deacon depends on CPU_V7 128162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1282475d92fcSWill Deacon help 1283475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1284efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1285475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1286475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1287475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1288475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1289475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1290475d92fcSWill Deacon processor. 1291475d92fcSWill Deacon 12929a27c27cSWill Deaconconfig ARM_ERRATA_751472 12939a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1294ba90c516SDave Martin depends on CPU_V7 129562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12969a27c27cSWill Deacon help 12979a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12989a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12999a27c27cSWill Deacon completion of a following broadcasted operation if the second 13009a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 13019a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 13029a27c27cSWill Deacon 1303fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1304fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1305885028e4SSrinidhi Kasagar depends on CACHE_PL310 1306885028e4SSrinidhi Kasagar help 1307885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1308885028e4SSrinidhi Kasagar 1309885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1310885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1311885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1312885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1313885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1314885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1315885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1316885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1317885028e4SSrinidhi Kasagar 1318fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1319fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1320fcbdc5feSWill Deacon depends on CPU_V7 1321fcbdc5feSWill Deacon help 1322fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1323fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1324fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1325fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1326fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1327fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1328fcbdc5feSWill Deacon 13295dab26afSWill Deaconconfig ARM_ERRATA_754327 13305dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13315dab26afSWill Deacon depends on CPU_V7 && SMP 13325dab26afSWill Deacon help 13335dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13345dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13355dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13365dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13375dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13385dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13395dab26afSWill Deacon 1340145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1341145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1342fd832478SFabio Estevam depends on CPU_V6 1343145e10e1SCatalin Marinas help 1344145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1345145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1346145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1347145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1348145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1349145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1350145e10e1SCatalin Marinas is not affected. 1351145e10e1SCatalin Marinas 1352f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1353f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1354f630c1bdSWill Deacon depends on CPU_V7 && SMP 1355f630c1bdSWill Deacon help 1356f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1357f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1358f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1359f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1360f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1361f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1362f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1363f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1364f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1365f630c1bdSWill Deacon 136611ed0ba1SWill Deaconconfig PL310_ERRATA_769419 136711ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 136811ed0ba1SWill Deacon depends on CACHE_L2X0 136911ed0ba1SWill Deacon help 137011ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 137111ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 137211ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 137311ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 137411ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 137511ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 137611ed0ba1SWill Deacon explicitly. 137711ed0ba1SWill Deacon 13787253b85cSSimon Hormanconfig ARM_ERRATA_775420 13797253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 13807253b85cSSimon Horman depends on CPU_V7 13817253b85cSSimon Horman help 13827253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 13837253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 13847253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 13857253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 13867253b85cSSimon Horman an abort may occur on cache maintenance. 13877253b85cSSimon Horman 138893dc6887SCatalin Marinasconfig ARM_ERRATA_798181 138993dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 139093dc6887SCatalin Marinas depends on CPU_V7 && SMP 139193dc6887SCatalin Marinas help 139293dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 139393dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 139493dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 139593dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 139693dc6887SCatalin Marinas as the one being invalidated. 139793dc6887SCatalin Marinas 139884b6504fSWill Deaconconfig ARM_ERRATA_773022 139984b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 140084b6504fSWill Deacon depends on CPU_V7 140184b6504fSWill Deacon help 140284b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 140384b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 140484b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 140584b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 140684b6504fSWill Deacon 14071da177e4SLinus Torvaldsendmenu 14081da177e4SLinus Torvalds 14091da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 14101da177e4SLinus Torvalds 14111da177e4SLinus Torvaldsmenu "Bus support" 14121da177e4SLinus Torvalds 14131da177e4SLinus Torvaldsconfig ARM_AMBA 14141da177e4SLinus Torvalds bool 14151da177e4SLinus Torvalds 14161da177e4SLinus Torvaldsconfig ISA 14171da177e4SLinus Torvalds bool 14181da177e4SLinus Torvalds help 14191da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 14201da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 14211da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 14221da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 14231da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 14241da177e4SLinus Torvalds 1425065909b9SRussell King# Select ISA DMA controller support 14261da177e4SLinus Torvaldsconfig ISA_DMA 14271da177e4SLinus Torvalds bool 1428065909b9SRussell King select ISA_DMA_API 14291da177e4SLinus Torvalds 1430065909b9SRussell King# Select ISA DMA interface 14315cae841bSAl Viroconfig ISA_DMA_API 14325cae841bSAl Viro bool 14335cae841bSAl Viro 14341da177e4SLinus Torvaldsconfig PCI 14350b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14361da177e4SLinus Torvalds help 14371da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14381da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14391da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14401da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14411da177e4SLinus Torvalds 144252882173SAnton Vorontsovconfig PCI_DOMAINS 144352882173SAnton Vorontsov bool 144452882173SAnton Vorontsov depends on PCI 144552882173SAnton Vorontsov 1446b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1447b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1448b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1449b080ac8aSMarcelo Roberto Jimenez help 1450b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1451b080ac8aSMarcelo Roberto Jimenez 145236e23590SMatthew Wilcoxconfig PCI_SYSCALL 145336e23590SMatthew Wilcox def_bool PCI 145436e23590SMatthew Wilcox 1455a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1456a0113a99SMike Rapoport bool 1457a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1458a0113a99SMike Rapoport default y 1459a0113a99SMike Rapoport select DMABOUNCE 1460a0113a99SMike Rapoport 14611da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14623f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 14631da177e4SLinus Torvalds 14641da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14651da177e4SLinus Torvalds 14661da177e4SLinus Torvaldsendmenu 14671da177e4SLinus Torvalds 14681da177e4SLinus Torvaldsmenu "Kernel Features" 14691da177e4SLinus Torvalds 14703b55658aSDave Martinconfig HAVE_SMP 14713b55658aSDave Martin bool 14723b55658aSDave Martin help 14733b55658aSDave Martin This option should be selected by machines which have an SMP- 14743b55658aSDave Martin capable CPU. 14753b55658aSDave Martin 14763b55658aSDave Martin The only effect of this option is to make the SMP-related 14773b55658aSDave Martin options available to the user for configuration. 14783b55658aSDave Martin 14791da177e4SLinus Torvaldsconfig SMP 1480bb2d8130SRussell King bool "Symmetric Multi-Processing" 1481fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1482bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14833b55658aSDave Martin depends on HAVE_SMP 1484801bb21cSJonathan Austin depends on MMU || ARM_MPU 14851da177e4SLinus Torvalds help 14861da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14874a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 14884a474157SRobert Graffham than one CPU, say Y. 14891da177e4SLinus Torvalds 14904a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 14911da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14924a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 14934a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 14944a474157SRobert Graffham will run faster if you say N here. 14951da177e4SLinus Torvalds 1496395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14971da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 149850a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14991da177e4SLinus Torvalds 15001da177e4SLinus Torvalds If you don't know what to do here, say N. 15011da177e4SLinus Torvalds 1502f00ec48fSRussell Kingconfig SMP_ON_UP 1503f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1504801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1505f00ec48fSRussell King default y 1506f00ec48fSRussell King help 1507f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1508f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1509f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1510f00ec48fSRussell King savings. 1511f00ec48fSRussell King 1512f00ec48fSRussell King If you don't know what to do here, say Y. 1513f00ec48fSRussell King 1514c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1515c9018aabSVincent Guittot bool "Support cpu topology definition" 1516c9018aabSVincent Guittot depends on SMP && CPU_V7 1517c9018aabSVincent Guittot default y 1518c9018aabSVincent Guittot help 1519c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1520c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1521c9018aabSVincent Guittot topology of an ARM System. 1522c9018aabSVincent Guittot 1523c9018aabSVincent Guittotconfig SCHED_MC 1524c9018aabSVincent Guittot bool "Multi-core scheduler support" 1525c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1526c9018aabSVincent Guittot help 1527c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1528c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1529c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1530c9018aabSVincent Guittot 1531c9018aabSVincent Guittotconfig SCHED_SMT 1532c9018aabSVincent Guittot bool "SMT scheduler support" 1533c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1534c9018aabSVincent Guittot help 1535c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1536c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1537c9018aabSVincent Guittot places. If unsure say N here. 1538c9018aabSVincent Guittot 1539a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1540a8cbcd92SRussell King bool 1541a8cbcd92SRussell King help 1542a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1543a8cbcd92SRussell King 15448a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1545022c03a2SMarc Zyngier bool "Architected timer support" 1546022c03a2SMarc Zyngier depends on CPU_V7 15478a4da6e3SMark Rutland select ARM_ARCH_TIMER 15480c403462SWill Deacon select GENERIC_CLOCKEVENTS 1549022c03a2SMarc Zyngier help 1550022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1551022c03a2SMarc Zyngier 1552f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1553f32f4ce2SRussell King bool 1554f32f4ce2SRussell King depends on SMP 1555da4a686aSRob Herring select CLKSRC_OF if OF 1556f32f4ce2SRussell King help 1557f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1558f32f4ce2SRussell King 1559e8db288eSNicolas Pitreconfig MCPM 1560e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1561e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1562e8db288eSNicolas Pitre help 1563e8db288eSNicolas Pitre This option provides the common power management infrastructure 1564e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1565e8db288eSNicolas Pitre systems. 1566e8db288eSNicolas Pitre 15671c33be57SNicolas Pitreconfig BIG_LITTLE 15681c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 15691c33be57SNicolas Pitre depends on CPU_V7 && SMP 15701c33be57SNicolas Pitre select MCPM 15711c33be57SNicolas Pitre help 15721c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 15731c33be57SNicolas Pitre system architecture. 15741c33be57SNicolas Pitre 15751c33be57SNicolas Pitreconfig BL_SWITCHER 15761c33be57SNicolas Pitre bool "big.LITTLE switcher support" 15771c33be57SNicolas Pitre depends on BIG_LITTLE && MCPM && HOTPLUG_CPU 15781c33be57SNicolas Pitre select ARM_CPU_SUSPEND 1579*51aaf81fSRussell King select CPU_PM 15801c33be57SNicolas Pitre help 15811c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 15821c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 15831c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 15841c33be57SNicolas Pitre 1585b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1586b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1587b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1588b22537c6SNicolas Pitre help 1589b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1590b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1591b22537c6SNicolas Pitre debugging purposes only. 1592b22537c6SNicolas Pitre 15938d5796d2SLennert Buytenhekchoice 15948d5796d2SLennert Buytenhek prompt "Memory split" 1595006fa259SRussell King depends on MMU 15968d5796d2SLennert Buytenhek default VMSPLIT_3G 15978d5796d2SLennert Buytenhek help 15988d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15998d5796d2SLennert Buytenhek 16008d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 16018d5796d2SLennert Buytenhek option alone! 16028d5796d2SLennert Buytenhek 16038d5796d2SLennert Buytenhek config VMSPLIT_3G 16048d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 16058d5796d2SLennert Buytenhek config VMSPLIT_2G 16068d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 16078d5796d2SLennert Buytenhek config VMSPLIT_1G 16088d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 16098d5796d2SLennert Buytenhekendchoice 16108d5796d2SLennert Buytenhek 16118d5796d2SLennert Buytenhekconfig PAGE_OFFSET 16128d5796d2SLennert Buytenhek hex 1613006fa259SRussell King default PHYS_OFFSET if !MMU 16148d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 16158d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 16168d5796d2SLennert Buytenhek default 0xC0000000 16178d5796d2SLennert Buytenhek 16181da177e4SLinus Torvaldsconfig NR_CPUS 16191da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 16201da177e4SLinus Torvalds range 2 32 16211da177e4SLinus Torvalds depends on SMP 16221da177e4SLinus Torvalds default "4" 16231da177e4SLinus Torvalds 1624a054a811SRussell Kingconfig HOTPLUG_CPU 162500b7dedeSRussell King bool "Support for hot-pluggable CPUs" 162640b31360SStephen Rothwell depends on SMP 1627a054a811SRussell King help 1628a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1629a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1630a054a811SRussell King 16312bdd424fSWill Deaconconfig ARM_PSCI 16322bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 16332bdd424fSWill Deacon depends on CPU_V7 16342bdd424fSWill Deacon help 16352bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 16362bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 16372bdd424fSWill Deacon management operations described in ARM document number ARM DEN 16382bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 16392bdd424fSWill Deacon ARM processors"). 16402bdd424fSWill Deacon 16412a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 16422a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 16432a6ad871SMaxime Ripard# selected platforms. 164444986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 164544986ab0SPeter De Schrijver (NVIDIA) int 16463dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 164741c3548eSLinus Walleij default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX 164806b851e5SOlof Johansson default 392 if ARCH_U8500 164901bb914cSTony Prisk default 352 if ARCH_VT8500 165001bb914cSTony Prisk default 288 if ARCH_SUNXI 16512a6ad871SMaxime Ripard default 264 if MACH_H4700 165244986ab0SPeter De Schrijver (NVIDIA) default 0 165344986ab0SPeter De Schrijver (NVIDIA) help 165444986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 165544986ab0SPeter De Schrijver (NVIDIA) 165644986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 165744986ab0SPeter De Schrijver (NVIDIA) 1658d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 16591da177e4SLinus Torvalds 1660c9218b16SRussell Kingconfig HZ_FIXED 1661f8065813SRussell King int 1662b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1663a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 16645248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 1665bf98c1eaSLaurent Pinchart default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY 166647d84682SRussell King default 0 1667c9218b16SRussell King 1668c9218b16SRussell Kingchoice 166947d84682SRussell King depends on HZ_FIXED = 0 1670c9218b16SRussell King prompt "Timer frequency" 1671c9218b16SRussell King 1672c9218b16SRussell Kingconfig HZ_100 1673c9218b16SRussell King bool "100 Hz" 1674c9218b16SRussell King 1675c9218b16SRussell Kingconfig HZ_200 1676c9218b16SRussell King bool "200 Hz" 1677c9218b16SRussell King 1678c9218b16SRussell Kingconfig HZ_250 1679c9218b16SRussell King bool "250 Hz" 1680c9218b16SRussell King 1681c9218b16SRussell Kingconfig HZ_300 1682c9218b16SRussell King bool "300 Hz" 1683c9218b16SRussell King 1684c9218b16SRussell Kingconfig HZ_500 1685c9218b16SRussell King bool "500 Hz" 1686c9218b16SRussell King 1687c9218b16SRussell Kingconfig HZ_1000 1688c9218b16SRussell King bool "1000 Hz" 1689c9218b16SRussell King 1690c9218b16SRussell Kingendchoice 1691c9218b16SRussell King 1692c9218b16SRussell Kingconfig HZ 1693c9218b16SRussell King int 169447d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1695c9218b16SRussell King default 100 if HZ_100 1696c9218b16SRussell King default 200 if HZ_200 1697c9218b16SRussell King default 250 if HZ_250 1698c9218b16SRussell King default 300 if HZ_300 1699c9218b16SRussell King default 500 if HZ_500 1700c9218b16SRussell King default 1000 1701c9218b16SRussell King 1702c9218b16SRussell Kingconfig SCHED_HRTICK 1703c9218b16SRussell King def_bool HIGH_RES_TIMERS 1704f8065813SRussell King 170516c79651SCatalin Marinasconfig THUMB2_KERNEL 1706bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 17074477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1708bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 170916c79651SCatalin Marinas select AEABI 171016c79651SCatalin Marinas select ARM_ASM_UNIFIED 171189bace65SArnd Bergmann select ARM_UNWIND 171216c79651SCatalin Marinas help 171316c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 171416c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 171516c79651SCatalin Marinas ARM-Thumb syntax is needed. 171616c79651SCatalin Marinas 171716c79651SCatalin Marinas If unsure, say N. 171816c79651SCatalin Marinas 17196f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 17206f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 17216f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 17226f685c5cSDave Martin default y 17236f685c5cSDave Martin help 17246f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 17256f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 17266f685c5cSDave Martin branch instructions. 17276f685c5cSDave Martin 17286f685c5cSDave Martin This is a problem, because there's no guarantee the final 17296f685c5cSDave Martin destination of the symbol, or any candidate locations for a 17306f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 17316f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 17326f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 17336f685c5cSDave Martin support. 17346f685c5cSDave Martin 17356f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 17366f685c5cSDave Martin relocation" error when loading some modules. 17376f685c5cSDave Martin 17386f685c5cSDave Martin Until fixed tools are available, passing 17396f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 17406f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 17416f685c5cSDave Martin stack usage in some cases. 17426f685c5cSDave Martin 17436f685c5cSDave Martin The problem is described in more detail at: 17446f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 17456f685c5cSDave Martin 17466f685c5cSDave Martin Only Thumb-2 kernels are affected. 17476f685c5cSDave Martin 17486f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 17496f685c5cSDave Martin 17500becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 17510becb088SCatalin Marinas bool 17520becb088SCatalin Marinas 1753704bdda0SNicolas Pitreconfig AEABI 1754704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1755704bdda0SNicolas Pitre help 1756704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1757704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1758704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1759704bdda0SNicolas Pitre 1760704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1761704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1762704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1763704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1764704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1765704bdda0SNicolas Pitre 1766704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1767704bdda0SNicolas Pitre 17686c90c872SNicolas Pitreconfig OABI_COMPAT 1769a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1770d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 17716c90c872SNicolas Pitre help 17726c90c872SNicolas Pitre This option preserves the old syscall interface along with the 17736c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 17746c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 17756c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 17766c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 17776c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 177891702175SKees Cook 177991702175SKees Cook The seccomp filter system will not be available when this is 178091702175SKees Cook selected, since there is no way yet to sensibly distinguish 178191702175SKees Cook between calling conventions during filtering. 178291702175SKees Cook 17836c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 17846c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 17856c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 17866c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1787b02f8467SKees Cook at all). If in doubt say N. 17886c90c872SNicolas Pitre 1789eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1790e80d6a24SMel Gorman bool 1791e80d6a24SMel Gorman 179205944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 179305944d74SRussell King bool 179405944d74SRussell King 179507a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 179607a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 179707a2f737SRussell King 179805944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1799be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1800c80d79d7SYasunori Goto 18017b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 18027b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 18037b7bf499SWill Deacon 1804053a96caSNicolas Pitreconfig HIGHMEM 1805e8db89a2SRussell King bool "High Memory Support" 1806e8db89a2SRussell King depends on MMU 1807053a96caSNicolas Pitre help 1808053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1809053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1810053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1811053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1812053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1813053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1814053a96caSNicolas Pitre 1815053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1816053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1817053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1818053a96caSNicolas Pitre 1819053a96caSNicolas Pitre If unsure, say n. 1820053a96caSNicolas Pitre 182165cec8e3SRussell Kingconfig HIGHPTE 182265cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 182365cec8e3SRussell King depends on HIGHMEM 182465cec8e3SRussell King 18251b8873a0SJamie Ilesconfig HW_PERF_EVENTS 18261b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1827f0d1bc47SWill Deacon depends on PERF_EVENTS 18281b8873a0SJamie Iles default y 18291b8873a0SJamie Iles help 18301b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 18311b8873a0SJamie Iles disabled, perf events will use software events only. 18321b8873a0SJamie Iles 18331355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 18341355e2a6SCatalin Marinas def_bool y 18351355e2a6SCatalin Marinas depends on ARM_LPAE 18361355e2a6SCatalin Marinas 18378d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 18388d962507SCatalin Marinas def_bool y 18398d962507SCatalin Marinas depends on ARM_LPAE 18408d962507SCatalin Marinas 18414bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 18424bfab203SSteven Capper def_bool y 18434bfab203SSteven Capper 18443f22ab27SDave Hansensource "mm/Kconfig" 18453f22ab27SDave Hansen 1846c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1847bf98c1eaSLaurent Pinchart int "Maximum zone order" if ARCH_SHMOBILE_LEGACY 1848bf98c1eaSLaurent Pinchart range 11 64 if ARCH_SHMOBILE_LEGACY 1849898f08e1SYegor Yefremov default "12" if SOC_AM33XX 18506d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1851c1b2d970SMagnus Damm default "11" 1852c1b2d970SMagnus Damm help 1853c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1854c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1855c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1856c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1857c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1858c1b2d970SMagnus Damm increase this value. 1859c1b2d970SMagnus Damm 1860c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1861c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1862c1b2d970SMagnus Damm 18631da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 18641da177e4SLinus Torvalds bool 1865f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 18661da177e4SLinus Torvalds default y if !ARCH_EBSA110 1867e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 18681da177e4SLinus Torvalds help 18691da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 18701da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 18711da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 18721da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 18731da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18741da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18751da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18761da177e4SLinus Torvalds 187739ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 187838ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 187938ef2ad5SLinus Walleij depends on MMU 188039ec58f3SLennert Buytenhek default y if CPU_FEROCEON 188139ec58f3SLennert Buytenhek help 188239ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 188339ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 188439ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 188539ec58f3SLennert Buytenhek 188639ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 188739ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 188839ec58f3SLennert Buytenhek such copy operations with large buffers. 188939ec58f3SLennert Buytenhek 189039ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 189139ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 189239ec58f3SLennert Buytenhek 189370c70d97SNicolas Pitreconfig SECCOMP 189470c70d97SNicolas Pitre bool 189570c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 189670c70d97SNicolas Pitre ---help--- 189770c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 189870c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 189970c70d97SNicolas Pitre execution. By using pipes or other transports made available to 190070c70d97SNicolas Pitre the process as file descriptors supporting the read/write 190170c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 190270c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 190370c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 190470c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 190570c70d97SNicolas Pitre defined by each seccomp mode. 190670c70d97SNicolas Pitre 190706e6295bSStefano Stabelliniconfig SWIOTLB 190806e6295bSStefano Stabellini def_bool y 190906e6295bSStefano Stabellini 191006e6295bSStefano Stabelliniconfig IOMMU_HELPER 191106e6295bSStefano Stabellini def_bool SWIOTLB 191206e6295bSStefano Stabellini 1913eff8d644SStefano Stabelliniconfig XEN_DOM0 1914eff8d644SStefano Stabellini def_bool y 1915eff8d644SStefano Stabellini depends on XEN 1916eff8d644SStefano Stabellini 1917eff8d644SStefano Stabelliniconfig XEN 1918eff8d644SStefano Stabellini bool "Xen guest support on ARM (EXPERIMENTAL)" 191985323a99SIan Campbell depends on ARM && AEABI && OF 1920f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 192185323a99SIan Campbell depends on !GENERIC_ATOMIC64 19227693deccSUwe Kleine-König depends on MMU 1923*51aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 192417b7ab80SStefano Stabellini select ARM_PSCI 192583862ccfSStefano Stabellini select SWIOTLB_XEN 1926eff8d644SStefano Stabellini help 1927eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1928eff8d644SStefano Stabellini 19291da177e4SLinus Torvaldsendmenu 19301da177e4SLinus Torvalds 19311da177e4SLinus Torvaldsmenu "Boot options" 19321da177e4SLinus Torvalds 19339eb8f674SGrant Likelyconfig USE_OF 19349eb8f674SGrant Likely bool "Flattened Device Tree support" 1935b1b3f49cSRussell King select IRQ_DOMAIN 19369eb8f674SGrant Likely select OF 19379eb8f674SGrant Likely select OF_EARLY_FLATTREE 1938bcedb5f9SMarek Szyprowski select OF_RESERVED_MEM 19399eb8f674SGrant Likely help 19409eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 19419eb8f674SGrant Likely 1942bd51e2f5SNicolas Pitreconfig ATAGS 1943bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1944bd51e2f5SNicolas Pitre default y 1945bd51e2f5SNicolas Pitre help 1946bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1947bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1948bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1949bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1950bd51e2f5SNicolas Pitre leave this to y. 1951bd51e2f5SNicolas Pitre 1952bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1953bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1954bd51e2f5SNicolas Pitre depends on ATAGS 1955bd51e2f5SNicolas Pitre help 1956bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1957bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1958bd51e2f5SNicolas Pitre 19591da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 19601da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 19611da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 19621da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 19631da177e4SLinus Torvalds default "0" 19641da177e4SLinus Torvalds help 19651da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 19661da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 19671da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 19681da177e4SLinus Torvalds value in their defconfig file. 19691da177e4SLinus Torvalds 19701da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19711da177e4SLinus Torvalds 19721da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 19731da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 19741da177e4SLinus Torvalds default "0" 19751da177e4SLinus Torvalds help 1976f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1977f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1978f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1979f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1980f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1981f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19821da177e4SLinus Torvalds 19831da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19841da177e4SLinus Torvalds 19851da177e4SLinus Torvaldsconfig ZBOOT_ROM 19861da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19871da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 198810968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 19891da177e4SLinus Torvalds help 19901da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19911da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19921da177e4SLinus Torvalds 1993090ab3ffSSimon Hormanchoice 1994090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1995d6f94fa0SKees Cook depends on ZBOOT_ROM && ARCH_SH7372 1996090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1997090ab3ffSSimon Horman help 1998090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 199959bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 2000090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 2001090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 200259bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 2003090ab3ffSSimon Horman rest the kernel image to RAM. 2004090ab3ffSSimon Horman 2005090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 2006090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 2007090ab3ffSSimon Horman help 2008090ab3ffSSimon Horman Do not load image from SD or MMC 2009090ab3ffSSimon Horman 2010f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 2011f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 2012f45b1149SSimon Horman help 2013090ab3ffSSimon Horman Load image from MMCIF hardware block. 2014090ab3ffSSimon Horman 2015090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 2016090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 2017090ab3ffSSimon Horman help 2018090ab3ffSSimon Horman Load image from SDHI hardware block 2019090ab3ffSSimon Horman 2020090ab3ffSSimon Hormanendchoice 2021f45b1149SSimon Horman 2022e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 2023e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 202410968131SRussell King depends on OF 2025e2a6a3aaSJohn Bonesio help 2026e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 2027e2a6a3aaSJohn Bonesio (DTB) appended to zImage 2028e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 2029e2a6a3aaSJohn Bonesio 2030e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 2031e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 2032e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 2033e2a6a3aaSJohn Bonesio 2034e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 2035e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 2036e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 2037e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 2038e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 2039e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 2040e2a6a3aaSJohn Bonesio to this option. 2041e2a6a3aaSJohn Bonesio 2042b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 2043b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 2044b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 2045b90b9a38SNicolas Pitre help 2046b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 2047b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 2048b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 2049b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 2050b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 2051b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 2052b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 2053b90b9a38SNicolas Pitre 2054d0f34a11SGenoud Richardchoice 2055d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 2056d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2057d0f34a11SGenoud Richard 2058d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2059d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 2060d0f34a11SGenoud Richard help 2061d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 2062d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 2063d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 2064d0f34a11SGenoud Richard 2065d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 2066d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 2067d0f34a11SGenoud Richard help 2068d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 2069d0f34a11SGenoud Richard appended to the the device tree bootargs property. 2070d0f34a11SGenoud Richard 2071d0f34a11SGenoud Richardendchoice 2072d0f34a11SGenoud Richard 20731da177e4SLinus Torvaldsconfig CMDLINE 20741da177e4SLinus Torvalds string "Default kernel command string" 20751da177e4SLinus Torvalds default "" 20761da177e4SLinus Torvalds help 20771da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 20781da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 20791da177e4SLinus Torvalds architectures, you should supply some command-line options at build 20801da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 20811da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 20821da177e4SLinus Torvalds 20834394c124SVictor Boiviechoice 20844394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 20854394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 2086bd51e2f5SNicolas Pitre depends on ATAGS 20874394c124SVictor Boivie 20884394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 20894394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 20904394c124SVictor Boivie help 20914394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 20924394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 20934394c124SVictor Boivie string provided in CMDLINE will be used. 20944394c124SVictor Boivie 20954394c124SVictor Boivieconfig CMDLINE_EXTEND 20964394c124SVictor Boivie bool "Extend bootloader kernel arguments" 20974394c124SVictor Boivie help 20984394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20994394c124SVictor Boivie appended to the default kernel command string. 21004394c124SVictor Boivie 210192d2040dSAlexander Hollerconfig CMDLINE_FORCE 210292d2040dSAlexander Holler bool "Always use the default kernel command string" 210392d2040dSAlexander Holler help 210492d2040dSAlexander Holler Always use the default kernel command string, even if the boot 210592d2040dSAlexander Holler loader passes other arguments to the kernel. 210692d2040dSAlexander Holler This is useful if you cannot or don't want to change the 210792d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 21084394c124SVictor Boivieendchoice 210992d2040dSAlexander Holler 21101da177e4SLinus Torvaldsconfig XIP_KERNEL 21111da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 211210968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 21131da177e4SLinus Torvalds help 21141da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 21151da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 21161da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 21171da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 21181da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 21191da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 21201da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 21211da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 21221da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 21231da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 21241da177e4SLinus Torvalds 21251da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 21261da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 21271da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 21281da177e4SLinus Torvalds 21291da177e4SLinus Torvalds If unsure, say N. 21301da177e4SLinus Torvalds 21311da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 21321da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 21331da177e4SLinus Torvalds depends on XIP_KERNEL 21341da177e4SLinus Torvalds default "0x00080000" 21351da177e4SLinus Torvalds help 21361da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 21371da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 21381da177e4SLinus Torvalds own flash usage. 21391da177e4SLinus Torvalds 2140c587e4a6SRichard Purdieconfig KEXEC 2141c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 214219ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2143c587e4a6SRichard Purdie help 2144c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2145c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 214601dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2147c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2148c587e4a6SRichard Purdie 2149c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2150c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2151bf220695SGeert Uytterhoeven initially work for you. 2152c587e4a6SRichard Purdie 21534cd9d6f7SRichard Purdieconfig ATAGS_PROC 21544cd9d6f7SRichard Purdie bool "Export atags in procfs" 2155bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2156b98d7291SUli Luckas default y 21574cd9d6f7SRichard Purdie help 21584cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 21594cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 21604cd9d6f7SRichard Purdie 2161cb5d39b3SMika Westerbergconfig CRASH_DUMP 2162cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2163cb5d39b3SMika Westerberg help 2164cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2165cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2166cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2167cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2168cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2169cb5d39b3SMika Westerberg memory address not used by the main kernel 2170cb5d39b3SMika Westerberg 2171cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2172cb5d39b3SMika Westerberg 2173e69edc79SEric Miaoconfig AUTO_ZRELADDR 2174e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2175e69edc79SEric Miao help 2176e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2177e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2178e69edc79SEric Miao will be determined at run-time by masking the current IP with 2179e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2180e69edc79SEric Miao from start of memory. 2181e69edc79SEric Miao 21821da177e4SLinus Torvaldsendmenu 21831da177e4SLinus Torvalds 2184ac9d7efcSRussell Kingmenu "CPU Power Management" 21851da177e4SLinus Torvalds 218689c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 21871da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21881da177e4SLinus Torvaldsendif 21891da177e4SLinus Torvalds 2190ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2191ac9d7efcSRussell King 2192ac9d7efcSRussell Kingendmenu 2193ac9d7efcSRussell King 21941da177e4SLinus Torvaldsmenu "Floating point emulation" 21951da177e4SLinus Torvalds 21961da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21971da177e4SLinus Torvalds 21981da177e4SLinus Torvaldsconfig FPE_NWFPE 21991da177e4SLinus Torvalds bool "NWFPE math emulation" 2200593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 22011da177e4SLinus Torvalds ---help--- 22021da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 22031da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 22041da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 22051da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 22061da177e4SLinus Torvalds 22071da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 22081da177e4SLinus Torvalds early in the bootup. 22091da177e4SLinus Torvalds 22101da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 22111da177e4SLinus Torvalds bool "Support extended precision" 2212bedf142bSLennert Buytenhek depends on FPE_NWFPE 22131da177e4SLinus Torvalds help 22141da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 22151da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 22161da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 22171da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 22181da177e4SLinus Torvalds floating point emulator without any good reason. 22191da177e4SLinus Torvalds 22201da177e4SLinus Torvalds You almost surely want to say N here. 22211da177e4SLinus Torvalds 22221da177e4SLinus Torvaldsconfig FPE_FASTFPE 22231da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2224d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 22251da177e4SLinus Torvalds ---help--- 22261da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22271da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22281da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22291da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22301da177e4SLinus Torvalds 22311da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22321da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22331da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22341da177e4SLinus Torvalds choose NWFPE. 22351da177e4SLinus Torvalds 22361da177e4SLinus Torvaldsconfig VFP 22371da177e4SLinus Torvalds bool "VFP-format floating point maths" 2238e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22391da177e4SLinus Torvalds help 22401da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22411da177e4SLinus Torvalds if your hardware includes a VFP unit. 22421da177e4SLinus Torvalds 22431da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22441da177e4SLinus Torvalds release notes and additional status information. 22451da177e4SLinus Torvalds 22461da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22471da177e4SLinus Torvalds 224825ebee02SCatalin Marinasconfig VFPv3 224925ebee02SCatalin Marinas bool 225025ebee02SCatalin Marinas depends on VFP 225125ebee02SCatalin Marinas default y if CPU_V7 225225ebee02SCatalin Marinas 2253b5872db4SCatalin Marinasconfig NEON 2254b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2255b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2256b5872db4SCatalin Marinas help 2257b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2258b5872db4SCatalin Marinas Extension. 2259b5872db4SCatalin Marinas 226073c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 226173c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2262c4a30c3bSRussell King depends on NEON && AEABI 226373c132c1SArd Biesheuvel help 226473c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 226573c132c1SArd Biesheuvel 22661da177e4SLinus Torvaldsendmenu 22671da177e4SLinus Torvalds 22681da177e4SLinus Torvaldsmenu "Userspace binary formats" 22691da177e4SLinus Torvalds 22701da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22711da177e4SLinus Torvalds 22721da177e4SLinus Torvaldsconfig ARTHUR 22731da177e4SLinus Torvalds tristate "RISC OS personality" 2274704bdda0SNicolas Pitre depends on !AEABI 22751da177e4SLinus Torvalds help 22761da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22771da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22781da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22791da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22801da177e4SLinus Torvalds will be called arthur). 22811da177e4SLinus Torvalds 22821da177e4SLinus Torvaldsendmenu 22831da177e4SLinus Torvalds 22841da177e4SLinus Torvaldsmenu "Power management options" 22851da177e4SLinus Torvalds 2286eceab4acSRussell Kingsource "kernel/power/Kconfig" 22871da177e4SLinus Torvalds 2288f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22894b1082caSStephen Warren depends on !ARCH_S5PC100 229019a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2291f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2292f4cb5700SJohannes Berg def_bool y 2293f4cb5700SJohannes Berg 229415e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 229515e0d9e3SArnd Bergmann def_bool PM_SLEEP 229615e0d9e3SArnd Bergmann 22971da177e4SLinus Torvaldsendmenu 22981da177e4SLinus Torvalds 2299d5950b43SSam Ravnborgsource "net/Kconfig" 2300d5950b43SSam Ravnborg 2301ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 23021da177e4SLinus Torvalds 23031da177e4SLinus Torvaldssource "fs/Kconfig" 23041da177e4SLinus Torvalds 23051da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 23061da177e4SLinus Torvalds 23071da177e4SLinus Torvaldssource "security/Kconfig" 23081da177e4SLinus Torvalds 23091da177e4SLinus Torvaldssource "crypto/Kconfig" 23101da177e4SLinus Torvalds 23111da177e4SLinus Torvaldssource "lib/Kconfig" 2312749cf76cSChristoffer Dall 2313749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2314