1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T 6aef0f78eSChristoph Hellwig select ARCH_HAS_BINFMT_FLAT 7c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 821266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 9419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE 102b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 11ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 12d8ae8a37SChristoph Hellwig select ARCH_HAS_KEEPINITRD 1375851720SDmitry Vyukov select ARCH_HAS_KCOV 14e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 150ebeea8cSDaniel Borkmann select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE 163010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 17ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 18347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 1975851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 20ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 21ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 22936376f8SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB 23936376f8SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB 24dc2acdedSChristoph Hellwig select ARCH_HAS_TEARDOWN_DMA_OPS if MMU 253d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 26171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 27957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 285e545df3SMike Rapoport select ARCH_KEEP_MEMBLOCK 29d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 307c703e54SChristoph Hellwig select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN 31ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 32ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 334badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 34017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 350cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 36dba79c3dSAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 37b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 3859612b24SNathan Chancellor select ARCH_WANT_LD_ORPHAN_WARN 39bdd15a28SChristoph Hellwig select BINFMT_FLAT_ARGVP_ENVP_ON_STACK 4010916706SShile Zhang select BUILDTIME_TABLE_SORT if MMU 41171b3f0dSRussell King select CLONE_BACKWARDS 42f00790aaSRussell King select CPU_PM if SUSPEND || CPU_IDLE 43dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 44ff4c25f2SChristoph Hellwig select DMA_DECLARE_COHERENT 452f9237d4SChristoph Hellwig select DMA_OPS 46f0edfea8SChristoph Hellwig select DMA_REMAP if MMU 47b01aec9bSBorislav Petkov select EDAC_SUPPORT 48b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 4936d0fd21SLaura Abbott select GENERIC_ALLOCATOR 502ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 51f00790aaSRussell King select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI 52b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 5356afcd3dSMarc Zyngier select GENERIC_IRQ_IPI if SMP 54ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 552937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 56171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 57b1b3f49cSRussell King select GENERIC_IRQ_PROBE 58b1b3f49cSRussell King select GENERIC_IRQ_SHOW 597c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 60b1b3f49cSRussell King select GENERIC_PCI_IOMAP 6138ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 62b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 63b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 64b1b3f49cSRussell King select GENERIC_STRNLEN_USER 65a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 66b1b3f49cSRussell King select HARDIRQS_SW_RESEND 67f00790aaSRussell King select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT 680b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 69437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 70437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 71e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 72*4f5b0c17SMike Rapoport select HAVE_ARCH_PFN_VALID 73282a181bSYiFei Zhu select HAVE_ARCH_SECCOMP 74f00790aaSRussell King select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT 7508626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 760693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 77b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 7839c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 79171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 80b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 81bc420c6cSVincenzo Frascino select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL 82b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 83f00790aaSRussell King select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 84620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 85dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 865f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 8767a929e0SChristoph Hellwig select HAVE_FAST_GUP if ARM_LPAE 88f00790aaSRussell King select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL 8950362162SRussell King select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG 903511af0aSNick Desaulniers select HAVE_FUNCTION_TRACER if !XIP_KERNEL 916b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 92f00790aaSRussell King select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7) 93b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 9487c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 95b1b3f49cSRussell King select HAVE_KERNEL_GZIP 96f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 97b1b3f49cSRussell King select HAVE_KERNEL_LZMA 98b1b3f49cSRussell King select HAVE_KERNEL_LZO 99b1b3f49cSRussell King select HAVE_KERNEL_XZ 100cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 101f00790aaSRussell King select HAVE_KRETPROBES if HAVE_KPROBES 1027d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 10342a0bb3fSPetr Mladek select HAVE_NMI 104f00790aaSRussell King select HAVE_OPROFILE if HAVE_PERF_EVENTS 1050dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 1067ada189fSJamie Iles select HAVE_PERF_EVENTS 10749863894SWill Deacon select HAVE_PERF_REGS 10849863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 109ff2e6d72SPeter Zijlstra select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE 110e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 1119800b9dcSMathieu Desnoyers select HAVE_RSEQ 112d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 113b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 114af1839ebSCatalin Marinas select HAVE_UID16 11531c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 116da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 117171b3f0dSRussell King select MODULES_USE_ELF_REL 118f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 119aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 120171b3f0dSRussell King select OLD_SIGACTION 121171b3f0dSRussell King select OLD_SIGSUSPEND3 12220f1b79dSChristoph Hellwig select PCI_SYSCALL if PCI 123b1b3f49cSRussell King select PERF_USE_VMALLOC 124b1b3f49cSRussell King select RTC_LIB 1255e6e9852SChristoph Hellwig select SET_FS 126b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 127171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 128171b3f0dSRussell King # according to that. Thanks. 1291da177e4SLinus Torvalds help 1301da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 131f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1321da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1331da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1341da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1351da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1361da177e4SLinus Torvalds 13774facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 13874facffeSRussell King bool 13974facffeSRussell King 1404ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1414ce63fcdSMarek Szyprowski bool 142b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 143b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1444ce63fcdSMarek Szyprowski 14560460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 14660460abfSSeung-Woo Kim 14760460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 14860460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 14960460abfSSeung-Woo Kim range 4 9 15060460abfSSeung-Woo Kim default 8 15160460abfSSeung-Woo Kim help 15260460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 15360460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 15460460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 15560460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 15660460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 15760460abfSSeung-Woo Kim virtual space with just a few allocations. 15860460abfSSeung-Woo Kim 15960460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 16060460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 16160460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 16260460abfSSeung-Woo Kim by the PAGE_SIZE. 16360460abfSSeung-Woo Kim 16460460abfSSeung-Woo Kimendif 16560460abfSSeung-Woo Kim 16675e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 16775e7153aSRalf Baechle bool 16875e7153aSRalf Baechle 169bc581770SLinus Walleijconfig HAVE_TCM 170bc581770SLinus Walleij bool 171bc581770SLinus Walleij select GENERIC_ALLOCATOR 172bc581770SLinus Walleij 173e119bfffSRussell Kingconfig HAVE_PROC_CPU 174e119bfffSRussell King bool 175e119bfffSRussell King 176ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1775ea81769SAl Viro bool 1785ea81769SAl Viro 1791da177e4SLinus Torvaldsconfig SBUS 1801da177e4SLinus Torvalds bool 1811da177e4SLinus Torvalds 182f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 183f16fb1ecSRussell King bool 184f16fb1ecSRussell King default y 185f16fb1ecSRussell King 186f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 187f16fb1ecSRussell King bool 188f16fb1ecSRussell King default y 189f16fb1ecSRussell King 1907ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1917ad1bcb2SRussell King bool 192cb1293e2SArnd Bergmann default !CPU_V7M 1937ad1bcb2SRussell King 194f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 195f0d1b0b3SDavid Howells bool 196f0d1b0b3SDavid Howells 197f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 198f0d1b0b3SDavid Howells bool 199f0d1b0b3SDavid Howells 2004a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 2014a1b5733SEduardo Valentin bool 2024a1b5733SEduardo Valentin 203a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 204a5f4c561SStefan Agner def_bool y if MMU 205a5f4c561SStefan Agner 206b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 207b89c3b16SAkinobu Mita bool 208b89c3b16SAkinobu Mita default y 209b89c3b16SAkinobu Mita 2101da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2111da177e4SLinus Torvalds bool 2121da177e4SLinus Torvalds default y 2131da177e4SLinus Torvalds 214a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 215a08b6b79Sviro@ZenIV.linux.org.uk bool 216a08b6b79Sviro@ZenIV.linux.org.uk 2175ac6da66SChristoph Lameterconfig ZONE_DMA 2185ac6da66SChristoph Lameter bool 2195ac6da66SChristoph Lameter 220c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 221c7edc9e3SDavid A. Long def_bool y 222c7edc9e3SDavid A. Long 22358af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 22458af4a24SRob Herring bool 22558af4a24SRob Herring 2261da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2271da177e4SLinus Torvalds bool 2281da177e4SLinus Torvalds 2291da177e4SLinus Torvaldsconfig FIQ 2301da177e4SLinus Torvalds bool 2311da177e4SLinus Torvalds 23213a5045dSRob Herringconfig NEED_RET_TO_USER 23313a5045dSRob Herring bool 23413a5045dSRob Herring 235034d2f5aSAl Viroconfig ARCH_MTD_XIP 236034d2f5aSAl Viro bool 237034d2f5aSAl Viro 238dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 239c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 240c1becedcSRussell King default y 241b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 242dc21af99SRussell King help 243111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 244111e9a5cSRussell King boot and module load time according to the position of the 245111e9a5cSRussell King kernel in system memory. 246dc21af99SRussell King 247111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 248daece596SNicolas Pitre of physical memory is at a 16MB boundary. 249dc21af99SRussell King 250c1becedcSRussell King Only disable this option if you know that you do not require 251c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 252c1becedcSRussell King you need to shrink the kernel to the minimal size. 253c1becedcSRussell King 254c334bc15SRob Herringconfig NEED_MACH_IO_H 255c334bc15SRob Herring bool 256c334bc15SRob Herring help 257c334bc15SRob Herring Select this when mach/io.h is required to provide special 258c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 259c334bc15SRob Herring be avoided when possible. 260c334bc15SRob Herring 2610cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2621b9f95f8SNicolas Pitre bool 263111e9a5cSRussell King help 2640cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2650cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2660cdc8b92SNicolas Pitre be avoided when possible. 2671b9f95f8SNicolas Pitre 2681b9f95f8SNicolas Pitreconfig PHYS_OFFSET 269974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 270c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 271974c0724SNicolas Pitre default DRAM_BASE if !MMU 272c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 2735d007a09SLinus Walleij ARCH_FOOTBRIDGE 274c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 275c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 276b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2771b9f95f8SNicolas Pitre help 2781b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2791b9f95f8SNicolas Pitre location of main memory in your system. 280cada3c08SRussell King 28187e040b6SSimon Glassconfig GENERIC_BUG 28287e040b6SSimon Glass def_bool y 28387e040b6SSimon Glass depends on BUG 28487e040b6SSimon Glass 2851bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2861bcad26eSKirill A. Shutemov int 2871bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2881bcad26eSKirill A. Shutemov default 2 2891bcad26eSKirill A. Shutemov 2901da177e4SLinus Torvaldsmenu "System Type" 2911da177e4SLinus Torvalds 2923c427975SHyok S. Choiconfig MMU 2933c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2943c427975SHyok S. Choi default y 2953c427975SHyok S. Choi help 2963c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2973c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2983c427975SHyok S. Choi 299e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 300e0c25d95SDaniel Cashman default 8 301e0c25d95SDaniel Cashman 302e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 303e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 304e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 305e0c25d95SDaniel Cashman default 16 306e0c25d95SDaniel Cashman 307ccf50e23SRussell King# 308ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 309ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 310ccf50e23SRussell King# 3111da177e4SLinus Torvaldschoice 3121da177e4SLinus Torvalds prompt "ARM system type" 31370722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3141420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3151da177e4SLinus Torvalds 316387798b3SRob Herringconfig ARCH_MULTIPLATFORM 317387798b3SRob Herring bool "Allow multiple platforms to be selected" 318b1b3f49cSRussell King depends on MMU 319fb597f2aSGregory Fong select ARCH_FLATMEM_ENABLE 320fb597f2aSGregory Fong select ARCH_SPARSEMEM_ENABLE 321fb597f2aSGregory Fong select ARCH_SELECT_MEMORY_MODEL 32242dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 323387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 324387798b3SRob Herring select AUTO_ZRELADDR 325bb0eb050SDaniel Lezcano select TIMER_OF 32666314223SDinh Nguyen select COMMON_CLK 327ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 3284c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 329eb01d42aSChristoph Hellwig select HAVE_PCI 3302eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 33166314223SDinh Nguyen select SPARSE_IRQ 33266314223SDinh Nguyen select USE_OF 33366314223SDinh Nguyen 3349c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3359c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3369c77bc43SStefan Agner depends on !MMU 3379c77bc43SStefan Agner select ARM_NVIC 338499f1640SStefan Agner select AUTO_ZRELADDR 339bb0eb050SDaniel Lezcano select TIMER_OF 3409c77bc43SStefan Agner select COMMON_CLK 3419c77bc43SStefan Agner select CPU_V7M 3429c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3439c77bc43SStefan Agner select NO_IOPORT_MAP 3449c77bc43SStefan Agner select SPARSE_IRQ 3459c77bc43SStefan Agner select USE_OF 3469c77bc43SStefan Agner 3471da177e4SLinus Torvaldsconfig ARCH_EBSA110 3481da177e4SLinus Torvalds bool "EBSA-110" 349b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 350c750815eSRussell King select CPU_SA110 351f7e68bbfSRussell King select ISA 352c334bc15SRob Herring select NEED_MACH_IO_H 3530cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 354ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3551da177e4SLinus Torvalds help 3561da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 357f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3581da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3591da177e4SLinus Torvalds parallel port. 3601da177e4SLinus Torvalds 361e7736d47SLennert Buytenhekconfig ARCH_EP93XX 362e7736d47SLennert Buytenhek bool "EP93xx-based" 36380320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 364e7736d47SLennert Buytenhek select ARM_AMBA 365cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 366e7736d47SLennert Buytenhek select ARM_VIC 367b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3686d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 369000bc178SLinus Walleij select CLKSRC_MMIO 370b1b3f49cSRussell King select CPU_ARM920T 371000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3725c34a4e8SLinus Walleij select GPIOLIB 373bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 374e7736d47SLennert Buytenhek help 375e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 376e7736d47SLennert Buytenhek 3771da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3781da177e4SLinus Torvalds bool "FootBridge" 379c750815eSRussell King select CPU_SA110 3801da177e4SLinus Torvalds select FOOTBRIDGE 3814e8d7637SRussell King select GENERIC_CLOCKEVENTS 382d0ee9f40SArnd Bergmann select HAVE_IDE 3838ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3840cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 385f999b8bdSMartin Michlmayr help 386f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 387f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3881da177e4SLinus Torvalds 3893f7e5815SLennert Buytenhekconfig ARCH_IOP32X 3903f7e5815SLennert Buytenhek bool "IOP32x-based" 391a4f7e763SRussell King depends on MMU 392c750815eSRussell King select CPU_XSCALE 393e9004f50SLinus Walleij select GPIO_IOP 3945c34a4e8SLinus Walleij select GPIOLIB 39513a5045dSRob Herring select NEED_RET_TO_USER 396eb01d42aSChristoph Hellwig select FORCE_PCI 397b1b3f49cSRussell King select PLAT_IOP 398f999b8bdSMartin Michlmayr help 3993f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4003f7e5815SLennert Buytenhek processors. 4013f7e5815SLennert Buytenhek 4023b938be6SRussell Kingconfig ARCH_IXP4XX 4033b938be6SRussell King bool "IXP4xx-based" 404a4f7e763SRussell King depends on MMU 40558af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 40651aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 407c750815eSRussell King select CPU_XSCALE 408b1b3f49cSRussell King select DMABOUNCE if PCI 4093b938be6SRussell King select GENERIC_CLOCKEVENTS 41098ac0cc2SLinus Walleij select GENERIC_IRQ_MULTI_HANDLER 41155ec465eSLinus Walleij select GPIO_IXP4XX 4125c34a4e8SLinus Walleij select GPIOLIB 413eb01d42aSChristoph Hellwig select HAVE_PCI 41455ec465eSLinus Walleij select IXP4XX_IRQ 41565af6667SLinus Walleij select IXP4XX_TIMER 416c334bc15SRob Herring select NEED_MACH_IO_H 4179296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 418171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 419c4713074SLennert Buytenhek help 4203b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 421c4713074SLennert Buytenhek 422edabd38eSSaeed Bisharaconfig ARCH_DOVE 423edabd38eSSaeed Bishara bool "Marvell Dove" 424756b2531SSebastian Hesselbarth select CPU_PJ4 425edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4264c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4275c34a4e8SLinus Walleij select GPIOLIB 428eb01d42aSChristoph Hellwig select HAVE_PCI 429171b3f0dSRussell King select MVEBU_MBUS 4309139acd1SSebastian Hesselbarth select PINCTRL 4319139acd1SSebastian Hesselbarth select PINCTRL_DOVE 432abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4335cdbe5d2SArnd Bergmann select SPARSE_IRQ 434c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 435edabd38eSSaeed Bishara help 436edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 437edabd38eSSaeed Bishara 4381da177e4SLinus Torvaldsconfig ARCH_PXA 4392c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 440a4f7e763SRussell King depends on MMU 441b1b3f49cSRussell King select ARCH_MTD_XIP 442b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 443b1b3f49cSRussell King select AUTO_ZRELADDR 444a1c0a6adSRobert Jarzmik select COMMON_CLK 445389d9b58SDaniel Lezcano select CLKSRC_PXA 446234b6cedSRussell King select CLKSRC_MMIO 447bb0eb050SDaniel Lezcano select TIMER_OF 4482f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 449981d0f39SEric Miao select GENERIC_CLOCKEVENTS 4504c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 451157d2644SHaojian Zhuang select GPIO_PXA 4525c34a4e8SLinus Walleij select GPIOLIB 453b1b3f49cSRussell King select HAVE_IDE 454d6cf30caSRobert Jarzmik select IRQ_DOMAIN 455bd5ce433SEric Miao select PLAT_PXA 4566ac6b817SHaojian Zhuang select SPARSE_IRQ 457f999b8bdSMartin Michlmayr help 4582c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 4591da177e4SLinus Torvalds 4601da177e4SLinus Torvaldsconfig ARCH_RPC 4611da177e4SLinus Torvalds bool "RiscPC" 462868e87ccSRussell King depends on MMU 4631da177e4SLinus Torvalds select ARCH_ACORN 464a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 46507f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 4660b40deeeSRussell King select ARM_HAS_SG_CHAIN 467fa04e209SArnd Bergmann select CPU_SA110 468b1b3f49cSRussell King select FIQ 469d0ee9f40SArnd Bergmann select HAVE_IDE 470b1b3f49cSRussell King select HAVE_PATA_PLATFORM 471b1b3f49cSRussell King select ISA_DMA_API 472c334bc15SRob Herring select NEED_MACH_IO_H 4730cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 474ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4751da177e4SLinus Torvalds help 4761da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 4771da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 4781da177e4SLinus Torvalds 4791da177e4SLinus Torvaldsconfig ARCH_SA1100 4801da177e4SLinus Torvalds bool "SA1100-based" 481b1b3f49cSRussell King select ARCH_MTD_XIP 482b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 483b1b3f49cSRussell King select CLKSRC_MMIO 484389d9b58SDaniel Lezcano select CLKSRC_PXA 485bb0eb050SDaniel Lezcano select TIMER_OF if OF 486d6c82046SRussell King select COMMON_CLK 487b1b3f49cSRussell King select CPU_FREQ 488b1b3f49cSRussell King select CPU_SA1100 489b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 4904c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4915c34a4e8SLinus Walleij select GPIOLIB 492d0ee9f40SArnd Bergmann select HAVE_IDE 4931eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 494b1b3f49cSRussell King select ISA 4950cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 496375dec92SRussell King select SPARSE_IRQ 497f999b8bdSMartin Michlmayr help 498f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 4991da177e4SLinus Torvalds 500b130d5c2SKukjin Kimconfig ARCH_S3C24XX 501b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 502335cce74SArnd Bergmann select ATAGS 5034280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 5047f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 505880cf071STomasz Figa select GPIO_SAMSUNG 5065c34a4e8SLinus Walleij select GPIOLIB 5074c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 50820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 509b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 510c334bc15SRob Herring select NEED_MACH_IO_H 511f6d7cde8SKrzysztof Kozlowski select S3C2410_WATCHDOG 512cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 513ea04d6b4SMasahiro Yamada select USE_OF 514f6d7cde8SKrzysztof Kozlowski select WATCHDOG 5151da177e4SLinus Torvalds help 516b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 517b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 518b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 519b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 52063b1f51bSBen Dooks 521a0694861STony Lindgrenconfig ARCH_OMAP1 522a0694861STony Lindgren bool "TI OMAP1" 52300a36698SArnd Bergmann depends on MMU 524a0694861STony Lindgren select ARCH_OMAP 525e9a91de7STony Prisk select CLKDEV_LOOKUP 526cee37e50Sviresh kumar select CLKSRC_MMIO 527b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 528a0694861STony Lindgren select GENERIC_IRQ_CHIP 5294c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5305c34a4e8SLinus Walleij select GPIOLIB 531a0694861STony Lindgren select HAVE_IDE 532bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 533a0694861STony Lindgren select IRQ_DOMAIN 534a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 535a0694861STony Lindgren select NEED_MACH_MEMORY_H 536685e2d08STony Lindgren select SPARSE_IRQ 53721f47fbcSAlexey Charkov help 538a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 53902c981c0SBinghua Duan 5401da177e4SLinus Torvaldsendchoice 5411da177e4SLinus Torvalds 542387798b3SRob Herringmenu "Multiple platform selection" 543387798b3SRob Herring depends on ARCH_MULTIPLATFORM 544387798b3SRob Herring 545387798b3SRob Herringcomment "CPU Core family selection" 546387798b3SRob Herring 547f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 548f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 549f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 550f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 551f8afae40SArnd Bergmann select CPU_FA526 552f8afae40SArnd Bergmann 553387798b3SRob Herringconfig ARCH_MULTI_V4T 554387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 555387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 556b1b3f49cSRussell King select ARCH_MULTI_V4_V5 55724e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 55824e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 55924e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 560387798b3SRob Herring 561387798b3SRob Herringconfig ARCH_MULTI_V5 562387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 563387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 564b1b3f49cSRussell King select ARCH_MULTI_V4_V5 56512567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 56624e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 56724e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 568387798b3SRob Herring 569387798b3SRob Herringconfig ARCH_MULTI_V4_V5 570387798b3SRob Herring bool 571387798b3SRob Herring 572387798b3SRob Herringconfig ARCH_MULTI_V6 5738dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 574387798b3SRob Herring select ARCH_MULTI_V6_V7 57542f4754aSRob Herring select CPU_V6K 576387798b3SRob Herring 577387798b3SRob Herringconfig ARCH_MULTI_V7 5788dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 579387798b3SRob Herring default y 580387798b3SRob Herring select ARCH_MULTI_V6_V7 581b1b3f49cSRussell King select CPU_V7 58290bc8ac7SRob Herring select HAVE_SMP 583387798b3SRob Herring 584387798b3SRob Herringconfig ARCH_MULTI_V6_V7 585387798b3SRob Herring bool 5869352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 587387798b3SRob Herring 588387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 589387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 590387798b3SRob Herring select ARCH_MULTI_V5 591387798b3SRob Herring 592387798b3SRob Herringendmenu 593387798b3SRob Herring 59405e2a3deSRob Herringconfig ARCH_VIRT 595e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 596e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 5974b8b5f25SRob Herring select ARM_AMBA 59805e2a3deSRob Herring select ARM_GIC 5993ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 6000b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 601bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 60205e2a3deSRob Herring select ARM_PSCI 6034b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 6048e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 60505e2a3deSRob Herring 606ccf50e23SRussell King# 607ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 608ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 609ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 610ccf50e23SRussell King# 6116bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 6126bb8536cSAndreas Färber 613445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 614445d9b30STsahee Zidenberg 615590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 616590b460cSLars Persson 617d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 618d9bfc86dSOleksij Rempel 619a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 620a66c51f9SAlexandre Belloni 62195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 62295b8f20fSRussell King 6231d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 6241d22924eSAnders Berg 6258ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 6268ac49e04SChristian Daudt 6271c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 6281c37fa10SSebastian Hesselbarth 6291da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 6301da177e4SLinus Torvalds 631d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 632d94f944eSAnton Vorontsov 63395b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 63495b8f20fSRussell King 635df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 636df8d742eSBaruch Siach 63795b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 63895b8f20fSRussell King 639e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 640e7736d47SLennert Buytenhek 641a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 642a66c51f9SAlexandre Belloni 6431da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 6441da177e4SLinus Torvalds 64559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 64659d3a193SPaulius Zaleckas 647387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 648387798b3SRob Herring 649389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 650389ee0c2SHaojian Zhuang 651a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 652a66c51f9SAlexandre Belloni 6531da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 6541da177e4SLinus Torvalds 6553f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 6563f7e5815SLennert Buytenhek 6571da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 6581da177e4SLinus Torvalds 659828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 660828989adSSantosh Shilimkar 66175bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig" 66295b8f20fSRussell King 663a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 664a66c51f9SAlexandre Belloni 6653b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 6663b8f5030SCarlo Caione 6679fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig" 6689fb29c73SSugaya Taichi 669a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 670a66c51f9SAlexandre Belloni 67117723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 67217723fd3SJonas Jensen 673312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig" 674312b62b6SDaniel Palmer 675794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 676794d15b2SStanislav Samsonov 677a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 678f682a218SMatthias Brugger 6791d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 6801d3f33d5SShawn Guo 68195b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 68295b8f20fSRussell King 6837bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 6847bffa14cSBrendan Higgins 6859851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 6869851ca57SDaniel Tang 687d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 688d48af15eSTony Lindgren 689d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 6901da177e4SLinus Torvalds 6911dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 6921dbae815STony Lindgren 6939dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 694585cf175STzachi Perelstein 695a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 696a66c51f9SAlexandre Belloni 697387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 698387798b3SRob Herring 699a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig" 700a66c51f9SAlexandre Belloni 70195b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 70295b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 7031da177e4SLinus Torvalds 7048fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 7058fc1b0f8SKumar Gala 70678e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig" 70778e3dbc1SAndreas Färber 70886aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig" 70986aeee4dSAndreas Färber 71095b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 71195b8f20fSRussell King 712d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 713d63dc051SHeiko Stuebner 71471b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig" 715a66c51f9SAlexandre Belloni 716a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 717a66c51f9SAlexandre Belloni 71895b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 719edabd38eSSaeed Bishara 720a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 721a66c51f9SAlexandre Belloni 722387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 723387798b3SRob Herring 724a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 725a21765a7SBen Dooks 72665ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 72765ebcc11SSrinivas Kandagatla 728bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 729bcb84fb4SAlexandre TORGUE 7303b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 7313b52634fSMaxime Ripard 732d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 733d6de5b02SMarc Gonzalez 734c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 735c5f80065SErik Gilling 73695b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 7371da177e4SLinus Torvalds 738ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 739ba56a987SMasahiro Yamada 74095b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 7411da177e4SLinus Torvalds 7421da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 7431da177e4SLinus Torvalds 744ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 745ceade897SRussell King 7466f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 7476f35f9a9STony Prisk 748acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 749acede515SJun Nie 7509a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 7519a45eb69SJosh Cartwright 752499f1640SStefan Agner# ARMv7-M architecture 753499f1640SStefan Agnerconfig ARCH_EFM32 754499f1640SStefan Agner bool "Energy Micro efm32" 755499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 7565c34a4e8SLinus Walleij select GPIOLIB 757499f1640SStefan Agner help 758499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 759499f1640SStefan Agner processors. 760499f1640SStefan Agner 761499f1640SStefan Agnerconfig ARCH_LPC18XX 762499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 763499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 764499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 765499f1640SStefan Agner select ARM_AMBA 766499f1640SStefan Agner select CLKSRC_LPC32XX 767499f1640SStefan Agner select PINCTRL 768499f1640SStefan Agner help 769499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 770499f1640SStefan Agner high performance microcontrollers. 771499f1640SStefan Agner 7721847119dSVladimir Murzinconfig ARCH_MPS2 77317bd274eSBaruch Siach bool "ARM MPS2 platform" 7741847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 7751847119dSVladimir Murzin select ARM_AMBA 7761847119dSVladimir Murzin select CLKSRC_MPS2 7771847119dSVladimir Murzin help 7781847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 7791847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 7801847119dSVladimir Murzin 7811847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 7821847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 7831847119dSVladimir Murzin 7841da177e4SLinus Torvalds# Definitions to make life easier 7851da177e4SLinus Torvaldsconfig ARCH_ACORN 7861da177e4SLinus Torvalds bool 7871da177e4SLinus Torvalds 7887ae1f7ecSLennert Buytenhekconfig PLAT_IOP 7897ae1f7ecSLennert Buytenhek bool 790469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 7917ae1f7ecSLennert Buytenhek 79269b02f6aSLennert Buytenhekconfig PLAT_ORION 79369b02f6aSLennert Buytenhek bool 794bfe45e0bSRussell King select CLKSRC_MMIO 795b1b3f49cSRussell King select COMMON_CLK 796dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 797278b45b0SAndrew Lunn select IRQ_DOMAIN 79869b02f6aSLennert Buytenhek 799abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 800abcda1dcSThomas Petazzoni bool 801abcda1dcSThomas Petazzoni select PLAT_ORION 802abcda1dcSThomas Petazzoni 803bd5ce433SEric Miaoconfig PLAT_PXA 804bd5ce433SEric Miao bool 805bd5ce433SEric Miao 806f4b8b319SRussell Kingconfig PLAT_VERSATILE 807f4b8b319SRussell King bool 808f4b8b319SRussell King 8098636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig" 8101da177e4SLinus Torvalds 811afe4b25eSLennert Buytenhekconfig IWMMXT 812d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 813d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 814d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 815afe4b25eSLennert Buytenhek help 816afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 817afe4b25eSLennert Buytenhek running on a CPU that supports it. 818afe4b25eSLennert Buytenhek 8193b93e7b0SHyok S. Choiif !MMU 8203b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 8213b93e7b0SHyok S. Choiendif 8223b93e7b0SHyok S. Choi 8233e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 8243e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 8253e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 8263e0a07f8SGregory CLEMENT default y 8273e0a07f8SGregory CLEMENT help 8283e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 8293e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 8303e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 8313e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 8323e0a07f8SGregory CLEMENT Workaround: 8333e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 8343e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 8353e0a07f8SGregory CLEMENT instruction 8363e0a07f8SGregory CLEMENT 837f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 838f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 839f0c4b8d6SWill Deacon depends on CPU_V6 840f0c4b8d6SWill Deacon help 841f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 842f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 843f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 844f0c4b8d6SWill Deacon causing the faulting task to livelock. 845f0c4b8d6SWill Deacon 8469cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 8479cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 848e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 8499cba3cccSCatalin Marinas help 8509cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 8519cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 8529cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 8539cba3cccSCatalin Marinas recommended workaround. 8549cba3cccSCatalin Marinas 8557ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 8567ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 8577ce236fcSCatalin Marinas depends on CPU_V7 8587ce236fcSCatalin Marinas help 8597ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 86079403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 8617ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 8627ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 8637ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 8647ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 8657ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 8667ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 8677ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 8687ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 8697ce236fcSCatalin Marinas available in non-secure mode. 8707ce236fcSCatalin Marinas 871855c551fSCatalin Marinasconfig ARM_ERRATA_458693 872855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 873855c551fSCatalin Marinas depends on CPU_V7 87462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 875855c551fSCatalin Marinas help 876855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 877855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 878855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 879855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 880855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 881855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 882855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 883855c551fSCatalin Marinas register may not be available in non-secure mode. 884855c551fSCatalin Marinas 8850516e464SCatalin Marinasconfig ARM_ERRATA_460075 8860516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 8870516e464SCatalin Marinas depends on CPU_V7 88862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 8890516e464SCatalin Marinas help 8900516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 8910516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 8920516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 8930516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 8940516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 8950516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 8960516e464SCatalin Marinas may not be available in non-secure mode. 8970516e464SCatalin Marinas 8989f05027cSWill Deaconconfig ARM_ERRATA_742230 8999f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 9009f05027cSWill Deacon depends on CPU_V7 && SMP 90162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9029f05027cSWill Deacon help 9039f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 9049f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 9059f05027cSWill Deacon between two write operations may not ensure the correct visibility 9069f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 9079f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 9089f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 9099f05027cSWill Deacon the two writes. 9109f05027cSWill Deacon 911a672e99bSWill Deaconconfig ARM_ERRATA_742231 912a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 913a672e99bSWill Deacon depends on CPU_V7 && SMP 91462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 915a672e99bSWill Deacon help 916a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 917a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 918a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 919a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 920a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 921a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 922a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 923a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 924a672e99bSWill Deacon capabilities of the processor. 925a672e99bSWill Deacon 92669155794SJon Medhurstconfig ARM_ERRATA_643719 92769155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 92869155794SJon Medhurst depends on CPU_V7 && SMP 929e5a5de44SRussell King default y 93069155794SJon Medhurst help 93169155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 93269155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 93369155794SJon Medhurst register returns zero when it should return one. The workaround 93469155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 93569155794SJon Medhurst it behave as intended and avoiding data corruption. 93669155794SJon Medhurst 937cdf357f1SWill Deaconconfig ARM_ERRATA_720789 938cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 939e66dc745SDave Martin depends on CPU_V7 940cdf357f1SWill Deacon help 941cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 942cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 943cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 944cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 945cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 946cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 947cdf357f1SWill Deacon entries regardless of the ASID. 948475d92fcSWill Deacon 949475d92fcSWill Deaconconfig ARM_ERRATA_743622 950475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 951475d92fcSWill Deacon depends on CPU_V7 95262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 953475d92fcSWill Deacon help 954475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 955efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 956475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 957475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 958475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 959475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 960475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 961475d92fcSWill Deacon processor. 962475d92fcSWill Deacon 9639a27c27cSWill Deaconconfig ARM_ERRATA_751472 9649a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 965ba90c516SDave Martin depends on CPU_V7 96662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9679a27c27cSWill Deacon help 9689a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 9699a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 9709a27c27cSWill Deacon completion of a following broadcasted operation if the second 9719a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 9729a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 9739a27c27cSWill Deacon 974fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 975fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 976fcbdc5feSWill Deacon depends on CPU_V7 977fcbdc5feSWill Deacon help 978fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 979fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 980fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 981fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 982fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 983fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 984fcbdc5feSWill Deacon 9855dab26afSWill Deaconconfig ARM_ERRATA_754327 9865dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 9875dab26afSWill Deacon depends on CPU_V7 && SMP 9885dab26afSWill Deacon help 9895dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 9905dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 9915dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 9925dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 9935dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 9945dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 9955dab26afSWill Deacon 996145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 997145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 998fd832478SFabio Estevam depends on CPU_V6 999145e10e1SCatalin Marinas help 1000145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1001145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1002145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1003145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1004145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1005145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1006145e10e1SCatalin Marinas is not affected. 1007145e10e1SCatalin Marinas 1008f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1009f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1010f630c1bdSWill Deacon depends on CPU_V7 && SMP 1011f630c1bdSWill Deacon help 1012f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1013f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1014f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1015f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1016f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1017f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1018f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1019f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1020f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1021f630c1bdSWill Deacon 10227253b85cSSimon Hormanconfig ARM_ERRATA_775420 10237253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 10247253b85cSSimon Horman depends on CPU_V7 10257253b85cSSimon Horman help 10267253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 1027cb73737eSGeert Uytterhoeven r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance 10287253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 10297253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 10307253b85cSSimon Horman an abort may occur on cache maintenance. 10317253b85cSSimon Horman 103293dc6887SCatalin Marinasconfig ARM_ERRATA_798181 103393dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 103493dc6887SCatalin Marinas depends on CPU_V7 && SMP 103593dc6887SCatalin Marinas help 103693dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 103793dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 103893dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 103993dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 104093dc6887SCatalin Marinas as the one being invalidated. 104193dc6887SCatalin Marinas 104284b6504fSWill Deaconconfig ARM_ERRATA_773022 104384b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 104484b6504fSWill Deacon depends on CPU_V7 104584b6504fSWill Deacon help 104684b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 104784b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 104884b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 104984b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 105084b6504fSWill Deacon 105162c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 105262c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 105362c0f4a5SDoug Anderson depends on CPU_V7 105462c0f4a5SDoug Anderson help 105562c0f4a5SDoug Anderson This option enables the workaround for: 105662c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 105762c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 105862c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 105962c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 106062c0f4a5SDoug Anderson any Cortex-A12 cores yet. 106162c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 106262c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 106362c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 106462c0f4a5SDoug Anderson 1065416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1066416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1067416bcf21SDoug Anderson depends on CPU_V7 1068416bcf21SDoug Anderson help 1069416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1070416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1071416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1072416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1073416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1074416bcf21SDoug Anderson 10759f6f9354SDoug Andersonconfig ARM_ERRATA_825619 10769f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 10779f6f9354SDoug Anderson depends on CPU_V7 10789f6f9354SDoug Anderson help 10799f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 10809f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 10819f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 10829f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 10839f6f9354SDoug Anderson 1084304009a1SDoug Andersonconfig ARM_ERRATA_857271 1085304009a1SDoug Anderson bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions" 1086304009a1SDoug Anderson depends on CPU_V7 1087304009a1SDoug Anderson help 1088304009a1SDoug Anderson This option enables the workaround for the 857271 Cortex-A12 1089304009a1SDoug Anderson (all revs) erratum. Under very rare timing conditions, the CPU might 1090304009a1SDoug Anderson hang. The workaround is expected to have a < 1% performance impact. 1091304009a1SDoug Anderson 10929f6f9354SDoug Andersonconfig ARM_ERRATA_852421 10939f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 10949f6f9354SDoug Anderson depends on CPU_V7 10959f6f9354SDoug Anderson help 10969f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 10979f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 10989f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 10999f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 11009f6f9354SDoug Anderson 110162c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 110262c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 110362c0f4a5SDoug Anderson depends on CPU_V7 110462c0f4a5SDoug Anderson help 110562c0f4a5SDoug Anderson This option enables the workaround for: 110662c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 110762c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 110862c0f4a5SDoug Anderson any Cortex-A17 cores yet. 110962c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 111062c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 111162c0f4a5SDoug Anderson for and handled. 111262c0f4a5SDoug Anderson 1113304009a1SDoug Andersonconfig ARM_ERRATA_857272 1114304009a1SDoug Anderson bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions" 1115304009a1SDoug Anderson depends on CPU_V7 1116304009a1SDoug Anderson help 1117304009a1SDoug Anderson This option enables the workaround for the 857272 Cortex-A17 erratum. 1118304009a1SDoug Anderson This erratum is not known to be fixed in any A17 revision. 1119304009a1SDoug Anderson This is identical to Cortex-A12 erratum 857271. It is a separate 1120304009a1SDoug Anderson config option from the A12 erratum due to the way errata are checked 1121304009a1SDoug Anderson for and handled. 1122304009a1SDoug Anderson 11231da177e4SLinus Torvaldsendmenu 11241da177e4SLinus Torvalds 11251da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 11261da177e4SLinus Torvalds 11271da177e4SLinus Torvaldsmenu "Bus support" 11281da177e4SLinus Torvalds 11291da177e4SLinus Torvaldsconfig ISA 11301da177e4SLinus Torvalds bool 11311da177e4SLinus Torvalds help 11321da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 11331da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 11341da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 11351da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 11361da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 11371da177e4SLinus Torvalds 1138065909b9SRussell King# Select ISA DMA controller support 11391da177e4SLinus Torvaldsconfig ISA_DMA 11401da177e4SLinus Torvalds bool 1141065909b9SRussell King select ISA_DMA_API 11421da177e4SLinus Torvalds 1143065909b9SRussell King# Select ISA DMA interface 11445cae841bSAl Viroconfig ISA_DMA_API 11455cae841bSAl Viro bool 11465cae841bSAl Viro 1147b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1148b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1149b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1150b080ac8aSMarcelo Roberto Jimenez help 1151b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1152b080ac8aSMarcelo Roberto Jimenez 1153779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220 1154779eb41cSBenjamin Gaignard bool "ARM errata: Cache maintenance by set/way operations can execute out of order" 1155779eb41cSBenjamin Gaignard depends on CPU_V7 1156779eb41cSBenjamin Gaignard help 1157779eb41cSBenjamin Gaignard The v7 ARM states that all cache and branch predictor maintenance 1158779eb41cSBenjamin Gaignard operations that do not specify an address execute, relative to 1159779eb41cSBenjamin Gaignard each other, in program order. 1160779eb41cSBenjamin Gaignard However, because of this erratum, an L2 set/way cache maintenance 1161779eb41cSBenjamin Gaignard operation can overtake an L1 set/way cache maintenance operation. 1162779eb41cSBenjamin Gaignard This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3, 1163779eb41cSBenjamin Gaignard r0p4, r0p5. 1164779eb41cSBenjamin Gaignard 11651da177e4SLinus Torvaldsendmenu 11661da177e4SLinus Torvalds 11671da177e4SLinus Torvaldsmenu "Kernel Features" 11681da177e4SLinus Torvalds 11693b55658aSDave Martinconfig HAVE_SMP 11703b55658aSDave Martin bool 11713b55658aSDave Martin help 11723b55658aSDave Martin This option should be selected by machines which have an SMP- 11733b55658aSDave Martin capable CPU. 11743b55658aSDave Martin 11753b55658aSDave Martin The only effect of this option is to make the SMP-related 11763b55658aSDave Martin options available to the user for configuration. 11773b55658aSDave Martin 11781da177e4SLinus Torvaldsconfig SMP 1179bb2d8130SRussell King bool "Symmetric Multi-Processing" 1180fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1181bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 11823b55658aSDave Martin depends on HAVE_SMP 1183801bb21cSJonathan Austin depends on MMU || ARM_MPU 11840361748fSArnd Bergmann select IRQ_WORK 11851da177e4SLinus Torvalds help 11861da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 11874a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 11884a474157SRobert Graffham than one CPU, say Y. 11891da177e4SLinus Torvalds 11904a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 11911da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 11924a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 11934a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 11944a474157SRobert Graffham will run faster if you say N here. 11951da177e4SLinus Torvalds 1196cb1aaebeSMauro Carvalho Chehab See also <file:Documentation/x86/i386/IO-APIC.rst>, 11974f4cfa6cSMauro Carvalho Chehab <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at 119850a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 11991da177e4SLinus Torvalds 12001da177e4SLinus Torvalds If you don't know what to do here, say N. 12011da177e4SLinus Torvalds 1202f00ec48fSRussell Kingconfig SMP_ON_UP 12035744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1204801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1205f00ec48fSRussell King default y 1206f00ec48fSRussell King help 1207f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1208f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1209f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1210f00ec48fSRussell King savings. 1211f00ec48fSRussell King 1212f00ec48fSRussell King If you don't know what to do here, say Y. 1213f00ec48fSRussell King 1214c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1215c9018aabSVincent Guittot bool "Support cpu topology definition" 1216c9018aabSVincent Guittot depends on SMP && CPU_V7 1217c9018aabSVincent Guittot default y 1218c9018aabSVincent Guittot help 1219c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1220c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1221c9018aabSVincent Guittot topology of an ARM System. 1222c9018aabSVincent Guittot 1223c9018aabSVincent Guittotconfig SCHED_MC 1224c9018aabSVincent Guittot bool "Multi-core scheduler support" 1225c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1226c9018aabSVincent Guittot help 1227c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1228c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1229c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1230c9018aabSVincent Guittot 1231c9018aabSVincent Guittotconfig SCHED_SMT 1232c9018aabSVincent Guittot bool "SMT scheduler support" 1233c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1234c9018aabSVincent Guittot help 1235c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1236c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1237c9018aabSVincent Guittot places. If unsure say N here. 1238c9018aabSVincent Guittot 1239a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1240a8cbcd92SRussell King bool 1241a8cbcd92SRussell King help 12428f433ec4SGeert Uytterhoeven This option enables support for the ARM snoop control unit 1243a8cbcd92SRussell King 12448a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1245022c03a2SMarc Zyngier bool "Architected timer support" 1246022c03a2SMarc Zyngier depends on CPU_V7 12478a4da6e3SMark Rutland select ARM_ARCH_TIMER 1248022c03a2SMarc Zyngier help 1249022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1250022c03a2SMarc Zyngier 1251f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1252f32f4ce2SRussell King bool 1253f32f4ce2SRussell King help 1254f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1255f32f4ce2SRussell King 1256e8db288eSNicolas Pitreconfig MCPM 1257e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1258e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1259e8db288eSNicolas Pitre help 1260e8db288eSNicolas Pitre This option provides the common power management infrastructure 1261e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1262e8db288eSNicolas Pitre systems. 1263e8db288eSNicolas Pitre 1264ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1265ebf4a5c5SHaojian Zhuang bool 1266ebf4a5c5SHaojian Zhuang depends on MCPM 1267ebf4a5c5SHaojian Zhuang help 1268ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1269ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1270ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1271ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1272ebf4a5c5SHaojian Zhuang 12731c33be57SNicolas Pitreconfig BIG_LITTLE 12741c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 12751c33be57SNicolas Pitre depends on CPU_V7 && SMP 12761c33be57SNicolas Pitre select MCPM 12771c33be57SNicolas Pitre help 12781c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 12791c33be57SNicolas Pitre system architecture. 12801c33be57SNicolas Pitre 12811c33be57SNicolas Pitreconfig BL_SWITCHER 12821c33be57SNicolas Pitre bool "big.LITTLE switcher support" 12836c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 128451aaf81fSRussell King select CPU_PM 12851c33be57SNicolas Pitre help 12861c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 12871c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 12881c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 12891c33be57SNicolas Pitre 1290b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1291b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1292b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1293b22537c6SNicolas Pitre help 1294b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1295b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1296b22537c6SNicolas Pitre debugging purposes only. 1297b22537c6SNicolas Pitre 12988d5796d2SLennert Buytenhekchoice 12998d5796d2SLennert Buytenhek prompt "Memory split" 1300006fa259SRussell King depends on MMU 13018d5796d2SLennert Buytenhek default VMSPLIT_3G 13028d5796d2SLennert Buytenhek help 13038d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 13048d5796d2SLennert Buytenhek 13058d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 13068d5796d2SLennert Buytenhek option alone! 13078d5796d2SLennert Buytenhek 13088d5796d2SLennert Buytenhek config VMSPLIT_3G 13098d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 131063ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1311bbeedfdaSYisheng Xie depends on !ARM_LPAE 131263ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 13138d5796d2SLennert Buytenhek config VMSPLIT_2G 13148d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 13158d5796d2SLennert Buytenhek config VMSPLIT_1G 13168d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 13178d5796d2SLennert Buytenhekendchoice 13188d5796d2SLennert Buytenhek 13198d5796d2SLennert Buytenhekconfig PAGE_OFFSET 13208d5796d2SLennert Buytenhek hex 1321006fa259SRussell King default PHYS_OFFSET if !MMU 13228d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 13238d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 132463ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 13258d5796d2SLennert Buytenhek default 0xC0000000 13268d5796d2SLennert Buytenhek 13271da177e4SLinus Torvaldsconfig NR_CPUS 13281da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 13291da177e4SLinus Torvalds range 2 32 13301da177e4SLinus Torvalds depends on SMP 13311da177e4SLinus Torvalds default "4" 13321da177e4SLinus Torvalds 1333a054a811SRussell Kingconfig HOTPLUG_CPU 133400b7dedeSRussell King bool "Support for hot-pluggable CPUs" 133540b31360SStephen Rothwell depends on SMP 13361b5ba350SDietmar Eggemann select GENERIC_IRQ_MIGRATION 1337a054a811SRussell King help 1338a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1339a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1340a054a811SRussell King 13412bdd424fSWill Deaconconfig ARM_PSCI 13422bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1343e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1344be120397SMark Rutland select ARM_PSCI_FW 13452bdd424fSWill Deacon help 13462bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 13472bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 13482bdd424fSWill Deacon management operations described in ARM document number ARM DEN 13492bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 13502bdd424fSWill Deacon ARM processors"). 13512bdd424fSWill Deacon 13522a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 13532a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 13542a6ad871SMaxime Ripard# selected platforms. 135544986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 135644986ab0SPeter De Schrijver (NVIDIA) int 1357139358beSMarek Vasut default 2048 if ARCH_SOCFPGA 1358d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1359a3ee4feaSTao Ren ARCH_ZYNQ || ARCH_ASPEED 1360aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1361aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1362eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 136306b851e5SOlof Johansson default 392 if ARCH_U8500 136401bb914cSTony Prisk default 352 if ARCH_VT8500 13657b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 13662a6ad871SMaxime Ripard default 264 if MACH_H4700 136744986ab0SPeter De Schrijver (NVIDIA) default 0 136844986ab0SPeter De Schrijver (NVIDIA) help 136944986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 137044986ab0SPeter De Schrijver (NVIDIA) 137144986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 137244986ab0SPeter De Schrijver (NVIDIA) 1373c9218b16SRussell Kingconfig HZ_FIXED 1374f8065813SRussell King int 1375da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 13761164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 137747d84682SRussell King default 0 1378c9218b16SRussell King 1379c9218b16SRussell Kingchoice 138047d84682SRussell King depends on HZ_FIXED = 0 1381c9218b16SRussell King prompt "Timer frequency" 1382c9218b16SRussell King 1383c9218b16SRussell Kingconfig HZ_100 1384c9218b16SRussell King bool "100 Hz" 1385c9218b16SRussell King 1386c9218b16SRussell Kingconfig HZ_200 1387c9218b16SRussell King bool "200 Hz" 1388c9218b16SRussell King 1389c9218b16SRussell Kingconfig HZ_250 1390c9218b16SRussell King bool "250 Hz" 1391c9218b16SRussell King 1392c9218b16SRussell Kingconfig HZ_300 1393c9218b16SRussell King bool "300 Hz" 1394c9218b16SRussell King 1395c9218b16SRussell Kingconfig HZ_500 1396c9218b16SRussell King bool "500 Hz" 1397c9218b16SRussell King 1398c9218b16SRussell Kingconfig HZ_1000 1399c9218b16SRussell King bool "1000 Hz" 1400c9218b16SRussell King 1401c9218b16SRussell Kingendchoice 1402c9218b16SRussell King 1403c9218b16SRussell Kingconfig HZ 1404c9218b16SRussell King int 140547d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1406c9218b16SRussell King default 100 if HZ_100 1407c9218b16SRussell King default 200 if HZ_200 1408c9218b16SRussell King default 250 if HZ_250 1409c9218b16SRussell King default 300 if HZ_300 1410c9218b16SRussell King default 500 if HZ_500 1411c9218b16SRussell King default 1000 1412c9218b16SRussell King 1413c9218b16SRussell Kingconfig SCHED_HRTICK 1414c9218b16SRussell King def_bool HIGH_RES_TIMERS 1415f8065813SRussell King 141616c79651SCatalin Marinasconfig THUMB2_KERNEL 1417bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 14184477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1419bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 142089bace65SArnd Bergmann select ARM_UNWIND 142116c79651SCatalin Marinas help 142216c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 142375fea300SNicolas Pitre Thumb-2 mode. 142416c79651SCatalin Marinas 142516c79651SCatalin Marinas If unsure, say N. 142616c79651SCatalin Marinas 142742f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 142842f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 142942f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 143042f25bddSNicolas Pitre default y 143142f25bddSNicolas Pitre help 143242f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 143342f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 143442f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 143542f25bddSNicolas Pitre and udiv instructions that can be used to implement those 143642f25bddSNicolas Pitre functions. 143742f25bddSNicolas Pitre 143842f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 143942f25bddSNicolas Pitre replace the first two instructions of these library functions 144042f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 144142f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 144242f25bddSNicolas Pitre and less power intensive than running the original library 144342f25bddSNicolas Pitre code to do integer division. 144442f25bddSNicolas Pitre 1445704bdda0SNicolas Pitreconfig AEABI 1446a05b9608SNick Desaulniers bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \ 1447a05b9608SNick Desaulniers !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG 1448a05b9608SNick Desaulniers default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG 1449704bdda0SNicolas Pitre help 1450704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1451704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1452704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1453704bdda0SNicolas Pitre 1454704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1455704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1456704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1457704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1458704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1459704bdda0SNicolas Pitre 1460704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1461704bdda0SNicolas Pitre 14626c90c872SNicolas Pitreconfig OABI_COMPAT 1463a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1464d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 14656c90c872SNicolas Pitre help 14666c90c872SNicolas Pitre This option preserves the old syscall interface along with the 14676c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 14686c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 14696c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 14706c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 14716c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 147291702175SKees Cook 147391702175SKees Cook The seccomp filter system will not be available when this is 147491702175SKees Cook selected, since there is no way yet to sensibly distinguish 147591702175SKees Cook between calling conventions during filtering. 147691702175SKees Cook 14776c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 14786c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 14796c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 14806c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1481b02f8467SKees Cook at all). If in doubt say N. 14826c90c872SNicolas Pitre 1483fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL 148405944d74SRussell King bool 148505944d74SRussell King 1486fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE 1487fb597f2aSGregory Fong bool 1488fb597f2aSGregory Fong 148905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 149005944d74SRussell King bool 1491fb597f2aSGregory Fong select SPARSEMEM_STATIC if SPARSEMEM 149207a2f737SRussell King 1493053a96caSNicolas Pitreconfig HIGHMEM 1494e8db89a2SRussell King bool "High Memory Support" 1495e8db89a2SRussell King depends on MMU 1496053a96caSNicolas Pitre help 1497053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1498053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1499053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1500053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1501053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1502053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1503053a96caSNicolas Pitre 1504053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1505053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1506053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1507053a96caSNicolas Pitre 1508053a96caSNicolas Pitre If unsure, say n. 1509053a96caSNicolas Pitre 151065cec8e3SRussell Kingconfig HIGHPTE 15119a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 151265cec8e3SRussell King depends on HIGHMEM 15139a431bd5SRussell King default y 1514b4d103d1SRussell King help 1515b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1516b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1517b4d103d1SRussell King precious low memory, eventually leading to low memory being 1518b4d103d1SRussell King consumed by page tables. Setting this option will allow 1519b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 152065cec8e3SRussell King 1521a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1522a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1523a5e090acSRussell King depends on MMU && !ARM_LPAE 15241b8873a0SJamie Iles default y 15251b8873a0SJamie Iles help 1526a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1527a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1528a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1529a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1530a5e090acSRussell King fault when dereferenced. 1531a5e090acSRussell King 1532a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1533a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1534a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 1535c80d79d7SYasunori Goto 1536c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS 1537fa8ad788SMark Rutland def_bool y 1538fa8ad788SMark Rutland depends on ARM_PMU 15391b8873a0SJamie Iles 15401355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 15411355e2a6SCatalin Marinas def_bool y 15421355e2a6SCatalin Marinas depends on ARM_LPAE 15431355e2a6SCatalin Marinas 15448d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 15458d962507SCatalin Marinas def_bool y 15468d962507SCatalin Marinas depends on ARM_LPAE 15478d962507SCatalin Marinas 15484bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 15494bfab203SSteven Capper def_bool y 15504bfab203SSteven Capper 15517d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 15527d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 15537d485f64SArd Biesheuvel depends on MODULES 1554e7229f7dSAnders Roxell default y 15557d485f64SArd Biesheuvel help 15567d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 15577d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 15587d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 15597d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 15607d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 15617d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 15627d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 15637d485f64SArd Biesheuvel the same. 15647d485f64SArd Biesheuvel 1565e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1566e7229f7dSAnders Roxell configurations. If unsure, say y. 15677d485f64SArd Biesheuvel 1568c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 156936d6c928SUlrich Hecht int "Maximum zone order" 1570898f08e1SYegor Yefremov default "12" if SOC_AM33XX 15716d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1572c1b2d970SMagnus Damm default "11" 1573c1b2d970SMagnus Damm help 1574c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1575c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1576c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1577c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1578c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1579c1b2d970SMagnus Damm increase this value. 1580c1b2d970SMagnus Damm 1581c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1582c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1583c1b2d970SMagnus Damm 15841da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 15851da177e4SLinus Torvalds bool 1586f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 15871da177e4SLinus Torvalds default y if !ARCH_EBSA110 1588e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 15891da177e4SLinus Torvalds help 15901da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 15911da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 15921da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 15931da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 15941da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 15951da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 15961da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 15971da177e4SLinus Torvalds 159839ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 159938ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 160038ef2ad5SLinus Walleij depends on MMU 160139ec58f3SLennert Buytenhek default y if CPU_FEROCEON 160239ec58f3SLennert Buytenhek help 160339ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 160439ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 160539ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 160639ec58f3SLennert Buytenhek 160739ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 160839ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 160939ec58f3SLennert Buytenhek such copy operations with large buffers. 161039ec58f3SLennert Buytenhek 161139ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 161239ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 161339ec58f3SLennert Buytenhek 161402c2433bSStefano Stabelliniconfig PARAVIRT 161502c2433bSStefano Stabellini bool "Enable paravirtualization code" 161602c2433bSStefano Stabellini help 161702c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 161802c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 161902c2433bSStefano Stabellini over full virtualization. 162002c2433bSStefano Stabellini 162102c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 162202c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 162302c2433bSStefano Stabellini select PARAVIRT 162402c2433bSStefano Stabellini help 162502c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 162602c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 162702c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 162802c2433bSStefano Stabellini that, there can be a small performance impact. 162902c2433bSStefano Stabellini 163002c2433bSStefano Stabellini If in doubt, say N here. 163102c2433bSStefano Stabellini 1632eff8d644SStefano Stabelliniconfig XEN_DOM0 1633eff8d644SStefano Stabellini def_bool y 1634eff8d644SStefano Stabellini depends on XEN 1635eff8d644SStefano Stabellini 1636eff8d644SStefano Stabelliniconfig XEN 1637c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 163885323a99SIan Campbell depends on ARM && AEABI && OF 1639f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 164085323a99SIan Campbell depends on !GENERIC_ATOMIC64 16417693deccSUwe Kleine-König depends on MMU 164251aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 164317b7ab80SStefano Stabellini select ARM_PSCI 1644f21254cdSChristoph Hellwig select SWIOTLB 164583862ccfSStefano Stabellini select SWIOTLB_XEN 164602c2433bSStefano Stabellini select PARAVIRT 1647eff8d644SStefano Stabellini help 1648eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1649eff8d644SStefano Stabellini 1650189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK 1651189af465SArd Biesheuvel bool "Use a unique stack canary value for each task" 1652189af465SArd Biesheuvel depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA 1653189af465SArd Biesheuvel select GCC_PLUGIN_ARM_SSP_PER_TASK 1654189af465SArd Biesheuvel default y 1655189af465SArd Biesheuvel help 1656189af465SArd Biesheuvel Due to the fact that GCC uses an ordinary symbol reference from 1657189af465SArd Biesheuvel which to load the value of the stack canary, this value can only 1658189af465SArd Biesheuvel change at reboot time on SMP systems, and all tasks running in the 1659189af465SArd Biesheuvel kernel's address space are forced to use the same canary value for 1660189af465SArd Biesheuvel the entire duration that the system is up. 1661189af465SArd Biesheuvel 1662189af465SArd Biesheuvel Enable this option to switch to a different method that uses a 1663189af465SArd Biesheuvel different canary value for each task. 1664189af465SArd Biesheuvel 16651da177e4SLinus Torvaldsendmenu 16661da177e4SLinus Torvalds 16671da177e4SLinus Torvaldsmenu "Boot options" 16681da177e4SLinus Torvalds 16699eb8f674SGrant Likelyconfig USE_OF 16709eb8f674SGrant Likely bool "Flattened Device Tree support" 1671b1b3f49cSRussell King select IRQ_DOMAIN 16729eb8f674SGrant Likely select OF 16739eb8f674SGrant Likely help 16749eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 16759eb8f674SGrant Likely 1676bd51e2f5SNicolas Pitreconfig ATAGS 1677bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1678bd51e2f5SNicolas Pitre default y 1679bd51e2f5SNicolas Pitre help 1680bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1681bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1682bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1683bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1684bd51e2f5SNicolas Pitre leave this to y. 1685bd51e2f5SNicolas Pitre 1686bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1687bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1688bd51e2f5SNicolas Pitre depends on ATAGS 1689bd51e2f5SNicolas Pitre help 1690bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1691bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1692bd51e2f5SNicolas Pitre 16931da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 16941da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 16951da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 16961da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 169739c3e304SChris Packham default 0x0 16981da177e4SLinus Torvalds help 16991da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 17001da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 17011da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 17021da177e4SLinus Torvalds value in their defconfig file. 17031da177e4SLinus Torvalds 17041da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 17051da177e4SLinus Torvalds 17061da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 17071da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 170839c3e304SChris Packham default 0x0 17091da177e4SLinus Torvalds help 1710f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1711f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1712f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1713f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1714f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1715f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 17161da177e4SLinus Torvalds 17171da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 17181da177e4SLinus Torvalds 17191da177e4SLinus Torvaldsconfig ZBOOT_ROM 17201da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 17211da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 172210968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 17231da177e4SLinus Torvalds help 17241da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 17251da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 17261da177e4SLinus Torvalds 1727e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1728e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 172910968131SRussell King depends on OF 1730e2a6a3aaSJohn Bonesio help 1731e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1732e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1733e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1734e2a6a3aaSJohn Bonesio 1735e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1736e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1737e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1738e2a6a3aaSJohn Bonesio 1739e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1740e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1741e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1742e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1743e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1744e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1745e2a6a3aaSJohn Bonesio to this option. 1746e2a6a3aaSJohn Bonesio 1747b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1748b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1749b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1750b90b9a38SNicolas Pitre help 1751b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1752b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1753b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1754b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1755b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1756b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1757b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1758b90b9a38SNicolas Pitre 1759d0f34a11SGenoud Richardchoice 1760d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1761d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1762d0f34a11SGenoud Richard 1763d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1764d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1765d0f34a11SGenoud Richard help 1766d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1767d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1768d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1769d0f34a11SGenoud Richard 1770d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1771d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1772d0f34a11SGenoud Richard help 1773d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1774d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1775d0f34a11SGenoud Richard 1776d0f34a11SGenoud Richardendchoice 1777d0f34a11SGenoud Richard 17781da177e4SLinus Torvaldsconfig CMDLINE 17791da177e4SLinus Torvalds string "Default kernel command string" 17801da177e4SLinus Torvalds default "" 17811da177e4SLinus Torvalds help 17821da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 17831da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 17841da177e4SLinus Torvalds architectures, you should supply some command-line options at build 17851da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 17861da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 17871da177e4SLinus Torvalds 17884394c124SVictor Boiviechoice 17894394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 17904394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1791bd51e2f5SNicolas Pitre depends on ATAGS 17924394c124SVictor Boivie 17934394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 17944394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 17954394c124SVictor Boivie help 17964394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 17974394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 17984394c124SVictor Boivie string provided in CMDLINE will be used. 17994394c124SVictor Boivie 18004394c124SVictor Boivieconfig CMDLINE_EXTEND 18014394c124SVictor Boivie bool "Extend bootloader kernel arguments" 18024394c124SVictor Boivie help 18034394c124SVictor Boivie The command-line arguments provided by the boot loader will be 18044394c124SVictor Boivie appended to the default kernel command string. 18054394c124SVictor Boivie 180692d2040dSAlexander Hollerconfig CMDLINE_FORCE 180792d2040dSAlexander Holler bool "Always use the default kernel command string" 180892d2040dSAlexander Holler help 180992d2040dSAlexander Holler Always use the default kernel command string, even if the boot 181092d2040dSAlexander Holler loader passes other arguments to the kernel. 181192d2040dSAlexander Holler This is useful if you cannot or don't want to change the 181292d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 18134394c124SVictor Boivieendchoice 181492d2040dSAlexander Holler 18151da177e4SLinus Torvaldsconfig XIP_KERNEL 18161da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 181710968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 18181da177e4SLinus Torvalds help 18191da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 18201da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 18211da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 18221da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 18231da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 18241da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 18251da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 18261da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 18271da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 18281da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 18291da177e4SLinus Torvalds 18301da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 18311da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 18321da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 18331da177e4SLinus Torvalds 18341da177e4SLinus Torvalds If unsure, say N. 18351da177e4SLinus Torvalds 18361da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 18371da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 18381da177e4SLinus Torvalds depends on XIP_KERNEL 18391da177e4SLinus Torvalds default "0x00080000" 18401da177e4SLinus Torvalds help 18411da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 18421da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 18431da177e4SLinus Torvalds own flash usage. 18441da177e4SLinus Torvalds 1845ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 1846ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 1847ca8b5d97SNicolas Pitre depends on XIP_KERNEL 1848ca8b5d97SNicolas Pitre select ZLIB_INFLATE 1849ca8b5d97SNicolas Pitre help 1850ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 1851ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 1852ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 1853ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 1854ca8b5d97SNicolas Pitre slightly longer boot delay. 1855ca8b5d97SNicolas Pitre 1856c587e4a6SRichard Purdieconfig KEXEC 1857c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 185819ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 185976950f71SVincenzo Frascino depends on MMU 18602965faa5SDave Young select KEXEC_CORE 1861c587e4a6SRichard Purdie help 1862c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1863c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 186401dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1865c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1866c587e4a6SRichard Purdie 1867c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1868c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1869bf220695SGeert Uytterhoeven initially work for you. 1870c587e4a6SRichard Purdie 18714cd9d6f7SRichard Purdieconfig ATAGS_PROC 18724cd9d6f7SRichard Purdie bool "Export atags in procfs" 1873bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1874b98d7291SUli Luckas default y 18754cd9d6f7SRichard Purdie help 18764cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 18774cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 18784cd9d6f7SRichard Purdie 1879cb5d39b3SMika Westerbergconfig CRASH_DUMP 1880cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 1881cb5d39b3SMika Westerberg help 1882cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 1883cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 1884cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 1885cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 1886cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 1887cb5d39b3SMika Westerberg memory address not used by the main kernel 1888cb5d39b3SMika Westerberg 1889330d4810SMauro Carvalho Chehab For more details see Documentation/admin-guide/kdump/kdump.rst 1890cb5d39b3SMika Westerberg 1891e69edc79SEric Miaoconfig AUTO_ZRELADDR 1892e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 1893e69edc79SEric Miao help 1894e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 1895e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 1896e69edc79SEric Miao will be determined at run-time by masking the current IP with 1897e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 1898e69edc79SEric Miao from start of memory. 1899e69edc79SEric Miao 190081a0bc39SRoy Franzconfig EFI_STUB 190181a0bc39SRoy Franz bool 190281a0bc39SRoy Franz 190381a0bc39SRoy Franzconfig EFI 190481a0bc39SRoy Franz bool "UEFI runtime support" 190581a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 190681a0bc39SRoy Franz select UCS2_STRING 190781a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 190881a0bc39SRoy Franz select EFI_STUB 19092e0eb483SAtish Patra select EFI_GENERIC_STUB 191081a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 1911a7f7f624SMasahiro Yamada help 191281a0bc39SRoy Franz This option provides support for runtime services provided 191381a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 191481a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 191581a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 191681a0bc39SRoy Franz is only useful for kernels that may run on systems that have 191781a0bc39SRoy Franz UEFI firmware. 191881a0bc39SRoy Franz 1919bb817befSArd Biesheuvelconfig DMI 1920bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 1921bb817befSArd Biesheuvel depends on EFI 1922bb817befSArd Biesheuvel default y 1923bb817befSArd Biesheuvel help 1924bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 1925bb817befSArd Biesheuvel 1926bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 1927bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 1928bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 1929bb817befSArd Biesheuvel 1930bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 1931bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 1932bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 1933bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 1934bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 1935bb817befSArd Biesheuvel 19361da177e4SLinus Torvaldsendmenu 19371da177e4SLinus Torvalds 1938ac9d7efcSRussell Kingmenu "CPU Power Management" 19391da177e4SLinus Torvalds 19401da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 19411da177e4SLinus Torvalds 1942ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 1943ac9d7efcSRussell King 1944ac9d7efcSRussell Kingendmenu 1945ac9d7efcSRussell King 19461da177e4SLinus Torvaldsmenu "Floating point emulation" 19471da177e4SLinus Torvalds 19481da177e4SLinus Torvaldscomment "At least one emulation must be selected" 19491da177e4SLinus Torvalds 19501da177e4SLinus Torvaldsconfig FPE_NWFPE 19511da177e4SLinus Torvalds bool "NWFPE math emulation" 1952593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 1953a7f7f624SMasahiro Yamada help 19541da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 19551da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 19561da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 19571da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 19581da177e4SLinus Torvalds 19591da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 19601da177e4SLinus Torvalds early in the bootup. 19611da177e4SLinus Torvalds 19621da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 19631da177e4SLinus Torvalds bool "Support extended precision" 1964bedf142bSLennert Buytenhek depends on FPE_NWFPE 19651da177e4SLinus Torvalds help 19661da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 19671da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 19681da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 19691da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 19701da177e4SLinus Torvalds floating point emulator without any good reason. 19711da177e4SLinus Torvalds 19721da177e4SLinus Torvalds You almost surely want to say N here. 19731da177e4SLinus Torvalds 19741da177e4SLinus Torvaldsconfig FPE_FASTFPE 19751da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 1976d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 1977a7f7f624SMasahiro Yamada help 19781da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 19791da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 19801da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 19811da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 19821da177e4SLinus Torvalds 19831da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 19841da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 19851da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 19861da177e4SLinus Torvalds choose NWFPE. 19871da177e4SLinus Torvalds 19881da177e4SLinus Torvaldsconfig VFP 19891da177e4SLinus Torvalds bool "VFP-format floating point maths" 1990e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 19911da177e4SLinus Torvalds help 19921da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 19931da177e4SLinus Torvalds if your hardware includes a VFP unit. 19941da177e4SLinus Torvalds 1995dc7a12bdSMauro Carvalho Chehab Please see <file:Documentation/arm/vfp/release-notes.rst> for 19961da177e4SLinus Torvalds release notes and additional status information. 19971da177e4SLinus Torvalds 19981da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 19991da177e4SLinus Torvalds 200025ebee02SCatalin Marinasconfig VFPv3 200125ebee02SCatalin Marinas bool 200225ebee02SCatalin Marinas depends on VFP 200325ebee02SCatalin Marinas default y if CPU_V7 200425ebee02SCatalin Marinas 2005b5872db4SCatalin Marinasconfig NEON 2006b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2007b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2008b5872db4SCatalin Marinas help 2009b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2010b5872db4SCatalin Marinas Extension. 2011b5872db4SCatalin Marinas 201273c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 201373c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2014c4a30c3bSRussell King depends on NEON && AEABI 201573c132c1SArd Biesheuvel help 201673c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 201773c132c1SArd Biesheuvel 20181da177e4SLinus Torvaldsendmenu 20191da177e4SLinus Torvalds 20201da177e4SLinus Torvaldsmenu "Power management options" 20211da177e4SLinus Torvalds 2022eceab4acSRussell Kingsource "kernel/power/Kconfig" 20231da177e4SLinus Torvalds 2024f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 202519a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2026f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2027f4cb5700SJohannes Berg def_bool y 2028f4cb5700SJohannes Berg 202915e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 20308b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 20311b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 203215e0d9e3SArnd Bergmann 2033603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2034603fb42aSSebastian Capella bool 2035603fb42aSSebastian Capella depends on MMU 2036603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2037603fb42aSSebastian Capella 20381da177e4SLinus Torvaldsendmenu 20391da177e4SLinus Torvalds 2040916f743dSKumar Galasource "drivers/firmware/Kconfig" 2041916f743dSKumar Gala 2042652ccae5SArd Biesheuvelif CRYPTO 2043652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2044652ccae5SArd Biesheuvelendif 20452cbd1cc3SStefan Agner 20462cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler" 2047