11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 47463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 52b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 9d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 104badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 11017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 120cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 13b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 14ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 15171b3f0dSRussell King select CLONE_BACKWARDS 16b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 17dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 1836d0fd21SLaura Abbott select GENERIC_ALLOCATOR 194477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 20b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 21171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 22b1b3f49cSRussell King select GENERIC_IRQ_PROBE 23b1b3f49cSRussell King select GENERIC_IRQ_SHOW 247c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 25b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2638ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 27b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 28b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 29b1b3f49cSRussell King select GENERIC_STRNLEN_USER 30a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 31b1b3f49cSRussell King select HARDIRQS_SW_RESEND 327a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 330b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 3409f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 355cbad0ebSJason Wessel select HAVE_ARCH_KGDB 3691702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 370693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 38b1b3f49cSRussell King select HAVE_BPF_JIT 3951aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 40171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 41b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 42b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 43b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 44b1b3f49cSRussell King select HAVE_DMA_ATTRS 45b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 46b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 47dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 48b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 49b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 50b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 51b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 52b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 53b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 5487c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 55b1b3f49cSRussell King select HAVE_KERNEL_GZIP 56f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 57b1b3f49cSRussell King select HAVE_KERNEL_LZMA 58b1b3f49cSRussell King select HAVE_KERNEL_LZO 59b1b3f49cSRussell King select HAVE_KERNEL_XZ 60856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 619edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 62b1b3f49cSRussell King select HAVE_MEMBLOCK 63171b3f0dSRussell King select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 64b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 650dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 667ada189fSJamie Iles select HAVE_PERF_EVENTS 6749863894SWill Deacon select HAVE_PERF_REGS 6849863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 69a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 70e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 71b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 72af1839ebSCatalin Marinas select HAVE_UID16 7331c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 74da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 75171b3f0dSRussell King select MODULES_USE_ELF_REL 7684f452b1SSantosh Shilimkar select NO_BOOTMEM 77171b3f0dSRussell King select OLD_SIGACTION 78171b3f0dSRussell King select OLD_SIGSUSPEND3 79b1b3f49cSRussell King select PERF_USE_VMALLOC 80b1b3f49cSRussell King select RTC_LIB 81b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 82171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 83171b3f0dSRussell King # according to that. Thanks. 841da177e4SLinus Torvalds help 851da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 86f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 871da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 881da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 891da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 901da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 911da177e4SLinus Torvalds 9274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 93308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 9474facffeSRussell King bool 9574facffeSRussell King 964ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 974ce63fcdSMarek Szyprowski bool 984ce63fcdSMarek Szyprowski 994ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1004ce63fcdSMarek Szyprowski bool 101b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 102b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1034ce63fcdSMarek Szyprowski 10460460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 10560460abfSSeung-Woo Kim 10660460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 10760460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 10860460abfSSeung-Woo Kim range 4 9 10960460abfSSeung-Woo Kim default 8 11060460abfSSeung-Woo Kim help 11160460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 11260460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 11360460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 11460460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 11560460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 11660460abfSSeung-Woo Kim virtual space with just a few allocations. 11760460abfSSeung-Woo Kim 11860460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 11960460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 12060460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 12160460abfSSeung-Woo Kim by the PAGE_SIZE. 12260460abfSSeung-Woo Kim 12360460abfSSeung-Woo Kimendif 12460460abfSSeung-Woo Kim 1250b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1260b05da72SHans Ulli Kroll bool 1270b05da72SHans Ulli Kroll 12875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12975e7153aSRalf Baechle bool 13075e7153aSRalf Baechle 131bc581770SLinus Walleijconfig HAVE_TCM 132bc581770SLinus Walleij bool 133bc581770SLinus Walleij select GENERIC_ALLOCATOR 134bc581770SLinus Walleij 135e119bfffSRussell Kingconfig HAVE_PROC_CPU 136e119bfffSRussell King bool 137e119bfffSRussell King 138ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1395ea81769SAl Viro bool 1405ea81769SAl Viro 1411da177e4SLinus Torvaldsconfig EISA 1421da177e4SLinus Torvalds bool 1431da177e4SLinus Torvalds ---help--- 1441da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1451da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1461da177e4SLinus Torvalds 1471da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1481da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1491da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1501da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1511da177e4SLinus Torvalds 1521da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1531da177e4SLinus Torvalds 1541da177e4SLinus Torvalds Otherwise, say N. 1551da177e4SLinus Torvalds 1561da177e4SLinus Torvaldsconfig SBUS 1571da177e4SLinus Torvalds bool 1581da177e4SLinus Torvalds 159f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 160f16fb1ecSRussell King bool 161f16fb1ecSRussell King default y 162f16fb1ecSRussell King 163f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 164f76e9154SNicolas Pitre bool 165f76e9154SNicolas Pitre depends on !SMP 166f76e9154SNicolas Pitre default y 167f76e9154SNicolas Pitre 168f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 169f16fb1ecSRussell King bool 170f16fb1ecSRussell King default y 171f16fb1ecSRussell King 1727ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1737ad1bcb2SRussell King bool 1747ad1bcb2SRussell King default y 1757ad1bcb2SRussell King 1761da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1771da177e4SLinus Torvalds bool 1788a87411bSWill Deacon default y 1791da177e4SLinus Torvalds 180f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 181f0d1b0b3SDavid Howells bool 182f0d1b0b3SDavid Howells 183f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 184f0d1b0b3SDavid Howells bool 185f0d1b0b3SDavid Howells 1864a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1874a1b5733SEduardo Valentin bool 1884a1b5733SEduardo Valentin 189b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 190b89c3b16SAkinobu Mita bool 191b89c3b16SAkinobu Mita default y 192b89c3b16SAkinobu Mita 1931da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1941da177e4SLinus Torvalds bool 1951da177e4SLinus Torvalds default y 1961da177e4SLinus Torvalds 197a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 198a08b6b79Sviro@ZenIV.linux.org.uk bool 199a08b6b79Sviro@ZenIV.linux.org.uk 2005ac6da66SChristoph Lameterconfig ZONE_DMA 2015ac6da66SChristoph Lameter bool 2025ac6da66SChristoph Lameter 203ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 204ccd7ab7fSFUJITA Tomonori def_bool y 205ccd7ab7fSFUJITA Tomonori 206c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 207c7edc9e3SDavid A. Long def_bool y 208c7edc9e3SDavid A. Long 20958af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21058af4a24SRob Herring bool 21158af4a24SRob Herring 2121da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2131da177e4SLinus Torvalds bool 2141da177e4SLinus Torvalds 2151da177e4SLinus Torvaldsconfig FIQ 2161da177e4SLinus Torvalds bool 2171da177e4SLinus Torvalds 21813a5045dSRob Herringconfig NEED_RET_TO_USER 21913a5045dSRob Herring bool 22013a5045dSRob Herring 221034d2f5aSAl Viroconfig ARCH_MTD_XIP 222034d2f5aSAl Viro bool 223034d2f5aSAl Viro 224c760fc19SHyok S. Choiconfig VECTORS_BASE 225c760fc19SHyok S. Choi hex 2266afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 227c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 228c760fc19SHyok S. Choi default 0x00000000 229c760fc19SHyok S. Choi help 23019accfd3SRussell King The base address of exception vectors. This must be two pages 23119accfd3SRussell King in size. 232c760fc19SHyok S. Choi 233dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 234c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 235c1becedcSRussell King default y 236b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 237dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 238dc21af99SRussell King help 239111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 240111e9a5cSRussell King boot and module load time according to the position of the 241111e9a5cSRussell King kernel in system memory. 242dc21af99SRussell King 243111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 244daece596SNicolas Pitre of physical memory is at a 16MB boundary. 245dc21af99SRussell King 246c1becedcSRussell King Only disable this option if you know that you do not require 247c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 248c1becedcSRussell King you need to shrink the kernel to the minimal size. 249c1becedcSRussell King 250c334bc15SRob Herringconfig NEED_MACH_IO_H 251c334bc15SRob Herring bool 252c334bc15SRob Herring help 253c334bc15SRob Herring Select this when mach/io.h is required to provide special 254c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 255c334bc15SRob Herring be avoided when possible. 256c334bc15SRob Herring 2570cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2581b9f95f8SNicolas Pitre bool 259111e9a5cSRussell King help 2600cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2610cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2620cdc8b92SNicolas Pitre be avoided when possible. 2631b9f95f8SNicolas Pitre 2641b9f95f8SNicolas Pitreconfig PHYS_OFFSET 265974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 266c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 267974c0724SNicolas Pitre default DRAM_BASE if !MMU 268c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 269c6f54a9bSUwe Kleine-König EP93XX_SDCE3_SYNC_PHYS_OFFSET || \ 270c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 271c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 272c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 273c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 274c6f54a9bSUwe Kleine-König (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET) 275c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 276c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 277c6f54a9bSUwe Kleine-König default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET 278c6f54a9bSUwe Kleine-König default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100 279c6f54a9bSUwe Kleine-König default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET 280c6f54a9bSUwe Kleine-König default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET 281c6f54a9bSUwe Kleine-König default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET 2821b9f95f8SNicolas Pitre help 2831b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2841b9f95f8SNicolas Pitre location of main memory in your system. 285cada3c08SRussell King 28687e040b6SSimon Glassconfig GENERIC_BUG 28787e040b6SSimon Glass def_bool y 28887e040b6SSimon Glass depends on BUG 28987e040b6SSimon Glass 2901bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2911bcad26eSKirill A. Shutemov int 2921bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2931bcad26eSKirill A. Shutemov default 2 2941bcad26eSKirill A. Shutemov 2951da177e4SLinus Torvaldssource "init/Kconfig" 2961da177e4SLinus Torvalds 297dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 298dc52ddc0SMatt Helsley 2991da177e4SLinus Torvaldsmenu "System Type" 3001da177e4SLinus Torvalds 3013c427975SHyok S. Choiconfig MMU 3023c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3033c427975SHyok S. Choi default y 3043c427975SHyok S. Choi help 3053c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3063c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3073c427975SHyok S. Choi 308ccf50e23SRussell King# 309ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 310ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 311ccf50e23SRussell King# 3121da177e4SLinus Torvaldschoice 3131da177e4SLinus Torvalds prompt "ARM system type" 3141420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3151420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3161da177e4SLinus Torvalds 317387798b3SRob Herringconfig ARCH_MULTIPLATFORM 318387798b3SRob Herring bool "Allow multiple platforms to be selected" 319b1b3f49cSRussell King depends on MMU 320ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 32142dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 322387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 323387798b3SRob Herring select AUTO_ZRELADDR 3246d0add40SRob Herring select CLKSRC_OF 32566314223SDinh Nguyen select COMMON_CLK 326ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 32708d38bebSWill Deacon select MIGHT_HAVE_PCI 328387798b3SRob Herring select MULTI_IRQ_HANDLER 32966314223SDinh Nguyen select SPARSE_IRQ 33066314223SDinh Nguyen select USE_OF 33166314223SDinh Nguyen 3329c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3339c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3349c77bc43SStefan Agner depends on !MMU 3359c77bc43SStefan Agner select ARCH_WANT_OPTIONAL_GPIOLIB 3369c77bc43SStefan Agner select ARM_NVIC 337*499f1640SStefan Agner select AUTO_ZRELADDR 3389c77bc43SStefan Agner select CLKSRC_OF 3399c77bc43SStefan Agner select COMMON_CLK 3409c77bc43SStefan Agner select CPU_V7M 3419c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3429c77bc43SStefan Agner select NO_IOPORT_MAP 3439c77bc43SStefan Agner select SPARSE_IRQ 3449c77bc43SStefan Agner select USE_OF 3459c77bc43SStefan Agner 3464af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3474af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 348b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3494af6fee1SDeepak Saxena select ARM_AMBA 350b1b3f49cSRussell King select ARM_TIMER_SP804 351f9a6aa43SLinus Walleij select COMMON_CLK 352f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 353ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 354b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 355b1b3f49cSRussell King select ICST 356b1b3f49cSRussell King select NEED_MACH_MEMORY_H 357f4b8b319SRussell King select PLAT_VERSATILE 35881cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3594af6fee1SDeepak Saxena help 3604af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3614af6fee1SDeepak Saxena 3624af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3634af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 364b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3654af6fee1SDeepak Saxena select ARM_AMBA 366b1b3f49cSRussell King select ARM_TIMER_SP804 3674af6fee1SDeepak Saxena select ARM_VIC 3686d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 369b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 370aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 371c5a0adb5SRussell King select ICST 372f4b8b319SRussell King select PLAT_VERSATILE 373b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 37481cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3752389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3764af6fee1SDeepak Saxena help 3774af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3784af6fee1SDeepak Saxena 37993e22567SRussell Kingconfig ARCH_CLPS711X 38093e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 381a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 382ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 383c99f72adSAlexander Shiyan select CLKSRC_MMIO 38493e22567SRussell King select COMMON_CLK 38593e22567SRussell King select CPU_ARM720T 3864a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3876597619fSAlexander Shiyan select MFD_SYSCON 388e4e3a37dSAlexander Shiyan select SOC_BUS 38993e22567SRussell King help 39093e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 39193e22567SRussell King 392788c9700SRussell Kingconfig ARCH_GEMINI 393788c9700SRussell King bool "Cortina Systems Gemini" 394788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 395f3372c01SLinus Walleij select CLKSRC_MMIO 396b1b3f49cSRussell King select CPU_FA526 397f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 398788c9700SRussell King help 399788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 400788c9700SRussell King 4011da177e4SLinus Torvaldsconfig ARCH_EBSA110 4021da177e4SLinus Torvalds bool "EBSA-110" 403b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 404c750815eSRussell King select CPU_SA110 405f7e68bbfSRussell King select ISA 406c334bc15SRob Herring select NEED_MACH_IO_H 4070cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 408ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4091da177e4SLinus Torvalds help 4101da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 411f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4121da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4131da177e4SLinus Torvalds parallel port. 4141da177e4SLinus Torvalds 415e7736d47SLennert Buytenhekconfig ARCH_EP93XX 416e7736d47SLennert Buytenhek bool "EP93xx-based" 417b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 418b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 419b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 420e7736d47SLennert Buytenhek select ARM_AMBA 421e7736d47SLennert Buytenhek select ARM_VIC 4226d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 423b1b3f49cSRussell King select CPU_ARM920T 424e7736d47SLennert Buytenhek help 425e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 426e7736d47SLennert Buytenhek 4271da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4281da177e4SLinus Torvalds bool "FootBridge" 429c750815eSRussell King select CPU_SA110 4301da177e4SLinus Torvalds select FOOTBRIDGE 4314e8d7637SRussell King select GENERIC_CLOCKEVENTS 432d0ee9f40SArnd Bergmann select HAVE_IDE 4338ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4340cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 435f999b8bdSMartin Michlmayr help 436f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 437f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4381da177e4SLinus Torvalds 4394af6fee1SDeepak Saxenaconfig ARCH_NETX 4404af6fee1SDeepak Saxena bool "Hilscher NetX based" 441b1b3f49cSRussell King select ARM_VIC 442234b6cedSRussell King select CLKSRC_MMIO 443c750815eSRussell King select CPU_ARM926T 4442fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 445f999b8bdSMartin Michlmayr help 4464af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4474af6fee1SDeepak Saxena 4483b938be6SRussell Kingconfig ARCH_IOP13XX 4493b938be6SRussell King bool "IOP13xx-based" 4503b938be6SRussell King depends on MMU 451b1b3f49cSRussell King select CPU_XSC3 4520cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 45313a5045dSRob Herring select NEED_RET_TO_USER 454b1b3f49cSRussell King select PCI 455b1b3f49cSRussell King select PLAT_IOP 456b1b3f49cSRussell King select VMSPLIT_1G 45737ebbcffSThomas Gleixner select SPARSE_IRQ 4583b938be6SRussell King help 4593b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4603b938be6SRussell King 4613f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4623f7e5815SLennert Buytenhek bool "IOP32x-based" 463a4f7e763SRussell King depends on MMU 464b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 465c750815eSRussell King select CPU_XSCALE 466e9004f50SLinus Walleij select GPIO_IOP 46713a5045dSRob Herring select NEED_RET_TO_USER 468f7e68bbfSRussell King select PCI 469b1b3f49cSRussell King select PLAT_IOP 470f999b8bdSMartin Michlmayr help 4713f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4723f7e5815SLennert Buytenhek processors. 4733f7e5815SLennert Buytenhek 4743f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4753f7e5815SLennert Buytenhek bool "IOP33x-based" 4763f7e5815SLennert Buytenhek depends on MMU 477b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 478c750815eSRussell King select CPU_XSCALE 479e9004f50SLinus Walleij select GPIO_IOP 48013a5045dSRob Herring select NEED_RET_TO_USER 4813f7e5815SLennert Buytenhek select PCI 482b1b3f49cSRussell King select PLAT_IOP 4833f7e5815SLennert Buytenhek help 4843f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4851da177e4SLinus Torvalds 4863b938be6SRussell Kingconfig ARCH_IXP4XX 4873b938be6SRussell King bool "IXP4xx-based" 488a4f7e763SRussell King depends on MMU 48958af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 490b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 49151aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 492234b6cedSRussell King select CLKSRC_MMIO 493c750815eSRussell King select CPU_XSCALE 494b1b3f49cSRussell King select DMABOUNCE if PCI 4953b938be6SRussell King select GENERIC_CLOCKEVENTS 4960b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 497c334bc15SRob Herring select NEED_MACH_IO_H 4989296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 499171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 500c4713074SLennert Buytenhek help 5013b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 502c4713074SLennert Buytenhek 503edabd38eSSaeed Bisharaconfig ARCH_DOVE 504edabd38eSSaeed Bishara bool "Marvell Dove" 505edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 506756b2531SSebastian Hesselbarth select CPU_PJ4 507edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5080f81bd43SRussell King select MIGHT_HAVE_PCI 509171b3f0dSRussell King select MVEBU_MBUS 5109139acd1SSebastian Hesselbarth select PINCTRL 5119139acd1SSebastian Hesselbarth select PINCTRL_DOVE 512abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 513edabd38eSSaeed Bishara help 514edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 515edabd38eSSaeed Bishara 516788c9700SRussell Kingconfig ARCH_MV78XX0 517788c9700SRussell King bool "Marvell MV78xx0" 518a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 519b1b3f49cSRussell King select CPU_FEROCEON 520788c9700SRussell King select GENERIC_CLOCKEVENTS 521171b3f0dSRussell King select MVEBU_MBUS 522b1b3f49cSRussell King select PCI 523abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 524788c9700SRussell King help 525788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 526788c9700SRussell King MV781x0, MV782x0. 527788c9700SRussell King 528788c9700SRussell Kingconfig ARCH_ORION5X 529788c9700SRussell King bool "Marvell Orion" 530788c9700SRussell King depends on MMU 531a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 532b1b3f49cSRussell King select CPU_FEROCEON 533788c9700SRussell King select GENERIC_CLOCKEVENTS 534171b3f0dSRussell King select MVEBU_MBUS 535b1b3f49cSRussell King select PCI 536abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 537788c9700SRussell King help 538788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 539788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 540788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 541788c9700SRussell King 542788c9700SRussell Kingconfig ARCH_MMP 5432f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 544788c9700SRussell King depends on MMU 545788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5466d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 547b1b3f49cSRussell King select GENERIC_ALLOCATOR 548788c9700SRussell King select GENERIC_CLOCKEVENTS 549157d2644SHaojian Zhuang select GPIO_PXA 550c24b3114SHaojian Zhuang select IRQ_DOMAIN 5510f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5527c8f86a4SAxel Lin select PINCTRL 553788c9700SRussell King select PLAT_PXA 5540bd86961SHaojian Zhuang select SPARSE_IRQ 555788c9700SRussell King help 5562f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 557788c9700SRussell King 558c53c9cf6SAndrew Victorconfig ARCH_KS8695 559c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 56072880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 561c7e783d6SLinus Walleij select CLKSRC_MMIO 562b1b3f49cSRussell King select CPU_ARM922T 563c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 564b1b3f49cSRussell King select NEED_MACH_MEMORY_H 565c53c9cf6SAndrew Victor help 566c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 567c53c9cf6SAndrew Victor System-on-Chip devices. 568c53c9cf6SAndrew Victor 569788c9700SRussell Kingconfig ARCH_W90X900 570788c9700SRussell King bool "Nuvoton W90X900 CPU" 571c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5726d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5736fa5d5f7SRussell King select CLKSRC_MMIO 574b1b3f49cSRussell King select CPU_ARM926T 57558b5369eSwanzongshun select GENERIC_CLOCKEVENTS 576777f9bebSLennert Buytenhek help 577a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 578a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 579a8bc4eadSwanzongshun the ARM series product line, you can login the following 580a8bc4eadSwanzongshun link address to know more. 581a8bc4eadSwanzongshun 582a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 583a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 584585cf175STzachi Perelstein 58593e22567SRussell Kingconfig ARCH_LPC32XX 58693e22567SRussell King bool "NXP LPC32XX" 58793e22567SRussell King select ARCH_REQUIRE_GPIOLIB 58893e22567SRussell King select ARM_AMBA 5894073723aSRussell King select CLKDEV_LOOKUP 590234b6cedSRussell King select CLKSRC_MMIO 59193e22567SRussell King select CPU_ARM926T 59293e22567SRussell King select GENERIC_CLOCKEVENTS 59393e22567SRussell King select HAVE_IDE 59493e22567SRussell King select USE_OF 59593e22567SRussell King help 59693e22567SRussell King Support for the NXP LPC32XX family of processors 59793e22567SRussell King 5981da177e4SLinus Torvaldsconfig ARCH_PXA 5992c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 600a4f7e763SRussell King depends on MMU 601b1b3f49cSRussell King select ARCH_MTD_XIP 602b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 603b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 604b1b3f49cSRussell King select AUTO_ZRELADDR 605a1c0a6adSRobert Jarzmik select COMMON_CLK 6066d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 607234b6cedSRussell King select CLKSRC_MMIO 6086f6caeaaSRobert Jarzmik select CLKSRC_OF 609981d0f39SEric Miao select GENERIC_CLOCKEVENTS 610157d2644SHaojian Zhuang select GPIO_PXA 611b1b3f49cSRussell King select HAVE_IDE 612d6cf30caSRobert Jarzmik select IRQ_DOMAIN 613b1b3f49cSRussell King select MULTI_IRQ_HANDLER 614bd5ce433SEric Miao select PLAT_PXA 6156ac6b817SHaojian Zhuang select SPARSE_IRQ 616f999b8bdSMartin Michlmayr help 6172c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6181da177e4SLinus Torvalds 619bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY 6200d9fd616SLaurent Pinchart bool "Renesas ARM SoCs (non-multiplatform)" 621bf98c1eaSLaurent Pinchart select ARCH_SHMOBILE 62291942d17SUwe Kleine-König select ARM_PATCH_PHYS_VIRT if MMU 6235e93c6b4SPaul Mundt select CLKDEV_LOOKUP 6240ed82bc9SMagnus Damm select CPU_V7 625b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6264c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 627a894fcc2SStephen Boyd select HAVE_ARM_TWD if SMP 6283b55658aSDave Martin select HAVE_SMP 629ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 63060f1435cSMagnus Damm select MULTI_IRQ_HANDLER 631ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 6322cd3c927SLaurent Pinchart select PINCTRL 633b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 6340cdc23dfSMagnus Damm select SH_CLK_CPG 635b1b3f49cSRussell King select SPARSE_IRQ 636c793c1b0SMagnus Damm help 6370d9fd616SLaurent Pinchart Support for Renesas ARM SoC platforms using a non-multiplatform 6380d9fd616SLaurent Pinchart kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car 6390d9fd616SLaurent Pinchart and RZ families. 640c793c1b0SMagnus Damm 6411da177e4SLinus Torvaldsconfig ARCH_RPC 6421da177e4SLinus Torvalds bool "RiscPC" 6431da177e4SLinus Torvalds select ARCH_ACORN 644a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 64507f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6465cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 647fa04e209SArnd Bergmann select CPU_SA110 648b1b3f49cSRussell King select FIQ 649d0ee9f40SArnd Bergmann select HAVE_IDE 650b1b3f49cSRussell King select HAVE_PATA_PLATFORM 651b1b3f49cSRussell King select ISA_DMA_API 652c334bc15SRob Herring select NEED_MACH_IO_H 6530cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 654ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 655b4811bacSArnd Bergmann select VIRT_TO_BUS 6561da177e4SLinus Torvalds help 6571da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6581da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6591da177e4SLinus Torvalds 6601da177e4SLinus Torvaldsconfig ARCH_SA1100 6611da177e4SLinus Torvalds bool "SA1100-based" 662b1b3f49cSRussell King select ARCH_MTD_XIP 6637444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 664b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 665b1b3f49cSRussell King select CLKDEV_LOOKUP 666b1b3f49cSRussell King select CLKSRC_MMIO 667b1b3f49cSRussell King select CPU_FREQ 668b1b3f49cSRussell King select CPU_SA1100 669b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 670d0ee9f40SArnd Bergmann select HAVE_IDE 6711eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 672b1b3f49cSRussell King select ISA 673affcab32SDmitry Eremin-Solenikov select MULTI_IRQ_HANDLER 6740cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 675375dec92SRussell King select SPARSE_IRQ 676f999b8bdSMartin Michlmayr help 677f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6781da177e4SLinus Torvalds 679b130d5c2SKukjin Kimconfig ARCH_S3C24XX 680b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 68153650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 682335cce74SArnd Bergmann select ATAGS 683b1b3f49cSRussell King select CLKDEV_LOOKUP 6844280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 6857f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 686880cf071STomasz Figa select GPIO_SAMSUNG 68720676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 688b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 689b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 69017453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 691c334bc15SRob Herring select NEED_MACH_IO_H 692cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 6931da177e4SLinus Torvalds help 694b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 695b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 696b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 697b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 69863b1f51bSBen Dooks 699a08ab637SBen Dooksconfig ARCH_S3C64XX 700a08ab637SBen Dooks bool "Samsung S3C64XX" 70189f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 7021db0287aSTomasz Figa select ARM_AMBA 703b1b3f49cSRussell King select ARM_VIC 704335cce74SArnd Bergmann select ATAGS 705b1b3f49cSRussell King select CLKDEV_LOOKUP 7064280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 707ccecba3cSPankaj Dubey select COMMON_CLK_SAMSUNG 70870bacadbSTomasz Figa select CPU_V6K 70904a49b71SRomain Naour select GENERIC_CLOCKEVENTS 710880cf071STomasz Figa select GPIO_SAMSUNG 71120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 712c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 713b1b3f49cSRussell King select HAVE_TCM 714ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 715b1b3f49cSRussell King select PLAT_SAMSUNG 7164ab75a3fSArnd Bergmann select PM_GENERIC_DOMAINS if PM 717b1b3f49cSRussell King select S3C_DEV_NAND 718b1b3f49cSRussell King select S3C_GPIO_TRACK 719cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7206e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 72188f59738STomasz Figa select SAMSUNG_WDT_RESET 722a08ab637SBen Dooks help 723a08ab637SBen Dooks Samsung S3C64XX series based systems 724a08ab637SBen Dooks 7257c6337e2SKevin Hilmanconfig ARCH_DAVINCI 7267c6337e2SKevin Hilman bool "TI DaVinci" 727b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 728dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 7296d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 73020e9969bSDavid Brownell select GENERIC_ALLOCATOR 731b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 732dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 733b1b3f49cSRussell King select HAVE_IDE 7343ad7a42dSMatt Porter select TI_PRIV_EDMA 735689e331fSSekhar Nori select USE_OF 736b1b3f49cSRussell King select ZONE_DMA 7377c6337e2SKevin Hilman help 7387c6337e2SKevin Hilman Support for TI's DaVinci platform. 7397c6337e2SKevin Hilman 740a0694861STony Lindgrenconfig ARCH_OMAP1 741a0694861STony Lindgren bool "TI OMAP1" 74200a36698SArnd Bergmann depends on MMU 743b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 744a0694861STony Lindgren select ARCH_OMAP 74521f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 746e9a91de7STony Prisk select CLKDEV_LOOKUP 747cee37e50Sviresh kumar select CLKSRC_MMIO 748b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 749a0694861STony Lindgren select GENERIC_IRQ_CHIP 750a0694861STony Lindgren select HAVE_IDE 751a0694861STony Lindgren select IRQ_DOMAIN 752b694331cSTony Lindgren select MULTI_IRQ_HANDLER 753a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 754a0694861STony Lindgren select NEED_MACH_MEMORY_H 755685e2d08STony Lindgren select SPARSE_IRQ 75621f47fbcSAlexey Charkov help 757a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 75802c981c0SBinghua Duan 7591da177e4SLinus Torvaldsendchoice 7601da177e4SLinus Torvalds 761387798b3SRob Herringmenu "Multiple platform selection" 762387798b3SRob Herring depends on ARCH_MULTIPLATFORM 763387798b3SRob Herring 764387798b3SRob Herringcomment "CPU Core family selection" 765387798b3SRob Herring 766f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 767f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 768f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 769f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 770f8afae40SArnd Bergmann select CPU_FA526 771f8afae40SArnd Bergmann 772387798b3SRob Herringconfig ARCH_MULTI_V4T 773387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 774387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 775b1b3f49cSRussell King select ARCH_MULTI_V4_V5 77624e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 77724e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 77824e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 779387798b3SRob Herring 780387798b3SRob Herringconfig ARCH_MULTI_V5 781387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 782387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 783b1b3f49cSRussell King select ARCH_MULTI_V4_V5 78412567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 78524e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 78624e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 787387798b3SRob Herring 788387798b3SRob Herringconfig ARCH_MULTI_V4_V5 789387798b3SRob Herring bool 790387798b3SRob Herring 791387798b3SRob Herringconfig ARCH_MULTI_V6 7928dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 793387798b3SRob Herring select ARCH_MULTI_V6_V7 79442f4754aSRob Herring select CPU_V6K 795387798b3SRob Herring 796387798b3SRob Herringconfig ARCH_MULTI_V7 7978dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 798387798b3SRob Herring default y 799387798b3SRob Herring select ARCH_MULTI_V6_V7 800b1b3f49cSRussell King select CPU_V7 80190bc8ac7SRob Herring select HAVE_SMP 802387798b3SRob Herring 803387798b3SRob Herringconfig ARCH_MULTI_V6_V7 804387798b3SRob Herring bool 8059352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 806387798b3SRob Herring 807387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 808387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 809387798b3SRob Herring select ARCH_MULTI_V5 810387798b3SRob Herring 811387798b3SRob Herringendmenu 812387798b3SRob Herring 81305e2a3deSRob Herringconfig ARCH_VIRT 81405e2a3deSRob Herring bool "Dummy Virtual Machine" if ARCH_MULTI_V7 8154b8b5f25SRob Herring select ARM_AMBA 81605e2a3deSRob Herring select ARM_GIC 81705e2a3deSRob Herring select ARM_PSCI 8184b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 81905e2a3deSRob Herring 820ccf50e23SRussell King# 821ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 822ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 823ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 824ccf50e23SRussell King# 8253e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 8263e93a22bSGregory CLEMENT 827445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 828445d9b30STsahee Zidenberg 829d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 830d9bfc86dSOleksij Rempel 83195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 83295b8f20fSRussell King 8331d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 8341d22924eSAnders Berg 8358ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 8368ac49e04SChristian Daudt 8371c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 8381c37fa10SSebastian Hesselbarth 8391da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 8401da177e4SLinus Torvalds 841d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 842d94f944eSAnton Vorontsov 84395b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 84495b8f20fSRussell King 845df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 846df8d742eSBaruch Siach 84795b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 84895b8f20fSRussell King 849e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 850e7736d47SLennert Buytenhek 8511da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 8521da177e4SLinus Torvalds 85359d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 85459d3a193SPaulius Zaleckas 855387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 856387798b3SRob Herring 857389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 858389ee0c2SHaojian Zhuang 8591da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 8601da177e4SLinus Torvalds 8613f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 8623f7e5815SLennert Buytenhek 8633f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 8641da177e4SLinus Torvalds 865285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 866285f5fa7SDan Williams 8671da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 8681da177e4SLinus Torvalds 869828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 870828989adSSantosh Shilimkar 87195b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 87295b8f20fSRussell King 8733b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 8743b8f5030SCarlo Caione 87517723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 87617723fd3SJonas Jensen 877794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 878794d15b2SStanislav Samsonov 8793995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 8801da177e4SLinus Torvalds 881f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 882f682a218SMatthias Brugger 8831d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 8841d3f33d5SShawn Guo 88595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 88649cbe786SEric Miao 88795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 88895b8f20fSRussell King 8899851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 8909851ca57SDaniel Tang 891d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 892d48af15eSTony Lindgren 893d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 8941da177e4SLinus Torvalds 8951dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 8961dbae815STony Lindgren 8979dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 898585cf175STzachi Perelstein 899387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 900387798b3SRob Herring 90195b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 90295b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9031da177e4SLinus Torvalds 90495b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 90595b8f20fSRussell King 9068fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 9078fc1b0f8SKumar Gala 90895b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 90995b8f20fSRussell King 910d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 911d63dc051SHeiko Stuebner 91295b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 913edabd38eSSaeed Bishara 914387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 915387798b3SRob Herring 916a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 917a21765a7SBen Dooks 91865ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 91965ebcc11SSrinivas Kandagatla 92085fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9211da177e4SLinus Torvalds 922431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 923a08ab637SBen Dooks 924170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 925170f4e42SKukjin Kim 92683014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 927e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 928cc0e72b8SChanghwan Youn 929882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 9301da177e4SLinus Torvalds 9313b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 9323b52634fSMaxime Ripard 933156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 934156a0997SBarry Song 935c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 936c5f80065SErik Gilling 93795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 9381da177e4SLinus Torvalds 939ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 940ba56a987SMasahiro Yamada 94195b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 9421da177e4SLinus Torvalds 9431da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 9441da177e4SLinus Torvalds 945ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 946420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 947ceade897SRussell King 9486f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 9496f35f9a9STony Prisk 9507ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 9517ec80ddfSwanzongshun 952acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 953acede515SJun Nie 9549a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 9559a45eb69SJosh Cartwright 956*499f1640SStefan Agner# ARMv7-M architecture 957*499f1640SStefan Agnerconfig ARCH_EFM32 958*499f1640SStefan Agner bool "Energy Micro efm32" 959*499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 960*499f1640SStefan Agner select ARCH_REQUIRE_GPIOLIB 961*499f1640SStefan Agner help 962*499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 963*499f1640SStefan Agner processors. 964*499f1640SStefan Agner 965*499f1640SStefan Agnerconfig ARCH_LPC18XX 966*499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 967*499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 968*499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 969*499f1640SStefan Agner select ARM_AMBA 970*499f1640SStefan Agner select CLKSRC_LPC32XX 971*499f1640SStefan Agner select PINCTRL 972*499f1640SStefan Agner help 973*499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 974*499f1640SStefan Agner high performance microcontrollers. 975*499f1640SStefan Agner 976*499f1640SStefan Agnerconfig ARCH_STM32 977*499f1640SStefan Agner bool "STMicrolectronics STM32" 978*499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 979*499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 980*499f1640SStefan Agner select ARMV7M_SYSTICK 981*499f1640SStefan Agner select RESET_CONTROLLER 982*499f1640SStefan Agner help 983*499f1640SStefan Agner Support for STMicroelectronics STM32 processors. 984*499f1640SStefan Agner 9851da177e4SLinus Torvalds# Definitions to make life easier 9861da177e4SLinus Torvaldsconfig ARCH_ACORN 9871da177e4SLinus Torvalds bool 9881da177e4SLinus Torvalds 9897ae1f7ecSLennert Buytenhekconfig PLAT_IOP 9907ae1f7ecSLennert Buytenhek bool 991469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 9927ae1f7ecSLennert Buytenhek 99369b02f6aSLennert Buytenhekconfig PLAT_ORION 99469b02f6aSLennert Buytenhek bool 995bfe45e0bSRussell King select CLKSRC_MMIO 996b1b3f49cSRussell King select COMMON_CLK 997dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 998278b45b0SAndrew Lunn select IRQ_DOMAIN 99969b02f6aSLennert Buytenhek 1000abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1001abcda1dcSThomas Petazzoni bool 1002abcda1dcSThomas Petazzoni select PLAT_ORION 1003abcda1dcSThomas Petazzoni 1004bd5ce433SEric Miaoconfig PLAT_PXA 1005bd5ce433SEric Miao bool 1006bd5ce433SEric Miao 1007f4b8b319SRussell Kingconfig PLAT_VERSATILE 1008f4b8b319SRussell King bool 1009f4b8b319SRussell King 1010e3887714SRussell Kingconfig ARM_TIMER_SP804 1011e3887714SRussell King bool 1012bfe45e0bSRussell King select CLKSRC_MMIO 10137a0eca71SRob Herring select CLKSRC_OF if OF 1014e3887714SRussell King 1015d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 1016d9a1beaaSAlexandre Courbot 10171da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10181da177e4SLinus Torvalds 1019afe4b25eSLennert Buytenhekconfig IWMMXT 1020d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 1021d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 1022d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 1023afe4b25eSLennert Buytenhek help 1024afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1025afe4b25eSLennert Buytenhek running on a CPU that supports it. 1026afe4b25eSLennert Buytenhek 102752108641Seric miaoconfig MULTI_IRQ_HANDLER 102852108641Seric miao bool 102952108641Seric miao help 103052108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 103152108641Seric miao 10323b93e7b0SHyok S. Choiif !MMU 10333b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10343b93e7b0SHyok S. Choiendif 10353b93e7b0SHyok S. Choi 10363e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 10373e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 10383e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 10393e0a07f8SGregory CLEMENT default y 10403e0a07f8SGregory CLEMENT help 10413e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 10423e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 10433e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 10443e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 10453e0a07f8SGregory CLEMENT Workaround: 10463e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 10473e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 10483e0a07f8SGregory CLEMENT instruction 10493e0a07f8SGregory CLEMENT 1050f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1051f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1052f0c4b8d6SWill Deacon depends on CPU_V6 1053f0c4b8d6SWill Deacon help 1054f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1055f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1056f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1057f0c4b8d6SWill Deacon causing the faulting task to livelock. 1058f0c4b8d6SWill Deacon 10599cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 10609cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1061e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 10629cba3cccSCatalin Marinas help 10639cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 10649cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 10659cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 10669cba3cccSCatalin Marinas recommended workaround. 10679cba3cccSCatalin Marinas 10687ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 10697ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 10707ce236fcSCatalin Marinas depends on CPU_V7 10717ce236fcSCatalin Marinas help 10727ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 107379403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 10747ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 10757ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 10767ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 10777ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 10787ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 10797ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 10807ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 10817ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 10827ce236fcSCatalin Marinas available in non-secure mode. 10837ce236fcSCatalin Marinas 1084855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1085855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1086855c551fSCatalin Marinas depends on CPU_V7 108762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1088855c551fSCatalin Marinas help 1089855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1090855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1091855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1092855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1093855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1094855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1095855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1096855c551fSCatalin Marinas register may not be available in non-secure mode. 1097855c551fSCatalin Marinas 10980516e464SCatalin Marinasconfig ARM_ERRATA_460075 10990516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11000516e464SCatalin Marinas depends on CPU_V7 110162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11020516e464SCatalin Marinas help 11030516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11040516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11050516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11060516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11070516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11080516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11090516e464SCatalin Marinas may not be available in non-secure mode. 11100516e464SCatalin Marinas 11119f05027cSWill Deaconconfig ARM_ERRATA_742230 11129f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11139f05027cSWill Deacon depends on CPU_V7 && SMP 111462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11159f05027cSWill Deacon help 11169f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11179f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11189f05027cSWill Deacon between two write operations may not ensure the correct visibility 11199f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11209f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11219f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11229f05027cSWill Deacon the two writes. 11239f05027cSWill Deacon 1124a672e99bSWill Deaconconfig ARM_ERRATA_742231 1125a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1126a672e99bSWill Deacon depends on CPU_V7 && SMP 112762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1128a672e99bSWill Deacon help 1129a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1130a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1131a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1132a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1133a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1134a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1135a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1136a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1137a672e99bSWill Deacon capabilities of the processor. 1138a672e99bSWill Deacon 113969155794SJon Medhurstconfig ARM_ERRATA_643719 114069155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 114169155794SJon Medhurst depends on CPU_V7 && SMP 1142e5a5de44SRussell King default y 114369155794SJon Medhurst help 114469155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 114569155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 114669155794SJon Medhurst register returns zero when it should return one. The workaround 114769155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 114869155794SJon Medhurst it behave as intended and avoiding data corruption. 114969155794SJon Medhurst 1150cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1151cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1152e66dc745SDave Martin depends on CPU_V7 1153cdf357f1SWill Deacon help 1154cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1155cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1156cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1157cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1158cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1159cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1160cdf357f1SWill Deacon entries regardless of the ASID. 1161475d92fcSWill Deacon 1162475d92fcSWill Deaconconfig ARM_ERRATA_743622 1163475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1164475d92fcSWill Deacon depends on CPU_V7 116562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1166475d92fcSWill Deacon help 1167475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1168efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1169475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1170475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1171475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1172475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1173475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1174475d92fcSWill Deacon processor. 1175475d92fcSWill Deacon 11769a27c27cSWill Deaconconfig ARM_ERRATA_751472 11779a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1178ba90c516SDave Martin depends on CPU_V7 117962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11809a27c27cSWill Deacon help 11819a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 11829a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 11839a27c27cSWill Deacon completion of a following broadcasted operation if the second 11849a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 11859a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 11869a27c27cSWill Deacon 1187fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1188fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1189fcbdc5feSWill Deacon depends on CPU_V7 1190fcbdc5feSWill Deacon help 1191fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1192fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1193fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1194fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1195fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1196fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1197fcbdc5feSWill Deacon 11985dab26afSWill Deaconconfig ARM_ERRATA_754327 11995dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 12005dab26afSWill Deacon depends on CPU_V7 && SMP 12015dab26afSWill Deacon help 12025dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 12035dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 12045dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 12055dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 12065dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 12075dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 12085dab26afSWill Deacon 1209145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1210145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1211fd832478SFabio Estevam depends on CPU_V6 1212145e10e1SCatalin Marinas help 1213145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1214145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1215145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1216145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1217145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1218145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1219145e10e1SCatalin Marinas is not affected. 1220145e10e1SCatalin Marinas 1221f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1222f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1223f630c1bdSWill Deacon depends on CPU_V7 && SMP 1224f630c1bdSWill Deacon help 1225f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1226f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1227f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1228f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1229f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1230f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1231f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1232f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1233f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1234f630c1bdSWill Deacon 12357253b85cSSimon Hormanconfig ARM_ERRATA_775420 12367253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 12377253b85cSSimon Horman depends on CPU_V7 12387253b85cSSimon Horman help 12397253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 12407253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 12417253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 12427253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 12437253b85cSSimon Horman an abort may occur on cache maintenance. 12447253b85cSSimon Horman 124593dc6887SCatalin Marinasconfig ARM_ERRATA_798181 124693dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 124793dc6887SCatalin Marinas depends on CPU_V7 && SMP 124893dc6887SCatalin Marinas help 124993dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 125093dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 125193dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 125293dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 125393dc6887SCatalin Marinas as the one being invalidated. 125493dc6887SCatalin Marinas 125584b6504fSWill Deaconconfig ARM_ERRATA_773022 125684b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 125784b6504fSWill Deacon depends on CPU_V7 125884b6504fSWill Deacon help 125984b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 126084b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 126184b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 126284b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 126384b6504fSWill Deacon 12641da177e4SLinus Torvaldsendmenu 12651da177e4SLinus Torvalds 12661da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12671da177e4SLinus Torvalds 12681da177e4SLinus Torvaldsmenu "Bus support" 12691da177e4SLinus Torvalds 12701da177e4SLinus Torvaldsconfig ISA 12711da177e4SLinus Torvalds bool 12721da177e4SLinus Torvalds help 12731da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12741da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12751da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12761da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12771da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12781da177e4SLinus Torvalds 1279065909b9SRussell King# Select ISA DMA controller support 12801da177e4SLinus Torvaldsconfig ISA_DMA 12811da177e4SLinus Torvalds bool 1282065909b9SRussell King select ISA_DMA_API 12831da177e4SLinus Torvalds 1284065909b9SRussell King# Select ISA DMA interface 12855cae841bSAl Viroconfig ISA_DMA_API 12865cae841bSAl Viro bool 12875cae841bSAl Viro 12881da177e4SLinus Torvaldsconfig PCI 12890b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12901da177e4SLinus Torvalds help 12911da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12921da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12931da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12941da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12951da177e4SLinus Torvalds 129652882173SAnton Vorontsovconfig PCI_DOMAINS 129752882173SAnton Vorontsov bool 129852882173SAnton Vorontsov depends on PCI 129952882173SAnton Vorontsov 13008c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 13018c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 13028c7d1474SLorenzo Pieralisi 1303b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1304b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1305b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1306b080ac8aSMarcelo Roberto Jimenez help 1307b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1308b080ac8aSMarcelo Roberto Jimenez 130936e23590SMatthew Wilcoxconfig PCI_SYSCALL 131036e23590SMatthew Wilcox def_bool PCI 131136e23590SMatthew Wilcox 1312a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1313a0113a99SMike Rapoport bool 1314a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1315a0113a99SMike Rapoport default y 1316a0113a99SMike Rapoport select DMABOUNCE 1317a0113a99SMike Rapoport 13181da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13193f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 13201da177e4SLinus Torvalds 13211da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13221da177e4SLinus Torvalds 13231da177e4SLinus Torvaldsendmenu 13241da177e4SLinus Torvalds 13251da177e4SLinus Torvaldsmenu "Kernel Features" 13261da177e4SLinus Torvalds 13273b55658aSDave Martinconfig HAVE_SMP 13283b55658aSDave Martin bool 13293b55658aSDave Martin help 13303b55658aSDave Martin This option should be selected by machines which have an SMP- 13313b55658aSDave Martin capable CPU. 13323b55658aSDave Martin 13333b55658aSDave Martin The only effect of this option is to make the SMP-related 13343b55658aSDave Martin options available to the user for configuration. 13353b55658aSDave Martin 13361da177e4SLinus Torvaldsconfig SMP 1337bb2d8130SRussell King bool "Symmetric Multi-Processing" 1338fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1339bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 13403b55658aSDave Martin depends on HAVE_SMP 1341801bb21cSJonathan Austin depends on MMU || ARM_MPU 13421da177e4SLinus Torvalds help 13431da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13444a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 13454a474157SRobert Graffham than one CPU, say Y. 13461da177e4SLinus Torvalds 13474a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13481da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13494a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13504a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13514a474157SRobert Graffham will run faster if you say N here. 13521da177e4SLinus Torvalds 1353395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 13541da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 135550a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13561da177e4SLinus Torvalds 13571da177e4SLinus Torvalds If you don't know what to do here, say N. 13581da177e4SLinus Torvalds 1359f00ec48fSRussell Kingconfig SMP_ON_UP 13605744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1361801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1362f00ec48fSRussell King default y 1363f00ec48fSRussell King help 1364f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1365f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1366f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1367f00ec48fSRussell King savings. 1368f00ec48fSRussell King 1369f00ec48fSRussell King If you don't know what to do here, say Y. 1370f00ec48fSRussell King 1371c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1372c9018aabSVincent Guittot bool "Support cpu topology definition" 1373c9018aabSVincent Guittot depends on SMP && CPU_V7 1374c9018aabSVincent Guittot default y 1375c9018aabSVincent Guittot help 1376c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1377c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1378c9018aabSVincent Guittot topology of an ARM System. 1379c9018aabSVincent Guittot 1380c9018aabSVincent Guittotconfig SCHED_MC 1381c9018aabSVincent Guittot bool "Multi-core scheduler support" 1382c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1383c9018aabSVincent Guittot help 1384c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1385c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1386c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1387c9018aabSVincent Guittot 1388c9018aabSVincent Guittotconfig SCHED_SMT 1389c9018aabSVincent Guittot bool "SMT scheduler support" 1390c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1391c9018aabSVincent Guittot help 1392c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1393c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1394c9018aabSVincent Guittot places. If unsure say N here. 1395c9018aabSVincent Guittot 1396a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1397a8cbcd92SRussell King bool 1398a8cbcd92SRussell King help 1399a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1400a8cbcd92SRussell King 14018a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1402022c03a2SMarc Zyngier bool "Architected timer support" 1403022c03a2SMarc Zyngier depends on CPU_V7 14048a4da6e3SMark Rutland select ARM_ARCH_TIMER 14050c403462SWill Deacon select GENERIC_CLOCKEVENTS 1406022c03a2SMarc Zyngier help 1407022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1408022c03a2SMarc Zyngier 1409f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1410f32f4ce2SRussell King bool 1411f32f4ce2SRussell King depends on SMP 1412da4a686aSRob Herring select CLKSRC_OF if OF 1413f32f4ce2SRussell King help 1414f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1415f32f4ce2SRussell King 1416e8db288eSNicolas Pitreconfig MCPM 1417e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1418e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1419e8db288eSNicolas Pitre help 1420e8db288eSNicolas Pitre This option provides the common power management infrastructure 1421e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1422e8db288eSNicolas Pitre systems. 1423e8db288eSNicolas Pitre 1424ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1425ebf4a5c5SHaojian Zhuang bool 1426ebf4a5c5SHaojian Zhuang depends on MCPM 1427ebf4a5c5SHaojian Zhuang help 1428ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1429ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1430ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1431ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1432ebf4a5c5SHaojian Zhuang 14331c33be57SNicolas Pitreconfig BIG_LITTLE 14341c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 14351c33be57SNicolas Pitre depends on CPU_V7 && SMP 14361c33be57SNicolas Pitre select MCPM 14371c33be57SNicolas Pitre help 14381c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 14391c33be57SNicolas Pitre system architecture. 14401c33be57SNicolas Pitre 14411c33be57SNicolas Pitreconfig BL_SWITCHER 14421c33be57SNicolas Pitre bool "big.LITTLE switcher support" 14431c33be57SNicolas Pitre depends on BIG_LITTLE && MCPM && HOTPLUG_CPU 14441c33be57SNicolas Pitre select ARM_CPU_SUSPEND 144551aaf81fSRussell King select CPU_PM 14461c33be57SNicolas Pitre help 14471c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 14481c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 14491c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14501c33be57SNicolas Pitre 1451b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1452b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1453b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1454b22537c6SNicolas Pitre help 1455b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1456b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1457b22537c6SNicolas Pitre debugging purposes only. 1458b22537c6SNicolas Pitre 14598d5796d2SLennert Buytenhekchoice 14608d5796d2SLennert Buytenhek prompt "Memory split" 1461006fa259SRussell King depends on MMU 14628d5796d2SLennert Buytenhek default VMSPLIT_3G 14638d5796d2SLennert Buytenhek help 14648d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14658d5796d2SLennert Buytenhek 14668d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14678d5796d2SLennert Buytenhek option alone! 14688d5796d2SLennert Buytenhek 14698d5796d2SLennert Buytenhek config VMSPLIT_3G 14708d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 14718d5796d2SLennert Buytenhek config VMSPLIT_2G 14728d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14738d5796d2SLennert Buytenhek config VMSPLIT_1G 14748d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14758d5796d2SLennert Buytenhekendchoice 14768d5796d2SLennert Buytenhek 14778d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14788d5796d2SLennert Buytenhek hex 1479006fa259SRussell King default PHYS_OFFSET if !MMU 14808d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14818d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 14828d5796d2SLennert Buytenhek default 0xC0000000 14838d5796d2SLennert Buytenhek 14841da177e4SLinus Torvaldsconfig NR_CPUS 14851da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14861da177e4SLinus Torvalds range 2 32 14871da177e4SLinus Torvalds depends on SMP 14881da177e4SLinus Torvalds default "4" 14891da177e4SLinus Torvalds 1490a054a811SRussell Kingconfig HOTPLUG_CPU 149100b7dedeSRussell King bool "Support for hot-pluggable CPUs" 149240b31360SStephen Rothwell depends on SMP 1493a054a811SRussell King help 1494a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1495a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1496a054a811SRussell King 14972bdd424fSWill Deaconconfig ARM_PSCI 14982bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 14992bdd424fSWill Deacon depends on CPU_V7 15002bdd424fSWill Deacon help 15012bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 15022bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 15032bdd424fSWill Deacon management operations described in ARM document number ARM DEN 15042bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 15052bdd424fSWill Deacon ARM processors"). 15062bdd424fSWill Deacon 15072a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 15082a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 15092a6ad871SMaxime Ripard# selected platforms. 151044986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 151144986ab0SPeter De Schrijver (NVIDIA) int 15126a4d8f36SMichal Simek default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ 1513aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1514aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1515eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 151606b851e5SOlof Johansson default 392 if ARCH_U8500 151701bb914cSTony Prisk default 352 if ARCH_VT8500 15187b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 15192a6ad871SMaxime Ripard default 264 if MACH_H4700 152044986ab0SPeter De Schrijver (NVIDIA) default 0 152144986ab0SPeter De Schrijver (NVIDIA) help 152244986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 152344986ab0SPeter De Schrijver (NVIDIA) 152444986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 152544986ab0SPeter De Schrijver (NVIDIA) 1526d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15271da177e4SLinus Torvalds 1528c9218b16SRussell Kingconfig HZ_FIXED 1529f8065813SRussell King int 1530070b8b43SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \ 1531a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15321164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 1533bf98c1eaSLaurent Pinchart default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY 153447d84682SRussell King default 0 1535c9218b16SRussell King 1536c9218b16SRussell Kingchoice 153747d84682SRussell King depends on HZ_FIXED = 0 1538c9218b16SRussell King prompt "Timer frequency" 1539c9218b16SRussell King 1540c9218b16SRussell Kingconfig HZ_100 1541c9218b16SRussell King bool "100 Hz" 1542c9218b16SRussell King 1543c9218b16SRussell Kingconfig HZ_200 1544c9218b16SRussell King bool "200 Hz" 1545c9218b16SRussell King 1546c9218b16SRussell Kingconfig HZ_250 1547c9218b16SRussell King bool "250 Hz" 1548c9218b16SRussell King 1549c9218b16SRussell Kingconfig HZ_300 1550c9218b16SRussell King bool "300 Hz" 1551c9218b16SRussell King 1552c9218b16SRussell Kingconfig HZ_500 1553c9218b16SRussell King bool "500 Hz" 1554c9218b16SRussell King 1555c9218b16SRussell Kingconfig HZ_1000 1556c9218b16SRussell King bool "1000 Hz" 1557c9218b16SRussell King 1558c9218b16SRussell Kingendchoice 1559c9218b16SRussell King 1560c9218b16SRussell Kingconfig HZ 1561c9218b16SRussell King int 156247d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1563c9218b16SRussell King default 100 if HZ_100 1564c9218b16SRussell King default 200 if HZ_200 1565c9218b16SRussell King default 250 if HZ_250 1566c9218b16SRussell King default 300 if HZ_300 1567c9218b16SRussell King default 500 if HZ_500 1568c9218b16SRussell King default 1000 1569c9218b16SRussell King 1570c9218b16SRussell Kingconfig SCHED_HRTICK 1571c9218b16SRussell King def_bool HIGH_RES_TIMERS 1572f8065813SRussell King 157316c79651SCatalin Marinasconfig THUMB2_KERNEL 1574bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15754477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1576bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 157716c79651SCatalin Marinas select AEABI 157816c79651SCatalin Marinas select ARM_ASM_UNIFIED 157989bace65SArnd Bergmann select ARM_UNWIND 158016c79651SCatalin Marinas help 158116c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 158216c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 158316c79651SCatalin Marinas ARM-Thumb syntax is needed. 158416c79651SCatalin Marinas 158516c79651SCatalin Marinas If unsure, say N. 158616c79651SCatalin Marinas 15876f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15886f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15896f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15906f685c5cSDave Martin default y 15916f685c5cSDave Martin help 15926f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15936f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15946f685c5cSDave Martin branch instructions. 15956f685c5cSDave Martin 15966f685c5cSDave Martin This is a problem, because there's no guarantee the final 15976f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15986f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15996f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16006f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16016f685c5cSDave Martin support. 16026f685c5cSDave Martin 16036f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16046f685c5cSDave Martin relocation" error when loading some modules. 16056f685c5cSDave Martin 16066f685c5cSDave Martin Until fixed tools are available, passing 16076f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16086f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16096f685c5cSDave Martin stack usage in some cases. 16106f685c5cSDave Martin 16116f685c5cSDave Martin The problem is described in more detail at: 16126f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16136f685c5cSDave Martin 16146f685c5cSDave Martin Only Thumb-2 kernels are affected. 16156f685c5cSDave Martin 16166f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16176f685c5cSDave Martin 16180becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16190becb088SCatalin Marinas bool 16200becb088SCatalin Marinas 1621704bdda0SNicolas Pitreconfig AEABI 1622704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1623704bdda0SNicolas Pitre help 1624704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1625704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1626704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1627704bdda0SNicolas Pitre 1628704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1629704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1630704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1631704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1632704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1633704bdda0SNicolas Pitre 1634704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1635704bdda0SNicolas Pitre 16366c90c872SNicolas Pitreconfig OABI_COMPAT 1637a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1638d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16396c90c872SNicolas Pitre help 16406c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16416c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16426c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16436c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16446c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16456c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 164691702175SKees Cook 164791702175SKees Cook The seccomp filter system will not be available when this is 164891702175SKees Cook selected, since there is no way yet to sensibly distinguish 164991702175SKees Cook between calling conventions during filtering. 165091702175SKees Cook 16516c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16526c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16536c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16546c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1655b02f8467SKees Cook at all). If in doubt say N. 16566c90c872SNicolas Pitre 1657eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1658e80d6a24SMel Gorman bool 1659e80d6a24SMel Gorman 166005944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 166105944d74SRussell King bool 166205944d74SRussell King 166307a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 166407a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 166507a2f737SRussell King 166605944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1667be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1668c80d79d7SYasunori Goto 16697b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16707b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16717b7bf499SWill Deacon 1672b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP 1673b8cd51afSSteve Capper def_bool y 1674b8cd51afSSteve Capper depends on ARM_LPAE 1675b8cd51afSSteve Capper 1676053a96caSNicolas Pitreconfig HIGHMEM 1677e8db89a2SRussell King bool "High Memory Support" 1678e8db89a2SRussell King depends on MMU 1679053a96caSNicolas Pitre help 1680053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1681053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1682053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1683053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1684053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1685053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1686053a96caSNicolas Pitre 1687053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1688053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1689053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1690053a96caSNicolas Pitre 1691053a96caSNicolas Pitre If unsure, say n. 1692053a96caSNicolas Pitre 169365cec8e3SRussell Kingconfig HIGHPTE 169465cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 169565cec8e3SRussell King depends on HIGHMEM 169665cec8e3SRussell King 16971b8873a0SJamie Ilesconfig HW_PERF_EVENTS 16981b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1699f0d1bc47SWill Deacon depends on PERF_EVENTS 17001b8873a0SJamie Iles default y 17011b8873a0SJamie Iles help 17021b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17031b8873a0SJamie Iles disabled, perf events will use software events only. 17041b8873a0SJamie Iles 17051355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 17061355e2a6SCatalin Marinas def_bool y 17071355e2a6SCatalin Marinas depends on ARM_LPAE 17081355e2a6SCatalin Marinas 17098d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 17108d962507SCatalin Marinas def_bool y 17118d962507SCatalin Marinas depends on ARM_LPAE 17128d962507SCatalin Marinas 17134bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 17144bfab203SSteven Capper def_bool y 17154bfab203SSteven Capper 17163f22ab27SDave Hansensource "mm/Kconfig" 17173f22ab27SDave Hansen 1718c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1719bf98c1eaSLaurent Pinchart int "Maximum zone order" if ARCH_SHMOBILE_LEGACY 1720bf98c1eaSLaurent Pinchart range 11 64 if ARCH_SHMOBILE_LEGACY 1721898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17226d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1723c1b2d970SMagnus Damm default "11" 1724c1b2d970SMagnus Damm help 1725c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1726c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1727c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1728c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1729c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1730c1b2d970SMagnus Damm increase this value. 1731c1b2d970SMagnus Damm 1732c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1733c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1734c1b2d970SMagnus Damm 17351da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17361da177e4SLinus Torvalds bool 1737f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17381da177e4SLinus Torvalds default y if !ARCH_EBSA110 1739e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17401da177e4SLinus Torvalds help 17411da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17421da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17431da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17441da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17451da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17461da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17471da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17481da177e4SLinus Torvalds 174939ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 175038ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 175138ef2ad5SLinus Walleij depends on MMU 175239ec58f3SLennert Buytenhek default y if CPU_FEROCEON 175339ec58f3SLennert Buytenhek help 175439ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 175539ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 175639ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 175739ec58f3SLennert Buytenhek 175839ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 175939ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 176039ec58f3SLennert Buytenhek such copy operations with large buffers. 176139ec58f3SLennert Buytenhek 176239ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 176339ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 176439ec58f3SLennert Buytenhek 176570c70d97SNicolas Pitreconfig SECCOMP 176670c70d97SNicolas Pitre bool 176770c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 176870c70d97SNicolas Pitre ---help--- 176970c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 177070c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 177170c70d97SNicolas Pitre execution. By using pipes or other transports made available to 177270c70d97SNicolas Pitre the process as file descriptors supporting the read/write 177370c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 177470c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 177570c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 177670c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 177770c70d97SNicolas Pitre defined by each seccomp mode. 177870c70d97SNicolas Pitre 177906e6295bSStefano Stabelliniconfig SWIOTLB 178006e6295bSStefano Stabellini def_bool y 178106e6295bSStefano Stabellini 178206e6295bSStefano Stabelliniconfig IOMMU_HELPER 178306e6295bSStefano Stabellini def_bool SWIOTLB 178406e6295bSStefano Stabellini 1785eff8d644SStefano Stabelliniconfig XEN_DOM0 1786eff8d644SStefano Stabellini def_bool y 1787eff8d644SStefano Stabellini depends on XEN 1788eff8d644SStefano Stabellini 1789eff8d644SStefano Stabelliniconfig XEN 1790c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 179185323a99SIan Campbell depends on ARM && AEABI && OF 1792f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 179385323a99SIan Campbell depends on !GENERIC_ATOMIC64 17947693deccSUwe Kleine-König depends on MMU 179551aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 179617b7ab80SStefano Stabellini select ARM_PSCI 179783862ccfSStefano Stabellini select SWIOTLB_XEN 1798eff8d644SStefano Stabellini help 1799eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1800eff8d644SStefano Stabellini 18011da177e4SLinus Torvaldsendmenu 18021da177e4SLinus Torvalds 18031da177e4SLinus Torvaldsmenu "Boot options" 18041da177e4SLinus Torvalds 18059eb8f674SGrant Likelyconfig USE_OF 18069eb8f674SGrant Likely bool "Flattened Device Tree support" 1807b1b3f49cSRussell King select IRQ_DOMAIN 18089eb8f674SGrant Likely select OF 18099eb8f674SGrant Likely select OF_EARLY_FLATTREE 1810bcedb5f9SMarek Szyprowski select OF_RESERVED_MEM 18119eb8f674SGrant Likely help 18129eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18139eb8f674SGrant Likely 1814bd51e2f5SNicolas Pitreconfig ATAGS 1815bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1816bd51e2f5SNicolas Pitre default y 1817bd51e2f5SNicolas Pitre help 1818bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1819bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1820bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1821bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1822bd51e2f5SNicolas Pitre leave this to y. 1823bd51e2f5SNicolas Pitre 1824bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1825bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1826bd51e2f5SNicolas Pitre depends on ATAGS 1827bd51e2f5SNicolas Pitre help 1828bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1829bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1830bd51e2f5SNicolas Pitre 18311da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18321da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18331da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18341da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18351da177e4SLinus Torvalds default "0" 18361da177e4SLinus Torvalds help 18371da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18381da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18391da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18401da177e4SLinus Torvalds value in their defconfig file. 18411da177e4SLinus Torvalds 18421da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18431da177e4SLinus Torvalds 18441da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18451da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18461da177e4SLinus Torvalds default "0" 18471da177e4SLinus Torvalds help 1848f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1849f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1850f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1851f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1852f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1853f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18541da177e4SLinus Torvalds 18551da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18561da177e4SLinus Torvalds 18571da177e4SLinus Torvaldsconfig ZBOOT_ROM 18581da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18591da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 186010968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18611da177e4SLinus Torvalds help 18621da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18631da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18641da177e4SLinus Torvalds 1865e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1866e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 186710968131SRussell King depends on OF 1868e2a6a3aaSJohn Bonesio help 1869e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1870e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1871e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1872e2a6a3aaSJohn Bonesio 1873e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1874e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1875e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1876e2a6a3aaSJohn Bonesio 1877e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1878e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1879e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1880e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1881e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1882e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1883e2a6a3aaSJohn Bonesio to this option. 1884e2a6a3aaSJohn Bonesio 1885b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1886b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1887b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1888b90b9a38SNicolas Pitre help 1889b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1890b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1891b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1892b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1893b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1894b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1895b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1896b90b9a38SNicolas Pitre 1897d0f34a11SGenoud Richardchoice 1898d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1899d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1900d0f34a11SGenoud Richard 1901d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1902d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1903d0f34a11SGenoud Richard help 1904d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1905d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1906d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1907d0f34a11SGenoud Richard 1908d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1909d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1910d0f34a11SGenoud Richard help 1911d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1912d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1913d0f34a11SGenoud Richard 1914d0f34a11SGenoud Richardendchoice 1915d0f34a11SGenoud Richard 19161da177e4SLinus Torvaldsconfig CMDLINE 19171da177e4SLinus Torvalds string "Default kernel command string" 19181da177e4SLinus Torvalds default "" 19191da177e4SLinus Torvalds help 19201da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19211da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19221da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19231da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19241da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19251da177e4SLinus Torvalds 19264394c124SVictor Boiviechoice 19274394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19284394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1929bd51e2f5SNicolas Pitre depends on ATAGS 19304394c124SVictor Boivie 19314394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19324394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19334394c124SVictor Boivie help 19344394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19354394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19364394c124SVictor Boivie string provided in CMDLINE will be used. 19374394c124SVictor Boivie 19384394c124SVictor Boivieconfig CMDLINE_EXTEND 19394394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19404394c124SVictor Boivie help 19414394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19424394c124SVictor Boivie appended to the default kernel command string. 19434394c124SVictor Boivie 194492d2040dSAlexander Hollerconfig CMDLINE_FORCE 194592d2040dSAlexander Holler bool "Always use the default kernel command string" 194692d2040dSAlexander Holler help 194792d2040dSAlexander Holler Always use the default kernel command string, even if the boot 194892d2040dSAlexander Holler loader passes other arguments to the kernel. 194992d2040dSAlexander Holler This is useful if you cannot or don't want to change the 195092d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19514394c124SVictor Boivieendchoice 195292d2040dSAlexander Holler 19531da177e4SLinus Torvaldsconfig XIP_KERNEL 19541da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 195510968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19561da177e4SLinus Torvalds help 19571da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19581da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19591da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19601da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19611da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19621da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19631da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19641da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19651da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19661da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19671da177e4SLinus Torvalds 19681da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19691da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19701da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19711da177e4SLinus Torvalds 19721da177e4SLinus Torvalds If unsure, say N. 19731da177e4SLinus Torvalds 19741da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19751da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19761da177e4SLinus Torvalds depends on XIP_KERNEL 19771da177e4SLinus Torvalds default "0x00080000" 19781da177e4SLinus Torvalds help 19791da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19801da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19811da177e4SLinus Torvalds own flash usage. 19821da177e4SLinus Torvalds 1983c587e4a6SRichard Purdieconfig KEXEC 1984c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 198519ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 1986c587e4a6SRichard Purdie help 1987c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1988c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 198901dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1990c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1991c587e4a6SRichard Purdie 1992c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1993c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1994bf220695SGeert Uytterhoeven initially work for you. 1995c587e4a6SRichard Purdie 19964cd9d6f7SRichard Purdieconfig ATAGS_PROC 19974cd9d6f7SRichard Purdie bool "Export atags in procfs" 1998bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1999b98d7291SUli Luckas default y 20004cd9d6f7SRichard Purdie help 20014cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20024cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20034cd9d6f7SRichard Purdie 2004cb5d39b3SMika Westerbergconfig CRASH_DUMP 2005cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2006cb5d39b3SMika Westerberg help 2007cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2008cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2009cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2010cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2011cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2012cb5d39b3SMika Westerberg memory address not used by the main kernel 2013cb5d39b3SMika Westerberg 2014cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2015cb5d39b3SMika Westerberg 2016e69edc79SEric Miaoconfig AUTO_ZRELADDR 2017e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2018e69edc79SEric Miao help 2019e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2020e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2021e69edc79SEric Miao will be determined at run-time by masking the current IP with 2022e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2023e69edc79SEric Miao from start of memory. 2024e69edc79SEric Miao 20251da177e4SLinus Torvaldsendmenu 20261da177e4SLinus Torvalds 2027ac9d7efcSRussell Kingmenu "CPU Power Management" 20281da177e4SLinus Torvalds 20291da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20301da177e4SLinus Torvalds 2031ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2032ac9d7efcSRussell King 2033ac9d7efcSRussell Kingendmenu 2034ac9d7efcSRussell King 20351da177e4SLinus Torvaldsmenu "Floating point emulation" 20361da177e4SLinus Torvalds 20371da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20381da177e4SLinus Torvalds 20391da177e4SLinus Torvaldsconfig FPE_NWFPE 20401da177e4SLinus Torvalds bool "NWFPE math emulation" 2041593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20421da177e4SLinus Torvalds ---help--- 20431da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20441da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20451da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20461da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20471da177e4SLinus Torvalds 20481da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20491da177e4SLinus Torvalds early in the bootup. 20501da177e4SLinus Torvalds 20511da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20521da177e4SLinus Torvalds bool "Support extended precision" 2053bedf142bSLennert Buytenhek depends on FPE_NWFPE 20541da177e4SLinus Torvalds help 20551da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20561da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20571da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20581da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20591da177e4SLinus Torvalds floating point emulator without any good reason. 20601da177e4SLinus Torvalds 20611da177e4SLinus Torvalds You almost surely want to say N here. 20621da177e4SLinus Torvalds 20631da177e4SLinus Torvaldsconfig FPE_FASTFPE 20641da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2065d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 20661da177e4SLinus Torvalds ---help--- 20671da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20681da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20691da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20701da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20711da177e4SLinus Torvalds 20721da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20731da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20741da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20751da177e4SLinus Torvalds choose NWFPE. 20761da177e4SLinus Torvalds 20771da177e4SLinus Torvaldsconfig VFP 20781da177e4SLinus Torvalds bool "VFP-format floating point maths" 2079e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 20801da177e4SLinus Torvalds help 20811da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 20821da177e4SLinus Torvalds if your hardware includes a VFP unit. 20831da177e4SLinus Torvalds 20841da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 20851da177e4SLinus Torvalds release notes and additional status information. 20861da177e4SLinus Torvalds 20871da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 20881da177e4SLinus Torvalds 208925ebee02SCatalin Marinasconfig VFPv3 209025ebee02SCatalin Marinas bool 209125ebee02SCatalin Marinas depends on VFP 209225ebee02SCatalin Marinas default y if CPU_V7 209325ebee02SCatalin Marinas 2094b5872db4SCatalin Marinasconfig NEON 2095b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2096b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2097b5872db4SCatalin Marinas help 2098b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2099b5872db4SCatalin Marinas Extension. 2100b5872db4SCatalin Marinas 210173c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 210273c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2103c4a30c3bSRussell King depends on NEON && AEABI 210473c132c1SArd Biesheuvel help 210573c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 210673c132c1SArd Biesheuvel 21071da177e4SLinus Torvaldsendmenu 21081da177e4SLinus Torvalds 21091da177e4SLinus Torvaldsmenu "Userspace binary formats" 21101da177e4SLinus Torvalds 21111da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21121da177e4SLinus Torvalds 21131da177e4SLinus Torvaldsendmenu 21141da177e4SLinus Torvalds 21151da177e4SLinus Torvaldsmenu "Power management options" 21161da177e4SLinus Torvalds 2117eceab4acSRussell Kingsource "kernel/power/Kconfig" 21181da177e4SLinus Torvalds 2119f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 212019a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2121f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2122f4cb5700SJohannes Berg def_bool y 2123f4cb5700SJohannes Berg 212415e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 212515e0d9e3SArnd Bergmann def_bool PM_SLEEP 212615e0d9e3SArnd Bergmann 2127603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2128603fb42aSSebastian Capella bool 2129603fb42aSSebastian Capella depends on MMU 2130603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2131603fb42aSSebastian Capella 21321da177e4SLinus Torvaldsendmenu 21331da177e4SLinus Torvalds 2134d5950b43SSam Ravnborgsource "net/Kconfig" 2135d5950b43SSam Ravnborg 2136ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 21371da177e4SLinus Torvalds 2138916f743dSKumar Galasource "drivers/firmware/Kconfig" 2139916f743dSKumar Gala 21401da177e4SLinus Torvaldssource "fs/Kconfig" 21411da177e4SLinus Torvalds 21421da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21431da177e4SLinus Torvalds 21441da177e4SLinus Torvaldssource "security/Kconfig" 21451da177e4SLinus Torvalds 21461da177e4SLinus Torvaldssource "crypto/Kconfig" 2147652ccae5SArd Biesheuvelif CRYPTO 2148652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2149652ccae5SArd Biesheuvelendif 21501da177e4SLinus Torvalds 21511da177e4SLinus Torvaldssource "lib/Kconfig" 2152749cf76cSChristoffer Dall 2153749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2154