xref: /linux/arch/arm/Kconfig (revision 47f91519546ce39cceee2c51b0f5045eadc688a9)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
521266be9SDan Williams	select ARCH_HAS_DEVMEM_IS_ALLOWED
62b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
73d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
9957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
10d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
114badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
12017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
130cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
14b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
15ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
16171b3f0dSRussell King	select CLONE_BACKWARDS
17b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
18dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
19b01aec9bSBorislav Petkov	select EDAC_SUPPORT
20b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
2136d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
224477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
23b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
242937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
25171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
26b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
27b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
287c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
29b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
3038ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
31b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
32b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
33b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
34a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
35b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
367a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
370b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
38dfd45b61SKees Cook	select HAVE_ARCH_HARDENED_USERCOPY
39437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
40437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
41e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
4291702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
430693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
44b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
456077776bSDaniel Borkmann	select HAVE_CBPF_JIT
4651aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
47171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
48b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
49b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
50b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
51b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
52437682eeSArnd Bergmann	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
53dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
545f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
55b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
56b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
57b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
586b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
59b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
60b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
61b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
6287c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
63b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
64f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
65b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
66b1b3f49cSRussell King	select HAVE_KERNEL_LZO
67b1b3f49cSRussell King	select HAVE_KERNEL_XZ
68cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
699edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
70b1b3f49cSRussell King	select HAVE_MEMBLOCK
717d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
7242a0bb3fSPetr Mladek	select HAVE_NMI
73b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
740dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
757ada189fSJamie Iles	select HAVE_PERF_EVENTS
7649863894SWill Deacon	select HAVE_PERF_REGS
7749863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
78a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
79e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
80b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
81af1839ebSCatalin Marinas	select HAVE_UID16
8231c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
83da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
84171b3f0dSRussell King	select MODULES_USE_ELF_REL
8584f452b1SSantosh Shilimkar	select NO_BOOTMEM
86aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
87aa7d5f18SArnd Bergmann	select OF_RESERVED_MEM if OF
88171b3f0dSRussell King	select OLD_SIGACTION
89171b3f0dSRussell King	select OLD_SIGSUSPEND3
90b1b3f49cSRussell King	select PERF_USE_VMALLOC
91b1b3f49cSRussell King	select RTC_LIB
92b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
93171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
94171b3f0dSRussell King	# according to that.  Thanks.
951da177e4SLinus Torvalds	help
961da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
97f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
981da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
991da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1001da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1011da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1021da177e4SLinus Torvalds
10374facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
104308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
10574facffeSRussell King	bool
10674facffeSRussell King
1074ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
1084ce63fcdSMarek Szyprowski	bool
1094ce63fcdSMarek Szyprowski
1104ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1114ce63fcdSMarek Szyprowski	bool
112b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
113b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1144ce63fcdSMarek Szyprowski
11560460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
11660460abfSSeung-Woo Kim
11760460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
11860460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
11960460abfSSeung-Woo Kim	range 4 9
12060460abfSSeung-Woo Kim	default 8
12160460abfSSeung-Woo Kim	help
12260460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
12360460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
12460460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
12560460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
12660460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
12760460abfSSeung-Woo Kim	  virtual space with just a few allocations.
12860460abfSSeung-Woo Kim
12960460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
13060460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
13160460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
13260460abfSSeung-Woo Kim	  by the PAGE_SIZE.
13360460abfSSeung-Woo Kim
13460460abfSSeung-Woo Kimendif
13560460abfSSeung-Woo Kim
1360b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1370b05da72SHans Ulli Kroll	bool
1380b05da72SHans Ulli Kroll
13975e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
14075e7153aSRalf Baechle	bool
14175e7153aSRalf Baechle
142bc581770SLinus Walleijconfig HAVE_TCM
143bc581770SLinus Walleij	bool
144bc581770SLinus Walleij	select GENERIC_ALLOCATOR
145bc581770SLinus Walleij
146e119bfffSRussell Kingconfig HAVE_PROC_CPU
147e119bfffSRussell King	bool
148e119bfffSRussell King
149ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1505ea81769SAl Viro	bool
1515ea81769SAl Viro
1521da177e4SLinus Torvaldsconfig EISA
1531da177e4SLinus Torvalds	bool
1541da177e4SLinus Torvalds	---help---
1551da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1561da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1571da177e4SLinus Torvalds
1581da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1591da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1601da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1611da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1621da177e4SLinus Torvalds
1631da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1641da177e4SLinus Torvalds
1651da177e4SLinus Torvalds	  Otherwise, say N.
1661da177e4SLinus Torvalds
1671da177e4SLinus Torvaldsconfig SBUS
1681da177e4SLinus Torvalds	bool
1691da177e4SLinus Torvalds
170f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
171f16fb1ecSRussell King	bool
172f16fb1ecSRussell King	default y
173f16fb1ecSRussell King
174f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
175f16fb1ecSRussell King	bool
176f16fb1ecSRussell King	default y
177f16fb1ecSRussell King
1787ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1797ad1bcb2SRussell King	bool
180cb1293e2SArnd Bergmann	default !CPU_V7M
1817ad1bcb2SRussell King
1821da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1831da177e4SLinus Torvalds	bool
1848a87411bSWill Deacon	default y
1851da177e4SLinus Torvalds
186f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
187f0d1b0b3SDavid Howells	bool
188f0d1b0b3SDavid Howells
189f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
190f0d1b0b3SDavid Howells	bool
191f0d1b0b3SDavid Howells
1924a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1934a1b5733SEduardo Valentin	bool
1944a1b5733SEduardo Valentin
195a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
196a5f4c561SStefan Agner	def_bool y if MMU
197a5f4c561SStefan Agner
198b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
199b89c3b16SAkinobu Mita	bool
200b89c3b16SAkinobu Mita	default y
201b89c3b16SAkinobu Mita
2021da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2031da177e4SLinus Torvalds	bool
2041da177e4SLinus Torvalds	default y
2051da177e4SLinus Torvalds
206a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
207a08b6b79Sviro@ZenIV.linux.org.uk	bool
208a08b6b79Sviro@ZenIV.linux.org.uk
2095ac6da66SChristoph Lameterconfig ZONE_DMA
2105ac6da66SChristoph Lameter	bool
2115ac6da66SChristoph Lameter
212ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
213ccd7ab7fSFUJITA Tomonori       def_bool y
214ccd7ab7fSFUJITA Tomonori
215c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
216c7edc9e3SDavid A. Long	def_bool y
217c7edc9e3SDavid A. Long
21858af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21958af4a24SRob Herring	bool
22058af4a24SRob Herring
2211da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2221da177e4SLinus Torvalds	bool
2231da177e4SLinus Torvalds
2241da177e4SLinus Torvaldsconfig FIQ
2251da177e4SLinus Torvalds	bool
2261da177e4SLinus Torvalds
22713a5045dSRob Herringconfig NEED_RET_TO_USER
22813a5045dSRob Herring	bool
22913a5045dSRob Herring
230034d2f5aSAl Viroconfig ARCH_MTD_XIP
231034d2f5aSAl Viro	bool
232034d2f5aSAl Viro
233c760fc19SHyok S. Choiconfig VECTORS_BASE
234c760fc19SHyok S. Choi	hex
2356afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
236c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
237c760fc19SHyok S. Choi	default 0x00000000
238c760fc19SHyok S. Choi	help
23919accfd3SRussell King	  The base address of exception vectors.  This must be two pages
24019accfd3SRussell King	  in size.
241c760fc19SHyok S. Choi
242dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
243c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
244c1becedcSRussell King	default y
245b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
246dc21af99SRussell King	help
247111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
248111e9a5cSRussell King	  boot and module load time according to the position of the
249111e9a5cSRussell King	  kernel in system memory.
250dc21af99SRussell King
251111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
252daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
253dc21af99SRussell King
254c1becedcSRussell King	  Only disable this option if you know that you do not require
255c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
256c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
257c1becedcSRussell King
258c334bc15SRob Herringconfig NEED_MACH_IO_H
259c334bc15SRob Herring	bool
260c334bc15SRob Herring	help
261c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
262c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
263c334bc15SRob Herring	  be avoided when possible.
264c334bc15SRob Herring
2650cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2661b9f95f8SNicolas Pitre	bool
267111e9a5cSRussell King	help
2680cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2690cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2700cdc8b92SNicolas Pitre	  be avoided when possible.
2711b9f95f8SNicolas Pitre
2721b9f95f8SNicolas Pitreconfig PHYS_OFFSET
273974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
274c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
275974c0724SNicolas Pitre	default DRAM_BASE if !MMU
276c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
277c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
278c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
279c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
280c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
281c6f54a9bSUwe Kleine-König			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
282c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
283c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
284c6f54a9bSUwe Kleine-König	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
285b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2861b9f95f8SNicolas Pitre	help
2871b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2881b9f95f8SNicolas Pitre	  location of main memory in your system.
289cada3c08SRussell King
29087e040b6SSimon Glassconfig GENERIC_BUG
29187e040b6SSimon Glass	def_bool y
29287e040b6SSimon Glass	depends on BUG
29387e040b6SSimon Glass
2941bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2951bcad26eSKirill A. Shutemov	int
2961bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2971bcad26eSKirill A. Shutemov	default 2
2981bcad26eSKirill A. Shutemov
2991da177e4SLinus Torvaldssource "init/Kconfig"
3001da177e4SLinus Torvalds
301dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
302dc52ddc0SMatt Helsley
3031da177e4SLinus Torvaldsmenu "System Type"
3041da177e4SLinus Torvalds
3053c427975SHyok S. Choiconfig MMU
3063c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3073c427975SHyok S. Choi	default y
3083c427975SHyok S. Choi	help
3093c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3103c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3113c427975SHyok S. Choi
312e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
313e0c25d95SDaniel Cashman	default 8
314e0c25d95SDaniel Cashman
315e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
316e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
317e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
318e0c25d95SDaniel Cashman	default 16
319e0c25d95SDaniel Cashman
320ccf50e23SRussell King#
321ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
322ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
323ccf50e23SRussell King#
3241da177e4SLinus Torvaldschoice
3251da177e4SLinus Torvalds	prompt "ARM system type"
32670722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3271420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3281da177e4SLinus Torvalds
329387798b3SRob Herringconfig ARCH_MULTIPLATFORM
330387798b3SRob Herring	bool "Allow multiple platforms to be selected"
331b1b3f49cSRussell King	depends on MMU
33242dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
333387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
334387798b3SRob Herring	select AUTO_ZRELADDR
3356d0add40SRob Herring	select CLKSRC_OF
33666314223SDinh Nguyen	select COMMON_CLK
337ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
33808d38bebSWill Deacon	select MIGHT_HAVE_PCI
339387798b3SRob Herring	select MULTI_IRQ_HANDLER
34066314223SDinh Nguyen	select SPARSE_IRQ
34166314223SDinh Nguyen	select USE_OF
34266314223SDinh Nguyen
3439c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3449c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3459c77bc43SStefan Agner	depends on !MMU
3469c77bc43SStefan Agner	select ARM_NVIC
347499f1640SStefan Agner	select AUTO_ZRELADDR
3489c77bc43SStefan Agner	select CLKSRC_OF
3499c77bc43SStefan Agner	select COMMON_CLK
3509c77bc43SStefan Agner	select CPU_V7M
3519c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3529c77bc43SStefan Agner	select NO_IOPORT_MAP
3539c77bc43SStefan Agner	select SPARSE_IRQ
3549c77bc43SStefan Agner	select USE_OF
3559c77bc43SStefan Agner
356788c9700SRussell Kingconfig ARCH_GEMINI
357788c9700SRussell King	bool "Cortina Systems Gemini"
358f3372c01SLinus Walleij	select CLKSRC_MMIO
359b1b3f49cSRussell King	select CPU_FA526
360f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
3615c34a4e8SLinus Walleij	select GPIOLIB
362788c9700SRussell King	help
363788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
364788c9700SRussell King
3651da177e4SLinus Torvaldsconfig ARCH_EBSA110
3661da177e4SLinus Torvalds	bool "EBSA-110"
367b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
368c750815eSRussell King	select CPU_SA110
369f7e68bbfSRussell King	select ISA
370c334bc15SRob Herring	select NEED_MACH_IO_H
3710cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
372ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
3731da177e4SLinus Torvalds	help
3741da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
375f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3761da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3771da177e4SLinus Torvalds	  parallel port.
3781da177e4SLinus Torvalds
379e7736d47SLennert Buytenhekconfig ARCH_EP93XX
380e7736d47SLennert Buytenhek	bool "EP93xx-based"
381b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
382e7736d47SLennert Buytenhek	select ARM_AMBA
383b8824c9aSH Hartley Sweeten	select ARM_PATCH_PHYS_VIRT
384e7736d47SLennert Buytenhek	select ARM_VIC
385b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
3866d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
387000bc178SLinus Walleij	select CLKSRC_MMIO
388b1b3f49cSRussell King	select CPU_ARM920T
389000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
3905c34a4e8SLinus Walleij	select GPIOLIB
391e7736d47SLennert Buytenhek	help
392e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
393e7736d47SLennert Buytenhek
3941da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3951da177e4SLinus Torvalds	bool "FootBridge"
396c750815eSRussell King	select CPU_SA110
3971da177e4SLinus Torvalds	select FOOTBRIDGE
3984e8d7637SRussell King	select GENERIC_CLOCKEVENTS
399d0ee9f40SArnd Bergmann	select HAVE_IDE
4008ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4010cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
402f999b8bdSMartin Michlmayr	help
403f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
404f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4051da177e4SLinus Torvalds
4064af6fee1SDeepak Saxenaconfig ARCH_NETX
4074af6fee1SDeepak Saxena	bool "Hilscher NetX based"
408b1b3f49cSRussell King	select ARM_VIC
409234b6cedSRussell King	select CLKSRC_MMIO
410c750815eSRussell King	select CPU_ARM926T
4112fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
412f999b8bdSMartin Michlmayr	help
4134af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4144af6fee1SDeepak Saxena
4153b938be6SRussell Kingconfig ARCH_IOP13XX
4163b938be6SRussell King	bool "IOP13xx-based"
4173b938be6SRussell King	depends on MMU
418b1b3f49cSRussell King	select CPU_XSC3
4190cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
42013a5045dSRob Herring	select NEED_RET_TO_USER
421b1b3f49cSRussell King	select PCI
422b1b3f49cSRussell King	select PLAT_IOP
423b1b3f49cSRussell King	select VMSPLIT_1G
42437ebbcffSThomas Gleixner	select SPARSE_IRQ
4253b938be6SRussell King	help
4263b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4273b938be6SRussell King
4283f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4293f7e5815SLennert Buytenhek	bool "IOP32x-based"
430a4f7e763SRussell King	depends on MMU
431c750815eSRussell King	select CPU_XSCALE
432e9004f50SLinus Walleij	select GPIO_IOP
4335c34a4e8SLinus Walleij	select GPIOLIB
43413a5045dSRob Herring	select NEED_RET_TO_USER
435f7e68bbfSRussell King	select PCI
436b1b3f49cSRussell King	select PLAT_IOP
437f999b8bdSMartin Michlmayr	help
4383f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4393f7e5815SLennert Buytenhek	  processors.
4403f7e5815SLennert Buytenhek
4413f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4423f7e5815SLennert Buytenhek	bool "IOP33x-based"
4433f7e5815SLennert Buytenhek	depends on MMU
444c750815eSRussell King	select CPU_XSCALE
445e9004f50SLinus Walleij	select GPIO_IOP
4465c34a4e8SLinus Walleij	select GPIOLIB
44713a5045dSRob Herring	select NEED_RET_TO_USER
4483f7e5815SLennert Buytenhek	select PCI
449b1b3f49cSRussell King	select PLAT_IOP
4503f7e5815SLennert Buytenhek	help
4513f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4521da177e4SLinus Torvalds
4533b938be6SRussell Kingconfig ARCH_IXP4XX
4543b938be6SRussell King	bool "IXP4xx-based"
455a4f7e763SRussell King	depends on MMU
45658af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
45751aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
458234b6cedSRussell King	select CLKSRC_MMIO
459c750815eSRussell King	select CPU_XSCALE
460b1b3f49cSRussell King	select DMABOUNCE if PCI
4613b938be6SRussell King	select GENERIC_CLOCKEVENTS
4625c34a4e8SLinus Walleij	select GPIOLIB
4630b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
464c334bc15SRob Herring	select NEED_MACH_IO_H
4659296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
466171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
467c4713074SLennert Buytenhek	help
4683b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
469c4713074SLennert Buytenhek
470edabd38eSSaeed Bisharaconfig ARCH_DOVE
471edabd38eSSaeed Bishara	bool "Marvell Dove"
472756b2531SSebastian Hesselbarth	select CPU_PJ4
473edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
4745c34a4e8SLinus Walleij	select GPIOLIB
4750f81bd43SRussell King	select MIGHT_HAVE_PCI
476b8cd337cSArnd Bergmann	select MULTI_IRQ_HANDLER
477171b3f0dSRussell King	select MVEBU_MBUS
4789139acd1SSebastian Hesselbarth	select PINCTRL
4799139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
480abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4815cdbe5d2SArnd Bergmann	select SPARSE_IRQ
482c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
483edabd38eSSaeed Bishara	help
484edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
485edabd38eSSaeed Bishara
486c53c9cf6SAndrew Victorconfig ARCH_KS8695
487c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
488c7e783d6SLinus Walleij	select CLKSRC_MMIO
489b1b3f49cSRussell King	select CPU_ARM922T
490c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
4915c34a4e8SLinus Walleij	select GPIOLIB
492b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
493c53c9cf6SAndrew Victor	help
494c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
495c53c9cf6SAndrew Victor	  System-on-Chip devices.
496c53c9cf6SAndrew Victor
497788c9700SRussell Kingconfig ARCH_W90X900
498788c9700SRussell King	bool "Nuvoton W90X900 CPU"
4996d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5006fa5d5f7SRussell King	select CLKSRC_MMIO
501b1b3f49cSRussell King	select CPU_ARM926T
50258b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
5035c34a4e8SLinus Walleij	select GPIOLIB
504777f9bebSLennert Buytenhek	help
505a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
506a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
507a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
508a8bc4eadSwanzongshun	  link address to know more.
509a8bc4eadSwanzongshun
510a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
511a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
512585cf175STzachi Perelstein
51393e22567SRussell Kingconfig ARCH_LPC32XX
51493e22567SRussell King	bool "NXP LPC32XX"
51593e22567SRussell King	select ARM_AMBA
5164073723aSRussell King	select CLKDEV_LOOKUP
517c227f127SVladimir Zapolskiy	select CLKSRC_LPC32XX
518c227f127SVladimir Zapolskiy	select COMMON_CLK
51993e22567SRussell King	select CPU_ARM926T
52093e22567SRussell King	select GENERIC_CLOCKEVENTS
5215c34a4e8SLinus Walleij	select GPIOLIB
5228cb17b5eSVladimir Zapolskiy	select MULTI_IRQ_HANDLER
5238cb17b5eSVladimir Zapolskiy	select SPARSE_IRQ
52493e22567SRussell King	select USE_OF
52593e22567SRussell King	help
52693e22567SRussell King	  Support for the NXP LPC32XX family of processors
52793e22567SRussell King
5281da177e4SLinus Torvaldsconfig ARCH_PXA
5292c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
530a4f7e763SRussell King	depends on MMU
531b1b3f49cSRussell King	select ARCH_MTD_XIP
532b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
533b1b3f49cSRussell King	select AUTO_ZRELADDR
534a1c0a6adSRobert Jarzmik	select COMMON_CLK
5356d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
536389d9b58SDaniel Lezcano	select CLKSRC_PXA
537234b6cedSRussell King	select CLKSRC_MMIO
5386f6caeaaSRobert Jarzmik	select CLKSRC_OF
5392f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
540981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
541157d2644SHaojian Zhuang	select GPIO_PXA
5425c34a4e8SLinus Walleij	select GPIOLIB
543b1b3f49cSRussell King	select HAVE_IDE
544d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
545b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
546bd5ce433SEric Miao	select PLAT_PXA
5476ac6b817SHaojian Zhuang	select SPARSE_IRQ
548f999b8bdSMartin Michlmayr	help
5492c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
5501da177e4SLinus Torvalds
5511da177e4SLinus Torvaldsconfig ARCH_RPC
5521da177e4SLinus Torvalds	bool "RiscPC"
553868e87ccSRussell King	depends on MMU
5541da177e4SLinus Torvalds	select ARCH_ACORN
555a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
55607f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
5575cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
558fa04e209SArnd Bergmann	select CPU_SA110
559b1b3f49cSRussell King	select FIQ
560d0ee9f40SArnd Bergmann	select HAVE_IDE
561b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
562b1b3f49cSRussell King	select ISA_DMA_API
563c334bc15SRob Herring	select NEED_MACH_IO_H
5640cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
565ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
5661da177e4SLinus Torvalds	help
5671da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
5681da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
5691da177e4SLinus Torvalds
5701da177e4SLinus Torvaldsconfig ARCH_SA1100
5711da177e4SLinus Torvalds	bool "SA1100-based"
572b1b3f49cSRussell King	select ARCH_MTD_XIP
573b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
574b1b3f49cSRussell King	select CLKDEV_LOOKUP
575b1b3f49cSRussell King	select CLKSRC_MMIO
576389d9b58SDaniel Lezcano	select CLKSRC_PXA
577389d9b58SDaniel Lezcano	select CLKSRC_OF if OF
578b1b3f49cSRussell King	select CPU_FREQ
579b1b3f49cSRussell King	select CPU_SA1100
580b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
5815c34a4e8SLinus Walleij	select GPIOLIB
582d0ee9f40SArnd Bergmann	select HAVE_IDE
5831eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
584b1b3f49cSRussell King	select ISA
585affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
5860cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
587375dec92SRussell King	select SPARSE_IRQ
588f999b8bdSMartin Michlmayr	help
589f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
5901da177e4SLinus Torvalds
591b130d5c2SKukjin Kimconfig ARCH_S3C24XX
592b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
593335cce74SArnd Bergmann	select ATAGS
594b1b3f49cSRussell King	select CLKDEV_LOOKUP
5954280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
5967f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
597880cf071STomasz Figa	select GPIO_SAMSUNG
5985c34a4e8SLinus Walleij	select GPIOLIB
59920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
600b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
601b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
60217453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
603c334bc15SRob Herring	select NEED_MACH_IO_H
604cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
6051da177e4SLinus Torvalds	help
606b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
607b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
608b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
609b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
61063b1f51bSBen Dooks
6117c6337e2SKevin Hilmanconfig ARCH_DAVINCI
6127c6337e2SKevin Hilman	bool "TI DaVinci"
613b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
6146d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
615ce32c5c5SArnd Bergmann	select CPU_ARM926T
61620e9969bSDavid Brownell	select GENERIC_ALLOCATOR
617b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
618dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
6195c34a4e8SLinus Walleij	select GPIOLIB
620b1b3f49cSRussell King	select HAVE_IDE
621689e331fSSekhar Nori	select USE_OF
622b1b3f49cSRussell King	select ZONE_DMA
6237c6337e2SKevin Hilman	help
6247c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
6257c6337e2SKevin Hilman
626a0694861STony Lindgrenconfig ARCH_OMAP1
627a0694861STony Lindgren	bool "TI OMAP1"
62800a36698SArnd Bergmann	depends on MMU
629b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
630a0694861STony Lindgren	select ARCH_OMAP
631e9a91de7STony Prisk	select CLKDEV_LOOKUP
632cee37e50Sviresh kumar	select CLKSRC_MMIO
633b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
634a0694861STony Lindgren	select GENERIC_IRQ_CHIP
6355c34a4e8SLinus Walleij	select GPIOLIB
636a0694861STony Lindgren	select HAVE_IDE
637a0694861STony Lindgren	select IRQ_DOMAIN
638b694331cSTony Lindgren	select MULTI_IRQ_HANDLER
639a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
640a0694861STony Lindgren	select NEED_MACH_MEMORY_H
641685e2d08STony Lindgren	select SPARSE_IRQ
64221f47fbcSAlexey Charkov	help
643a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
64402c981c0SBinghua Duan
6451da177e4SLinus Torvaldsendchoice
6461da177e4SLinus Torvalds
647387798b3SRob Herringmenu "Multiple platform selection"
648387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
649387798b3SRob Herring
650387798b3SRob Herringcomment "CPU Core family selection"
651387798b3SRob Herring
652f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
653f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
654f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
655f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
656f8afae40SArnd Bergmann	select CPU_FA526
657f8afae40SArnd Bergmann
658387798b3SRob Herringconfig ARCH_MULTI_V4T
659387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
660387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
661b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
66224e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
66324e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
66424e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
665387798b3SRob Herring
666387798b3SRob Herringconfig ARCH_MULTI_V5
667387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
668387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
669b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
67012567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
67124e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
67224e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
673387798b3SRob Herring
674387798b3SRob Herringconfig ARCH_MULTI_V4_V5
675387798b3SRob Herring	bool
676387798b3SRob Herring
677387798b3SRob Herringconfig ARCH_MULTI_V6
6788dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
679387798b3SRob Herring	select ARCH_MULTI_V6_V7
68042f4754aSRob Herring	select CPU_V6K
681387798b3SRob Herring
682387798b3SRob Herringconfig ARCH_MULTI_V7
6838dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
684387798b3SRob Herring	default y
685387798b3SRob Herring	select ARCH_MULTI_V6_V7
686b1b3f49cSRussell King	select CPU_V7
68790bc8ac7SRob Herring	select HAVE_SMP
688387798b3SRob Herring
689387798b3SRob Herringconfig ARCH_MULTI_V6_V7
690387798b3SRob Herring	bool
6919352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
692387798b3SRob Herring
693387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
694387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
695387798b3SRob Herring	select ARCH_MULTI_V5
696387798b3SRob Herring
697387798b3SRob Herringendmenu
698387798b3SRob Herring
69905e2a3deSRob Herringconfig ARCH_VIRT
700e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
701e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
7024b8b5f25SRob Herring	select ARM_AMBA
70305e2a3deSRob Herring	select ARM_GIC
7043ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
7050b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
70605e2a3deSRob Herring	select ARM_PSCI
7074b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
70805e2a3deSRob Herring
709ccf50e23SRussell King#
710ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
711ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
712ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
713ccf50e23SRussell King#
7143e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
7153e93a22bSGregory CLEMENT
716445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
717445d9b30STsahee Zidenberg
718590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
719590b460cSLars Persson
720d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
721d9bfc86dSOleksij Rempel
72295b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
72395b8f20fSRussell King
7241d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
7251d22924eSAnders Berg
7268ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
7278ac49e04SChristian Daudt
7281c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
7291c37fa10SSebastian Hesselbarth
7301da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
7311da177e4SLinus Torvalds
732d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
733d94f944eSAnton Vorontsov
73495b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
73595b8f20fSRussell King
736df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
737df8d742eSBaruch Siach
73895b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
73995b8f20fSRussell King
740e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
741e7736d47SLennert Buytenhek
7421da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
7431da177e4SLinus Torvalds
74459d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
74559d3a193SPaulius Zaleckas
746387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
747387798b3SRob Herring
748389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
749389ee0c2SHaojian Zhuang
7501da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
7511da177e4SLinus Torvalds
7523f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
7533f7e5815SLennert Buytenhek
7543f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
7551da177e4SLinus Torvalds
756285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
757285f5fa7SDan Williams
7581da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
7591da177e4SLinus Torvalds
760828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
761828989adSSantosh Shilimkar
76295b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
76395b8f20fSRussell King
7643b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
7653b8f5030SCarlo Caione
76617723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
76717723fd3SJonas Jensen
7688c2ed9bcSJoel Stanleysource "arch/arm/mach-aspeed/Kconfig"
7698c2ed9bcSJoel Stanley
770794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
771794d15b2SStanislav Samsonov
7723995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
7731da177e4SLinus Torvalds
774f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
775f682a218SMatthias Brugger
7761d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
7771d3f33d5SShawn Guo
77895b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
77949cbe786SEric Miao
78095b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
78195b8f20fSRussell King
7829851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
7839851ca57SDaniel Tang
784d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
785d48af15eSTony Lindgren
786d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
7871da177e4SLinus Torvalds
7881dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
7891dbae815STony Lindgren
7909dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
791585cf175STzachi Perelstein
792387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
793387798b3SRob Herring
79495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
79595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
7961da177e4SLinus Torvalds
79795b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
79895b8f20fSRussell King
7998c9184b7SNeil Armstrongsource "arch/arm/mach-oxnas/Kconfig"
8008c9184b7SNeil Armstrong
8018fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
8028fc1b0f8SKumar Gala
80395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
80495b8f20fSRussell King
805d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
806d63dc051SHeiko Stuebner
80795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
808edabd38eSSaeed Bishara
809387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
810387798b3SRob Herring
811a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
812a21765a7SBen Dooks
81365ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
81465ebcc11SSrinivas Kandagatla
81585fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
8161da177e4SLinus Torvalds
817431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
818a08ab637SBen Dooks
819170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
820170f4e42SKukjin Kim
82183014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
822e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
823cc0e72b8SChanghwan Youn
824882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
8251da177e4SLinus Torvalds
8263b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
8273b52634fSMaxime Ripard
828156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
829156a0997SBarry Song
830d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig"
831d6de5b02SMarc Gonzalez
832c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
833c5f80065SErik Gilling
83495b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
8351da177e4SLinus Torvalds
836ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
837ba56a987SMasahiro Yamada
83895b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
8391da177e4SLinus Torvalds
8401da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
8411da177e4SLinus Torvalds
842ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
843420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
844ceade897SRussell King
8456f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
8466f35f9a9STony Prisk
8477ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
8487ec80ddfSwanzongshun
849acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
850acede515SJun Nie
8519a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
8529a45eb69SJosh Cartwright
853499f1640SStefan Agner# ARMv7-M architecture
854499f1640SStefan Agnerconfig ARCH_EFM32
855499f1640SStefan Agner	bool "Energy Micro efm32"
856499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
8575c34a4e8SLinus Walleij	select GPIOLIB
858499f1640SStefan Agner	help
859499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
860499f1640SStefan Agner	  processors.
861499f1640SStefan Agner
862499f1640SStefan Agnerconfig ARCH_LPC18XX
863499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
864499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
865499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
866499f1640SStefan Agner	select ARM_AMBA
867499f1640SStefan Agner	select CLKSRC_LPC32XX
868499f1640SStefan Agner	select PINCTRL
869499f1640SStefan Agner	help
870499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
871499f1640SStefan Agner	  high performance microcontrollers.
872499f1640SStefan Agner
873499f1640SStefan Agnerconfig ARCH_STM32
874499f1640SStefan Agner	bool "STMicrolectronics STM32"
875499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
876499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
877499f1640SStefan Agner	select ARMV7M_SYSTICK
87825263186SMaxime Coquelin	select CLKSRC_STM32
879f64e9804SMaxime Coquelin	select PINCTRL
880499f1640SStefan Agner	select RESET_CONTROLLER
881*47f91519SAlexandre TORGUE	select STM32_EXTI
882499f1640SStefan Agner	help
883499f1640SStefan Agner	  Support for STMicroelectronics STM32 processors.
884499f1640SStefan Agner
885fa65fc6bSMaxime Coquelinconfig MACH_STM32F429
886fa65fc6bSMaxime Coquelin	bool "STMicrolectronics STM32F429"
887fa65fc6bSMaxime Coquelin	depends on ARCH_STM32
888fa65fc6bSMaxime Coquelin	default y
889fa65fc6bSMaxime Coquelin
8901847119dSVladimir Murzinconfig ARCH_MPS2
89117bd274eSBaruch Siach	bool "ARM MPS2 platform"
8921847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
8931847119dSVladimir Murzin	select ARM_AMBA
8941847119dSVladimir Murzin	select CLKSRC_MPS2
8951847119dSVladimir Murzin	help
8961847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
8971847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
8981847119dSVladimir Murzin
8991847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
9001847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
9011847119dSVladimir Murzin
9021da177e4SLinus Torvalds# Definitions to make life easier
9031da177e4SLinus Torvaldsconfig ARCH_ACORN
9041da177e4SLinus Torvalds	bool
9051da177e4SLinus Torvalds
9067ae1f7ecSLennert Buytenhekconfig PLAT_IOP
9077ae1f7ecSLennert Buytenhek	bool
908469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
9097ae1f7ecSLennert Buytenhek
91069b02f6aSLennert Buytenhekconfig PLAT_ORION
91169b02f6aSLennert Buytenhek	bool
912bfe45e0bSRussell King	select CLKSRC_MMIO
913b1b3f49cSRussell King	select COMMON_CLK
914dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
915278b45b0SAndrew Lunn	select IRQ_DOMAIN
91669b02f6aSLennert Buytenhek
917abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
918abcda1dcSThomas Petazzoni	bool
919abcda1dcSThomas Petazzoni	select PLAT_ORION
920abcda1dcSThomas Petazzoni
921bd5ce433SEric Miaoconfig PLAT_PXA
922bd5ce433SEric Miao	bool
923bd5ce433SEric Miao
924f4b8b319SRussell Kingconfig PLAT_VERSATILE
925f4b8b319SRussell King	bool
926f4b8b319SRussell King
927d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
928d9a1beaaSAlexandre Courbot
9291da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
9301da177e4SLinus Torvalds
931afe4b25eSLennert Buytenhekconfig IWMMXT
932d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
933d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
934d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
935afe4b25eSLennert Buytenhek	help
936afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
937afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
938afe4b25eSLennert Buytenhek
93952108641Seric miaoconfig MULTI_IRQ_HANDLER
94052108641Seric miao	bool
94152108641Seric miao	help
94252108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
94352108641Seric miao
9443b93e7b0SHyok S. Choiif !MMU
9453b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
9463b93e7b0SHyok S. Choiendif
9473b93e7b0SHyok S. Choi
9483e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
9493e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
9503e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
9513e0a07f8SGregory CLEMENT	default y
9523e0a07f8SGregory CLEMENT	help
9533e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
9543e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
9553e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
9563e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
9573e0a07f8SGregory CLEMENT	  Workaround:
9583e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
9593e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
9603e0a07f8SGregory CLEMENT	  instruction
9613e0a07f8SGregory CLEMENT
962f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
963f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
964f0c4b8d6SWill Deacon	depends on CPU_V6
965f0c4b8d6SWill Deacon	help
966f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
967f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
968f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
969f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
970f0c4b8d6SWill Deacon
9719cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
9729cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
973e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
9749cba3cccSCatalin Marinas	help
9759cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
9769cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
9779cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
9789cba3cccSCatalin Marinas	  recommended workaround.
9799cba3cccSCatalin Marinas
9807ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
9817ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
9827ce236fcSCatalin Marinas	depends on CPU_V7
9837ce236fcSCatalin Marinas	help
9847ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
98579403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
9867ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
9877ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
9887ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
9897ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
9907ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
9917ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
9927ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
9937ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
9947ce236fcSCatalin Marinas	  available in non-secure mode.
9957ce236fcSCatalin Marinas
996855c551fSCatalin Marinasconfig ARM_ERRATA_458693
997855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
998855c551fSCatalin Marinas	depends on CPU_V7
99962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1000855c551fSCatalin Marinas	help
1001855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1002855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1003855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1004855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1005855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1006855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1007855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1008855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1009855c551fSCatalin Marinas
10100516e464SCatalin Marinasconfig ARM_ERRATA_460075
10110516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
10120516e464SCatalin Marinas	depends on CPU_V7
101362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10140516e464SCatalin Marinas	help
10150516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
10160516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
10170516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
10180516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
10190516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
10200516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
10210516e464SCatalin Marinas	  may not be available in non-secure mode.
10220516e464SCatalin Marinas
10239f05027cSWill Deaconconfig ARM_ERRATA_742230
10249f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
10259f05027cSWill Deacon	depends on CPU_V7 && SMP
102662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10279f05027cSWill Deacon	help
10289f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
10299f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
10309f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
10319f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
10329f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
10339f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
10349f05027cSWill Deacon	  the two writes.
10359f05027cSWill Deacon
1036a672e99bSWill Deaconconfig ARM_ERRATA_742231
1037a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1038a672e99bSWill Deacon	depends on CPU_V7 && SMP
103962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1040a672e99bSWill Deacon	help
1041a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1042a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1043a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1044a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1045a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1046a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1047a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1048a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1049a672e99bSWill Deacon	  capabilities of the processor.
1050a672e99bSWill Deacon
105169155794SJon Medhurstconfig ARM_ERRATA_643719
105269155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
105369155794SJon Medhurst	depends on CPU_V7 && SMP
1054e5a5de44SRussell King	default y
105569155794SJon Medhurst	help
105669155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
105769155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
105869155794SJon Medhurst	  register returns zero when it should return one. The workaround
105969155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
106069155794SJon Medhurst	  it behave as intended and avoiding data corruption.
106169155794SJon Medhurst
1062cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1063cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1064e66dc745SDave Martin	depends on CPU_V7
1065cdf357f1SWill Deacon	help
1066cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1067cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1068cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1069cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1070cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1071cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1072cdf357f1SWill Deacon	  entries regardless of the ASID.
1073475d92fcSWill Deacon
1074475d92fcSWill Deaconconfig ARM_ERRATA_743622
1075475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1076475d92fcSWill Deacon	depends on CPU_V7
107762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1078475d92fcSWill Deacon	help
1079475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1080efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1081475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1082475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1083475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1084475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1085475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1086475d92fcSWill Deacon	  processor.
1087475d92fcSWill Deacon
10889a27c27cSWill Deaconconfig ARM_ERRATA_751472
10899a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1090ba90c516SDave Martin	depends on CPU_V7
109162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10929a27c27cSWill Deacon	help
10939a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
10949a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
10959a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
10969a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
10979a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
10989a27c27cSWill Deacon
1099fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1100fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1101fcbdc5feSWill Deacon	depends on CPU_V7
1102fcbdc5feSWill Deacon	help
1103fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1104fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1105fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1106fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1107fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1108fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1109fcbdc5feSWill Deacon
11105dab26afSWill Deaconconfig ARM_ERRATA_754327
11115dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
11125dab26afSWill Deacon	depends on CPU_V7 && SMP
11135dab26afSWill Deacon	help
11145dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
11155dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
11165dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
11175dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
11185dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
11195dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
11205dab26afSWill Deacon
1121145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1122145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1123fd832478SFabio Estevam	depends on CPU_V6
1124145e10e1SCatalin Marinas	help
1125145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1126145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1127145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1128145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1129145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1130145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1131145e10e1SCatalin Marinas	  is not affected.
1132145e10e1SCatalin Marinas
1133f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1134f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1135f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1136f630c1bdSWill Deacon	help
1137f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1138f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1139f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1140f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1141f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1142f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1143f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1144f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1145f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1146f630c1bdSWill Deacon
11477253b85cSSimon Hormanconfig ARM_ERRATA_775420
11487253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
11497253b85cSSimon Horman       depends on CPU_V7
11507253b85cSSimon Horman       help
11517253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
11527253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
11537253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
11547253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
11557253b85cSSimon Horman	 an abort may occur on cache maintenance.
11567253b85cSSimon Horman
115793dc6887SCatalin Marinasconfig ARM_ERRATA_798181
115893dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
115993dc6887SCatalin Marinas	depends on CPU_V7 && SMP
116093dc6887SCatalin Marinas	help
116193dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
116293dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
116393dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
116493dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
116593dc6887SCatalin Marinas	  as the one being invalidated.
116693dc6887SCatalin Marinas
116784b6504fSWill Deaconconfig ARM_ERRATA_773022
116884b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
116984b6504fSWill Deacon	depends on CPU_V7
117084b6504fSWill Deacon	help
117184b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
117284b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
117384b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
117484b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
117584b6504fSWill Deacon
117662c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
117762c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
117862c0f4a5SDoug Anderson	depends on CPU_V7
117962c0f4a5SDoug Anderson	help
118062c0f4a5SDoug Anderson	  This option enables the workaround for:
118162c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
118262c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
118362c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
118462c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
118562c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
118662c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
118762c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
118862c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
118962c0f4a5SDoug Anderson
1190416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1191416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1192416bcf21SDoug Anderson	depends on CPU_V7
1193416bcf21SDoug Anderson	help
1194416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1195416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1196416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1197416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1198416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1199416bcf21SDoug Anderson
12009f6f9354SDoug Andersonconfig ARM_ERRATA_825619
12019f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
12029f6f9354SDoug Anderson	depends on CPU_V7
12039f6f9354SDoug Anderson	help
12049f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
12059f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
12069f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
12079f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
12089f6f9354SDoug Anderson
12099f6f9354SDoug Andersonconfig ARM_ERRATA_852421
12109f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
12119f6f9354SDoug Anderson	depends on CPU_V7
12129f6f9354SDoug Anderson	help
12139f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
12149f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
12159f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
12169f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
12179f6f9354SDoug Anderson
121862c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
121962c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
122062c0f4a5SDoug Anderson	depends on CPU_V7
122162c0f4a5SDoug Anderson	help
122262c0f4a5SDoug Anderson	  This option enables the workaround for:
122362c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
122462c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
122562c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
122662c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
122762c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
122862c0f4a5SDoug Anderson	  for and handled.
122962c0f4a5SDoug Anderson
12301da177e4SLinus Torvaldsendmenu
12311da177e4SLinus Torvalds
12321da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12331da177e4SLinus Torvalds
12341da177e4SLinus Torvaldsmenu "Bus support"
12351da177e4SLinus Torvalds
12361da177e4SLinus Torvaldsconfig ISA
12371da177e4SLinus Torvalds	bool
12381da177e4SLinus Torvalds	help
12391da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12401da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12411da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12421da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12431da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12441da177e4SLinus Torvalds
1245065909b9SRussell King# Select ISA DMA controller support
12461da177e4SLinus Torvaldsconfig ISA_DMA
12471da177e4SLinus Torvalds	bool
1248065909b9SRussell King	select ISA_DMA_API
12491da177e4SLinus Torvalds
1250065909b9SRussell King# Select ISA DMA interface
12515cae841bSAl Viroconfig ISA_DMA_API
12525cae841bSAl Viro	bool
12535cae841bSAl Viro
12541da177e4SLinus Torvaldsconfig PCI
12550b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12561da177e4SLinus Torvalds	help
12571da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12581da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12591da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12601da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12611da177e4SLinus Torvalds
126252882173SAnton Vorontsovconfig PCI_DOMAINS
126352882173SAnton Vorontsov	bool
126452882173SAnton Vorontsov	depends on PCI
126552882173SAnton Vorontsov
12668c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
12678c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
12688c7d1474SLorenzo Pieralisi
1269b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1270b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1271b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1272b080ac8aSMarcelo Roberto Jimenez	help
1273b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1274b080ac8aSMarcelo Roberto Jimenez
127536e23590SMatthew Wilcoxconfig PCI_SYSCALL
127636e23590SMatthew Wilcox	def_bool PCI
127736e23590SMatthew Wilcox
1278a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1279a0113a99SMike Rapoport	bool
1280a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1281a0113a99SMike Rapoport	default y
1282a0113a99SMike Rapoport	select DMABOUNCE
1283a0113a99SMike Rapoport
12841da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
12851da177e4SLinus Torvalds
12861da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
12871da177e4SLinus Torvalds
12881da177e4SLinus Torvaldsendmenu
12891da177e4SLinus Torvalds
12901da177e4SLinus Torvaldsmenu "Kernel Features"
12911da177e4SLinus Torvalds
12923b55658aSDave Martinconfig HAVE_SMP
12933b55658aSDave Martin	bool
12943b55658aSDave Martin	help
12953b55658aSDave Martin	  This option should be selected by machines which have an SMP-
12963b55658aSDave Martin	  capable CPU.
12973b55658aSDave Martin
12983b55658aSDave Martin	  The only effect of this option is to make the SMP-related
12993b55658aSDave Martin	  options available to the user for configuration.
13003b55658aSDave Martin
13011da177e4SLinus Torvaldsconfig SMP
1302bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1303fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1304bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
13053b55658aSDave Martin	depends on HAVE_SMP
1306801bb21cSJonathan Austin	depends on MMU || ARM_MPU
13070361748fSArnd Bergmann	select IRQ_WORK
13081da177e4SLinus Torvalds	help
13091da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13104a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
13114a474157SRobert Graffham	  than one CPU, say Y.
13121da177e4SLinus Torvalds
13134a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13141da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13154a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13164a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13174a474157SRobert Graffham	  will run faster if you say N here.
13181da177e4SLinus Torvalds
1319395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13201da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
132150a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13221da177e4SLinus Torvalds
13231da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13241da177e4SLinus Torvalds
1325f00ec48fSRussell Kingconfig SMP_ON_UP
13265744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1327801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1328f00ec48fSRussell King	default y
1329f00ec48fSRussell King	help
1330f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1331f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1332f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1333f00ec48fSRussell King	  savings.
1334f00ec48fSRussell King
1335f00ec48fSRussell King	  If you don't know what to do here, say Y.
1336f00ec48fSRussell King
1337c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1338c9018aabSVincent Guittot	bool "Support cpu topology definition"
1339c9018aabSVincent Guittot	depends on SMP && CPU_V7
1340c9018aabSVincent Guittot	default y
1341c9018aabSVincent Guittot	help
1342c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1343c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1344c9018aabSVincent Guittot	  topology of an ARM System.
1345c9018aabSVincent Guittot
1346c9018aabSVincent Guittotconfig SCHED_MC
1347c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1348c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1349c9018aabSVincent Guittot	help
1350c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1351c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1352c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1353c9018aabSVincent Guittot
1354c9018aabSVincent Guittotconfig SCHED_SMT
1355c9018aabSVincent Guittot	bool "SMT scheduler support"
1356c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1357c9018aabSVincent Guittot	help
1358c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1359c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1360c9018aabSVincent Guittot	  places. If unsure say N here.
1361c9018aabSVincent Guittot
1362a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1363a8cbcd92SRussell King	bool
1364a8cbcd92SRussell King	help
1365a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1366a8cbcd92SRussell King
13678a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1368022c03a2SMarc Zyngier	bool "Architected timer support"
1369022c03a2SMarc Zyngier	depends on CPU_V7
13708a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13710c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1372022c03a2SMarc Zyngier	help
1373022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1374022c03a2SMarc Zyngier
1375f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1376f32f4ce2SRussell King	bool
1377da4a686aSRob Herring	select CLKSRC_OF if OF
1378f32f4ce2SRussell King	help
1379f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1380f32f4ce2SRussell King
1381e8db288eSNicolas Pitreconfig MCPM
1382e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1383e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1384e8db288eSNicolas Pitre	help
1385e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1386e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1387e8db288eSNicolas Pitre	  systems.
1388e8db288eSNicolas Pitre
1389ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1390ebf4a5c5SHaojian Zhuang	bool
1391ebf4a5c5SHaojian Zhuang	depends on MCPM
1392ebf4a5c5SHaojian Zhuang	help
1393ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1394ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1395ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1396ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1397ebf4a5c5SHaojian Zhuang
13981c33be57SNicolas Pitreconfig BIG_LITTLE
13991c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
14001c33be57SNicolas Pitre	depends on CPU_V7 && SMP
14011c33be57SNicolas Pitre	select MCPM
14021c33be57SNicolas Pitre	help
14031c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
14041c33be57SNicolas Pitre	  system architecture.
14051c33be57SNicolas Pitre
14061c33be57SNicolas Pitreconfig BL_SWITCHER
14071c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
14086c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
140951aaf81fSRussell King	select CPU_PM
14101c33be57SNicolas Pitre	help
14111c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
14121c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14131c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14141c33be57SNicolas Pitre
1415b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1416b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1417b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1418b22537c6SNicolas Pitre	help
1419b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1420b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1421b22537c6SNicolas Pitre	  debugging purposes only.
1422b22537c6SNicolas Pitre
14238d5796d2SLennert Buytenhekchoice
14248d5796d2SLennert Buytenhek	prompt "Memory split"
1425006fa259SRussell King	depends on MMU
14268d5796d2SLennert Buytenhek	default VMSPLIT_3G
14278d5796d2SLennert Buytenhek	help
14288d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14298d5796d2SLennert Buytenhek
14308d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14318d5796d2SLennert Buytenhek	  option alone!
14328d5796d2SLennert Buytenhek
14338d5796d2SLennert Buytenhek	config VMSPLIT_3G
14348d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
143563ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
143663ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
14378d5796d2SLennert Buytenhek	config VMSPLIT_2G
14388d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14398d5796d2SLennert Buytenhek	config VMSPLIT_1G
14408d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14418d5796d2SLennert Buytenhekendchoice
14428d5796d2SLennert Buytenhek
14438d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14448d5796d2SLennert Buytenhek	hex
1445006fa259SRussell King	default PHYS_OFFSET if !MMU
14468d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14478d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
144863ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
14498d5796d2SLennert Buytenhek	default 0xC0000000
14508d5796d2SLennert Buytenhek
14511da177e4SLinus Torvaldsconfig NR_CPUS
14521da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14531da177e4SLinus Torvalds	range 2 32
14541da177e4SLinus Torvalds	depends on SMP
14551da177e4SLinus Torvalds	default "4"
14561da177e4SLinus Torvalds
1457a054a811SRussell Kingconfig HOTPLUG_CPU
145800b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
145940b31360SStephen Rothwell	depends on SMP
1460a054a811SRussell King	help
1461a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1462a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1463a054a811SRussell King
14642bdd424fSWill Deaconconfig ARM_PSCI
14652bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1466e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1467be120397SMark Rutland	select ARM_PSCI_FW
14682bdd424fSWill Deacon	help
14692bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14702bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14712bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14722bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14732bdd424fSWill Deacon	  ARM processors").
14742bdd424fSWill Deacon
14752a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14762a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14772a6ad871SMaxime Ripard# selected platforms.
147844986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
147944986ab0SPeter De Schrijver (NVIDIA)	int
1480b35d2e56SGregory Fong	default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1481b35d2e56SGregory Fong		ARCH_ZYNQ
1482aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1483aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1484eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
148506b851e5SOlof Johansson	default 392 if ARCH_U8500
148601bb914cSTony Prisk	default 352 if ARCH_VT8500
14877b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
14882a6ad871SMaxime Ripard	default 264 if MACH_H4700
148944986ab0SPeter De Schrijver (NVIDIA)	default 0
149044986ab0SPeter De Schrijver (NVIDIA)	help
149144986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
149244986ab0SPeter De Schrijver (NVIDIA)
149344986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
149444986ab0SPeter De Schrijver (NVIDIA)
1495d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
14961da177e4SLinus Torvalds
1497c9218b16SRussell Kingconfig HZ_FIXED
1498f8065813SRussell King	int
1499070b8b43SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
1500a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
15011164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
150247d84682SRussell King	default 0
1503c9218b16SRussell King
1504c9218b16SRussell Kingchoice
150547d84682SRussell King	depends on HZ_FIXED = 0
1506c9218b16SRussell King	prompt "Timer frequency"
1507c9218b16SRussell King
1508c9218b16SRussell Kingconfig HZ_100
1509c9218b16SRussell King	bool "100 Hz"
1510c9218b16SRussell King
1511c9218b16SRussell Kingconfig HZ_200
1512c9218b16SRussell King	bool "200 Hz"
1513c9218b16SRussell King
1514c9218b16SRussell Kingconfig HZ_250
1515c9218b16SRussell King	bool "250 Hz"
1516c9218b16SRussell King
1517c9218b16SRussell Kingconfig HZ_300
1518c9218b16SRussell King	bool "300 Hz"
1519c9218b16SRussell King
1520c9218b16SRussell Kingconfig HZ_500
1521c9218b16SRussell King	bool "500 Hz"
1522c9218b16SRussell King
1523c9218b16SRussell Kingconfig HZ_1000
1524c9218b16SRussell King	bool "1000 Hz"
1525c9218b16SRussell King
1526c9218b16SRussell Kingendchoice
1527c9218b16SRussell King
1528c9218b16SRussell Kingconfig HZ
1529c9218b16SRussell King	int
153047d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1531c9218b16SRussell King	default 100 if HZ_100
1532c9218b16SRussell King	default 200 if HZ_200
1533c9218b16SRussell King	default 250 if HZ_250
1534c9218b16SRussell King	default 300 if HZ_300
1535c9218b16SRussell King	default 500 if HZ_500
1536c9218b16SRussell King	default 1000
1537c9218b16SRussell King
1538c9218b16SRussell Kingconfig SCHED_HRTICK
1539c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1540f8065813SRussell King
154116c79651SCatalin Marinasconfig THUMB2_KERNEL
1542bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15434477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1544bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
154516c79651SCatalin Marinas	select AEABI
154616c79651SCatalin Marinas	select ARM_ASM_UNIFIED
154789bace65SArnd Bergmann	select ARM_UNWIND
154816c79651SCatalin Marinas	help
154916c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
155016c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
155116c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
155216c79651SCatalin Marinas
155316c79651SCatalin Marinas	  If unsure, say N.
155416c79651SCatalin Marinas
15556f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15566f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15576f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15586f685c5cSDave Martin	default y
15596f685c5cSDave Martin	help
15606f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15616f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15626f685c5cSDave Martin	  branch instructions.
15636f685c5cSDave Martin
15646f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15656f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15666f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15676f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15686f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15696f685c5cSDave Martin	  support.
15706f685c5cSDave Martin
15716f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15726f685c5cSDave Martin	  relocation" error when loading some modules.
15736f685c5cSDave Martin
15746f685c5cSDave Martin	  Until fixed tools are available, passing
15756f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15766f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15776f685c5cSDave Martin	  stack usage in some cases.
15786f685c5cSDave Martin
15796f685c5cSDave Martin	  The problem is described in more detail at:
15806f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15816f685c5cSDave Martin
15826f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15836f685c5cSDave Martin
15846f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15856f685c5cSDave Martin
15860becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
15870becb088SCatalin Marinas	bool
15880becb088SCatalin Marinas
158942f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
159042f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
159142f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
159242f25bddSNicolas Pitre	default y
159342f25bddSNicolas Pitre	help
159442f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
159542f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
159642f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
159742f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
159842f25bddSNicolas Pitre	  functions.
159942f25bddSNicolas Pitre
160042f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
160142f25bddSNicolas Pitre	  replace the first two instructions of these library functions
160242f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
160342f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
160442f25bddSNicolas Pitre	  and less power intensive than running the original library
160542f25bddSNicolas Pitre	  code to do integer division.
160642f25bddSNicolas Pitre
1607704bdda0SNicolas Pitreconfig AEABI
1608704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1609704bdda0SNicolas Pitre	help
1610704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1611704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1612704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1613704bdda0SNicolas Pitre
1614704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1615704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1616704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1617704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1618704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1619704bdda0SNicolas Pitre
1620704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1621704bdda0SNicolas Pitre
16226c90c872SNicolas Pitreconfig OABI_COMPAT
1623a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1624d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16256c90c872SNicolas Pitre	help
16266c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16276c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16286c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16296c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16306c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16316c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
163291702175SKees Cook
163391702175SKees Cook	  The seccomp filter system will not be available when this is
163491702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
163591702175SKees Cook	  between calling conventions during filtering.
163691702175SKees Cook
16376c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16386c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16396c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16406c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1641b02f8467SKees Cook	  at all). If in doubt say N.
16426c90c872SNicolas Pitre
1643eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1644e80d6a24SMel Gorman	bool
1645e80d6a24SMel Gorman
164605944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
164705944d74SRussell King	bool
164805944d74SRussell King
164907a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
165007a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
165107a2f737SRussell King
165205944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1653be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1654c80d79d7SYasunori Goto
16557b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16567b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16577b7bf499SWill Deacon
1658b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP
1659b8cd51afSSteve Capper	def_bool y
1660b8cd51afSSteve Capper	depends on ARM_LPAE
1661b8cd51afSSteve Capper
1662053a96caSNicolas Pitreconfig HIGHMEM
1663e8db89a2SRussell King	bool "High Memory Support"
1664e8db89a2SRussell King	depends on MMU
1665053a96caSNicolas Pitre	help
1666053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1667053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1668053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1669053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1670053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1671053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1672053a96caSNicolas Pitre
1673053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1674053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1675053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1676053a96caSNicolas Pitre
1677053a96caSNicolas Pitre	  If unsure, say n.
1678053a96caSNicolas Pitre
167965cec8e3SRussell Kingconfig HIGHPTE
16809a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
168165cec8e3SRussell King	depends on HIGHMEM
16829a431bd5SRussell King	default y
1683b4d103d1SRussell King	help
1684b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1685b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1686b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1687b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1688b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
168965cec8e3SRussell King
1690a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1691a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1692a5e090acSRussell King	depends on MMU && !ARM_LPAE
16931b8873a0SJamie Iles	default y
16941b8873a0SJamie Iles	help
1695a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1696a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1697a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1698a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1699a5e090acSRussell King	  fault when dereferenced.
1700a5e090acSRussell King
1701a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1702a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1703a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
17041da177e4SLinus Torvalds
17051da177e4SLinus Torvaldsconfig HW_PERF_EVENTS
1706fa8ad788SMark Rutland	def_bool y
1707fa8ad788SMark Rutland	depends on ARM_PMU
17081b8873a0SJamie Iles
17091355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
17101355e2a6SCatalin Marinas       def_bool y
17111355e2a6SCatalin Marinas       depends on ARM_LPAE
17121355e2a6SCatalin Marinas
17138d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
17148d962507SCatalin Marinas       def_bool y
17158d962507SCatalin Marinas       depends on ARM_LPAE
17168d962507SCatalin Marinas
17174bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
17184bfab203SSteven Capper	def_bool y
17194bfab203SSteven Capper
17207d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
17217d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
17227d485f64SArd Biesheuvel	depends on MODULES
17237d485f64SArd Biesheuvel	help
17247d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
17257d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
17267d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
17277d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
17287d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
17297d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
17307d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
17317d485f64SArd Biesheuvel	  the same.
17327d485f64SArd Biesheuvel
17337d485f64SArd Biesheuvel	  Say y if you are getting out of memory errors while loading modules
17347d485f64SArd Biesheuvel
17351da177e4SLinus Torvaldssource "mm/Kconfig"
17361da177e4SLinus Torvalds
1737c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
173836d6c928SUlrich Hecht	int "Maximum zone order"
1739898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
17406d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1741c1b2d970SMagnus Damm	default "11"
1742c1b2d970SMagnus Damm	help
1743c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1744c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1745c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1746c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1747c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1748c1b2d970SMagnus Damm	  increase this value.
1749c1b2d970SMagnus Damm
1750c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1751c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1752c1b2d970SMagnus Damm
17531da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17541da177e4SLinus Torvalds	bool
1755f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17561da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1757e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17581da177e4SLinus Torvalds	help
17591da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17601da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17611da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17621da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17631da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17641da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17651da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17661da177e4SLinus Torvalds
176739ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
176838ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
176938ef2ad5SLinus Walleij	depends on MMU
177039ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
177139ec58f3SLennert Buytenhek	help
177239ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
177339ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
177439ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
177539ec58f3SLennert Buytenhek
177639ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
177739ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
177839ec58f3SLennert Buytenhek	  such copy operations with large buffers.
177939ec58f3SLennert Buytenhek
178039ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
178139ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
178239ec58f3SLennert Buytenhek
178370c70d97SNicolas Pitreconfig SECCOMP
178470c70d97SNicolas Pitre	bool
178570c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
178670c70d97SNicolas Pitre	---help---
178770c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
178870c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
178970c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
179070c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
179170c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
179270c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
179370c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
179470c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
179570c70d97SNicolas Pitre	  defined by each seccomp mode.
179670c70d97SNicolas Pitre
179706e6295bSStefano Stabelliniconfig SWIOTLB
179806e6295bSStefano Stabellini	def_bool y
179906e6295bSStefano Stabellini
180006e6295bSStefano Stabelliniconfig IOMMU_HELPER
180106e6295bSStefano Stabellini	def_bool SWIOTLB
180206e6295bSStefano Stabellini
180302c2433bSStefano Stabelliniconfig PARAVIRT
180402c2433bSStefano Stabellini	bool "Enable paravirtualization code"
180502c2433bSStefano Stabellini	help
180602c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
180702c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
180802c2433bSStefano Stabellini	  over full virtualization.
180902c2433bSStefano Stabellini
181002c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
181102c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
181202c2433bSStefano Stabellini	select PARAVIRT
181302c2433bSStefano Stabellini	default n
181402c2433bSStefano Stabellini	help
181502c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
181602c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
181702c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
181802c2433bSStefano Stabellini	  that, there can be a small performance impact.
181902c2433bSStefano Stabellini
182002c2433bSStefano Stabellini	  If in doubt, say N here.
182102c2433bSStefano Stabellini
1822eff8d644SStefano Stabelliniconfig XEN_DOM0
1823eff8d644SStefano Stabellini	def_bool y
1824eff8d644SStefano Stabellini	depends on XEN
1825eff8d644SStefano Stabellini
1826eff8d644SStefano Stabelliniconfig XEN
1827c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
182885323a99SIan Campbell	depends on ARM && AEABI && OF
1829f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
183085323a99SIan Campbell	depends on !GENERIC_ATOMIC64
18317693deccSUwe Kleine-König	depends on MMU
183251aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
183317b7ab80SStefano Stabellini	select ARM_PSCI
183483862ccfSStefano Stabellini	select SWIOTLB_XEN
183502c2433bSStefano Stabellini	select PARAVIRT
1836eff8d644SStefano Stabellini	help
1837eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1838eff8d644SStefano Stabellini
18391da177e4SLinus Torvaldsendmenu
18401da177e4SLinus Torvalds
18411da177e4SLinus Torvaldsmenu "Boot options"
18421da177e4SLinus Torvalds
18439eb8f674SGrant Likelyconfig USE_OF
18449eb8f674SGrant Likely	bool "Flattened Device Tree support"
1845b1b3f49cSRussell King	select IRQ_DOMAIN
18469eb8f674SGrant Likely	select OF
18479eb8f674SGrant Likely	help
18489eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18499eb8f674SGrant Likely
1850bd51e2f5SNicolas Pitreconfig ATAGS
1851bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1852bd51e2f5SNicolas Pitre	default y
1853bd51e2f5SNicolas Pitre	help
1854bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1855bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1856bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1857bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1858bd51e2f5SNicolas Pitre	  leave this to y.
1859bd51e2f5SNicolas Pitre
1860bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1861bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1862bd51e2f5SNicolas Pitre	depends on ATAGS
1863bd51e2f5SNicolas Pitre	help
1864bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1865bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1866bd51e2f5SNicolas Pitre
18671da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18681da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18691da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18701da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18711da177e4SLinus Torvalds	default "0"
18721da177e4SLinus Torvalds	help
18731da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18741da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18751da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18761da177e4SLinus Torvalds	  value in their defconfig file.
18771da177e4SLinus Torvalds
18781da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18791da177e4SLinus Torvalds
18801da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18811da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18821da177e4SLinus Torvalds	default "0"
18831da177e4SLinus Torvalds	help
1884f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1885f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1886f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1887f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1888f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1889f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18901da177e4SLinus Torvalds
18911da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18921da177e4SLinus Torvalds
18931da177e4SLinus Torvaldsconfig ZBOOT_ROM
18941da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18951da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
189610968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18971da177e4SLinus Torvalds	help
18981da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18991da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19001da177e4SLinus Torvalds
1901e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1902e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
190310968131SRussell King	depends on OF
1904e2a6a3aaSJohn Bonesio	help
1905e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1906e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1907e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1908e2a6a3aaSJohn Bonesio
1909e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1910e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1911e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1912e2a6a3aaSJohn Bonesio
1913e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1914e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1915e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1916e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1917e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1918e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1919e2a6a3aaSJohn Bonesio	  to this option.
1920e2a6a3aaSJohn Bonesio
1921b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1922b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1923b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1924b90b9a38SNicolas Pitre	help
1925b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1926b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1927b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1928b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1929b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1930b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1931b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1932b90b9a38SNicolas Pitre
1933d0f34a11SGenoud Richardchoice
1934d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1935d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1936d0f34a11SGenoud Richard
1937d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1938d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1939d0f34a11SGenoud Richard	help
1940d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1941d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1942d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1943d0f34a11SGenoud Richard
1944d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1945d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1946d0f34a11SGenoud Richard	help
1947d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1948d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1949d0f34a11SGenoud Richard
1950d0f34a11SGenoud Richardendchoice
1951d0f34a11SGenoud Richard
19521da177e4SLinus Torvaldsconfig CMDLINE
19531da177e4SLinus Torvalds	string "Default kernel command string"
19541da177e4SLinus Torvalds	default ""
19551da177e4SLinus Torvalds	help
19561da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19571da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19581da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19591da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19601da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19611da177e4SLinus Torvalds
19624394c124SVictor Boiviechoice
19634394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19644394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1965bd51e2f5SNicolas Pitre	depends on ATAGS
19664394c124SVictor Boivie
19674394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19684394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19694394c124SVictor Boivie	help
19704394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19714394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19724394c124SVictor Boivie	  string provided in CMDLINE will be used.
19734394c124SVictor Boivie
19744394c124SVictor Boivieconfig CMDLINE_EXTEND
19754394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19764394c124SVictor Boivie	help
19774394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19784394c124SVictor Boivie	  appended to the default kernel command string.
19794394c124SVictor Boivie
198092d2040dSAlexander Hollerconfig CMDLINE_FORCE
198192d2040dSAlexander Holler	bool "Always use the default kernel command string"
198292d2040dSAlexander Holler	help
198392d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
198492d2040dSAlexander Holler	  loader passes other arguments to the kernel.
198592d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
198692d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19874394c124SVictor Boivieendchoice
198892d2040dSAlexander Holler
19891da177e4SLinus Torvaldsconfig XIP_KERNEL
19901da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
199110968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19921da177e4SLinus Torvalds	help
19931da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19941da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19951da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19961da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19971da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19981da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19991da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20001da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20011da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20021da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20031da177e4SLinus Torvalds
20041da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20051da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20061da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20071da177e4SLinus Torvalds
20081da177e4SLinus Torvalds	  If unsure, say N.
20091da177e4SLinus Torvalds
20101da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20111da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20121da177e4SLinus Torvalds	depends on XIP_KERNEL
20131da177e4SLinus Torvalds	default "0x00080000"
20141da177e4SLinus Torvalds	help
20151da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20161da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20171da177e4SLinus Torvalds	  own flash usage.
20181da177e4SLinus Torvalds
2019c587e4a6SRichard Purdieconfig KEXEC
2020c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
202119ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2022cb1293e2SArnd Bergmann	depends on !CPU_V7M
20232965faa5SDave Young	select KEXEC_CORE
2024c587e4a6SRichard Purdie	help
2025c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2026c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
202701dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2028c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2029c587e4a6SRichard Purdie
2030c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2031c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2032bf220695SGeert Uytterhoeven	  initially work for you.
2033c587e4a6SRichard Purdie
20344cd9d6f7SRichard Purdieconfig ATAGS_PROC
20354cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2036bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2037b98d7291SUli Luckas	default y
20384cd9d6f7SRichard Purdie	help
20394cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20404cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20414cd9d6f7SRichard Purdie
2042cb5d39b3SMika Westerbergconfig CRASH_DUMP
2043cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2044cb5d39b3SMika Westerberg	help
2045cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2046cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2047cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2048cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2049cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2050cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2051cb5d39b3SMika Westerberg
2052cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2053cb5d39b3SMika Westerberg
2054e69edc79SEric Miaoconfig AUTO_ZRELADDR
2055e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2056e69edc79SEric Miao	help
2057e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2058e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2059e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2060e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2061e69edc79SEric Miao	  from start of memory.
2062e69edc79SEric Miao
206381a0bc39SRoy Franzconfig EFI_STUB
206481a0bc39SRoy Franz	bool
206581a0bc39SRoy Franz
206681a0bc39SRoy Franzconfig EFI
206781a0bc39SRoy Franz	bool "UEFI runtime support"
206881a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
206981a0bc39SRoy Franz	select UCS2_STRING
207081a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
207181a0bc39SRoy Franz	select EFI_STUB
207281a0bc39SRoy Franz	select EFI_ARMSTUB
207381a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
207481a0bc39SRoy Franz	---help---
207581a0bc39SRoy Franz	  This option provides support for runtime services provided
207681a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
207781a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
207881a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
207981a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
208081a0bc39SRoy Franz	  UEFI firmware.
208181a0bc39SRoy Franz
20821da177e4SLinus Torvaldsendmenu
20831da177e4SLinus Torvalds
2084ac9d7efcSRussell Kingmenu "CPU Power Management"
20851da177e4SLinus Torvalds
20861da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20871da177e4SLinus Torvalds
2088ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2089ac9d7efcSRussell King
2090ac9d7efcSRussell Kingendmenu
2091ac9d7efcSRussell King
20921da177e4SLinus Torvaldsmenu "Floating point emulation"
20931da177e4SLinus Torvalds
20941da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20951da177e4SLinus Torvalds
20961da177e4SLinus Torvaldsconfig FPE_NWFPE
20971da177e4SLinus Torvalds	bool "NWFPE math emulation"
2098593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20991da177e4SLinus Torvalds	---help---
21001da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21011da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21021da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21031da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21041da177e4SLinus Torvalds
21051da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21061da177e4SLinus Torvalds	  early in the bootup.
21071da177e4SLinus Torvalds
21081da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21091da177e4SLinus Torvalds	bool "Support extended precision"
2110bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21111da177e4SLinus Torvalds	help
21121da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21131da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21141da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21151da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21161da177e4SLinus Torvalds	  floating point emulator without any good reason.
21171da177e4SLinus Torvalds
21181da177e4SLinus Torvalds	  You almost surely want to say N here.
21191da177e4SLinus Torvalds
21201da177e4SLinus Torvaldsconfig FPE_FASTFPE
21211da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2122d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
21231da177e4SLinus Torvalds	---help---
21241da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21251da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21261da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21271da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21281da177e4SLinus Torvalds
21291da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21301da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21311da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21321da177e4SLinus Torvalds	  choose NWFPE.
21331da177e4SLinus Torvalds
21341da177e4SLinus Torvaldsconfig VFP
21351da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2136e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21371da177e4SLinus Torvalds	help
21381da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21391da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21401da177e4SLinus Torvalds
21411da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21421da177e4SLinus Torvalds	  release notes and additional status information.
21431da177e4SLinus Torvalds
21441da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21451da177e4SLinus Torvalds
214625ebee02SCatalin Marinasconfig VFPv3
214725ebee02SCatalin Marinas	bool
214825ebee02SCatalin Marinas	depends on VFP
214925ebee02SCatalin Marinas	default y if CPU_V7
215025ebee02SCatalin Marinas
2151b5872db4SCatalin Marinasconfig NEON
2152b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2153b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2154b5872db4SCatalin Marinas	help
2155b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2156b5872db4SCatalin Marinas	  Extension.
2157b5872db4SCatalin Marinas
215873c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
215973c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2160c4a30c3bSRussell King	depends on NEON && AEABI
216173c132c1SArd Biesheuvel	help
216273c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
216373c132c1SArd Biesheuvel
21641da177e4SLinus Torvaldsendmenu
21651da177e4SLinus Torvalds
21661da177e4SLinus Torvaldsmenu "Userspace binary formats"
21671da177e4SLinus Torvalds
21681da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21691da177e4SLinus Torvalds
21701da177e4SLinus Torvaldsendmenu
21711da177e4SLinus Torvalds
21721da177e4SLinus Torvaldsmenu "Power management options"
21731da177e4SLinus Torvalds
2174eceab4acSRussell Kingsource "kernel/power/Kconfig"
21751da177e4SLinus Torvalds
2176f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
217719a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2178f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2179f4cb5700SJohannes Berg	def_bool y
2180f4cb5700SJohannes Berg
218115e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
21828b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
21831b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
218415e0d9e3SArnd Bergmann
2185603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2186603fb42aSSebastian Capella	bool
2187603fb42aSSebastian Capella	depends on MMU
2188603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2189603fb42aSSebastian Capella
21901da177e4SLinus Torvaldsendmenu
21911da177e4SLinus Torvalds
2192d5950b43SSam Ravnborgsource "net/Kconfig"
2193d5950b43SSam Ravnborg
2194ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
21951da177e4SLinus Torvalds
2196916f743dSKumar Galasource "drivers/firmware/Kconfig"
2197916f743dSKumar Gala
21981da177e4SLinus Torvaldssource "fs/Kconfig"
21991da177e4SLinus Torvalds
22001da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22011da177e4SLinus Torvalds
22021da177e4SLinus Torvaldssource "security/Kconfig"
22031da177e4SLinus Torvalds
22041da177e4SLinus Torvaldssource "crypto/Kconfig"
2205652ccae5SArd Biesheuvelif CRYPTO
2206652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2207652ccae5SArd Biesheuvelendif
22081da177e4SLinus Torvalds
22091da177e4SLinus Torvaldssource "lib/Kconfig"
2210749cf76cSChristoffer Dall
2211749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2212