11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 6b1b3f49cSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 73d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 8b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 9ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 10b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 1139b175a0SWill Deacon select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU 12*4477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 13b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 14b1b3f49cSRussell King select GENERIC_IRQ_PROBE 15b1b3f49cSRussell King select GENERIC_IRQ_SHOW 16b1b3f49cSRussell King select GENERIC_PCI_IOMAP 17b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 18b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 19b1b3f49cSRussell King select GENERIC_STRNLEN_USER 20b1b3f49cSRussell King select HARDIRQS_SW_RESEND 21b1b3f49cSRussell King select HAVE_AOUT 2209f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 235cbad0ebSJason Wessel select HAVE_ARCH_KGDB 244095ccc3SWill Drewry select HAVE_ARCH_SECCOMP_FILTER 250693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 26b1b3f49cSRussell King select HAVE_BPF_JIT 27b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 28b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 29b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 30b1b3f49cSRussell King select HAVE_DMA_ATTRS 31b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 32b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 33b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 34b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 35b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 36b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 37b1b3f49cSRussell King select HAVE_GENERIC_HARDIRQS 38b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 39b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 40b1b3f49cSRussell King select HAVE_KERNEL_GZIP 41b1b3f49cSRussell King select HAVE_KERNEL_LZMA 42b1b3f49cSRussell King select HAVE_KERNEL_LZO 43b1b3f49cSRussell King select HAVE_KERNEL_XZ 44856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 459edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 46b1b3f49cSRussell King select HAVE_MEMBLOCK 47b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 487ada189fSJamie Iles select HAVE_PERF_EVENTS 49e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 50b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 51af1839ebSCatalin Marinas select HAVE_UID16 52887cbce0SStephen Rothwell select HAVE_VIRT_TO_BUS 533d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 54b1b3f49cSRussell King select PERF_USE_VMALLOC 55b1b3f49cSRussell King select RTC_LIB 56b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 57786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 58786d35d4SDavid Howells select MODULES_USE_ELF_REL 5938a61b6bSAl Viro select CLONE_BACKWARDS 60b68fec24SAl Viro select OLD_SIGSUSPEND3 6150bcb7e4SAl Viro select OLD_SIGACTION 621da177e4SLinus Torvalds help 631da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 64f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 651da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 661da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 671da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 681da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 691da177e4SLinus Torvalds 7074facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 7174facffeSRussell King bool 7274facffeSRussell King 734ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 744ce63fcdSMarek Szyprowski bool 754ce63fcdSMarek Szyprowski 764ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 774ce63fcdSMarek Szyprowski bool 78b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 79b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 804ce63fcdSMarek Szyprowski 8160460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 8260460abfSSeung-Woo Kim 8360460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 8460460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 8560460abfSSeung-Woo Kim range 4 9 8660460abfSSeung-Woo Kim default 8 8760460abfSSeung-Woo Kim help 8860460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 8960460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 9060460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 9160460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 9260460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 9360460abfSSeung-Woo Kim virtual space with just a few allocations. 9460460abfSSeung-Woo Kim 9560460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 9660460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 9760460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 9860460abfSSeung-Woo Kim by the PAGE_SIZE. 9960460abfSSeung-Woo Kim 10060460abfSSeung-Woo Kimendif 10160460abfSSeung-Woo Kim 1021a189b97SRussell Kingconfig HAVE_PWM 1031a189b97SRussell King bool 1041a189b97SRussell King 1050b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1060b05da72SHans Ulli Kroll bool 1070b05da72SHans Ulli Kroll 10875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 10975e7153aSRalf Baechle bool 11075e7153aSRalf Baechle 1110a938b97SDavid Brownellconfig GENERIC_GPIO 1120a938b97SDavid Brownell bool 1130a938b97SDavid Brownell 114bc581770SLinus Walleijconfig HAVE_TCM 115bc581770SLinus Walleij bool 116bc581770SLinus Walleij select GENERIC_ALLOCATOR 117bc581770SLinus Walleij 118e119bfffSRussell Kingconfig HAVE_PROC_CPU 119e119bfffSRussell King bool 120e119bfffSRussell King 1215ea81769SAl Viroconfig NO_IOPORT 1225ea81769SAl Viro bool 1235ea81769SAl Viro 1241da177e4SLinus Torvaldsconfig EISA 1251da177e4SLinus Torvalds bool 1261da177e4SLinus Torvalds ---help--- 1271da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1281da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1291da177e4SLinus Torvalds 1301da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1311da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1321da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1331da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1341da177e4SLinus Torvalds 1351da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1361da177e4SLinus Torvalds 1371da177e4SLinus Torvalds Otherwise, say N. 1381da177e4SLinus Torvalds 1391da177e4SLinus Torvaldsconfig SBUS 1401da177e4SLinus Torvalds bool 1411da177e4SLinus Torvalds 142f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 143f16fb1ecSRussell King bool 144f16fb1ecSRussell King default y 145f16fb1ecSRussell King 146f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 147f76e9154SNicolas Pitre bool 148f76e9154SNicolas Pitre depends on !SMP 149f76e9154SNicolas Pitre default y 150f76e9154SNicolas Pitre 151f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 152f16fb1ecSRussell King bool 153f16fb1ecSRussell King default y 154f16fb1ecSRussell King 1557ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1567ad1bcb2SRussell King bool 1577ad1bcb2SRussell King default y 1587ad1bcb2SRussell King 1591da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1601da177e4SLinus Torvalds bool 1611da177e4SLinus Torvalds default y 1621da177e4SLinus Torvalds 1631da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1641da177e4SLinus Torvalds bool 1651da177e4SLinus Torvalds 166f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 167f0d1b0b3SDavid Howells bool 168f0d1b0b3SDavid Howells 169f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 170f0d1b0b3SDavid Howells bool 171f0d1b0b3SDavid Howells 17289c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 17389c52ed4SBen Dooks bool 17489c52ed4SBen Dooks help 17589c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 17689c52ed4SBen Dooks and that the relevant menu configurations are displayed for 17789c52ed4SBen Dooks it. 17889c52ed4SBen Dooks 179b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 180b89c3b16SAkinobu Mita bool 181b89c3b16SAkinobu Mita default y 182b89c3b16SAkinobu Mita 1831da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1841da177e4SLinus Torvalds bool 1851da177e4SLinus Torvalds default y 1861da177e4SLinus Torvalds 187a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 188a08b6b79Sviro@ZenIV.linux.org.uk bool 189a08b6b79Sviro@ZenIV.linux.org.uk 1905ac6da66SChristoph Lameterconfig ZONE_DMA 1915ac6da66SChristoph Lameter bool 1925ac6da66SChristoph Lameter 193ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 194ccd7ab7fSFUJITA Tomonori def_bool y 195ccd7ab7fSFUJITA Tomonori 19658af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 19758af4a24SRob Herring bool 19858af4a24SRob Herring 1991da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2001da177e4SLinus Torvalds bool 2011da177e4SLinus Torvalds 2021da177e4SLinus Torvaldsconfig FIQ 2031da177e4SLinus Torvalds bool 2041da177e4SLinus Torvalds 20513a5045dSRob Herringconfig NEED_RET_TO_USER 20613a5045dSRob Herring bool 20713a5045dSRob Herring 208034d2f5aSAl Viroconfig ARCH_MTD_XIP 209034d2f5aSAl Viro bool 210034d2f5aSAl Viro 211c760fc19SHyok S. Choiconfig VECTORS_BASE 212c760fc19SHyok S. Choi hex 2136afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 214c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 215c760fc19SHyok S. Choi default 0x00000000 216c760fc19SHyok S. Choi help 217c760fc19SHyok S. Choi The base address of exception vectors. 218c760fc19SHyok S. Choi 219dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 220c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 221c1becedcSRussell King default y 222b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 223dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 224dc21af99SRussell King help 225111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 226111e9a5cSRussell King boot and module load time according to the position of the 227111e9a5cSRussell King kernel in system memory. 228dc21af99SRussell King 229111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 230daece596SNicolas Pitre of physical memory is at a 16MB boundary. 231dc21af99SRussell King 232c1becedcSRussell King Only disable this option if you know that you do not require 233c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 234c1becedcSRussell King you need to shrink the kernel to the minimal size. 235c1becedcSRussell King 23601464226SRob Herringconfig NEED_MACH_GPIO_H 23701464226SRob Herring bool 23801464226SRob Herring help 23901464226SRob Herring Select this when mach/gpio.h is required to provide special 24001464226SRob Herring definitions for this platform. The need for mach/gpio.h should 24101464226SRob Herring be avoided when possible. 24201464226SRob Herring 243c334bc15SRob Herringconfig NEED_MACH_IO_H 244c334bc15SRob Herring bool 245c334bc15SRob Herring help 246c334bc15SRob Herring Select this when mach/io.h is required to provide special 247c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 248c334bc15SRob Herring be avoided when possible. 249c334bc15SRob Herring 2500cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2511b9f95f8SNicolas Pitre bool 252111e9a5cSRussell King help 2530cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2540cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2550cdc8b92SNicolas Pitre be avoided when possible. 2561b9f95f8SNicolas Pitre 2571b9f95f8SNicolas Pitreconfig PHYS_OFFSET 258974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2590cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 260974c0724SNicolas Pitre default DRAM_BASE if !MMU 2611b9f95f8SNicolas Pitre help 2621b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2631b9f95f8SNicolas Pitre location of main memory in your system. 264cada3c08SRussell King 26587e040b6SSimon Glassconfig GENERIC_BUG 26687e040b6SSimon Glass def_bool y 26787e040b6SSimon Glass depends on BUG 26887e040b6SSimon Glass 2691da177e4SLinus Torvaldssource "init/Kconfig" 2701da177e4SLinus Torvalds 271dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 272dc52ddc0SMatt Helsley 2731da177e4SLinus Torvaldsmenu "System Type" 2741da177e4SLinus Torvalds 2753c427975SHyok S. Choiconfig MMU 2763c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2773c427975SHyok S. Choi default y 2783c427975SHyok S. Choi help 2793c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2803c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2813c427975SHyok S. Choi 282ccf50e23SRussell King# 283ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 284ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 285ccf50e23SRussell King# 2861da177e4SLinus Torvaldschoice 2871da177e4SLinus Torvalds prompt "ARM system type" 2881420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 2891420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 2901da177e4SLinus Torvalds 291387798b3SRob Herringconfig ARCH_MULTIPLATFORM 292387798b3SRob Herring bool "Allow multiple platforms to be selected" 293b1b3f49cSRussell King depends on MMU 294387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 295387798b3SRob Herring select AUTO_ZRELADDR 29666314223SDinh Nguyen select COMMON_CLK 297387798b3SRob Herring select MULTI_IRQ_HANDLER 29866314223SDinh Nguyen select SPARSE_IRQ 29966314223SDinh Nguyen select USE_OF 30066314223SDinh Nguyen 3014af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 3024af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 30389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 304b1b3f49cSRussell King select ARM_AMBA 305a613163dSLinus Walleij select COMMON_CLK 306f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 307b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 3089904f793SLinus Walleij select HAVE_TCM 309c5a0adb5SRussell King select ICST 310b1b3f49cSRussell King select MULTI_IRQ_HANDLER 311b1b3f49cSRussell King select NEED_MACH_MEMORY_H 312f4b8b319SRussell King select PLAT_VERSATILE 313695436e3SLinus Walleij select SPARSE_IRQ 3142389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3154af6fee1SDeepak Saxena help 3164af6fee1SDeepak Saxena Support for ARM's Integrator platform. 3174af6fee1SDeepak Saxena 3184af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3194af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 320b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3214af6fee1SDeepak Saxena select ARM_AMBA 322b1b3f49cSRussell King select ARM_TIMER_SP804 323f9a6aa43SLinus Walleij select COMMON_CLK 324f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 325ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 326b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 327b1b3f49cSRussell King select ICST 328b1b3f49cSRussell King select NEED_MACH_MEMORY_H 329f4b8b319SRussell King select PLAT_VERSATILE 3303cb5ee49SRussell King select PLAT_VERSATILE_CLCD 3314af6fee1SDeepak Saxena help 3324af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3334af6fee1SDeepak Saxena 3344af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3354af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 336b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3374af6fee1SDeepak Saxena select ARM_AMBA 338b1b3f49cSRussell King select ARM_TIMER_SP804 3394af6fee1SDeepak Saxena select ARM_VIC 3406d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 341b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 342aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 343c5a0adb5SRussell King select ICST 344f4b8b319SRussell King select PLAT_VERSATILE 3453414ba8cSRussell King select PLAT_VERSATILE_CLCD 346b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 3472389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3484af6fee1SDeepak Saxena help 3494af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3504af6fee1SDeepak Saxena 3518fc5ffa0SAndrew Victorconfig ARCH_AT91 3528fc5ffa0SAndrew Victor bool "Atmel AT91" 353f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 354bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 355b1b3f49cSRussell King select HAVE_CLK 356e261501dSNicolas Ferre select IRQ_DOMAIN 35701464226SRob Herring select NEED_MACH_GPIO_H 3581ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3596732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL 3606732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL_AT91 if USE_OF 3614af6fee1SDeepak Saxena help 362929e994fSNicolas Ferre This enables support for systems based on Atmel 363929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3644af6fee1SDeepak Saxena 365ec9653b8SSimon Arlottconfig ARCH_BCM2835 366ec9653b8SSimon Arlott bool "Broadcom BCM2835 family" 367805504abSStephen Warren select ARCH_REQUIRE_GPIOLIB 368ec9653b8SSimon Arlott select ARM_AMBA 369ec9653b8SSimon Arlott select ARM_ERRATA_411920 370ec9653b8SSimon Arlott select ARM_TIMER_SP804 371ec9653b8SSimon Arlott select CLKDEV_LOOKUP 372c1b724f6SStephen Warren select CLKSRC_OF 373ec9653b8SSimon Arlott select COMMON_CLK 374ec9653b8SSimon Arlott select CPU_V6 375ec9653b8SSimon Arlott select GENERIC_CLOCKEVENTS 376ec9653b8SSimon Arlott select MULTI_IRQ_HANDLER 377805504abSStephen Warren select PINCTRL 378805504abSStephen Warren select PINCTRL_BCM2835 379ec9653b8SSimon Arlott select SPARSE_IRQ 380ec9653b8SSimon Arlott select USE_OF 381ec9653b8SSimon Arlott help 382ec9653b8SSimon Arlott This enables support for the Broadcom BCM2835 SoC. This SoC is 383ec9653b8SSimon Arlott use in the Raspberry Pi, and Roku 2 devices. 384ec9653b8SSimon Arlott 385d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX 386d94f944eSAnton Vorontsov bool "Cavium Networks CNS3XXX family" 387b1b3f49cSRussell King select ARM_GIC 38800d2711dSImre Kaloz select CPU_V6K 389d94f944eSAnton Vorontsov select GENERIC_CLOCKEVENTS 390ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 3910b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 3925f32f7a0SAnton Vorontsov select PCI_DOMAINS if PCI 393d94f944eSAnton Vorontsov help 394d94f944eSAnton Vorontsov Support for Cavium Networks CNS3XXX platform. 395d94f944eSAnton Vorontsov 39693e22567SRussell Kingconfig ARCH_CLPS711X 39793e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 398a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 399ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 40093e22567SRussell King select CLKDEV_LOOKUP 40193e22567SRussell King select COMMON_CLK 40293e22567SRussell King select CPU_ARM720T 4034a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 40499f04c8fSAlexander Shiyan select MULTI_IRQ_HANDLER 40593e22567SRussell King select NEED_MACH_MEMORY_H 4060d8be81cSAlexander Shiyan select SPARSE_IRQ 40793e22567SRussell King help 40893e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 40993e22567SRussell King 410788c9700SRussell Kingconfig ARCH_GEMINI 411788c9700SRussell King bool "Cortina Systems Gemini" 412788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 4135cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 414b1b3f49cSRussell King select CPU_FA526 415788c9700SRussell King help 416788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 417788c9700SRussell King 418156a0997SBarry Songconfig ARCH_SIRF 419156a0997SBarry Song bool "CSR SiRF" 420f6387092SArnd Bergmann select ARCH_REQUIRE_GPIOLIB 42120ddfa93SBarry Song select AUTO_ZRELADDR 422198678b0SBinghua Duan select COMMON_CLK 423b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 4243a6cb8ceSArnd Bergmann select GENERIC_IRQ_CHIP 425ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 426b1b3f49cSRussell King select NO_IOPORT 427cbd8d842SBarry Song select PINCTRL 428cbd8d842SBarry Song select PINCTRL_SIRF 4293a6cb8ceSArnd Bergmann select USE_OF 4303a6cb8ceSArnd Bergmann help 431156a0997SBarry Song Support for CSR SiRFprimaII/Marco/Polo platforms 4323a6cb8ceSArnd Bergmann 4331da177e4SLinus Torvaldsconfig ARCH_EBSA110 4341da177e4SLinus Torvalds bool "EBSA-110" 435b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 436c750815eSRussell King select CPU_SA110 437f7e68bbfSRussell King select ISA 438c334bc15SRob Herring select NEED_MACH_IO_H 4390cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 440b1b3f49cSRussell King select NO_IOPORT 4411da177e4SLinus Torvalds help 4421da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 443f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4441da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4451da177e4SLinus Torvalds parallel port. 4461da177e4SLinus Torvalds 447e7736d47SLennert Buytenhekconfig ARCH_EP93XX 448e7736d47SLennert Buytenhek bool "EP93xx-based" 449b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 450b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 451b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 452e7736d47SLennert Buytenhek select ARM_AMBA 453e7736d47SLennert Buytenhek select ARM_VIC 4546d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 455b1b3f49cSRussell King select CPU_ARM920T 4565725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 457e7736d47SLennert Buytenhek help 458e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 459e7736d47SLennert Buytenhek 4601da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4611da177e4SLinus Torvalds bool "FootBridge" 462c750815eSRussell King select CPU_SA110 4631da177e4SLinus Torvalds select FOOTBRIDGE 4644e8d7637SRussell King select GENERIC_CLOCKEVENTS 465d0ee9f40SArnd Bergmann select HAVE_IDE 4668ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4670cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 468f999b8bdSMartin Michlmayr help 469f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 470f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4711da177e4SLinus Torvalds 4721d3f33d5SShawn Guoconfig ARCH_MXS 4731d3f33d5SShawn Guo bool "Freescale MXS-based" 4741d3f33d5SShawn Guo select ARCH_REQUIRE_GPIOLIB 475b9214b97SSascha Hauer select CLKDEV_LOOKUP 4765c61ddcfSRussell King select CLKSRC_MMIO 4772664681fSShawn Guo select COMMON_CLK 478b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 4796abda3e1SShawn Guo select HAVE_CLK_PREPARE 4804e0a1b8cSShawn Guo select MULTI_IRQ_HANDLER 481a0f5e363SShawn Guo select PINCTRL 482c2668206SShawn Guo select SPARSE_IRQ 4836c4d4efbSShawn Guo select USE_OF 4841d3f33d5SShawn Guo help 4851d3f33d5SShawn Guo Support for Freescale MXS-based family of processors 4861d3f33d5SShawn Guo 4874af6fee1SDeepak Saxenaconfig ARCH_NETX 4884af6fee1SDeepak Saxena bool "Hilscher NetX based" 489b1b3f49cSRussell King select ARM_VIC 490234b6cedSRussell King select CLKSRC_MMIO 491c750815eSRussell King select CPU_ARM926T 4922fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 493f999b8bdSMartin Michlmayr help 4944af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4954af6fee1SDeepak Saxena 4964af6fee1SDeepak Saxenaconfig ARCH_H720X 4974af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 498b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 499c750815eSRussell King select CPU_ARM720T 5004af6fee1SDeepak Saxena select ISA_DMA_API 5014af6fee1SDeepak Saxena help 5024af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 5034af6fee1SDeepak Saxena 5043b938be6SRussell Kingconfig ARCH_IOP13XX 5053b938be6SRussell King bool "IOP13xx-based" 5063b938be6SRussell King depends on MMU 5073b938be6SRussell King select ARCH_SUPPORTS_MSI 508b1b3f49cSRussell King select CPU_XSC3 5090cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 51013a5045dSRob Herring select NEED_RET_TO_USER 511b1b3f49cSRussell King select PCI 512b1b3f49cSRussell King select PLAT_IOP 513b1b3f49cSRussell King select VMSPLIT_1G 5143b938be6SRussell King help 5153b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 5163b938be6SRussell King 5173f7e5815SLennert Buytenhekconfig ARCH_IOP32X 5183f7e5815SLennert Buytenhek bool "IOP32x-based" 519a4f7e763SRussell King depends on MMU 520b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 521c750815eSRussell King select CPU_XSCALE 52201464226SRob Herring select NEED_MACH_GPIO_H 52313a5045dSRob Herring select NEED_RET_TO_USER 524f7e68bbfSRussell King select PCI 525b1b3f49cSRussell King select PLAT_IOP 526f999b8bdSMartin Michlmayr help 5273f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 5283f7e5815SLennert Buytenhek processors. 5293f7e5815SLennert Buytenhek 5303f7e5815SLennert Buytenhekconfig ARCH_IOP33X 5313f7e5815SLennert Buytenhek bool "IOP33x-based" 5323f7e5815SLennert Buytenhek depends on MMU 533b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 534c750815eSRussell King select CPU_XSCALE 53501464226SRob Herring select NEED_MACH_GPIO_H 53613a5045dSRob Herring select NEED_RET_TO_USER 5373f7e5815SLennert Buytenhek select PCI 538b1b3f49cSRussell King select PLAT_IOP 5393f7e5815SLennert Buytenhek help 5403f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5411da177e4SLinus Torvalds 5423b938be6SRussell Kingconfig ARCH_IXP4XX 5433b938be6SRussell King bool "IXP4xx-based" 544a4f7e763SRussell King depends on MMU 54558af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 546b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 547234b6cedSRussell King select CLKSRC_MMIO 548c750815eSRussell King select CPU_XSCALE 549b1b3f49cSRussell King select DMABOUNCE if PCI 5503b938be6SRussell King select GENERIC_CLOCKEVENTS 5510b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 552c334bc15SRob Herring select NEED_MACH_IO_H 553c4713074SLennert Buytenhek help 5543b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 555c4713074SLennert Buytenhek 556edabd38eSSaeed Bisharaconfig ARCH_DOVE 557edabd38eSSaeed Bishara bool "Marvell Dove" 558edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 5595b03df9aSSebastian Hesselbarth select COMMON_CLK_DOVE 560b1b3f49cSRussell King select CPU_V7 561edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5620f81bd43SRussell King select MIGHT_HAVE_PCI 5639139acd1SSebastian Hesselbarth select PINCTRL 5649139acd1SSebastian Hesselbarth select PINCTRL_DOVE 565abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5660f81bd43SRussell King select USB_ARCH_HAS_EHCI 567edabd38eSSaeed Bishara help 568edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 569edabd38eSSaeed Bishara 570651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 571651c74c7SSaeed Bishara bool "Marvell Kirkwood" 572a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 573b1b3f49cSRussell King select CPU_FEROCEON 574651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 575b1b3f49cSRussell King select PCI 5761dc831bfSJason Gunthorpe select PCI_QUIRKS 577f9e75922SAndrew Lunn select PINCTRL 578f9e75922SAndrew Lunn select PINCTRL_KIRKWOOD 579abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 580651c74c7SSaeed Bishara help 581651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 582651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 583651c74c7SSaeed Bishara 584788c9700SRussell Kingconfig ARCH_MV78XX0 585788c9700SRussell King bool "Marvell MV78xx0" 586a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 587b1b3f49cSRussell King select CPU_FEROCEON 588788c9700SRussell King select GENERIC_CLOCKEVENTS 589b1b3f49cSRussell King select PCI 590abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 591788c9700SRussell King help 592788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 593788c9700SRussell King MV781x0, MV782x0. 594788c9700SRussell King 595788c9700SRussell Kingconfig ARCH_ORION5X 596788c9700SRussell King bool "Marvell Orion" 597788c9700SRussell King depends on MMU 598a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 599b1b3f49cSRussell King select CPU_FEROCEON 600788c9700SRussell King select GENERIC_CLOCKEVENTS 601b1b3f49cSRussell King select PCI 602abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 603788c9700SRussell King help 604788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 605788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 606788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 607788c9700SRussell King 608788c9700SRussell Kingconfig ARCH_MMP 6092f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 610788c9700SRussell King depends on MMU 611788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 6126d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 613b1b3f49cSRussell King select GENERIC_ALLOCATOR 614788c9700SRussell King select GENERIC_CLOCKEVENTS 615157d2644SHaojian Zhuang select GPIO_PXA 616c24b3114SHaojian Zhuang select IRQ_DOMAIN 617b1b3f49cSRussell King select NEED_MACH_GPIO_H 6187c8f86a4SAxel Lin select PINCTRL 619788c9700SRussell King select PLAT_PXA 6200bd86961SHaojian Zhuang select SPARSE_IRQ 621788c9700SRussell King help 6222f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 623788c9700SRussell King 624c53c9cf6SAndrew Victorconfig ARCH_KS8695 625c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 62672880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 627c7e783d6SLinus Walleij select CLKSRC_MMIO 628b1b3f49cSRussell King select CPU_ARM922T 629c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 630b1b3f49cSRussell King select NEED_MACH_MEMORY_H 631c53c9cf6SAndrew Victor help 632c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 633c53c9cf6SAndrew Victor System-on-Chip devices. 634c53c9cf6SAndrew Victor 635788c9700SRussell Kingconfig ARCH_W90X900 636788c9700SRussell King bool "Nuvoton W90X900 CPU" 637c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6386d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6396fa5d5f7SRussell King select CLKSRC_MMIO 640b1b3f49cSRussell King select CPU_ARM926T 64158b5369eSwanzongshun select GENERIC_CLOCKEVENTS 642777f9bebSLennert Buytenhek help 643a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 644a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 645a8bc4eadSwanzongshun the ARM series product line, you can login the following 646a8bc4eadSwanzongshun link address to know more. 647a8bc4eadSwanzongshun 648a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 649a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 650585cf175STzachi Perelstein 65193e22567SRussell Kingconfig ARCH_LPC32XX 65293e22567SRussell King bool "NXP LPC32XX" 65393e22567SRussell King select ARCH_REQUIRE_GPIOLIB 65493e22567SRussell King select ARM_AMBA 6554073723aSRussell King select CLKDEV_LOOKUP 656234b6cedSRussell King select CLKSRC_MMIO 65793e22567SRussell King select CPU_ARM926T 65893e22567SRussell King select GENERIC_CLOCKEVENTS 65993e22567SRussell King select HAVE_IDE 66093e22567SRussell King select HAVE_PWM 66193e22567SRussell King select USB_ARCH_HAS_OHCI 66293e22567SRussell King select USE_OF 66393e22567SRussell King help 66493e22567SRussell King Support for the NXP LPC32XX family of processors 66593e22567SRussell King 666a62e9030Swanzongshunconfig ARCH_TEGRA 667a62e9030Swanzongshun bool "NVIDIA Tegra" 668b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 66923c8c4b4SStephen Warren select ARCH_REQUIRE_GPIOLIB 670c5f80065SErik Gilling select CLKDEV_LOOKUP 671c5f80065SErik Gilling select CLKSRC_MMIO 6721711b1e1SStephen Warren select CLKSRC_OF 673b1b3f49cSRussell King select COMMON_CLK 674c5f80065SErik Gilling select GENERIC_CLOCKEVENTS 675c5f80065SErik Gilling select HAVE_CLK 6763b55658aSDave Martin select HAVE_SMP 677ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 678c5a4d6b0SStephen Warren select SPARSE_IRQ 6792c95b7e0SStephen Warren select USE_OF 680c5f80065SErik Gilling help 681c5f80065SErik Gilling This enables support for NVIDIA Tegra based systems (Tegra APX, 682c5f80065SErik Gilling Tegra 6xx and Tegra 2 series). 683c5f80065SErik Gilling 6841da177e4SLinus Torvaldsconfig ARCH_PXA 6852c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 686a4f7e763SRussell King depends on MMU 68789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 688b1b3f49cSRussell King select ARCH_MTD_XIP 689b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 690b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 691b1b3f49cSRussell King select AUTO_ZRELADDR 6926d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 693234b6cedSRussell King select CLKSRC_MMIO 694981d0f39SEric Miao select GENERIC_CLOCKEVENTS 695157d2644SHaojian Zhuang select GPIO_PXA 696b1b3f49cSRussell King select HAVE_IDE 697b1b3f49cSRussell King select MULTI_IRQ_HANDLER 698b1b3f49cSRussell King select NEED_MACH_GPIO_H 699bd5ce433SEric Miao select PLAT_PXA 7006ac6b817SHaojian Zhuang select SPARSE_IRQ 701f999b8bdSMartin Michlmayr help 7022c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 7031da177e4SLinus Torvalds 704788c9700SRussell Kingconfig ARCH_MSM 705788c9700SRussell King bool "Qualcomm MSM" 706923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 707bd32344aSStephen Boyd select CLKDEV_LOOKUP 708b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 709b1b3f49cSRussell King select HAVE_CLK 71049cbe786SEric Miao help 7114b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 7124b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 7134b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 7144b53eb4fSDaniel Walker stack and controls some vital subsystems 7154b53eb4fSDaniel Walker (clock and power control, etc). 71649cbe786SEric Miao 717c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 7186d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 7195e93c6b4SPaul Mundt select CLKDEV_LOOKUP 720b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 721b1b3f49cSRussell King select HAVE_CLK 722aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 7233b55658aSDave Martin select HAVE_SMP 724ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 72560f1435cSMagnus Damm select MULTI_IRQ_HANDLER 7260cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 727b1b3f49cSRussell King select NO_IOPORT 728a47029c1SLaurent Pinchart select PINCTRL 729b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 730b1b3f49cSRussell King select SPARSE_IRQ 731c793c1b0SMagnus Damm help 7326d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 733c793c1b0SMagnus Damm 7341da177e4SLinus Torvaldsconfig ARCH_RPC 7351da177e4SLinus Torvalds bool "RiscPC" 7361da177e4SLinus Torvalds select ARCH_ACORN 737a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 73807f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 7395cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 740b1b3f49cSRussell King select FIQ 741d0ee9f40SArnd Bergmann select HAVE_IDE 742b1b3f49cSRussell King select HAVE_PATA_PLATFORM 743b1b3f49cSRussell King select ISA_DMA_API 744c334bc15SRob Herring select NEED_MACH_IO_H 7450cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 746b1b3f49cSRussell King select NO_IOPORT 7471da177e4SLinus Torvalds help 7481da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7491da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7501da177e4SLinus Torvalds 7511da177e4SLinus Torvaldsconfig ARCH_SA1100 7521da177e4SLinus Torvalds bool "SA1100-based" 75389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 754b1b3f49cSRussell King select ARCH_MTD_XIP 7557444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 756b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 757b1b3f49cSRussell King select CLKDEV_LOOKUP 758b1b3f49cSRussell King select CLKSRC_MMIO 759b1b3f49cSRussell King select CPU_FREQ 760b1b3f49cSRussell King select CPU_SA1100 761b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 762d0ee9f40SArnd Bergmann select HAVE_IDE 763b1b3f49cSRussell King select ISA 76401464226SRob Herring select NEED_MACH_GPIO_H 7650cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 766375dec92SRussell King select SPARSE_IRQ 767f999b8bdSMartin Michlmayr help 768f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7691da177e4SLinus Torvalds 770b130d5c2SKukjin Kimconfig ARCH_S3C24XX 771b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7729d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 7735cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 774b1b3f49cSRussell King select CLKDEV_LOOKUP 775b1b3f49cSRussell King select HAVE_CLK 77620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 777b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 778b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 77901464226SRob Herring select NEED_MACH_GPIO_H 780c334bc15SRob Herring select NEED_MACH_IO_H 7811da177e4SLinus Torvalds help 782b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 783b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 784b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 785b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 78663b1f51bSBen Dooks 787a08ab637SBen Dooksconfig ARCH_S3C64XX 788a08ab637SBen Dooks bool "Samsung S3C64XX" 78989c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 79089f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 791b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 792b1b3f49cSRussell King select ARM_VIC 793b1b3f49cSRussell King select CLKDEV_LOOKUP 794b1b3f49cSRussell King select CPU_V6 795b1b3f49cSRussell King select HAVE_CLK 79620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 797c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 798b1b3f49cSRussell King select HAVE_TCM 79901464226SRob Herring select NEED_MACH_GPIO_H 800b1b3f49cSRussell King select NO_IOPORT 801b1b3f49cSRussell King select PLAT_SAMSUNG 802b1b3f49cSRussell King select S3C_DEV_NAND 803b1b3f49cSRussell King select S3C_GPIO_TRACK 804b1b3f49cSRussell King select SAMSUNG_CLKSRC 805b1b3f49cSRussell King select SAMSUNG_GPIOLIB_4BIT 806b1b3f49cSRussell King select SAMSUNG_IRQ_VIC_TIMER 807b1b3f49cSRussell King select USB_ARCH_HAS_OHCI 808a08ab637SBen Dooks help 809a08ab637SBen Dooks Samsung S3C64XX series based systems 810a08ab637SBen Dooks 81149b7a491SKukjin Kimconfig ARCH_S5P64X0 81249b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 813d8b22d25SThomas Abraham select CLKDEV_LOOKUP 8140665ccc4SChanwoo Choi select CLKSRC_MMIO 815b1b3f49cSRussell King select CPU_V6 8169e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 817b1b3f49cSRussell King select HAVE_CLK 81820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 819b1b3f49cSRussell King select HAVE_S3C2410_WATCHDOG if WATCHDOG 820754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 82101464226SRob Herring select NEED_MACH_GPIO_H 822c4ffccddSKukjin Kim help 82349b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 82449b7a491SKukjin Kim SMDK6450. 825c4ffccddSKukjin Kim 826acc84707SMarek Szyprowskiconfig ARCH_S5PC100 827acc84707SMarek Szyprowski bool "Samsung S5PC100" 828b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 82929e8eb0fSThomas Abraham select CLKDEV_LOOKUP 8305a7652f2SByungho Min select CPU_V7 831b1b3f49cSRussell King select HAVE_CLK 83220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 833c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 834b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 83501464226SRob Herring select NEED_MACH_GPIO_H 8365a7652f2SByungho Min help 837acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8385a7652f2SByungho Min 839170f4e42SKukjin Kimconfig ARCH_S5PV210 840170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 841b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8420f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 843b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 844b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8450665ccc4SChanwoo Choi select CLKSRC_MMIO 846b1b3f49cSRussell King select CPU_V7 8479e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 848b1b3f49cSRussell King select HAVE_CLK 84920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 850c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 851b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 85201464226SRob Herring select NEED_MACH_GPIO_H 8530cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 854170f4e42SKukjin Kim help 855170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 856170f4e42SKukjin Kim 85783014579SKukjin Kimconfig ARCH_EXYNOS 85893e22567SRussell King bool "Samsung EXYNOS" 859b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8600f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 861b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 862b1b3f49cSRussell King select CLKDEV_LOOKUP 863b1b3f49cSRussell King select CPU_V7 864b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 865cc0e72b8SChanghwan Youn select HAVE_CLK 86620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 867c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 868b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 86901464226SRob Herring select NEED_MACH_GPIO_H 8700cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 871cc0e72b8SChanghwan Youn help 87283014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 873cc0e72b8SChanghwan Youn 8741da177e4SLinus Torvaldsconfig ARCH_SHARK 8751da177e4SLinus Torvalds bool "Shark" 876b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 877c750815eSRussell King select CPU_SA110 878f7e68bbfSRussell King select ISA 879f7e68bbfSRussell King select ISA_DMA 8800cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 881b1b3f49cSRussell King select PCI 882b1b3f49cSRussell King select ZONE_DMA 883f999b8bdSMartin Michlmayr help 884f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 885f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8861da177e4SLinus Torvalds 887d98aac75SLinus Walleijconfig ARCH_U300 888d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 889d98aac75SLinus Walleij depends on MMU 890b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 891d98aac75SLinus Walleij select ARM_AMBA 8925485c1e0SLinus Walleij select ARM_PATCH_PHYS_VIRT 893d98aac75SLinus Walleij select ARM_VIC 8946d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 895b1b3f49cSRussell King select CLKSRC_MMIO 89650667d63SLinus Walleij select COMMON_CLK 897b1b3f49cSRussell King select CPU_ARM926T 898b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 899b1b3f49cSRussell King select HAVE_TCM 900a4fe292fSLinus Walleij select SPARSE_IRQ 901d98aac75SLinus Walleij help 902d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 903d98aac75SLinus Walleij 904ccf50e23SRussell Kingconfig ARCH_U8500 905ccf50e23SRussell King bool "ST-Ericsson U8500 Series" 90667ae14fcSArnd Bergmann depends on MMU 9077c1a70e9SMartin Persson select ARCH_HAS_CPUFREQ 908b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 909b1b3f49cSRussell King select ARM_AMBA 910b1b3f49cSRussell King select CLKDEV_LOOKUP 911b1b3f49cSRussell King select CPU_V7 912b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 9133b55658aSDave Martin select HAVE_SMP 914ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 915c3b9d1dbSLinus Walleij select SPARSE_IRQ 916ccf50e23SRussell King help 917ccf50e23SRussell King Support for ST-Ericsson's Ux500 architecture 918ccf50e23SRussell King 919ccf50e23SRussell Kingconfig ARCH_NOMADIK 920ccf50e23SRussell King bool "STMicroelectronics Nomadik" 921b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 922ccf50e23SRussell King select ARM_AMBA 923ccf50e23SRussell King select ARM_VIC 9245f66d482SLinus Walleij select CLKSRC_NOMADIK_MTU 9254a31bd28SLinus Walleij select COMMON_CLK 926b1b3f49cSRussell King select CPU_ARM926T 927ccf50e23SRussell King select GENERIC_CLOCKEVENTS 928b1b3f49cSRussell King select MIGHT_HAVE_CACHE_L2X0 929f015941fSLinus Walleij select USE_OF 9300fa7be40SArnd Bergmann select PINCTRL 9312601ccfeSLinus Walleij select PINCTRL_STN8815 932c3b9d1dbSLinus Walleij select SPARSE_IRQ 933ccf50e23SRussell King help 934ccf50e23SRussell King Support for the Nomadik platform by ST-Ericsson 935ccf50e23SRussell King 93693e22567SRussell Kingconfig PLAT_SPEAR 93793e22567SRussell King bool "ST SPEAr" 93842099322SDeepak Sikri select ARCH_HAS_CPUFREQ 93993e22567SRussell King select ARCH_REQUIRE_GPIOLIB 94093e22567SRussell King select ARM_AMBA 94193e22567SRussell King select CLKDEV_LOOKUP 94293e22567SRussell King select CLKSRC_MMIO 94393e22567SRussell King select COMMON_CLK 94493e22567SRussell King select GENERIC_CLOCKEVENTS 94593e22567SRussell King select HAVE_CLK 94693e22567SRussell King help 94793e22567SRussell King Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 94893e22567SRussell King 9497c6337e2SKevin Hilmanconfig ARCH_DAVINCI 9507c6337e2SKevin Hilman bool "TI DaVinci" 951b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 952dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 9536d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 95420e9969bSDavid Brownell select GENERIC_ALLOCATOR 955b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 956dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 957b1b3f49cSRussell King select HAVE_IDE 95801464226SRob Herring select NEED_MACH_GPIO_H 959689e331fSSekhar Nori select USE_OF 960b1b3f49cSRussell King select ZONE_DMA 9617c6337e2SKevin Hilman help 9627c6337e2SKevin Hilman Support for TI's DaVinci platform. 9637c6337e2SKevin Hilman 964a0694861STony Lindgrenconfig ARCH_OMAP1 965a0694861STony Lindgren bool "TI OMAP1" 96600a36698SArnd Bergmann depends on MMU 96789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 968b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 969a0694861STony Lindgren select ARCH_OMAP 97021f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 971e9a91de7STony Prisk select CLKDEV_LOOKUP 972cee37e50Sviresh kumar select CLKSRC_MMIO 973b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 974a0694861STony Lindgren select GENERIC_IRQ_CHIP 975b1b3f49cSRussell King select HAVE_CLK 976a0694861STony Lindgren select HAVE_IDE 977a0694861STony Lindgren select IRQ_DOMAIN 978a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 979a0694861STony Lindgren select NEED_MACH_MEMORY_H 98021f47fbcSAlexey Charkov help 981a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 98202c981c0SBinghua Duan 9831da177e4SLinus Torvaldsendchoice 9841da177e4SLinus Torvalds 985387798b3SRob Herringmenu "Multiple platform selection" 986387798b3SRob Herring depends on ARCH_MULTIPLATFORM 987387798b3SRob Herring 988387798b3SRob Herringcomment "CPU Core family selection" 989387798b3SRob Herring 990387798b3SRob Herringconfig ARCH_MULTI_V4 991387798b3SRob Herring bool "ARMv4 based platforms (FA526, StrongARM)" 992387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 993b1b3f49cSRussell King select ARCH_MULTI_V4_V5 994387798b3SRob Herring 995387798b3SRob Herringconfig ARCH_MULTI_V4T 996387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 997387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 998b1b3f49cSRussell King select ARCH_MULTI_V4_V5 999387798b3SRob Herring 1000387798b3SRob Herringconfig ARCH_MULTI_V5 1001387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 1002387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 1003b1b3f49cSRussell King select ARCH_MULTI_V4_V5 1004387798b3SRob Herring 1005387798b3SRob Herringconfig ARCH_MULTI_V4_V5 1006387798b3SRob Herring bool 1007387798b3SRob Herring 1008387798b3SRob Herringconfig ARCH_MULTI_V6 1009387798b3SRob Herring bool "ARMv6 based platforms (ARM11, Scorpion, ...)" 1010387798b3SRob Herring select ARCH_MULTI_V6_V7 1011b1b3f49cSRussell King select CPU_V6 1012387798b3SRob Herring 1013387798b3SRob Herringconfig ARCH_MULTI_V7 1014387798b3SRob Herring bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)" 1015387798b3SRob Herring default y 1016387798b3SRob Herring select ARCH_MULTI_V6_V7 1017b1b3f49cSRussell King select ARCH_VEXPRESS 1018b1b3f49cSRussell King select CPU_V7 1019387798b3SRob Herring 1020387798b3SRob Herringconfig ARCH_MULTI_V6_V7 1021387798b3SRob Herring bool 1022387798b3SRob Herring 1023387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 1024387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 1025387798b3SRob Herring select ARCH_MULTI_V5 1026387798b3SRob Herring 1027387798b3SRob Herringendmenu 1028387798b3SRob Herring 1029ccf50e23SRussell King# 1030ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 1031ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 1032ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 1033ccf50e23SRussell King# 10343e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 10353e93a22bSGregory CLEMENT 103695b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 103795b8f20fSRussell King 10388ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 10398ac49e04SChristian Daudt 10401da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 10411da177e4SLinus Torvalds 1042d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 1043d94f944eSAnton Vorontsov 104495b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 104595b8f20fSRussell King 104695b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 104795b8f20fSRussell King 1048e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 1049e7736d47SLennert Buytenhek 10501da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 10511da177e4SLinus Torvalds 105259d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 105359d3a193SPaulius Zaleckas 105495b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 105595b8f20fSRussell King 1056387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 1057387798b3SRob Herring 10581da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 10591da177e4SLinus Torvalds 10603f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 10613f7e5815SLennert Buytenhek 10623f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 10631da177e4SLinus Torvalds 1064285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 1065285f5fa7SDan Williams 10661da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 10671da177e4SLinus Torvalds 106895b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 106995b8f20fSRussell King 107095b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 107195b8f20fSRussell King 107295b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 107395b8f20fSRussell King 1074794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 1075794d15b2SStanislav Samsonov 10763995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 10771da177e4SLinus Torvalds 10781d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 10791d3f33d5SShawn Guo 108095b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 108149cbe786SEric Miao 108295b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 108395b8f20fSRussell King 1084d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1085d48af15eSTony Lindgren 1086d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10871da177e4SLinus Torvalds 10881dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10891dbae815STony Lindgren 10909dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1091585cf175STzachi Perelstein 1092387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 1093387798b3SRob Herring 109495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 109595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10961da177e4SLinus Torvalds 109795b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 109895b8f20fSRussell King 109995b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 110095b8f20fSRussell King 110195b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1102edabd38eSSaeed Bishara 1103cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1104a21765a7SBen Dooks 1105387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 1106387798b3SRob Herring 1107cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig" 1108a21765a7SBen Dooks 110985fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 11101da177e4SLinus Torvalds 1111a08ab637SBen Dooksif ARCH_S3C64XX 1112431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1113a08ab637SBen Dooksendif 1114a08ab637SBen Dooks 111549b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1116c4ffccddSKukjin Kim 11175a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 11185a7652f2SByungho Min 1119170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1120170f4e42SKukjin Kim 112183014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1122cc0e72b8SChanghwan Youn 1123882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 11241da177e4SLinus Torvalds 11253b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 11263b52634fSMaxime Ripard 1127156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 1128156a0997SBarry Song 1129c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1130c5f80065SErik Gilling 113195b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 11321da177e4SLinus Torvalds 113395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 11341da177e4SLinus Torvalds 11351da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 11361da177e4SLinus Torvalds 1137ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1138420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1139ceade897SRussell King 11402a0ba738SMarc Zyngiersource "arch/arm/mach-virt/Kconfig" 11412a0ba738SMarc Zyngier 11426f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 11436f35f9a9STony Prisk 11447ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 11457ec80ddfSwanzongshun 11469a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 11479a45eb69SJosh Cartwright 11481da177e4SLinus Torvalds# Definitions to make life easier 11491da177e4SLinus Torvaldsconfig ARCH_ACORN 11501da177e4SLinus Torvalds bool 11511da177e4SLinus Torvalds 11527ae1f7ecSLennert Buytenhekconfig PLAT_IOP 11537ae1f7ecSLennert Buytenhek bool 1154469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 11557ae1f7ecSLennert Buytenhek 115669b02f6aSLennert Buytenhekconfig PLAT_ORION 115769b02f6aSLennert Buytenhek bool 1158bfe45e0bSRussell King select CLKSRC_MMIO 1159b1b3f49cSRussell King select COMMON_CLK 1160dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1161278b45b0SAndrew Lunn select IRQ_DOMAIN 116269b02f6aSLennert Buytenhek 1163abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1164abcda1dcSThomas Petazzoni bool 1165abcda1dcSThomas Petazzoni select PLAT_ORION 1166abcda1dcSThomas Petazzoni 1167bd5ce433SEric Miaoconfig PLAT_PXA 1168bd5ce433SEric Miao bool 1169bd5ce433SEric Miao 1170f4b8b319SRussell Kingconfig PLAT_VERSATILE 1171f4b8b319SRussell King bool 1172f4b8b319SRussell King 1173e3887714SRussell Kingconfig ARM_TIMER_SP804 1174e3887714SRussell King bool 1175bfe45e0bSRussell King select CLKSRC_MMIO 1176a7bf6162SRob Herring select HAVE_SCHED_CLOCK 1177e3887714SRussell King 11781da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11791da177e4SLinus Torvalds 1180958cab0fSRussell Kingconfig ARM_NR_BANKS 1181958cab0fSRussell King int 1182958cab0fSRussell King default 16 if ARCH_EP93XX 1183958cab0fSRussell King default 8 1184958cab0fSRussell King 1185afe4b25eSLennert Buytenhekconfig IWMMXT 1186afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1187ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 118849ea7fc0SHaojian Zhuang default y if PXA27x || PXA3xx || ARCH_MMP 1189afe4b25eSLennert Buytenhek help 1190afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1191afe4b25eSLennert Buytenhek running on a CPU that supports it. 1192afe4b25eSLennert Buytenhek 11931da177e4SLinus Torvaldsconfig XSCALE_PMU 11941da177e4SLinus Torvalds bool 1195bfc994b5SPaul Bolle depends on CPU_XSCALE 11961da177e4SLinus Torvalds default y 11971da177e4SLinus Torvalds 119852108641Seric miaoconfig MULTI_IRQ_HANDLER 119952108641Seric miao bool 120052108641Seric miao help 120152108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 120252108641Seric miao 12033b93e7b0SHyok S. Choiif !MMU 12043b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 12053b93e7b0SHyok S. Choiendif 12063b93e7b0SHyok S. Choi 1207f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1208f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1209f0c4b8d6SWill Deacon depends on CPU_V6 1210f0c4b8d6SWill Deacon help 1211f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1212f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1213f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1214f0c4b8d6SWill Deacon causing the faulting task to livelock. 1215f0c4b8d6SWill Deacon 12169cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 12179cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1218e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 12199cba3cccSCatalin Marinas help 12209cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 12219cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 12229cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 12239cba3cccSCatalin Marinas recommended workaround. 12249cba3cccSCatalin Marinas 12257ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 12267ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 12277ce236fcSCatalin Marinas depends on CPU_V7 12287ce236fcSCatalin Marinas help 12297ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 12307ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 12317ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 12327ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 12337ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 12347ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 12357ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 12367ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 12377ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 12387ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 12397ce236fcSCatalin Marinas available in non-secure mode. 12407ce236fcSCatalin Marinas 1241855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1242855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1243855c551fSCatalin Marinas depends on CPU_V7 124462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1245855c551fSCatalin Marinas help 1246855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1247855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1248855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1249855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1250855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1251855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1252855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1253855c551fSCatalin Marinas register may not be available in non-secure mode. 1254855c551fSCatalin Marinas 12550516e464SCatalin Marinasconfig ARM_ERRATA_460075 12560516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 12570516e464SCatalin Marinas depends on CPU_V7 125862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12590516e464SCatalin Marinas help 12600516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 12610516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 12620516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 12630516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 12640516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 12650516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 12660516e464SCatalin Marinas may not be available in non-secure mode. 12670516e464SCatalin Marinas 12689f05027cSWill Deaconconfig ARM_ERRATA_742230 12699f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12709f05027cSWill Deacon depends on CPU_V7 && SMP 127162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12729f05027cSWill Deacon help 12739f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12749f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12759f05027cSWill Deacon between two write operations may not ensure the correct visibility 12769f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12779f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12789f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12799f05027cSWill Deacon the two writes. 12809f05027cSWill Deacon 1281a672e99bSWill Deaconconfig ARM_ERRATA_742231 1282a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1283a672e99bSWill Deacon depends on CPU_V7 && SMP 128462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1285a672e99bSWill Deacon help 1286a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1287a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1288a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1289a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1290a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1291a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1292a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1293a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1294a672e99bSWill Deacon capabilities of the processor. 1295a672e99bSWill Deacon 12969e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1297fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12982839e06cSSantosh Shilimkar depends on CACHE_L2X0 12999e65582aSSantosh Shilimkar help 13009e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 13019e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 13029e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 13039e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 13049e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 13059e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 13069e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 13072839e06cSSantosh Shilimkar invalidated as a result of these operations. 1308cdf357f1SWill Deacon 1309cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1310cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1311e66dc745SDave Martin depends on CPU_V7 1312cdf357f1SWill Deacon help 1313cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1314cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1315cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1316cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1317cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1318cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1319cdf357f1SWill Deacon entries regardless of the ASID. 1320475d92fcSWill Deacon 13211f0090a1SRussell Kingconfig PL310_ERRATA_727915 1322fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 13231f0090a1SRussell King depends on CACHE_L2X0 13241f0090a1SRussell King help 13251f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 13261f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 13271f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 13281f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 13291f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 13301f0090a1SRussell King Invalidate by Way operation. 13311f0090a1SRussell King 1332475d92fcSWill Deaconconfig ARM_ERRATA_743622 1333475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1334475d92fcSWill Deacon depends on CPU_V7 133562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1336475d92fcSWill Deacon help 1337475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1338efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1339475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1340475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1341475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1342475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1343475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1344475d92fcSWill Deacon processor. 1345475d92fcSWill Deacon 13469a27c27cSWill Deaconconfig ARM_ERRATA_751472 13479a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1348ba90c516SDave Martin depends on CPU_V7 134962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 13509a27c27cSWill Deacon help 13519a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 13529a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 13539a27c27cSWill Deacon completion of a following broadcasted operation if the second 13549a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 13559a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 13569a27c27cSWill Deacon 1357fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1358fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1359885028e4SSrinidhi Kasagar depends on CACHE_PL310 1360885028e4SSrinidhi Kasagar help 1361885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1362885028e4SSrinidhi Kasagar 1363885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1364885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1365885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1366885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1367885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1368885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1369885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1370885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1371885028e4SSrinidhi Kasagar 1372fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1373fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1374fcbdc5feSWill Deacon depends on CPU_V7 1375fcbdc5feSWill Deacon help 1376fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1377fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1378fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1379fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1380fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1381fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1382fcbdc5feSWill Deacon 13835dab26afSWill Deaconconfig ARM_ERRATA_754327 13845dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13855dab26afSWill Deacon depends on CPU_V7 && SMP 13865dab26afSWill Deacon help 13875dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13885dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13895dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13905dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13915dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13925dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13935dab26afSWill Deacon 1394145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1395145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1396145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1397145e10e1SCatalin Marinas help 1398145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1399145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1400145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1401145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1402145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1403145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1404145e10e1SCatalin Marinas is not affected. 1405145e10e1SCatalin Marinas 1406f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1407f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1408f630c1bdSWill Deacon depends on CPU_V7 && SMP 1409f630c1bdSWill Deacon help 1410f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1411f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1412f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1413f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1414f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1415f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1416f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1417f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1418f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1419f630c1bdSWill Deacon 142011ed0ba1SWill Deaconconfig PL310_ERRATA_769419 142111ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 142211ed0ba1SWill Deacon depends on CACHE_L2X0 142311ed0ba1SWill Deacon help 142411ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 142511ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 142611ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 142711ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 142811ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 142911ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 143011ed0ba1SWill Deacon explicitly. 143111ed0ba1SWill Deacon 14327253b85cSSimon Hormanconfig ARM_ERRATA_775420 14337253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 14347253b85cSSimon Horman depends on CPU_V7 14357253b85cSSimon Horman help 14367253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 14377253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 14387253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 14397253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 14407253b85cSSimon Horman an abort may occur on cache maintenance. 14417253b85cSSimon Horman 14421da177e4SLinus Torvaldsendmenu 14431da177e4SLinus Torvalds 14441da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 14451da177e4SLinus Torvalds 14461da177e4SLinus Torvaldsmenu "Bus support" 14471da177e4SLinus Torvalds 14481da177e4SLinus Torvaldsconfig ARM_AMBA 14491da177e4SLinus Torvalds bool 14501da177e4SLinus Torvalds 14511da177e4SLinus Torvaldsconfig ISA 14521da177e4SLinus Torvalds bool 14531da177e4SLinus Torvalds help 14541da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 14551da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 14561da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 14571da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 14581da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 14591da177e4SLinus Torvalds 1460065909b9SRussell King# Select ISA DMA controller support 14611da177e4SLinus Torvaldsconfig ISA_DMA 14621da177e4SLinus Torvalds bool 1463065909b9SRussell King select ISA_DMA_API 14641da177e4SLinus Torvalds 1465a5d533eeSArnd Bergmannconfig ARCH_NO_VIRT_TO_BUS 1466a5d533eeSArnd Bergmann def_bool y 1467a5d533eeSArnd Bergmann depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK 1468a5d533eeSArnd Bergmann 1469065909b9SRussell King# Select ISA DMA interface 14705cae841bSAl Viroconfig ISA_DMA_API 14715cae841bSAl Viro bool 14725cae841bSAl Viro 14731da177e4SLinus Torvaldsconfig PCI 14740b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14751da177e4SLinus Torvalds help 14761da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14771da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14781da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14791da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14801da177e4SLinus Torvalds 148152882173SAnton Vorontsovconfig PCI_DOMAINS 148252882173SAnton Vorontsov bool 148352882173SAnton Vorontsov depends on PCI 148452882173SAnton Vorontsov 1485b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1486b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1487b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1488b080ac8aSMarcelo Roberto Jimenez help 1489b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1490b080ac8aSMarcelo Roberto Jimenez 149136e23590SMatthew Wilcoxconfig PCI_SYSCALL 149236e23590SMatthew Wilcox def_bool PCI 149336e23590SMatthew Wilcox 14941da177e4SLinus Torvalds# Select the host bridge type 14951da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 14961da177e4SLinus Torvalds bool 14971da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 14981da177e4SLinus Torvalds default y 14991da177e4SLinus Torvalds 1500a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1501a0113a99SMike Rapoport bool 1502a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1503a0113a99SMike Rapoport default y 1504a0113a99SMike Rapoport select DMABOUNCE 1505a0113a99SMike Rapoport 15061da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 15071da177e4SLinus Torvalds 15081da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 15091da177e4SLinus Torvalds 15101da177e4SLinus Torvaldsendmenu 15111da177e4SLinus Torvalds 15121da177e4SLinus Torvaldsmenu "Kernel Features" 15131da177e4SLinus Torvalds 15143b55658aSDave Martinconfig HAVE_SMP 15153b55658aSDave Martin bool 15163b55658aSDave Martin help 15173b55658aSDave Martin This option should be selected by machines which have an SMP- 15183b55658aSDave Martin capable CPU. 15193b55658aSDave Martin 15203b55658aSDave Martin The only effect of this option is to make the SMP-related 15213b55658aSDave Martin options available to the user for configuration. 15223b55658aSDave Martin 15231da177e4SLinus Torvaldsconfig SMP 1524bb2d8130SRussell King bool "Symmetric Multi-Processing" 1525fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1526bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 15273b55658aSDave Martin depends on HAVE_SMP 15289934ebb8SArnd Bergmann depends on MMU 152989c3dedfSDaniel Walker select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 1530b1b3f49cSRussell King select USE_GENERIC_SMP_HELPERS 15311da177e4SLinus Torvalds help 15321da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 15331da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 15341da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 15351da177e4SLinus Torvalds 15361da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 15371da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 15381da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 15391da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 15401da177e4SLinus Torvalds run faster if you say N here. 15411da177e4SLinus Torvalds 1542395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 15431da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 154450a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 15451da177e4SLinus Torvalds 15461da177e4SLinus Torvalds If you don't know what to do here, say N. 15471da177e4SLinus Torvalds 1548f00ec48fSRussell Kingconfig SMP_ON_UP 1549f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 15504d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1551f00ec48fSRussell King default y 1552f00ec48fSRussell King help 1553f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1554f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1555f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1556f00ec48fSRussell King savings. 1557f00ec48fSRussell King 1558f00ec48fSRussell King If you don't know what to do here, say Y. 1559f00ec48fSRussell King 1560c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1561c9018aabSVincent Guittot bool "Support cpu topology definition" 1562c9018aabSVincent Guittot depends on SMP && CPU_V7 1563c9018aabSVincent Guittot default y 1564c9018aabSVincent Guittot help 1565c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1566c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1567c9018aabSVincent Guittot topology of an ARM System. 1568c9018aabSVincent Guittot 1569c9018aabSVincent Guittotconfig SCHED_MC 1570c9018aabSVincent Guittot bool "Multi-core scheduler support" 1571c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1572c9018aabSVincent Guittot help 1573c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1574c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1575c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1576c9018aabSVincent Guittot 1577c9018aabSVincent Guittotconfig SCHED_SMT 1578c9018aabSVincent Guittot bool "SMT scheduler support" 1579c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1580c9018aabSVincent Guittot help 1581c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1582c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1583c9018aabSVincent Guittot places. If unsure say N here. 1584c9018aabSVincent Guittot 1585a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1586a8cbcd92SRussell King bool 1587a8cbcd92SRussell King help 1588a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1589a8cbcd92SRussell King 15908a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1591022c03a2SMarc Zyngier bool "Architected timer support" 1592022c03a2SMarc Zyngier depends on CPU_V7 15938a4da6e3SMark Rutland select ARM_ARCH_TIMER 1594022c03a2SMarc Zyngier help 1595022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1596022c03a2SMarc Zyngier 1597f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1598f32f4ce2SRussell King bool 1599f32f4ce2SRussell King depends on SMP 1600f32f4ce2SRussell King help 1601f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1602f32f4ce2SRussell King 16038d5796d2SLennert Buytenhekchoice 16048d5796d2SLennert Buytenhek prompt "Memory split" 16058d5796d2SLennert Buytenhek default VMSPLIT_3G 16068d5796d2SLennert Buytenhek help 16078d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 16088d5796d2SLennert Buytenhek 16098d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 16108d5796d2SLennert Buytenhek option alone! 16118d5796d2SLennert Buytenhek 16128d5796d2SLennert Buytenhek config VMSPLIT_3G 16138d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 16148d5796d2SLennert Buytenhek config VMSPLIT_2G 16158d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 16168d5796d2SLennert Buytenhek config VMSPLIT_1G 16178d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 16188d5796d2SLennert Buytenhekendchoice 16198d5796d2SLennert Buytenhek 16208d5796d2SLennert Buytenhekconfig PAGE_OFFSET 16218d5796d2SLennert Buytenhek hex 16228d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 16238d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 16248d5796d2SLennert Buytenhek default 0xC0000000 16258d5796d2SLennert Buytenhek 16261da177e4SLinus Torvaldsconfig NR_CPUS 16271da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 16281da177e4SLinus Torvalds range 2 32 16291da177e4SLinus Torvalds depends on SMP 16301da177e4SLinus Torvalds default "4" 16311da177e4SLinus Torvalds 1632a054a811SRussell Kingconfig HOTPLUG_CPU 163300b7dedeSRussell King bool "Support for hot-pluggable CPUs" 163400b7dedeSRussell King depends on SMP && HOTPLUG 1635a054a811SRussell King help 1636a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1637a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1638a054a811SRussell King 16392bdd424fSWill Deaconconfig ARM_PSCI 16402bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 16412bdd424fSWill Deacon depends on CPU_V7 16422bdd424fSWill Deacon help 16432bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 16442bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 16452bdd424fSWill Deacon management operations described in ARM document number ARM DEN 16462bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 16472bdd424fSWill Deacon ARM processors"). 16482bdd424fSWill Deacon 164937ee16aeSRussell Kingconfig LOCAL_TIMERS 165037ee16aeSRussell King bool "Use local timer interrupts" 1651971acb9bSRussell King depends on SMP 165237ee16aeSRussell King default y 165330d8beadSChanghwan Youn select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 165437ee16aeSRussell King help 165537ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 165637ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 165737ee16aeSRussell King accounting to be spread across the timer interval, preventing a 165837ee16aeSRussell King "thundering herd" at every timer tick. 165937ee16aeSRussell King 166044986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 166144986ab0SPeter De Schrijver (NVIDIA) int 16623dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 166370227a45SPhilippe Langlais default 355 if ARCH_U8500 16649a01ec30SPaul Parsons default 264 if MACH_H4700 166539f47d9fSTarun Kanti DebBarma default 512 if SOC_OMAP5 1666e590b91eSMaxime Ripard default 288 if ARCH_VT8500 || ARCH_SUNXI 166744986ab0SPeter De Schrijver (NVIDIA) default 0 166844986ab0SPeter De Schrijver (NVIDIA) help 166944986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 167044986ab0SPeter De Schrijver (NVIDIA) 167144986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 167244986ab0SPeter De Schrijver (NVIDIA) 1673d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 16741da177e4SLinus Torvalds 1675f8065813SRussell Kingconfig HZ 1676f8065813SRussell King int 1677b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1678a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 16795248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 16805da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1681f8065813SRussell King default 100 1682f8065813SRussell King 1683b28748fbSRussell Kingconfig SCHED_HRTICK 1684b28748fbSRussell King def_bool HIGH_RES_TIMERS 1685b28748fbSRussell King 168616c79651SCatalin Marinasconfig THUMB2_KERNEL 1687bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 1688*4477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1689bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 169016c79651SCatalin Marinas select AEABI 169116c79651SCatalin Marinas select ARM_ASM_UNIFIED 169289bace65SArnd Bergmann select ARM_UNWIND 169316c79651SCatalin Marinas help 169416c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 169516c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 169616c79651SCatalin Marinas ARM-Thumb syntax is needed. 169716c79651SCatalin Marinas 169816c79651SCatalin Marinas If unsure, say N. 169916c79651SCatalin Marinas 17006f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 17016f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 17026f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 17036f685c5cSDave Martin default y 17046f685c5cSDave Martin help 17056f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 17066f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 17076f685c5cSDave Martin branch instructions. 17086f685c5cSDave Martin 17096f685c5cSDave Martin This is a problem, because there's no guarantee the final 17106f685c5cSDave Martin destination of the symbol, or any candidate locations for a 17116f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 17126f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 17136f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 17146f685c5cSDave Martin support. 17156f685c5cSDave Martin 17166f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 17176f685c5cSDave Martin relocation" error when loading some modules. 17186f685c5cSDave Martin 17196f685c5cSDave Martin Until fixed tools are available, passing 17206f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 17216f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 17226f685c5cSDave Martin stack usage in some cases. 17236f685c5cSDave Martin 17246f685c5cSDave Martin The problem is described in more detail at: 17256f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 17266f685c5cSDave Martin 17276f685c5cSDave Martin Only Thumb-2 kernels are affected. 17286f685c5cSDave Martin 17296f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 17306f685c5cSDave Martin 17310becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 17320becb088SCatalin Marinas bool 17330becb088SCatalin Marinas 1734704bdda0SNicolas Pitreconfig AEABI 1735704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1736704bdda0SNicolas Pitre help 1737704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1738704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1739704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1740704bdda0SNicolas Pitre 1741704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1742704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1743704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1744704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1745704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1746704bdda0SNicolas Pitre 1747704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1748704bdda0SNicolas Pitre 17496c90c872SNicolas Pitreconfig OABI_COMPAT 1750a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1751d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 17526c90c872SNicolas Pitre default y 17536c90c872SNicolas Pitre help 17546c90c872SNicolas Pitre This option preserves the old syscall interface along with the 17556c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 17566c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 17576c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 17586c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 17596c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 17606c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 17616c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 17626c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 17636c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 17646c90c872SNicolas Pitre at all). If in doubt say Y. 17656c90c872SNicolas Pitre 1766eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1767e80d6a24SMel Gorman bool 1768e80d6a24SMel Gorman 176905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 177005944d74SRussell King bool 177105944d74SRussell King 177207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 177307a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 177407a2f737SRussell King 177505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1776be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1777c80d79d7SYasunori Goto 17787b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 17797b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 17807b7bf499SWill Deacon 1781053a96caSNicolas Pitreconfig HIGHMEM 1782e8db89a2SRussell King bool "High Memory Support" 1783e8db89a2SRussell King depends on MMU 1784053a96caSNicolas Pitre help 1785053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1786053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1787053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1788053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1789053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1790053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1791053a96caSNicolas Pitre 1792053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1793053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1794053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1795053a96caSNicolas Pitre 1796053a96caSNicolas Pitre If unsure, say n. 1797053a96caSNicolas Pitre 179865cec8e3SRussell Kingconfig HIGHPTE 179965cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 180065cec8e3SRussell King depends on HIGHMEM 180165cec8e3SRussell King 18021b8873a0SJamie Ilesconfig HW_PERF_EVENTS 18031b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1804f0d1bc47SWill Deacon depends on PERF_EVENTS 18051b8873a0SJamie Iles default y 18061b8873a0SJamie Iles help 18071b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 18081b8873a0SJamie Iles disabled, perf events will use software events only. 18091b8873a0SJamie Iles 18103f22ab27SDave Hansensource "mm/Kconfig" 18113f22ab27SDave Hansen 1812c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1813c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1814c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1815898f08e1SYegor Yefremov default "12" if SOC_AM33XX 1816c1b2d970SMagnus Damm default "9" if SA1111 1817c1b2d970SMagnus Damm default "11" 1818c1b2d970SMagnus Damm help 1819c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1820c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1821c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1822c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1823c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1824c1b2d970SMagnus Damm increase this value. 1825c1b2d970SMagnus Damm 1826c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1827c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1828c1b2d970SMagnus Damm 18291da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 18301da177e4SLinus Torvalds bool 1831f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 18321da177e4SLinus Torvalds default y if !ARCH_EBSA110 1833e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 18341da177e4SLinus Torvalds help 18351da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 18361da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 18371da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 18381da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 18391da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18401da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18411da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18421da177e4SLinus Torvalds 184339ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 184438ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 184538ef2ad5SLinus Walleij depends on MMU 184639ec58f3SLennert Buytenhek default y if CPU_FEROCEON 184739ec58f3SLennert Buytenhek help 184839ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 184939ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 185039ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 185139ec58f3SLennert Buytenhek 185239ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 185339ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 185439ec58f3SLennert Buytenhek such copy operations with large buffers. 185539ec58f3SLennert Buytenhek 185639ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 185739ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 185839ec58f3SLennert Buytenhek 185970c70d97SNicolas Pitreconfig SECCOMP 186070c70d97SNicolas Pitre bool 186170c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 186270c70d97SNicolas Pitre ---help--- 186370c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 186470c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 186570c70d97SNicolas Pitre execution. By using pipes or other transports made available to 186670c70d97SNicolas Pitre the process as file descriptors supporting the read/write 186770c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 186870c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 186970c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 187070c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 187170c70d97SNicolas Pitre defined by each seccomp mode. 187270c70d97SNicolas Pitre 1873c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1874c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 1875c743f380SNicolas Pitre help 1876c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1877c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1878c743f380SNicolas Pitre the stack just before the return address, and validates 1879c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1880c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1881c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1882c743f380SNicolas Pitre neutralized via a kernel panic. 1883c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1884c743f380SNicolas Pitre 1885eff8d644SStefano Stabelliniconfig XEN_DOM0 1886eff8d644SStefano Stabellini def_bool y 1887eff8d644SStefano Stabellini depends on XEN 1888eff8d644SStefano Stabellini 1889eff8d644SStefano Stabelliniconfig XEN 1890eff8d644SStefano Stabellini bool "Xen guest support on ARM (EXPERIMENTAL)" 1891d6f94fa0SKees Cook depends on ARM && OF 1892f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 1893eff8d644SStefano Stabellini help 1894eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1895eff8d644SStefano Stabellini 18961da177e4SLinus Torvaldsendmenu 18971da177e4SLinus Torvalds 18981da177e4SLinus Torvaldsmenu "Boot options" 18991da177e4SLinus Torvalds 19009eb8f674SGrant Likelyconfig USE_OF 19019eb8f674SGrant Likely bool "Flattened Device Tree support" 1902b1b3f49cSRussell King select IRQ_DOMAIN 19039eb8f674SGrant Likely select OF 19049eb8f674SGrant Likely select OF_EARLY_FLATTREE 19059eb8f674SGrant Likely help 19069eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 19079eb8f674SGrant Likely 1908bd51e2f5SNicolas Pitreconfig ATAGS 1909bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1910bd51e2f5SNicolas Pitre default y 1911bd51e2f5SNicolas Pitre help 1912bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1913bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1914bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1915bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1916bd51e2f5SNicolas Pitre leave this to y. 1917bd51e2f5SNicolas Pitre 1918bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1919bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1920bd51e2f5SNicolas Pitre depends on ATAGS 1921bd51e2f5SNicolas Pitre help 1922bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1923bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1924bd51e2f5SNicolas Pitre 19251da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 19261da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 19271da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 19281da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 19291da177e4SLinus Torvalds default "0" 19301da177e4SLinus Torvalds help 19311da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 19321da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 19331da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 19341da177e4SLinus Torvalds value in their defconfig file. 19351da177e4SLinus Torvalds 19361da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19371da177e4SLinus Torvalds 19381da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 19391da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 19401da177e4SLinus Torvalds default "0" 19411da177e4SLinus Torvalds help 1942f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1943f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1944f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1945f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1946f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1947f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19481da177e4SLinus Torvalds 19491da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19501da177e4SLinus Torvalds 19511da177e4SLinus Torvaldsconfig ZBOOT_ROM 19521da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19531da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 19541da177e4SLinus Torvalds help 19551da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19561da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19571da177e4SLinus Torvalds 1958090ab3ffSSimon Hormanchoice 1959090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1960d6f94fa0SKees Cook depends on ZBOOT_ROM && ARCH_SH7372 1961090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1962090ab3ffSSimon Horman help 1963090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 196459bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1965090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1966090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 196759bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1968090ab3ffSSimon Horman rest the kernel image to RAM. 1969090ab3ffSSimon Horman 1970090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1971090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1972090ab3ffSSimon Horman help 1973090ab3ffSSimon Horman Do not load image from SD or MMC 1974090ab3ffSSimon Horman 1975f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1976f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1977f45b1149SSimon Horman help 1978090ab3ffSSimon Horman Load image from MMCIF hardware block. 1979090ab3ffSSimon Horman 1980090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1981090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1982090ab3ffSSimon Horman help 1983090ab3ffSSimon Horman Load image from SDHI hardware block 1984090ab3ffSSimon Horman 1985090ab3ffSSimon Hormanendchoice 1986f45b1149SSimon Horman 1987e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1988e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1989d6f94fa0SKees Cook depends on OF && !ZBOOT_ROM 1990e2a6a3aaSJohn Bonesio help 1991e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1992e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1993e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1994e2a6a3aaSJohn Bonesio 1995e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1996e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1997e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1998e2a6a3aaSJohn Bonesio 1999e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 2000e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 2001e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 2002e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 2003e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 2004e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 2005e2a6a3aaSJohn Bonesio to this option. 2006e2a6a3aaSJohn Bonesio 2007b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 2008b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 2009b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 2010b90b9a38SNicolas Pitre help 2011b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 2012b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 2013b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 2014b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 2015b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 2016b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 2017b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 2018b90b9a38SNicolas Pitre 2019d0f34a11SGenoud Richardchoice 2020d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 2021d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2022d0f34a11SGenoud Richard 2023d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2024d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 2025d0f34a11SGenoud Richard help 2026d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 2027d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 2028d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 2029d0f34a11SGenoud Richard 2030d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 2031d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 2032d0f34a11SGenoud Richard help 2033d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 2034d0f34a11SGenoud Richard appended to the the device tree bootargs property. 2035d0f34a11SGenoud Richard 2036d0f34a11SGenoud Richardendchoice 2037d0f34a11SGenoud Richard 20381da177e4SLinus Torvaldsconfig CMDLINE 20391da177e4SLinus Torvalds string "Default kernel command string" 20401da177e4SLinus Torvalds default "" 20411da177e4SLinus Torvalds help 20421da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 20431da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 20441da177e4SLinus Torvalds architectures, you should supply some command-line options at build 20451da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 20461da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 20471da177e4SLinus Torvalds 20484394c124SVictor Boiviechoice 20494394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 20504394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 2051bd51e2f5SNicolas Pitre depends on ATAGS 20524394c124SVictor Boivie 20534394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 20544394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 20554394c124SVictor Boivie help 20564394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 20574394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 20584394c124SVictor Boivie string provided in CMDLINE will be used. 20594394c124SVictor Boivie 20604394c124SVictor Boivieconfig CMDLINE_EXTEND 20614394c124SVictor Boivie bool "Extend bootloader kernel arguments" 20624394c124SVictor Boivie help 20634394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20644394c124SVictor Boivie appended to the default kernel command string. 20654394c124SVictor Boivie 206692d2040dSAlexander Hollerconfig CMDLINE_FORCE 206792d2040dSAlexander Holler bool "Always use the default kernel command string" 206892d2040dSAlexander Holler help 206992d2040dSAlexander Holler Always use the default kernel command string, even if the boot 207092d2040dSAlexander Holler loader passes other arguments to the kernel. 207192d2040dSAlexander Holler This is useful if you cannot or don't want to change the 207292d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 20734394c124SVictor Boivieendchoice 207492d2040dSAlexander Holler 20751da177e4SLinus Torvaldsconfig XIP_KERNEL 20761da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 2077387798b3SRob Herring depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 20781da177e4SLinus Torvalds help 20791da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20801da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20811da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20821da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20831da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20841da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20851da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20861da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20871da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20881da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20891da177e4SLinus Torvalds 20901da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20911da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20921da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20931da177e4SLinus Torvalds 20941da177e4SLinus Torvalds If unsure, say N. 20951da177e4SLinus Torvalds 20961da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20971da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20981da177e4SLinus Torvalds depends on XIP_KERNEL 20991da177e4SLinus Torvalds default "0x00080000" 21001da177e4SLinus Torvalds help 21011da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 21021da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 21031da177e4SLinus Torvalds own flash usage. 21041da177e4SLinus Torvalds 2105c587e4a6SRichard Purdieconfig KEXEC 2106c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 2107d6f94fa0SKees Cook depends on (!SMP || HOTPLUG_CPU) 2108c587e4a6SRichard Purdie help 2109c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2110c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 211101dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2112c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2113c587e4a6SRichard Purdie 2114c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2115c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2116c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 2117c587e4a6SRichard Purdie support. 2118c587e4a6SRichard Purdie 21194cd9d6f7SRichard Purdieconfig ATAGS_PROC 21204cd9d6f7SRichard Purdie bool "Export atags in procfs" 2121bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2122b98d7291SUli Luckas default y 21234cd9d6f7SRichard Purdie help 21244cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 21254cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 21264cd9d6f7SRichard Purdie 2127cb5d39b3SMika Westerbergconfig CRASH_DUMP 2128cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2129cb5d39b3SMika Westerberg help 2130cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2131cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2132cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2133cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2134cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2135cb5d39b3SMika Westerberg memory address not used by the main kernel 2136cb5d39b3SMika Westerberg 2137cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2138cb5d39b3SMika Westerberg 2139e69edc79SEric Miaoconfig AUTO_ZRELADDR 2140e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2141e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 2142e69edc79SEric Miao help 2143e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2144e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2145e69edc79SEric Miao will be determined at run-time by masking the current IP with 2146e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2147e69edc79SEric Miao from start of memory. 2148e69edc79SEric Miao 21491da177e4SLinus Torvaldsendmenu 21501da177e4SLinus Torvalds 2151ac9d7efcSRussell Kingmenu "CPU Power Management" 21521da177e4SLinus Torvalds 215389c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 21541da177e4SLinus Torvalds 21551da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21561da177e4SLinus Torvalds 215764f102b6SYong Shenconfig CPU_FREQ_IMX 215864f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 215964f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 2160f637c4c9SArnd Bergmann select CPU_FREQ_TABLE 216164f102b6SYong Shen help 216264f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 216364f102b6SYong Shen 21641da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 21651da177e4SLinus Torvalds bool 21661da177e4SLinus Torvalds 21671da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 21681da177e4SLinus Torvalds bool 21691da177e4SLinus Torvalds 21701da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 21711da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 21721da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 21731da177e4SLinus Torvalds default y 21741da177e4SLinus Torvalds help 21751da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 21761da177e4SLinus Torvalds 21771da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 21781da177e4SLinus Torvalds 21791da177e4SLinus Torvalds If in doubt, say Y. 21801da177e4SLinus Torvalds 21819e2697ffSRussell Kingconfig CPU_FREQ_PXA 21829e2697ffSRussell King bool 21839e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 21849e2697ffSRussell King default y 21859e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 2186b1b3f49cSRussell King select CPU_FREQ_TABLE 21879e2697ffSRussell King 21889d56c02aSBen Dooksconfig CPU_FREQ_S3C 21899d56c02aSBen Dooks bool 21909d56c02aSBen Dooks help 21919d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 21929d56c02aSBen Dooks 21939d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 21944a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2195d6f94fa0SKees Cook depends on ARCH_S3C24XX && CPU_FREQ 21969d56c02aSBen Dooks select CPU_FREQ_S3C 21979d56c02aSBen Dooks help 21989d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 21999d56c02aSBen Dooks of CPUs. 22009d56c02aSBen Dooks 22019d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 22029d56c02aSBen Dooks 22039d56c02aSBen Dooks If in doubt, say N. 22049d56c02aSBen Dooks 22059d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 22064a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 2207d6f94fa0SKees Cook depends on CPU_FREQ_S3C24XX 22089d56c02aSBen Dooks help 22099d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 22109d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 22119d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 22129d56c02aSBen Dooks 22139d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 22149d56c02aSBen Dooks be built which may increase the size of the kernel image. 22159d56c02aSBen Dooks 22169d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 22179d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 22189d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 22199d56c02aSBen Dooks help 22209d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 22219d56c02aSBen Dooks 22229d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 22239d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 22249d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 22259d56c02aSBen Dooks help 22269d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 22279d56c02aSBen Dooks 2228e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2229e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2230e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2231e6d197a6SBen Dooks help 2232e6d197a6SBen Dooks Export status information via debugfs. 2233e6d197a6SBen Dooks 22341da177e4SLinus Torvaldsendif 22351da177e4SLinus Torvalds 2236ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2237ac9d7efcSRussell King 2238ac9d7efcSRussell Kingendmenu 2239ac9d7efcSRussell King 22401da177e4SLinus Torvaldsmenu "Floating point emulation" 22411da177e4SLinus Torvalds 22421da177e4SLinus Torvaldscomment "At least one emulation must be selected" 22431da177e4SLinus Torvalds 22441da177e4SLinus Torvaldsconfig FPE_NWFPE 22451da177e4SLinus Torvalds bool "NWFPE math emulation" 2246593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 22471da177e4SLinus Torvalds ---help--- 22481da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 22491da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 22501da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 22511da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 22521da177e4SLinus Torvalds 22531da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 22541da177e4SLinus Torvalds early in the bootup. 22551da177e4SLinus Torvalds 22561da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 22571da177e4SLinus Torvalds bool "Support extended precision" 2258bedf142bSLennert Buytenhek depends on FPE_NWFPE 22591da177e4SLinus Torvalds help 22601da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 22611da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 22621da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 22631da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 22641da177e4SLinus Torvalds floating point emulator without any good reason. 22651da177e4SLinus Torvalds 22661da177e4SLinus Torvalds You almost surely want to say N here. 22671da177e4SLinus Torvalds 22681da177e4SLinus Torvaldsconfig FPE_FASTFPE 22691da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2270d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 22711da177e4SLinus Torvalds ---help--- 22721da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22731da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22741da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22751da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22761da177e4SLinus Torvalds 22771da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22781da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22791da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22801da177e4SLinus Torvalds choose NWFPE. 22811da177e4SLinus Torvalds 22821da177e4SLinus Torvaldsconfig VFP 22831da177e4SLinus Torvalds bool "VFP-format floating point maths" 2284e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22851da177e4SLinus Torvalds help 22861da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22871da177e4SLinus Torvalds if your hardware includes a VFP unit. 22881da177e4SLinus Torvalds 22891da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22901da177e4SLinus Torvalds release notes and additional status information. 22911da177e4SLinus Torvalds 22921da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22931da177e4SLinus Torvalds 229425ebee02SCatalin Marinasconfig VFPv3 229525ebee02SCatalin Marinas bool 229625ebee02SCatalin Marinas depends on VFP 229725ebee02SCatalin Marinas default y if CPU_V7 229825ebee02SCatalin Marinas 2299b5872db4SCatalin Marinasconfig NEON 2300b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2301b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2302b5872db4SCatalin Marinas help 2303b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2304b5872db4SCatalin Marinas Extension. 2305b5872db4SCatalin Marinas 23061da177e4SLinus Torvaldsendmenu 23071da177e4SLinus Torvalds 23081da177e4SLinus Torvaldsmenu "Userspace binary formats" 23091da177e4SLinus Torvalds 23101da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 23111da177e4SLinus Torvalds 23121da177e4SLinus Torvaldsconfig ARTHUR 23131da177e4SLinus Torvalds tristate "RISC OS personality" 2314704bdda0SNicolas Pitre depends on !AEABI 23151da177e4SLinus Torvalds help 23161da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 23171da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 23181da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 23191da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 23201da177e4SLinus Torvalds will be called arthur). 23211da177e4SLinus Torvalds 23221da177e4SLinus Torvaldsendmenu 23231da177e4SLinus Torvalds 23241da177e4SLinus Torvaldsmenu "Power management options" 23251da177e4SLinus Torvalds 2326eceab4acSRussell Kingsource "kernel/power/Kconfig" 23271da177e4SLinus Torvalds 2328f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 23294b1082caSStephen Warren depends on !ARCH_S5PC100 23306a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 23313f5d0819SChao Xie CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2332f4cb5700SJohannes Berg def_bool y 2333f4cb5700SJohannes Berg 233415e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 233515e0d9e3SArnd Bergmann def_bool PM_SLEEP 233615e0d9e3SArnd Bergmann 23371da177e4SLinus Torvaldsendmenu 23381da177e4SLinus Torvalds 2339d5950b43SSam Ravnborgsource "net/Kconfig" 2340d5950b43SSam Ravnborg 2341ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 23421da177e4SLinus Torvalds 23431da177e4SLinus Torvaldssource "fs/Kconfig" 23441da177e4SLinus Torvalds 23451da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 23461da177e4SLinus Torvalds 23471da177e4SLinus Torvaldssource "security/Kconfig" 23481da177e4SLinus Torvalds 23491da177e4SLinus Torvaldssource "crypto/Kconfig" 23501da177e4SLinus Torvalds 23511da177e4SLinus Torvaldssource "lib/Kconfig" 2352749cf76cSChristoffer Dall 2353749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2354