xref: /linux/arch/arm/Kconfig (revision 3e93a22b486ba75191f8d054dd757a67244d337c)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47563bbf8SMark Brown	select ARCH_HAVE_CUSTOM_GPIO_H
5e17c6d56SDavid Woodhouse	select HAVE_AOUT
624056f52SRussell King	select HAVE_DMA_API_DEBUG
7d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
82dc6a016SMarek Szyprowski	select HAVE_DMA_ATTRS
9c7909509SMarek Szyprowski	select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
102778f620SRussell King	select HAVE_MEMBLOCK
1112b824fbSAlessandro Zummo	select RTC_LIB
1275e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
13a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
14fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1509f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
165cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
170693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
18856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
199edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
20606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
2180be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
2280be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
230e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
24e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
251fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
26e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
27e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
286e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
29a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
30e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
317ada189fSJamie Iles	select HAVE_PERF_EVENTS
327ada189fSJamie Iles	select PERF_USE_VMALLOC
33e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
34e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
35ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
36e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3737e74bebSStephen Boyd	select HARDIRQS_SW_RESEND
3837e74bebSStephen Boyd	select GENERIC_IRQ_PROBE
3925a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
40d4aa8b15SThomas Gleixner	select GENERIC_IRQ_PROBE
41d4aa8b15SThomas Gleixner	select HARDIRQS_SW_RESEND
421fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
43e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
44e47b65b0SSam Ravnborg	select HAVE_BPF_JIT
4584ec6d57SThomas Gleixner	select GENERIC_SMP_IDLE_THREAD
463d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
473d92a71aSAnna-Maria Gleixner	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
481da177e4SLinus Torvalds	help
491da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
50f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
511da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
521da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
531da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
541da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
551da177e4SLinus Torvalds
5674facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
5774facffeSRussell King	bool
5874facffeSRussell King
594ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
604ce63fcdSMarek Szyprowski	bool
614ce63fcdSMarek Szyprowski
624ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
634ce63fcdSMarek Szyprowski	select NEED_SG_DMA_LENGTH
644ce63fcdSMarek Szyprowski	select ARM_HAS_SG_CHAIN
654ce63fcdSMarek Szyprowski	bool
664ce63fcdSMarek Szyprowski
671a189b97SRussell Kingconfig HAVE_PWM
681a189b97SRussell King	bool
691a189b97SRussell King
700b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
710b05da72SHans Ulli Kroll	bool
720b05da72SHans Ulli Kroll
7375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
7475e7153aSRalf Baechle	bool
7575e7153aSRalf Baechle
760a938b97SDavid Brownellconfig GENERIC_GPIO
770a938b97SDavid Brownell	bool
780a938b97SDavid Brownell
79bc581770SLinus Walleijconfig HAVE_TCM
80bc581770SLinus Walleij	bool
81bc581770SLinus Walleij	select GENERIC_ALLOCATOR
82bc581770SLinus Walleij
83e119bfffSRussell Kingconfig HAVE_PROC_CPU
84e119bfffSRussell King	bool
85e119bfffSRussell King
865ea81769SAl Viroconfig NO_IOPORT
875ea81769SAl Viro	bool
885ea81769SAl Viro
891da177e4SLinus Torvaldsconfig EISA
901da177e4SLinus Torvalds	bool
911da177e4SLinus Torvalds	---help---
921da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
931da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
941da177e4SLinus Torvalds
951da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
961da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
971da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
981da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
991da177e4SLinus Torvalds
1001da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1011da177e4SLinus Torvalds
1021da177e4SLinus Torvalds	  Otherwise, say N.
1031da177e4SLinus Torvalds
1041da177e4SLinus Torvaldsconfig SBUS
1051da177e4SLinus Torvalds	bool
1061da177e4SLinus Torvalds
107f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
108f16fb1ecSRussell King	bool
109f16fb1ecSRussell King	default y
110f16fb1ecSRussell King
111f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
112f76e9154SNicolas Pitre	bool
113f76e9154SNicolas Pitre	depends on !SMP
114f76e9154SNicolas Pitre	default y
115f76e9154SNicolas Pitre
116f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
117f16fb1ecSRussell King	bool
118f16fb1ecSRussell King	default y
119f16fb1ecSRussell King
1207ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1217ad1bcb2SRussell King	bool
1227ad1bcb2SRussell King	default y
1237ad1bcb2SRussell King
12495c354feSNick Pigginconfig GENERIC_LOCKBREAK
12595c354feSNick Piggin	bool
12695c354feSNick Piggin	default y
12795c354feSNick Piggin	depends on SMP && PREEMPT
12895c354feSNick Piggin
1291da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1301da177e4SLinus Torvalds	bool
1311da177e4SLinus Torvalds	default y
1321da177e4SLinus Torvalds
1331da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1341da177e4SLinus Torvalds	bool
1351da177e4SLinus Torvalds
136f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
137f0d1b0b3SDavid Howells	bool
138f0d1b0b3SDavid Howells
139f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
140f0d1b0b3SDavid Howells	bool
141f0d1b0b3SDavid Howells
14289c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
14389c52ed4SBen Dooks	bool
14489c52ed4SBen Dooks	help
14589c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
14689c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
14789c52ed4SBen Dooks	  it.
14889c52ed4SBen Dooks
149b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
150b89c3b16SAkinobu Mita	bool
151b89c3b16SAkinobu Mita	default y
152b89c3b16SAkinobu Mita
1531da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1541da177e4SLinus Torvalds	bool
1551da177e4SLinus Torvalds	default y
1561da177e4SLinus Torvalds
157a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
158a08b6b79Sviro@ZenIV.linux.org.uk	bool
159a08b6b79Sviro@ZenIV.linux.org.uk
1605ac6da66SChristoph Lameterconfig ZONE_DMA
1615ac6da66SChristoph Lameter	bool
1625ac6da66SChristoph Lameter
163ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
164ccd7ab7fSFUJITA Tomonori       def_bool y
165ccd7ab7fSFUJITA Tomonori
16658af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
16758af4a24SRob Herring	bool
16858af4a24SRob Herring
1691da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1701da177e4SLinus Torvalds	bool
1711da177e4SLinus Torvalds
1721da177e4SLinus Torvaldsconfig FIQ
1731da177e4SLinus Torvalds	bool
1741da177e4SLinus Torvalds
17513a5045dSRob Herringconfig NEED_RET_TO_USER
17613a5045dSRob Herring	bool
17713a5045dSRob Herring
178034d2f5aSAl Viroconfig ARCH_MTD_XIP
179034d2f5aSAl Viro	bool
180034d2f5aSAl Viro
181c760fc19SHyok S. Choiconfig VECTORS_BASE
182c760fc19SHyok S. Choi	hex
1836afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
184c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
185c760fc19SHyok S. Choi	default 0x00000000
186c760fc19SHyok S. Choi	help
187c760fc19SHyok S. Choi	  The base address of exception vectors.
188c760fc19SHyok S. Choi
189dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
190c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
191c1becedcSRussell King	default y
192b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
193dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
194dc21af99SRussell King	help
195111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
196111e9a5cSRussell King	  boot and module load time according to the position of the
197111e9a5cSRussell King	  kernel in system memory.
198dc21af99SRussell King
199111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
200daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
201dc21af99SRussell King
202c1becedcSRussell King	  Only disable this option if you know that you do not require
203c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
204c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
205c1becedcSRussell King
206c334bc15SRob Herringconfig NEED_MACH_IO_H
207c334bc15SRob Herring	bool
208c334bc15SRob Herring	help
209c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
210c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
211c334bc15SRob Herring	  be avoided when possible.
212c334bc15SRob Herring
2130cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2141b9f95f8SNicolas Pitre	bool
215111e9a5cSRussell King	help
2160cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2170cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2180cdc8b92SNicolas Pitre	  be avoided when possible.
2191b9f95f8SNicolas Pitre
2201b9f95f8SNicolas Pitreconfig PHYS_OFFSET
221974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2220cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
223974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2241b9f95f8SNicolas Pitre	help
2251b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2261b9f95f8SNicolas Pitre	  location of main memory in your system.
227cada3c08SRussell King
22887e040b6SSimon Glassconfig GENERIC_BUG
22987e040b6SSimon Glass	def_bool y
23087e040b6SSimon Glass	depends on BUG
23187e040b6SSimon Glass
2321da177e4SLinus Torvaldssource "init/Kconfig"
2331da177e4SLinus Torvalds
234dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
235dc52ddc0SMatt Helsley
2361da177e4SLinus Torvaldsmenu "System Type"
2371da177e4SLinus Torvalds
2383c427975SHyok S. Choiconfig MMU
2393c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2403c427975SHyok S. Choi	default y
2413c427975SHyok S. Choi	help
2423c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2433c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2443c427975SHyok S. Choi
245ccf50e23SRussell King#
246ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
247ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
248ccf50e23SRussell King#
2491da177e4SLinus Torvaldschoice
2501da177e4SLinus Torvalds	prompt "ARM system type"
2516a0e2430SCatalin Marinas	default ARCH_VERSATILE
2521da177e4SLinus Torvalds
2534af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2544af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2554af6fee1SDeepak Saxena	select ARM_AMBA
25689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
2576d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
258aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
2599904f793SLinus Walleij	select HAVE_TCM
260c5a0adb5SRussell King	select ICST
26113edd86dSRussell King	select GENERIC_CLOCKEVENTS
262f4b8b319SRussell King	select PLAT_VERSATILE
263c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
264c334bc15SRob Herring	select NEED_MACH_IO_H
2650cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
266695436e3SLinus Walleij	select SPARSE_IRQ
2673108e6abSLinus Walleij	select MULTI_IRQ_HANDLER
2684af6fee1SDeepak Saxena	help
2694af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2704af6fee1SDeepak Saxena
2714af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2724af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2734af6fee1SDeepak Saxena	select ARM_AMBA
2746d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
275aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
276c5a0adb5SRussell King	select ICST
277ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
278eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
279f4b8b319SRussell King	select PLAT_VERSATILE
2803cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
281e3887714SRussell King	select ARM_TIMER_SP804
282b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
2830cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2844af6fee1SDeepak Saxena	help
2854af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
2864af6fee1SDeepak Saxena
2874af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
2884af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
2894af6fee1SDeepak Saxena	select ARM_AMBA
2904af6fee1SDeepak Saxena	select ARM_VIC
2916d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
292aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
293c5a0adb5SRussell King	select ICST
29489df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
295bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
2969b0f7e39SArnd Bergmann	select NEED_MACH_IO_H if PCI
297f4b8b319SRussell King	select PLAT_VERSATILE
2983414ba8cSRussell King	select PLAT_VERSATILE_CLCD
299c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
300e3887714SRussell King	select ARM_TIMER_SP804
3014af6fee1SDeepak Saxena	help
3024af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3034af6fee1SDeepak Saxena
304ceade897SRussell Kingconfig ARCH_VEXPRESS
305ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
306ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
307ceade897SRussell King	select ARM_AMBA
308ceade897SRussell King	select ARM_TIMER_SP804
3096d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
310aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
311ceade897SRussell King	select GENERIC_CLOCKEVENTS
312ceade897SRussell King	select HAVE_CLK
31395c34f83SNick Bowler	select HAVE_PATA_PLATFORM
314ceade897SRussell King	select ICST
315ba81f502SRussell King	select NO_IOPORT
316ceade897SRussell King	select PLAT_VERSATILE
3170fb44b91SRussell King	select PLAT_VERSATILE_CLCD
318ceade897SRussell King	help
319ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
320ceade897SRussell King
3218fc5ffa0SAndrew Victorconfig ARCH_AT91
3228fc5ffa0SAndrew Victor	bool "Atmel AT91"
323f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
32493686ae8SDavid Brownell	select HAVE_CLK
325bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
326e261501dSNicolas Ferre	select IRQ_DOMAIN
3271ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3284af6fee1SDeepak Saxena	help
329929e994fSNicolas Ferre	  This enables support for systems based on Atmel
330929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3314af6fee1SDeepak Saxena
332ccf50e23SRussell Kingconfig ARCH_BCMRING
333ccf50e23SRussell King	bool "Broadcom BCMRING"
334ccf50e23SRussell King	depends on MMU
335ccf50e23SRussell King	select CPU_V6
336ccf50e23SRussell King	select ARM_AMBA
33782d63734SRussell King	select ARM_TIMER_SP804
3386d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
339ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
340ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
341ccf50e23SRussell King	help
342ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
343ccf50e23SRussell King
344220e6cf7SRob Herringconfig ARCH_HIGHBANK
345220e6cf7SRob Herring	bool "Calxeda Highbank-based"
346220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
347220e6cf7SRob Herring	select ARM_AMBA
348220e6cf7SRob Herring	select ARM_GIC
349220e6cf7SRob Herring	select ARM_TIMER_SP804
35022d80379SDave Martin	select CACHE_L2X0
351220e6cf7SRob Herring	select CLKDEV_LOOKUP
352220e6cf7SRob Herring	select CPU_V7
353220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
354220e6cf7SRob Herring	select HAVE_ARM_SCU
3553b55658aSDave Martin	select HAVE_SMP
356fdfa64a4SRob Herring	select SPARSE_IRQ
357220e6cf7SRob Herring	select USE_OF
358220e6cf7SRob Herring	help
359220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
360220e6cf7SRob Herring
3611da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3620e2fce59SAlexander Shiyan	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
363c750815eSRussell King	select CPU_ARM720T
3645cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3650cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
366f999b8bdSMartin Michlmayr	help
3670e2fce59SAlexander Shiyan	  Support for Cirrus Logic 711x/721x/731x based boards.
3681da177e4SLinus Torvalds
369d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
370d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
37100d2711dSImre Kaloz	select CPU_V6K
372d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
373d94f944eSAnton Vorontsov	select ARM_GIC
374ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
3750b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3765f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
377d94f944eSAnton Vorontsov	help
378d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
379d94f944eSAnton Vorontsov
380788c9700SRussell Kingconfig ARCH_GEMINI
381788c9700SRussell King	bool "Cortina Systems Gemini"
382788c9700SRussell King	select CPU_FA526
383788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3845cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
385788c9700SRussell King	help
386788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
387788c9700SRussell King
3883a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
3893a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
3903a6cb8ceSArnd Bergmann	select CPU_V7
3913a6cb8ceSArnd Bergmann	select NO_IOPORT
3923a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
3933a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
3943a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
395ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
396cbd8d842SBarry Song	select PINCTRL
397cbd8d842SBarry Song	select PINCTRL_SIRF
3983a6cb8ceSArnd Bergmann	select USE_OF
3993a6cb8ceSArnd Bergmann	select ZONE_DMA
4003a6cb8ceSArnd Bergmann	help
4013a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
4023a6cb8ceSArnd Bergmann
4031da177e4SLinus Torvaldsconfig ARCH_EBSA110
4041da177e4SLinus Torvalds	bool "EBSA-110"
405c750815eSRussell King	select CPU_SA110
406f7e68bbfSRussell King	select ISA
407c5eb2a2bSRussell King	select NO_IOPORT
4085cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
409c334bc15SRob Herring	select NEED_MACH_IO_H
4100cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4111da177e4SLinus Torvalds	help
4121da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
413f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4141da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4151da177e4SLinus Torvalds	  parallel port.
4161da177e4SLinus Torvalds
417e7736d47SLennert Buytenhekconfig ARCH_EP93XX
418e7736d47SLennert Buytenhek	bool "EP93xx-based"
419c750815eSRussell King	select CPU_ARM920T
420e7736d47SLennert Buytenhek	select ARM_AMBA
421e7736d47SLennert Buytenhek	select ARM_VIC
4226d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4237444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
424eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4255cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4265725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
427e7736d47SLennert Buytenhek	help
428e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
429e7736d47SLennert Buytenhek
4301da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4311da177e4SLinus Torvalds	bool "FootBridge"
432c750815eSRussell King	select CPU_SA110
4331da177e4SLinus Torvalds	select FOOTBRIDGE
4344e8d7637SRussell King	select GENERIC_CLOCKEVENTS
435d0ee9f40SArnd Bergmann	select HAVE_IDE
436c334bc15SRob Herring	select NEED_MACH_IO_H
4370cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
438f999b8bdSMartin Michlmayr	help
439f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
440f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4411da177e4SLinus Torvalds
442788c9700SRussell Kingconfig ARCH_MXC
443788c9700SRussell King	bool "Freescale MXC/iMX-based"
444788c9700SRussell King	select GENERIC_CLOCKEVENTS
445788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4466d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
447234b6cedSRussell King	select CLKSRC_MMIO
4488b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
449ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
450788c9700SRussell King	help
451788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
452788c9700SRussell King
4531d3f33d5SShawn Guoconfig ARCH_MXS
4541d3f33d5SShawn Guo	bool "Freescale MXS-based"
4551d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4561d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
457b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4585c61ddcfSRussell King	select CLKSRC_MMIO
4592664681fSShawn Guo	select COMMON_CLK
4606abda3e1SShawn Guo	select HAVE_CLK_PREPARE
461a0f5e363SShawn Guo	select PINCTRL
4626c4d4efbSShawn Guo	select USE_OF
4631d3f33d5SShawn Guo	help
4641d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4651d3f33d5SShawn Guo
4664af6fee1SDeepak Saxenaconfig ARCH_NETX
4674af6fee1SDeepak Saxena	bool "Hilscher NetX based"
468234b6cedSRussell King	select CLKSRC_MMIO
469c750815eSRussell King	select CPU_ARM926T
4704af6fee1SDeepak Saxena	select ARM_VIC
4712fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
472f999b8bdSMartin Michlmayr	help
4734af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4744af6fee1SDeepak Saxena
4754af6fee1SDeepak Saxenaconfig ARCH_H720X
4764af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
477c750815eSRussell King	select CPU_ARM720T
4784af6fee1SDeepak Saxena	select ISA_DMA_API
4795cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4804af6fee1SDeepak Saxena	help
4814af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4824af6fee1SDeepak Saxena
4833b938be6SRussell Kingconfig ARCH_IOP13XX
4843b938be6SRussell King	bool "IOP13xx-based"
4853b938be6SRussell King	depends on MMU
486c750815eSRussell King	select CPU_XSC3
4873b938be6SRussell King	select PLAT_IOP
4883b938be6SRussell King	select PCI
4893b938be6SRussell King	select ARCH_SUPPORTS_MSI
4908d5796d2SLennert Buytenhek	select VMSPLIT_1G
491c334bc15SRob Herring	select NEED_MACH_IO_H
4920cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
49313a5045dSRob Herring	select NEED_RET_TO_USER
4943b938be6SRussell King	help
4953b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4963b938be6SRussell King
4973f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4983f7e5815SLennert Buytenhek	bool "IOP32x-based"
499a4f7e763SRussell King	depends on MMU
500c750815eSRussell King	select CPU_XSCALE
501c334bc15SRob Herring	select NEED_MACH_IO_H
50213a5045dSRob Herring	select NEED_RET_TO_USER
5037ae1f7ecSLennert Buytenhek	select PLAT_IOP
504f7e68bbfSRussell King	select PCI
505bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
506f999b8bdSMartin Michlmayr	help
5073f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5083f7e5815SLennert Buytenhek	  processors.
5093f7e5815SLennert Buytenhek
5103f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5113f7e5815SLennert Buytenhek	bool "IOP33x-based"
5123f7e5815SLennert Buytenhek	depends on MMU
513c750815eSRussell King	select CPU_XSCALE
514c334bc15SRob Herring	select NEED_MACH_IO_H
51513a5045dSRob Herring	select NEED_RET_TO_USER
5167ae1f7ecSLennert Buytenhek	select PLAT_IOP
5173f7e5815SLennert Buytenhek	select PCI
518bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5193f7e5815SLennert Buytenhek	help
5203f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5211da177e4SLinus Torvalds
5223b938be6SRussell Kingconfig ARCH_IXP4XX
5233b938be6SRussell King	bool "IXP4xx-based"
524a4f7e763SRussell King	depends on MMU
52558af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
526234b6cedSRussell King	select CLKSRC_MMIO
527c750815eSRussell King	select CPU_XSCALE
5289dde0ae3SRichard Cochran	select ARCH_REQUIRE_GPIOLIB
5293b938be6SRussell King	select GENERIC_CLOCKEVENTS
5300b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
531c334bc15SRob Herring	select NEED_MACH_IO_H
532485bdde7SRussell King	select DMABOUNCE if PCI
533c4713074SLennert Buytenhek	help
5343b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
535c4713074SLennert Buytenhek
536*3e93a22bSGregory CLEMENTconfig ARCH_MVEBU
537*3e93a22bSGregory CLEMENT	bool "Marvell SOCs with Device Tree support"
538*3e93a22bSGregory CLEMENT	select GENERIC_CLOCKEVENTS
539*3e93a22bSGregory CLEMENT	select MULTI_IRQ_HANDLER
540*3e93a22bSGregory CLEMENT	select SPARSE_IRQ
541*3e93a22bSGregory CLEMENT	select CLKSRC_MMIO
542*3e93a22bSGregory CLEMENT	select GENERIC_IRQ_CHIP
543*3e93a22bSGregory CLEMENT	select IRQ_DOMAIN
544*3e93a22bSGregory CLEMENT	select COMMON_CLK
545*3e93a22bSGregory CLEMENT	help
546*3e93a22bSGregory CLEMENT	  Support for the Marvell SoC Family with device tree support
547*3e93a22bSGregory CLEMENT
548edabd38eSSaeed Bisharaconfig ARCH_DOVE
549edabd38eSSaeed Bishara	bool "Marvell Dove"
5507b769bb3SKonstantin Porotchkin	select CPU_V7
551edabd38eSSaeed Bishara	select PCI
552edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
553edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
554c334bc15SRob Herring	select NEED_MACH_IO_H
555edabd38eSSaeed Bishara	select PLAT_ORION
556edabd38eSSaeed Bishara	help
557edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
558edabd38eSSaeed Bishara
559651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
560651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
561c750815eSRussell King	select CPU_FEROCEON
562651c74c7SSaeed Bishara	select PCI
563a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
564651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
565c334bc15SRob Herring	select NEED_MACH_IO_H
566651c74c7SSaeed Bishara	select PLAT_ORION
567651c74c7SSaeed Bishara	help
568651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
569651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
570651c74c7SSaeed Bishara
57140805949SKevin Wellsconfig ARCH_LPC32XX
57240805949SKevin Wells	bool "NXP LPC32XX"
573234b6cedSRussell King	select CLKSRC_MMIO
57440805949SKevin Wells	select CPU_ARM926T
57540805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
57640805949SKevin Wells	select HAVE_IDE
57740805949SKevin Wells	select ARM_AMBA
57840805949SKevin Wells	select USB_ARCH_HAS_OHCI
5796d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
58040805949SKevin Wells	select GENERIC_CLOCKEVENTS
581f5c42271SRoland Stigge	select USE_OF
58240805949SKevin Wells	help
58340805949SKevin Wells	  Support for the NXP LPC32XX family of processors
58440805949SKevin Wells
585788c9700SRussell Kingconfig ARCH_MV78XX0
586788c9700SRussell King	bool "Marvell MV78xx0"
587788c9700SRussell King	select CPU_FEROCEON
588788c9700SRussell King	select PCI
589a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
590788c9700SRussell King	select GENERIC_CLOCKEVENTS
591c334bc15SRob Herring	select NEED_MACH_IO_H
592788c9700SRussell King	select PLAT_ORION
593788c9700SRussell King	help
594788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
595788c9700SRussell King	  MV781x0, MV782x0.
596788c9700SRussell King
597788c9700SRussell Kingconfig ARCH_ORION5X
598788c9700SRussell King	bool "Marvell Orion"
599788c9700SRussell King	depends on MMU
600788c9700SRussell King	select CPU_FEROCEON
601788c9700SRussell King	select PCI
602a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
603788c9700SRussell King	select GENERIC_CLOCKEVENTS
604b5e12229SAndrew Lunn	select NEED_MACH_IO_H
605788c9700SRussell King	select PLAT_ORION
606788c9700SRussell King	help
607788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
608788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
609788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
610788c9700SRussell King
611788c9700SRussell Kingconfig ARCH_MMP
6122f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
613788c9700SRussell King	depends on MMU
614788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6156d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
616788c9700SRussell King	select GENERIC_CLOCKEVENTS
617157d2644SHaojian Zhuang	select GPIO_PXA
618c24b3114SHaojian Zhuang	select IRQ_DOMAIN
619788c9700SRussell King	select PLAT_PXA
6200bd86961SHaojian Zhuang	select SPARSE_IRQ
6213c7241bdSLeo Yan	select GENERIC_ALLOCATOR
622788c9700SRussell King	help
6232f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
624788c9700SRussell King
625c53c9cf6SAndrew Victorconfig ARCH_KS8695
626c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
627c750815eSRussell King	select CPU_ARM922T
62872880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6295cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6300cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
631c53c9cf6SAndrew Victor	help
632c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
633c53c9cf6SAndrew Victor	  System-on-Chip devices.
634c53c9cf6SAndrew Victor
635788c9700SRussell Kingconfig ARCH_W90X900
636788c9700SRussell King	bool "Nuvoton W90X900 CPU"
637788c9700SRussell King	select CPU_ARM926T
638c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6396d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6406fa5d5f7SRussell King	select CLKSRC_MMIO
64158b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
642777f9bebSLennert Buytenhek	help
643a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
644a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
645a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
646a8bc4eadSwanzongshun	  link address to know more.
647a8bc4eadSwanzongshun
648a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
649a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
650585cf175STzachi Perelstein
651c5f80065SErik Gillingconfig ARCH_TEGRA
652c5f80065SErik Gilling	bool "NVIDIA Tegra"
6534073723aSRussell King	select CLKDEV_LOOKUP
654234b6cedSRussell King	select CLKSRC_MMIO
655c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
656c5f80065SErik Gilling	select GENERIC_GPIO
657c5f80065SErik Gilling	select HAVE_CLK
6583b55658aSDave Martin	select HAVE_SMP
659ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
660c334bc15SRob Herring	select NEED_MACH_IO_H if PCI
6617056d423SColin Cross	select ARCH_HAS_CPUFREQ
662c5f80065SErik Gilling	help
663c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
664c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
665c5f80065SErik Gilling
666af75655cSJamie Ilesconfig ARCH_PICOXCELL
667af75655cSJamie Iles	bool "Picochip picoXcell"
668af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
669af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
670af75655cSJamie Iles	select ARM_VIC
671af75655cSJamie Iles	select CPU_V6K
672af75655cSJamie Iles	select DW_APB_TIMER
673af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
674af75655cSJamie Iles	select GENERIC_GPIO
675af75655cSJamie Iles	select HAVE_TCM
676af75655cSJamie Iles	select NO_IOPORT
67798e27a5cSJamie Iles	select SPARSE_IRQ
678af75655cSJamie Iles	select USE_OF
679af75655cSJamie Iles	help
680af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
681af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
682af75655cSJamie Iles	  for all boards.
683af75655cSJamie Iles
6844af6fee1SDeepak Saxenaconfig ARCH_PNX4008
6854af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
686c750815eSRussell King	select CPU_ARM926T
6876d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6885cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6894af6fee1SDeepak Saxena	help
6904af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
6914af6fee1SDeepak Saxena
6921da177e4SLinus Torvaldsconfig ARCH_PXA
6932c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
694a4f7e763SRussell King	depends on MMU
695034d2f5aSAl Viro	select ARCH_MTD_XIP
69689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
6976d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
698234b6cedSRussell King	select CLKSRC_MMIO
6997444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
700981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
701157d2644SHaojian Zhuang	select GPIO_PXA
702bd5ce433SEric Miao	select PLAT_PXA
7036ac6b817SHaojian Zhuang	select SPARSE_IRQ
7044e234cc0SEric Miao	select AUTO_ZRELADDR
7058a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
70615e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
707d0ee9f40SArnd Bergmann	select HAVE_IDE
708f999b8bdSMartin Michlmayr	help
7092c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
7101da177e4SLinus Torvalds
711788c9700SRussell Kingconfig ARCH_MSM
712788c9700SRussell King	bool "Qualcomm MSM"
7134b536b8dSSteve Muckle	select HAVE_CLK
71449cbe786SEric Miao	select GENERIC_CLOCKEVENTS
715923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
716bd32344aSStephen Boyd	select CLKDEV_LOOKUP
71749cbe786SEric Miao	help
7184b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7194b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7204b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7214b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7224b53eb4fSDaniel Walker	  (clock and power control, etc).
72349cbe786SEric Miao
724c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7256d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7266d72ad35SPaul Mundt	select HAVE_CLK
7275e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
728aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7293b55658aSDave Martin	select HAVE_SMP
7306d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
731ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7326d72ad35SPaul Mundt	select NO_IOPORT
7336d72ad35SPaul Mundt	select SPARSE_IRQ
73460f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
735e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7360cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
737c793c1b0SMagnus Damm	help
7386d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
739c793c1b0SMagnus Damm
7401da177e4SLinus Torvaldsconfig ARCH_RPC
7411da177e4SLinus Torvalds	bool "RiscPC"
7421da177e4SLinus Torvalds	select ARCH_ACORN
7431da177e4SLinus Torvalds	select FIQ
744a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
745341eb781SBen Dooks	select HAVE_PATA_PLATFORM
746065909b9SRussell King	select ISA_DMA_API
7475ea81769SAl Viro	select NO_IOPORT
74807f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7495cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
750d0ee9f40SArnd Bergmann	select HAVE_IDE
751c334bc15SRob Herring	select NEED_MACH_IO_H
7520cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7531da177e4SLinus Torvalds	help
7541da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7551da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7561da177e4SLinus Torvalds
7571da177e4SLinus Torvaldsconfig ARCH_SA1100
7581da177e4SLinus Torvalds	bool "SA1100-based"
759234b6cedSRussell King	select CLKSRC_MMIO
760c750815eSRussell King	select CPU_SA1100
761f7e68bbfSRussell King	select ISA
76205944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
763034d2f5aSAl Viro	select ARCH_MTD_XIP
76489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7651937f5b9SRussell King	select CPU_FREQ
7663e238be2SRussell King	select GENERIC_CLOCKEVENTS
7674a8f8340SJett.Zhou	select CLKDEV_LOOKUP
7687444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
769d0ee9f40SArnd Bergmann	select HAVE_IDE
7700cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
771375dec92SRussell King	select SPARSE_IRQ
772f999b8bdSMartin Michlmayr	help
773f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7741da177e4SLinus Torvalds
775b130d5c2SKukjin Kimconfig ARCH_S3C24XX
776b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
7770a938b97SDavid Brownell	select GENERIC_GPIO
7789d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
7799483a578SDavid Brownell	select HAVE_CLK
780e83626f2SThomas Abraham	select CLKDEV_LOOKUP
7815cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
78220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
783b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
784b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
785c334bc15SRob Herring	select NEED_MACH_IO_H
7861da177e4SLinus Torvalds	help
787b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
788b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
789b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
790b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
79163b1f51bSBen Dooks
792a08ab637SBen Dooksconfig ARCH_S3C64XX
793a08ab637SBen Dooks	bool "Samsung S3C64XX"
79489f1fa08SBen Dooks	select PLAT_SAMSUNG
79589f0ce72SBen Dooks	select CPU_V6
79689f0ce72SBen Dooks	select ARM_VIC
797a08ab637SBen Dooks	select HAVE_CLK
7986700397aSMark Brown	select HAVE_TCM
799226e85f4SThomas Abraham	select CLKDEV_LOOKUP
80089f0ce72SBen Dooks	select NO_IOPORT
8015cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
80289c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
80389f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
80489f0ce72SBen Dooks	select SAMSUNG_CLKSRC
80589f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
80689f0ce72SBen Dooks	select S3C_GPIO_TRACK
80789f0ce72SBen Dooks	select S3C_DEV_NAND
80889f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
80989f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
81020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
811c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
812a08ab637SBen Dooks	help
813a08ab637SBen Dooks	  Samsung S3C64XX series based systems
814a08ab637SBen Dooks
81549b7a491SKukjin Kimconfig ARCH_S5P64X0
81649b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
817c4ffccddSKukjin Kim	select CPU_V6
818c4ffccddSKukjin Kim	select GENERIC_GPIO
819c4ffccddSKukjin Kim	select HAVE_CLK
820d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8210665ccc4SChanwoo Choi	select CLKSRC_MMIO
822c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8239e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
82420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
825754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
826c4ffccddSKukjin Kim	help
82749b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
82849b7a491SKukjin Kim	  SMDK6450.
829c4ffccddSKukjin Kim
830acc84707SMarek Szyprowskiconfig ARCH_S5PC100
831acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8325a7652f2SByungho Min	select GENERIC_GPIO
8335a7652f2SByungho Min	select HAVE_CLK
83429e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8355a7652f2SByungho Min	select CPU_V7
836925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
83720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
838754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
839c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8405a7652f2SByungho Min	help
841acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8425a7652f2SByungho Min
843170f4e42SKukjin Kimconfig ARCH_S5PV210
844170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
845170f4e42SKukjin Kim	select CPU_V7
846eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8470f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
848170f4e42SKukjin Kim	select GENERIC_GPIO
849170f4e42SKukjin Kim	select HAVE_CLK
850b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8510665ccc4SChanwoo Choi	select CLKSRC_MMIO
852d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8539e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
85420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
855754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
856c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8570cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
858170f4e42SKukjin Kim	help
859170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
860170f4e42SKukjin Kim
86183014579SKukjin Kimconfig ARCH_EXYNOS
86283014579SKukjin Kim	bool "SAMSUNG EXYNOS"
863cc0e72b8SChanghwan Youn	select CPU_V7
864f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8650f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
866cc0e72b8SChanghwan Youn	select GENERIC_GPIO
867cc0e72b8SChanghwan Youn	select HAVE_CLK
868badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
869b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
870cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
871754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
87220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
873c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8740cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
875cc0e72b8SChanghwan Youn	help
87683014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
877cc0e72b8SChanghwan Youn
8781da177e4SLinus Torvaldsconfig ARCH_SHARK
8791da177e4SLinus Torvalds	bool "Shark"
880c750815eSRussell King	select CPU_SA110
881f7e68bbfSRussell King	select ISA
882f7e68bbfSRussell King	select ISA_DMA
8833bca103aSNicolas Pitre	select ZONE_DMA
884f7e68bbfSRussell King	select PCI
8855cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
8860cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
887c334bc15SRob Herring	select NEED_MACH_IO_H
888f999b8bdSMartin Michlmayr	help
889f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
890f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
8911da177e4SLinus Torvalds
892d98aac75SLinus Walleijconfig ARCH_U300
893d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
894d98aac75SLinus Walleij	depends on MMU
895234b6cedSRussell King	select CLKSRC_MMIO
896d98aac75SLinus Walleij	select CPU_ARM926T
897bc581770SLinus Walleij	select HAVE_TCM
898d98aac75SLinus Walleij	select ARM_AMBA
8995485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
900d98aac75SLinus Walleij	select ARM_VIC
901d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
9026d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
903aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
904d98aac75SLinus Walleij	select GENERIC_GPIO
905cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
906d98aac75SLinus Walleij	help
907d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
908d98aac75SLinus Walleij
909ccf50e23SRussell Kingconfig ARCH_U8500
910ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
91167ae14fcSArnd Bergmann	depends on MMU
912ccf50e23SRussell King	select CPU_V7
913ccf50e23SRussell King	select ARM_AMBA
914ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9156d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
91694bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9177c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9183b55658aSDave Martin	select HAVE_SMP
919ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
920ccf50e23SRussell King	help
921ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
922ccf50e23SRussell King
923ccf50e23SRussell Kingconfig ARCH_NOMADIK
924ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
925ccf50e23SRussell King	select ARM_AMBA
926ccf50e23SRussell King	select ARM_VIC
927ccf50e23SRussell King	select CPU_ARM926T
9286d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
929ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9300fa7be40SArnd Bergmann	select PINCTRL
931ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
932ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
933ccf50e23SRussell King	help
934ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
935ccf50e23SRussell King
9367c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9377c6337e2SKevin Hilman	bool "TI DaVinci"
9387c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
939dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9403bca103aSNicolas Pitre	select ZONE_DMA
9419232fcc9SKevin Hilman	select HAVE_IDE
9426d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
94320e9969bSDavid Brownell	select GENERIC_ALLOCATOR
944dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
945ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9467c6337e2SKevin Hilman	help
9477c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9487c6337e2SKevin Hilman
9493b938be6SRussell Kingconfig ARCH_OMAP
9503b938be6SRussell King	bool "TI OMAP"
9519483a578SDavid Brownell	select HAVE_CLK
9527444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
95389c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
954354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
95506cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
9569af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9573b938be6SRussell King	help
9586e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9593b938be6SRussell King
960cee37e50Sviresh kumarconfig PLAT_SPEAR
961cee37e50Sviresh kumar	bool "ST SPEAr"
962cee37e50Sviresh kumar	select ARM_AMBA
963cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9646d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
9655df33a62SViresh Kumar	select COMMON_CLK
966d6e15d78SRussell King	select CLKSRC_MMIO
967cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
968cee37e50Sviresh kumar	select HAVE_CLK
969cee37e50Sviresh kumar	help
970cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
971cee37e50Sviresh kumar
97221f47fbcSAlexey Charkovconfig ARCH_VT8500
97321f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
97421f47fbcSAlexey Charkov	select CPU_ARM926T
97521f47fbcSAlexey Charkov	select GENERIC_GPIO
97621f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
97721f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
97821f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
97921f47fbcSAlexey Charkov	select HAVE_PWM
98021f47fbcSAlexey Charkov	help
98121f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
98202c981c0SBinghua Duan
983b85a3ef4SJohn Linnconfig ARCH_ZYNQ
984b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
98502c981c0SBinghua Duan	select CPU_V7
98602c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
98702c981c0SBinghua Duan	select CLKDEV_LOOKUP
988b85a3ef4SJohn Linn	select ARM_GIC
989b85a3ef4SJohn Linn	select ARM_AMBA
990b85a3ef4SJohn Linn	select ICST
991ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
99202c981c0SBinghua Duan	select USE_OF
99302c981c0SBinghua Duan	help
994b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
9951da177e4SLinus Torvaldsendchoice
9961da177e4SLinus Torvalds
997ccf50e23SRussell King#
998ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
999ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
1000ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
1001ccf50e23SRussell King#
1002*3e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
1003*3e93a22bSGregory CLEMENT
100495b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
100595b8f20fSRussell King
100695b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
100795b8f20fSRussell King
10081da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
10091da177e4SLinus Torvalds
1010d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1011d94f944eSAnton Vorontsov
101295b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
101395b8f20fSRussell King
101495b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
101595b8f20fSRussell King
1016e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1017e7736d47SLennert Buytenhek
10181da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10191da177e4SLinus Torvalds
102059d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
102159d3a193SPaulius Zaleckas
102295b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
102395b8f20fSRussell King
10241da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10251da177e4SLinus Torvalds
10263f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10273f7e5815SLennert Buytenhek
10283f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10291da177e4SLinus Torvalds
1030285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1031285f5fa7SDan Williams
10321da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10331da177e4SLinus Torvalds
103495b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
103595b8f20fSRussell King
103695b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
103795b8f20fSRussell King
103840805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig"
103940805949SKevin Wells
104095b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
104195b8f20fSRussell King
1042794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1043794d15b2SStanislav Samsonov
104495b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10451da177e4SLinus Torvalds
10461d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10471d3f33d5SShawn Guo
104895b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
104949cbe786SEric Miao
105095b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
105195b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
105295b8f20fSRussell King
1053d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1054d48af15eSTony Lindgren
1055d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10561da177e4SLinus Torvalds
10571dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10581dbae815STony Lindgren
10599dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1060585cf175STzachi Perelstein
106195b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
106295b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10631da177e4SLinus Torvalds
106495b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
106595b8f20fSRussell King
106695b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
106795b8f20fSRussell King
106895b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1069edabd38eSSaeed Bishara
1070cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1071a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1072a21765a7SBen Dooks
1073cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1074a21765a7SBen Dooks
107585fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1076b130d5c2SKukjin Kimif ARCH_S3C24XX
1077a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1078a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1079a21765a7SBen Dooksendif
10801da177e4SLinus Torvalds
1081a08ab637SBen Dooksif ARCH_S3C64XX
1082431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1083a08ab637SBen Dooksendif
1084a08ab637SBen Dooks
108549b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1086c4ffccddSKukjin Kim
10875a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
10885a7652f2SByungho Min
1089170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1090170f4e42SKukjin Kim
109183014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1092cc0e72b8SChanghwan Youn
1093882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10941da177e4SLinus Torvalds
1095c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1096c5f80065SErik Gilling
109795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
10981da177e4SLinus Torvalds
109995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
11001da177e4SLinus Torvalds
11011da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
11021da177e4SLinus Torvalds
1103ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1104420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1105ceade897SRussell King
110621f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
110721f47fbcSAlexey Charkov
11087ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11097ec80ddfSwanzongshun
11101da177e4SLinus Torvalds# Definitions to make life easier
11111da177e4SLinus Torvaldsconfig ARCH_ACORN
11121da177e4SLinus Torvalds	bool
11131da177e4SLinus Torvalds
11147ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11157ae1f7ecSLennert Buytenhek	bool
1116469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
11177ae1f7ecSLennert Buytenhek
111869b02f6aSLennert Buytenhekconfig PLAT_ORION
111969b02f6aSLennert Buytenhek	bool
1120bfe45e0bSRussell King	select CLKSRC_MMIO
1121dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
11222f129bf4SAndrew Lunn	select COMMON_CLK
112369b02f6aSLennert Buytenhek
1124bd5ce433SEric Miaoconfig PLAT_PXA
1125bd5ce433SEric Miao	bool
1126bd5ce433SEric Miao
1127f4b8b319SRussell Kingconfig PLAT_VERSATILE
1128f4b8b319SRussell King	bool
1129f4b8b319SRussell King
1130e3887714SRussell Kingconfig ARM_TIMER_SP804
1131e3887714SRussell King	bool
1132bfe45e0bSRussell King	select CLKSRC_MMIO
1133a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1134e3887714SRussell King
11351da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11361da177e4SLinus Torvalds
1137958cab0fSRussell Kingconfig ARM_NR_BANKS
1138958cab0fSRussell King	int
1139958cab0fSRussell King	default 16 if ARCH_EP93XX
1140958cab0fSRussell King	default 8
1141958cab0fSRussell King
1142afe4b25eSLennert Buytenhekconfig IWMMXT
1143afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1144ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1145ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1146afe4b25eSLennert Buytenhek	help
1147afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1148afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1149afe4b25eSLennert Buytenhek
11501da177e4SLinus Torvaldsconfig XSCALE_PMU
11511da177e4SLinus Torvalds	bool
1152bfc994b5SPaul Bolle	depends on CPU_XSCALE
11531da177e4SLinus Torvalds	default y
11541da177e4SLinus Torvalds
11550f4f0672SJamie Ilesconfig CPU_HAS_PMU
1156e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11578954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11580f4f0672SJamie Iles	default y
11590f4f0672SJamie Iles	bool
11600f4f0672SJamie Iles
116152108641Seric miaoconfig MULTI_IRQ_HANDLER
116252108641Seric miao	bool
116352108641Seric miao	help
116452108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
116552108641Seric miao
11663b93e7b0SHyok S. Choiif !MMU
11673b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11683b93e7b0SHyok S. Choiendif
11693b93e7b0SHyok S. Choi
1170f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1171f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1172f0c4b8d6SWill Deacon	depends on CPU_V6
1173f0c4b8d6SWill Deacon	help
1174f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1175f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1176f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1177f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1178f0c4b8d6SWill Deacon
11799cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11809cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1181e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11829cba3cccSCatalin Marinas	help
11839cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
11849cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
11859cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11869cba3cccSCatalin Marinas	  recommended workaround.
11879cba3cccSCatalin Marinas
11887ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11897ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11907ce236fcSCatalin Marinas	depends on CPU_V7
11917ce236fcSCatalin Marinas	help
11927ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11937ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11947ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11957ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11967ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11977ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11987ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11997ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
12007ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
12017ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
12027ce236fcSCatalin Marinas	  available in non-secure mode.
12037ce236fcSCatalin Marinas
1204855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1205855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1206855c551fSCatalin Marinas	depends on CPU_V7
1207855c551fSCatalin Marinas	help
1208855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1209855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1210855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1211855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1212855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1213855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1214855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1215855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1216855c551fSCatalin Marinas
12170516e464SCatalin Marinasconfig ARM_ERRATA_460075
12180516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12190516e464SCatalin Marinas	depends on CPU_V7
12200516e464SCatalin Marinas	help
12210516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12220516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12230516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12240516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12250516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12260516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12270516e464SCatalin Marinas	  may not be available in non-secure mode.
12280516e464SCatalin Marinas
12299f05027cSWill Deaconconfig ARM_ERRATA_742230
12309f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12319f05027cSWill Deacon	depends on CPU_V7 && SMP
12329f05027cSWill Deacon	help
12339f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12349f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12359f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12369f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12379f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12389f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12399f05027cSWill Deacon	  the two writes.
12409f05027cSWill Deacon
1241a672e99bSWill Deaconconfig ARM_ERRATA_742231
1242a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1243a672e99bSWill Deacon	depends on CPU_V7 && SMP
1244a672e99bSWill Deacon	help
1245a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1246a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1247a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1248a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1249a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1250a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1251a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1252a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1253a672e99bSWill Deacon	  capabilities of the processor.
1254a672e99bSWill Deacon
12559e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1256fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12572839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12589e65582aSSantosh Shilimkar	help
12599e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12609e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12619e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12629e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12639e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12649e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12659e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12662839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1267cdf357f1SWill Deacon
1268cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1269cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1270e66dc745SDave Martin	depends on CPU_V7
1271cdf357f1SWill Deacon	help
1272cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1273cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1274cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1275cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1276cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1277cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1278cdf357f1SWill Deacon	  entries regardless of the ASID.
1279475d92fcSWill Deacon
12801f0090a1SRussell Kingconfig PL310_ERRATA_727915
1281fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
12821f0090a1SRussell King	depends on CACHE_L2X0
12831f0090a1SRussell King	help
12841f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12851f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12861f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12871f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12881f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12891f0090a1SRussell King	  Invalidate by Way operation.
12901f0090a1SRussell King
1291475d92fcSWill Deaconconfig ARM_ERRATA_743622
1292475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1293475d92fcSWill Deacon	depends on CPU_V7
1294475d92fcSWill Deacon	help
1295475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1296efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1297475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1298475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1299475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1300475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1301475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1302475d92fcSWill Deacon	  processor.
1303475d92fcSWill Deacon
13049a27c27cSWill Deaconconfig ARM_ERRATA_751472
13059a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1306ba90c516SDave Martin	depends on CPU_V7
13079a27c27cSWill Deacon	help
13089a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
13099a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13109a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13119a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13129a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13139a27c27cSWill Deacon
1314fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1315fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1316885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1317885028e4SSrinidhi Kasagar	help
1318885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1319885028e4SSrinidhi Kasagar
1320885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1321885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1322885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1323885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1324885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1325885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1326885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1327885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1328885028e4SSrinidhi Kasagar
1329fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1330fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1331fcbdc5feSWill Deacon	depends on CPU_V7
1332fcbdc5feSWill Deacon	help
1333fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1334fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1335fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1336fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1337fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1338fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1339fcbdc5feSWill Deacon
13405dab26afSWill Deaconconfig ARM_ERRATA_754327
13415dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13425dab26afSWill Deacon	depends on CPU_V7 && SMP
13435dab26afSWill Deacon	help
13445dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13455dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13465dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13475dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13485dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13495dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13505dab26afSWill Deacon
1351145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1352145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1353145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1354145e10e1SCatalin Marinas	help
1355145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1356145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1357145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1358145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1359145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1360145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1361145e10e1SCatalin Marinas	  is not affected.
1362145e10e1SCatalin Marinas
1363f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1364f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1365f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1366f630c1bdSWill Deacon	help
1367f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1368f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1369f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1370f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1371f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1372f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1373f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1374f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1375f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1376f630c1bdSWill Deacon
137711ed0ba1SWill Deaconconfig PL310_ERRATA_769419
137811ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
137911ed0ba1SWill Deacon	depends on CACHE_L2X0
138011ed0ba1SWill Deacon	help
138111ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
138211ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
138311ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
138411ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
138511ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
138611ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
138711ed0ba1SWill Deacon	  explicitly.
138811ed0ba1SWill Deacon
13891da177e4SLinus Torvaldsendmenu
13901da177e4SLinus Torvalds
13911da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
13921da177e4SLinus Torvalds
13931da177e4SLinus Torvaldsmenu "Bus support"
13941da177e4SLinus Torvalds
13951da177e4SLinus Torvaldsconfig ARM_AMBA
13961da177e4SLinus Torvalds	bool
13971da177e4SLinus Torvalds
13981da177e4SLinus Torvaldsconfig ISA
13991da177e4SLinus Torvalds	bool
14001da177e4SLinus Torvalds	help
14011da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
14021da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
14031da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
14041da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
14051da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
14061da177e4SLinus Torvalds
1407065909b9SRussell King# Select ISA DMA controller support
14081da177e4SLinus Torvaldsconfig ISA_DMA
14091da177e4SLinus Torvalds	bool
1410065909b9SRussell King	select ISA_DMA_API
14111da177e4SLinus Torvalds
1412065909b9SRussell King# Select ISA DMA interface
14135cae841bSAl Viroconfig ISA_DMA_API
14145cae841bSAl Viro	bool
14155cae841bSAl Viro
14161da177e4SLinus Torvaldsconfig PCI
14170b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14181da177e4SLinus Torvalds	help
14191da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14201da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14211da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14221da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14231da177e4SLinus Torvalds
142452882173SAnton Vorontsovconfig PCI_DOMAINS
142552882173SAnton Vorontsov	bool
142652882173SAnton Vorontsov	depends on PCI
142752882173SAnton Vorontsov
1428b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1429b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1430b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1431b080ac8aSMarcelo Roberto Jimenez	help
1432b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1433b080ac8aSMarcelo Roberto Jimenez
143436e23590SMatthew Wilcoxconfig PCI_SYSCALL
143536e23590SMatthew Wilcox	def_bool PCI
143636e23590SMatthew Wilcox
14371da177e4SLinus Torvalds# Select the host bridge type
14381da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14391da177e4SLinus Torvalds	bool
14401da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14411da177e4SLinus Torvalds	default y
14421da177e4SLinus Torvalds
1443a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1444a0113a99SMike Rapoport	bool
1445a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1446a0113a99SMike Rapoport	default y
1447a0113a99SMike Rapoport	select DMABOUNCE
1448a0113a99SMike Rapoport
14491da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14501da177e4SLinus Torvalds
14511da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14521da177e4SLinus Torvalds
14531da177e4SLinus Torvaldsendmenu
14541da177e4SLinus Torvalds
14551da177e4SLinus Torvaldsmenu "Kernel Features"
14561da177e4SLinus Torvalds
14573b55658aSDave Martinconfig HAVE_SMP
14583b55658aSDave Martin	bool
14593b55658aSDave Martin	help
14603b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14613b55658aSDave Martin	  capable CPU.
14623b55658aSDave Martin
14633b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14643b55658aSDave Martin	  options available to the user for configuration.
14653b55658aSDave Martin
14661da177e4SLinus Torvaldsconfig SMP
1467bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1468fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1469bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14703b55658aSDave Martin	depends on HAVE_SMP
14719934ebb8SArnd Bergmann	depends on MMU
1472f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
147389c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
14741da177e4SLinus Torvalds	help
14751da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14761da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14771da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14781da177e4SLinus Torvalds
14791da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
14801da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14811da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
14821da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
14831da177e4SLinus Torvalds	  run faster if you say N here.
14841da177e4SLinus Torvalds
1485395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
14861da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
148750a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
14881da177e4SLinus Torvalds
14891da177e4SLinus Torvalds	  If you don't know what to do here, say N.
14901da177e4SLinus Torvalds
1491f00ec48fSRussell Kingconfig SMP_ON_UP
1492f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1493f00ec48fSRussell King	depends on EXPERIMENTAL
14944d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1495f00ec48fSRussell King	default y
1496f00ec48fSRussell King	help
1497f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1498f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1499f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1500f00ec48fSRussell King	  savings.
1501f00ec48fSRussell King
1502f00ec48fSRussell King	  If you don't know what to do here, say Y.
1503f00ec48fSRussell King
1504c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1505c9018aabSVincent Guittot	bool "Support cpu topology definition"
1506c9018aabSVincent Guittot	depends on SMP && CPU_V7
1507c9018aabSVincent Guittot	default y
1508c9018aabSVincent Guittot	help
1509c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1510c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1511c9018aabSVincent Guittot	  topology of an ARM System.
1512c9018aabSVincent Guittot
1513c9018aabSVincent Guittotconfig SCHED_MC
1514c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1515c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1516c9018aabSVincent Guittot	help
1517c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1518c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1519c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1520c9018aabSVincent Guittot
1521c9018aabSVincent Guittotconfig SCHED_SMT
1522c9018aabSVincent Guittot	bool "SMT scheduler support"
1523c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1524c9018aabSVincent Guittot	help
1525c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1526c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1527c9018aabSVincent Guittot	  places. If unsure say N here.
1528c9018aabSVincent Guittot
1529a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1530a8cbcd92SRussell King	bool
1531a8cbcd92SRussell King	help
1532a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1533a8cbcd92SRussell King
1534022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER
1535022c03a2SMarc Zyngier	bool "Architected timer support"
1536022c03a2SMarc Zyngier	depends on CPU_V7
1537022c03a2SMarc Zyngier	help
1538022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1539022c03a2SMarc Zyngier
1540f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1541f32f4ce2SRussell King	bool
1542f32f4ce2SRussell King	depends on SMP
1543f32f4ce2SRussell King	help
1544f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1545f32f4ce2SRussell King
15468d5796d2SLennert Buytenhekchoice
15478d5796d2SLennert Buytenhek	prompt "Memory split"
15488d5796d2SLennert Buytenhek	default VMSPLIT_3G
15498d5796d2SLennert Buytenhek	help
15508d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15518d5796d2SLennert Buytenhek
15528d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15538d5796d2SLennert Buytenhek	  option alone!
15548d5796d2SLennert Buytenhek
15558d5796d2SLennert Buytenhek	config VMSPLIT_3G
15568d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15578d5796d2SLennert Buytenhek	config VMSPLIT_2G
15588d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15598d5796d2SLennert Buytenhek	config VMSPLIT_1G
15608d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15618d5796d2SLennert Buytenhekendchoice
15628d5796d2SLennert Buytenhek
15638d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15648d5796d2SLennert Buytenhek	hex
15658d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15668d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15678d5796d2SLennert Buytenhek	default 0xC0000000
15688d5796d2SLennert Buytenhek
15691da177e4SLinus Torvaldsconfig NR_CPUS
15701da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15711da177e4SLinus Torvalds	range 2 32
15721da177e4SLinus Torvalds	depends on SMP
15731da177e4SLinus Torvalds	default "4"
15741da177e4SLinus Torvalds
1575a054a811SRussell Kingconfig HOTPLUG_CPU
1576a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1577a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1578a054a811SRussell King	help
1579a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1580a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1581a054a811SRussell King
158237ee16aeSRussell Kingconfig LOCAL_TIMERS
158337ee16aeSRussell King	bool "Use local timer interrupts"
1584971acb9bSRussell King	depends on SMP
158537ee16aeSRussell King	default y
158630d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
158737ee16aeSRussell King	help
158837ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
158937ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
159037ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
159137ee16aeSRussell King	  "thundering herd" at every timer tick.
159237ee16aeSRussell King
159344986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
159444986ab0SPeter De Schrijver (NVIDIA)	int
15953dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
159670227a45SPhilippe Langlais	default 355 if ARCH_U8500
15979a01ec30SPaul Parsons	default 264 if MACH_H4700
159844986ab0SPeter De Schrijver (NVIDIA)	default 0
159944986ab0SPeter De Schrijver (NVIDIA)	help
160044986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
160144986ab0SPeter De Schrijver (NVIDIA)
160244986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
160344986ab0SPeter De Schrijver (NVIDIA)
1604d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16051da177e4SLinus Torvalds
1606f8065813SRussell Kingconfig HZ
1607f8065813SRussell King	int
1608b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1609a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1610bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
16115248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16125da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1613f8065813SRussell King	default 100
1614f8065813SRussell King
161516c79651SCatalin Marinasconfig THUMB2_KERNEL
16164a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1617e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
161816c79651SCatalin Marinas	select AEABI
161916c79651SCatalin Marinas	select ARM_ASM_UNIFIED
162089bace65SArnd Bergmann	select ARM_UNWIND
162116c79651SCatalin Marinas	help
162216c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
162316c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
162416c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
162516c79651SCatalin Marinas
162616c79651SCatalin Marinas	  If unsure, say N.
162716c79651SCatalin Marinas
16286f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16296f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16306f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16316f685c5cSDave Martin	default y
16326f685c5cSDave Martin	help
16336f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16346f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16356f685c5cSDave Martin	  branch instructions.
16366f685c5cSDave Martin
16376f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16386f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16396f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16406f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16416f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16426f685c5cSDave Martin	  support.
16436f685c5cSDave Martin
16446f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16456f685c5cSDave Martin	  relocation" error when loading some modules.
16466f685c5cSDave Martin
16476f685c5cSDave Martin	  Until fixed tools are available, passing
16486f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16496f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16506f685c5cSDave Martin	  stack usage in some cases.
16516f685c5cSDave Martin
16526f685c5cSDave Martin	  The problem is described in more detail at:
16536f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16546f685c5cSDave Martin
16556f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16566f685c5cSDave Martin
16576f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16586f685c5cSDave Martin
16590becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16600becb088SCatalin Marinas	bool
16610becb088SCatalin Marinas
1662704bdda0SNicolas Pitreconfig AEABI
1663704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1664704bdda0SNicolas Pitre	help
1665704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1666704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1667704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1668704bdda0SNicolas Pitre
1669704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1670704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1671704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1672704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1673704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1674704bdda0SNicolas Pitre
1675704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1676704bdda0SNicolas Pitre
16776c90c872SNicolas Pitreconfig OABI_COMPAT
1678a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
16799bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
16806c90c872SNicolas Pitre	default y
16816c90c872SNicolas Pitre	help
16826c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16836c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16846c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16856c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16866c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16876c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
16886c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16896c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16906c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16916c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
16926c90c872SNicolas Pitre	  at all). If in doubt say Y.
16936c90c872SNicolas Pitre
1694eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1695e80d6a24SMel Gorman	bool
1696e80d6a24SMel Gorman
169705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
169805944d74SRussell King	bool
169905944d74SRussell King
170007a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
170107a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
170207a2f737SRussell King
170305944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1704be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1705c80d79d7SYasunori Goto
17067b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17077b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17087b7bf499SWill Deacon
1709053a96caSNicolas Pitreconfig HIGHMEM
1710e8db89a2SRussell King	bool "High Memory Support"
1711e8db89a2SRussell King	depends on MMU
1712053a96caSNicolas Pitre	help
1713053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1714053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1715053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1716053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1717053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1718053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1719053a96caSNicolas Pitre
1720053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1721053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1722053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1723053a96caSNicolas Pitre
1724053a96caSNicolas Pitre	  If unsure, say n.
1725053a96caSNicolas Pitre
172665cec8e3SRussell Kingconfig HIGHPTE
172765cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
172865cec8e3SRussell King	depends on HIGHMEM
172965cec8e3SRussell King
17301b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17311b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1732fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17331b8873a0SJamie Iles	default y
17341b8873a0SJamie Iles	help
17351b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17361b8873a0SJamie Iles	  disabled, perf events will use software events only.
17371b8873a0SJamie Iles
17383f22ab27SDave Hansensource "mm/Kconfig"
17393f22ab27SDave Hansen
1740c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1741c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1742c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1743c1b2d970SMagnus Damm	default "9" if SA1111
1744c1b2d970SMagnus Damm	default "11"
1745c1b2d970SMagnus Damm	help
1746c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1747c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1748c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1749c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1750c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1751c1b2d970SMagnus Damm	  increase this value.
1752c1b2d970SMagnus Damm
1753c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1754c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1755c1b2d970SMagnus Damm
17561da177e4SLinus Torvaldsconfig LEDS
17571da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1758e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
17598c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
17601da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
17611da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
176273a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
176325329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1764ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
17651da177e4SLinus Torvalds	help
17661da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
17671da177e4SLinus Torvalds	  to provide useful information about your current system status.
17681da177e4SLinus Torvalds
17691da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
17701da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
17711da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
17721da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
17731da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
17741da177e4SLinus Torvalds	  system, but the driver will do nothing.
17751da177e4SLinus Torvalds
17761da177e4SLinus Torvaldsconfig LEDS_TIMER
17771da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1778eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1779eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
17801da177e4SLinus Torvalds	depends on LEDS
17810567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
17821da177e4SLinus Torvalds	default y if ARCH_EBSA110
17831da177e4SLinus Torvalds	help
17841da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
17851da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
17861da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
17871da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
17881da177e4SLinus Torvalds	  debugging unstable kernels.
17891da177e4SLinus Torvalds
17901da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17911da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17921da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17931da177e4SLinus Torvalds
17941da177e4SLinus Torvaldsconfig LEDS_CPU
17951da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1796eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1797eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1798eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
17991da177e4SLinus Torvalds	depends on LEDS
18001da177e4SLinus Torvalds	help
18011da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
18021da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
18031da177e4SLinus Torvalds	  is not currently executing.
18041da177e4SLinus Torvalds
18051da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18061da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18071da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18081da177e4SLinus Torvalds
18091da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18101da177e4SLinus Torvalds	bool
1811f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18121da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1813e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18141da177e4SLinus Torvalds	help
18151da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18161da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18171da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18181da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18191da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18201da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18211da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18221da177e4SLinus Torvalds
182339ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
182439ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
182539ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
182639ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
182739ec58f3SLennert Buytenhek	help
182839ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
182939ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
183039ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
183139ec58f3SLennert Buytenhek
183239ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
183339ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
183439ec58f3SLennert Buytenhek	  such copy operations with large buffers.
183539ec58f3SLennert Buytenhek
183639ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
183739ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
183839ec58f3SLennert Buytenhek
183970c70d97SNicolas Pitreconfig SECCOMP
184070c70d97SNicolas Pitre	bool
184170c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
184270c70d97SNicolas Pitre	---help---
184370c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
184470c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
184570c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
184670c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
184770c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
184870c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
184970c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
185070c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
185170c70d97SNicolas Pitre	  defined by each seccomp mode.
185270c70d97SNicolas Pitre
1853c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1854c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18554a50bfe3SRussell King	depends on EXPERIMENTAL
1856c743f380SNicolas Pitre	help
1857c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1858c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1859c743f380SNicolas Pitre	  the stack just before the return address, and validates
1860c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1861c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1862c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1863c743f380SNicolas Pitre	  neutralized via a kernel panic.
1864c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1865c743f380SNicolas Pitre
186673a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
186773a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
186873a65b3fSUwe Kleine-König	help
186973a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
187073a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
187173a65b3fSUwe Kleine-König
18721da177e4SLinus Torvaldsendmenu
18731da177e4SLinus Torvalds
18741da177e4SLinus Torvaldsmenu "Boot options"
18751da177e4SLinus Torvalds
18769eb8f674SGrant Likelyconfig USE_OF
18779eb8f674SGrant Likely	bool "Flattened Device Tree support"
18789eb8f674SGrant Likely	select OF
18799eb8f674SGrant Likely	select OF_EARLY_FLATTREE
188008a543adSGrant Likely	select IRQ_DOMAIN
18819eb8f674SGrant Likely	help
18829eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18839eb8f674SGrant Likely
18841da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18851da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18861da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18871da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18881da177e4SLinus Torvalds	default "0"
18891da177e4SLinus Torvalds	help
18901da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18911da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18921da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18931da177e4SLinus Torvalds	  value in their defconfig file.
18941da177e4SLinus Torvalds
18951da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18961da177e4SLinus Torvalds
18971da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18981da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18991da177e4SLinus Torvalds	default "0"
19001da177e4SLinus Torvalds	help
1901f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1902f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1903f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1904f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1905f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1906f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19071da177e4SLinus Torvalds
19081da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19091da177e4SLinus Torvalds
19101da177e4SLinus Torvaldsconfig ZBOOT_ROM
19111da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19121da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19131da177e4SLinus Torvalds	help
19141da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19151da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19161da177e4SLinus Torvalds
1917090ab3ffSSimon Hormanchoice
1918090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1919090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1920090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1921090ab3ffSSimon Horman	help
1922090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
192359bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1924090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1925090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
192659bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1927090ab3ffSSimon Horman	  rest the kernel image to RAM.
1928090ab3ffSSimon Horman
1929090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1930090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1931090ab3ffSSimon Horman	help
1932090ab3ffSSimon Horman	  Do not load image from SD or MMC
1933090ab3ffSSimon Horman
1934f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1935f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1936f45b1149SSimon Horman	help
1937090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1938090ab3ffSSimon Horman
1939090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1940090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1941090ab3ffSSimon Horman	help
1942090ab3ffSSimon Horman	  Load image from SDHI hardware block
1943090ab3ffSSimon Horman
1944090ab3ffSSimon Hormanendchoice
1945f45b1149SSimon Horman
1946e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1947e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1948e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1949e2a6a3aaSJohn Bonesio	help
1950e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1951e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1952e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1953e2a6a3aaSJohn Bonesio
1954e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1955e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1956e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1957e2a6a3aaSJohn Bonesio
1958e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1959e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1960e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1961e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1962e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1963e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1964e2a6a3aaSJohn Bonesio	  to this option.
1965e2a6a3aaSJohn Bonesio
1966b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1967b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1968b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1969b90b9a38SNicolas Pitre	help
1970b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1971b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1972b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1973b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1974b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1975b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1976b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1977b90b9a38SNicolas Pitre
19781da177e4SLinus Torvaldsconfig CMDLINE
19791da177e4SLinus Torvalds	string "Default kernel command string"
19801da177e4SLinus Torvalds	default ""
19811da177e4SLinus Torvalds	help
19821da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19831da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19841da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19851da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19861da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19871da177e4SLinus Torvalds
19884394c124SVictor Boiviechoice
19894394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19904394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
19914394c124SVictor Boivie
19924394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19934394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19944394c124SVictor Boivie	help
19954394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19964394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19974394c124SVictor Boivie	  string provided in CMDLINE will be used.
19984394c124SVictor Boivie
19994394c124SVictor Boivieconfig CMDLINE_EXTEND
20004394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20014394c124SVictor Boivie	help
20024394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20034394c124SVictor Boivie	  appended to the default kernel command string.
20044394c124SVictor Boivie
200592d2040dSAlexander Hollerconfig CMDLINE_FORCE
200692d2040dSAlexander Holler	bool "Always use the default kernel command string"
200792d2040dSAlexander Holler	help
200892d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
200992d2040dSAlexander Holler	  loader passes other arguments to the kernel.
201092d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
201192d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20124394c124SVictor Boivieendchoice
201392d2040dSAlexander Holler
20141da177e4SLinus Torvaldsconfig XIP_KERNEL
20151da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2016497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
20171da177e4SLinus Torvalds	help
20181da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20191da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20201da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20211da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20221da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20231da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20241da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20251da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20261da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20271da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20281da177e4SLinus Torvalds
20291da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20301da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20311da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20321da177e4SLinus Torvalds
20331da177e4SLinus Torvalds	  If unsure, say N.
20341da177e4SLinus Torvalds
20351da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20361da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20371da177e4SLinus Torvalds	depends on XIP_KERNEL
20381da177e4SLinus Torvalds	default "0x00080000"
20391da177e4SLinus Torvalds	help
20401da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20411da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20421da177e4SLinus Torvalds	  own flash usage.
20431da177e4SLinus Torvalds
2044c587e4a6SRichard Purdieconfig KEXEC
2045c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
204602b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2047c587e4a6SRichard Purdie	help
2048c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2049c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
205001dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2051c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2052c587e4a6SRichard Purdie
2053c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2054c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2055c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2056c587e4a6SRichard Purdie	  support.
2057c587e4a6SRichard Purdie
20584cd9d6f7SRichard Purdieconfig ATAGS_PROC
20594cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2060b98d7291SUli Luckas	depends on KEXEC
2061b98d7291SUli Luckas	default y
20624cd9d6f7SRichard Purdie	help
20634cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20644cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20654cd9d6f7SRichard Purdie
2066cb5d39b3SMika Westerbergconfig CRASH_DUMP
2067cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2068cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2069cb5d39b3SMika Westerberg	help
2070cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2071cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2072cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2073cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2074cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2075cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2076cb5d39b3SMika Westerberg
2077cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2078cb5d39b3SMika Westerberg
2079e69edc79SEric Miaoconfig AUTO_ZRELADDR
2080e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2081e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2082e69edc79SEric Miao	help
2083e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2084e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2085e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2086e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2087e69edc79SEric Miao	  from start of memory.
2088e69edc79SEric Miao
20891da177e4SLinus Torvaldsendmenu
20901da177e4SLinus Torvalds
2091ac9d7efcSRussell Kingmenu "CPU Power Management"
20921da177e4SLinus Torvalds
209389c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
20941da177e4SLinus Torvalds
20951da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20961da177e4SLinus Torvalds
209764f102b6SYong Shenconfig CPU_FREQ_IMX
209864f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
209964f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
210064f102b6SYong Shen	help
210164f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
210264f102b6SYong Shen
21031da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
21041da177e4SLinus Torvalds	bool
21051da177e4SLinus Torvalds
21061da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
21071da177e4SLinus Torvalds	bool
21081da177e4SLinus Torvalds
21091da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
21101da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
21111da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
21121da177e4SLinus Torvalds	default y
21131da177e4SLinus Torvalds	help
21141da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21151da177e4SLinus Torvalds
21161da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21171da177e4SLinus Torvalds
21181da177e4SLinus Torvalds	  If in doubt, say Y.
21191da177e4SLinus Torvalds
21209e2697ffSRussell Kingconfig CPU_FREQ_PXA
21219e2697ffSRussell King	bool
21229e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21239e2697ffSRussell King	default y
2124ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21259e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21269e2697ffSRussell King
21279d56c02aSBen Dooksconfig CPU_FREQ_S3C
21289d56c02aSBen Dooks	bool
21299d56c02aSBen Dooks	help
21309d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21319d56c02aSBen Dooks
21329d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21334a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2134b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
21359d56c02aSBen Dooks	select CPU_FREQ_S3C
21369d56c02aSBen Dooks	help
21379d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
21389d56c02aSBen Dooks	  of CPUs.
21399d56c02aSBen Dooks
21409d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
21419d56c02aSBen Dooks
21429d56c02aSBen Dooks	  If in doubt, say N.
21439d56c02aSBen Dooks
21449d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21454a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
21469d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
21479d56c02aSBen Dooks	help
21489d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
21499d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
21509d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
21519d56c02aSBen Dooks
21529d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
21539d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
21549d56c02aSBen Dooks
21559d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
21569d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
21579d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21589d56c02aSBen Dooks	help
21599d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
21609d56c02aSBen Dooks
21619d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
21629d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
21639d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21649d56c02aSBen Dooks	help
21659d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
21669d56c02aSBen Dooks
2167e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2168e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2169e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2170e6d197a6SBen Dooks	help
2171e6d197a6SBen Dooks	  Export status information via debugfs.
2172e6d197a6SBen Dooks
21731da177e4SLinus Torvaldsendif
21741da177e4SLinus Torvalds
2175ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2176ac9d7efcSRussell King
2177ac9d7efcSRussell Kingendmenu
2178ac9d7efcSRussell King
21791da177e4SLinus Torvaldsmenu "Floating point emulation"
21801da177e4SLinus Torvalds
21811da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21821da177e4SLinus Torvalds
21831da177e4SLinus Torvaldsconfig FPE_NWFPE
21841da177e4SLinus Torvalds	bool "NWFPE math emulation"
2185593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21861da177e4SLinus Torvalds	---help---
21871da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21881da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21891da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21901da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21911da177e4SLinus Torvalds
21921da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21931da177e4SLinus Torvalds	  early in the bootup.
21941da177e4SLinus Torvalds
21951da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21961da177e4SLinus Torvalds	bool "Support extended precision"
2197bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21981da177e4SLinus Torvalds	help
21991da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
22001da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
22011da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
22021da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
22031da177e4SLinus Torvalds	  floating point emulator without any good reason.
22041da177e4SLinus Torvalds
22051da177e4SLinus Torvalds	  You almost surely want to say N here.
22061da177e4SLinus Torvalds
22071da177e4SLinus Torvaldsconfig FPE_FASTFPE
22081da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
22098993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
22101da177e4SLinus Torvalds	---help---
22111da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22121da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22131da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22141da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22151da177e4SLinus Torvalds
22161da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22171da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22181da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22191da177e4SLinus Torvalds	  choose NWFPE.
22201da177e4SLinus Torvalds
22211da177e4SLinus Torvaldsconfig VFP
22221da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2223e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22241da177e4SLinus Torvalds	help
22251da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22261da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22271da177e4SLinus Torvalds
22281da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22291da177e4SLinus Torvalds	  release notes and additional status information.
22301da177e4SLinus Torvalds
22311da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22321da177e4SLinus Torvalds
223325ebee02SCatalin Marinasconfig VFPv3
223425ebee02SCatalin Marinas	bool
223525ebee02SCatalin Marinas	depends on VFP
223625ebee02SCatalin Marinas	default y if CPU_V7
223725ebee02SCatalin Marinas
2238b5872db4SCatalin Marinasconfig NEON
2239b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2240b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2241b5872db4SCatalin Marinas	help
2242b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2243b5872db4SCatalin Marinas	  Extension.
2244b5872db4SCatalin Marinas
22451da177e4SLinus Torvaldsendmenu
22461da177e4SLinus Torvalds
22471da177e4SLinus Torvaldsmenu "Userspace binary formats"
22481da177e4SLinus Torvalds
22491da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22501da177e4SLinus Torvalds
22511da177e4SLinus Torvaldsconfig ARTHUR
22521da177e4SLinus Torvalds	tristate "RISC OS personality"
2253704bdda0SNicolas Pitre	depends on !AEABI
22541da177e4SLinus Torvalds	help
22551da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22561da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22571da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22581da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22591da177e4SLinus Torvalds	  will be called arthur).
22601da177e4SLinus Torvalds
22611da177e4SLinus Torvaldsendmenu
22621da177e4SLinus Torvalds
22631da177e4SLinus Torvaldsmenu "Power management options"
22641da177e4SLinus Torvalds
2265eceab4acSRussell Kingsource "kernel/power/Kconfig"
22661da177e4SLinus Torvalds
2267f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22683d5e8af4SStephen Warren	depends on !ARCH_S5PC100 && !ARCH_TEGRA
22696a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
22703f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2271f4cb5700SJohannes Berg	def_bool y
2272f4cb5700SJohannes Berg
227315e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
227415e0d9e3SArnd Bergmann	def_bool PM_SLEEP
227515e0d9e3SArnd Bergmann
22761da177e4SLinus Torvaldsendmenu
22771da177e4SLinus Torvalds
2278d5950b43SSam Ravnborgsource "net/Kconfig"
2279d5950b43SSam Ravnborg
2280ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22811da177e4SLinus Torvalds
22821da177e4SLinus Torvaldssource "fs/Kconfig"
22831da177e4SLinus Torvalds
22841da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22851da177e4SLinus Torvalds
22861da177e4SLinus Torvaldssource "security/Kconfig"
22871da177e4SLinus Torvalds
22881da177e4SLinus Torvaldssource "crypto/Kconfig"
22891da177e4SLinus Torvalds
22901da177e4SLinus Torvaldssource "lib/Kconfig"
2291