xref: /linux/arch/arm/Kconfig (revision 3e3f354bc383a052cde431d8f051efbf896f260b)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
7c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
821266be9SDan Williams	select ARCH_HAS_DEVMEM_IS_ALLOWED
9419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
102b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
11ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
12d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1375851720SDmitry Vyukov	select ARCH_HAS_KCOV
14e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
150ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
163010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
17ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
18347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
1975851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
20ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
21ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
22936376f8SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB
23936376f8SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB
24dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
253d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
26171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
27957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
28350e88baSMike Rapoport	select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC
29d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
307c703e54SChristoph Hellwig	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
31ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
32ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
334badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
34017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
350cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
36dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
37b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
38bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
3910916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
40171b3f0dSRussell King	select CLONE_BACKWARDS
41f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
42dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
43ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
442f9237d4SChristoph Hellwig	select DMA_OPS
45f0edfea8SChristoph Hellwig	select DMA_REMAP if MMU
46b01aec9bSBorislav Petkov	select EDAC_SUPPORT
47b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
4836d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
492ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
50f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
51b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
5256afcd3dSMarc Zyngier	select GENERIC_IRQ_IPI if SMP
53ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
542937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
55171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
56b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
57b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
587c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
59b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
6038ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
61b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
62b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
63b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
64a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
65b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
66f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
670b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
68437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
69437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
70e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
71282a181bSYiFei Zhu	select HAVE_ARCH_SECCOMP
72f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
7308626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
740693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
75b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
7639c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
77171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
78b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
79bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
80b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
81f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
82620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
83dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
845f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
8567a929e0SChristoph Hellwig	select HAVE_FAST_GUP if ARM_LPAE
86f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
8750362162SRussell King	select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
883511af0aSNick Desaulniers	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
896b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
90f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
91b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
9287c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
93b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
94f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
95b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
96b1b3f49cSRussell King	select HAVE_KERNEL_LZO
97b1b3f49cSRussell King	select HAVE_KERNEL_XZ
98cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
99f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
1007d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
10142a0bb3fSPetr Mladek	select HAVE_NMI
102f00790aaSRussell King	select HAVE_OPROFILE if HAVE_PERF_EVENTS
1030dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
1047ada189fSJamie Iles	select HAVE_PERF_EVENTS
10549863894SWill Deacon	select HAVE_PERF_REGS
10649863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
107ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
108e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1099800b9dcSMathieu Desnoyers	select HAVE_RSEQ
110d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
111b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
112af1839ebSCatalin Marinas	select HAVE_UID16
11331c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
114da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
115171b3f0dSRussell King	select MODULES_USE_ELF_REL
116f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
117aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
118171b3f0dSRussell King	select OLD_SIGACTION
119171b3f0dSRussell King	select OLD_SIGSUSPEND3
12020f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
121b1b3f49cSRussell King	select PERF_USE_VMALLOC
122b1b3f49cSRussell King	select RTC_LIB
1235e6e9852SChristoph Hellwig	select SET_FS
124b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
125171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
126171b3f0dSRussell King	# according to that.  Thanks.
1271da177e4SLinus Torvalds	help
1281da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
129f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1301da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1311da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1321da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1331da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1341da177e4SLinus Torvalds
13574facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
13674facffeSRussell King	bool
13774facffeSRussell King
1384ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1394ce63fcdSMarek Szyprowski	bool
140b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
141b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1424ce63fcdSMarek Szyprowski
14360460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
14460460abfSSeung-Woo Kim
14560460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
14660460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
14760460abfSSeung-Woo Kim	range 4 9
14860460abfSSeung-Woo Kim	default 8
14960460abfSSeung-Woo Kim	help
15060460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
15160460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
15260460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
15360460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
15460460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
15560460abfSSeung-Woo Kim	  virtual space with just a few allocations.
15660460abfSSeung-Woo Kim
15760460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
15860460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
15960460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
16060460abfSSeung-Woo Kim	  by the PAGE_SIZE.
16160460abfSSeung-Woo Kim
16260460abfSSeung-Woo Kimendif
16360460abfSSeung-Woo Kim
16475e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
16575e7153aSRalf Baechle	bool
16675e7153aSRalf Baechle
167bc581770SLinus Walleijconfig HAVE_TCM
168bc581770SLinus Walleij	bool
169bc581770SLinus Walleij	select GENERIC_ALLOCATOR
170bc581770SLinus Walleij
171e119bfffSRussell Kingconfig HAVE_PROC_CPU
172e119bfffSRussell King	bool
173e119bfffSRussell King
174ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1755ea81769SAl Viro	bool
1765ea81769SAl Viro
1771da177e4SLinus Torvaldsconfig SBUS
1781da177e4SLinus Torvalds	bool
1791da177e4SLinus Torvalds
180f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
181f16fb1ecSRussell King	bool
182f16fb1ecSRussell King	default y
183f16fb1ecSRussell King
184f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
185f16fb1ecSRussell King	bool
186f16fb1ecSRussell King	default y
187f16fb1ecSRussell King
1887ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1897ad1bcb2SRussell King	bool
190cb1293e2SArnd Bergmann	default !CPU_V7M
1917ad1bcb2SRussell King
192f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
193f0d1b0b3SDavid Howells	bool
194f0d1b0b3SDavid Howells
195f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
196f0d1b0b3SDavid Howells	bool
197f0d1b0b3SDavid Howells
1984a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1994a1b5733SEduardo Valentin	bool
2004a1b5733SEduardo Valentin
201a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
202a5f4c561SStefan Agner	def_bool y if MMU
203a5f4c561SStefan Agner
204b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
205b89c3b16SAkinobu Mita	bool
206b89c3b16SAkinobu Mita	default y
207b89c3b16SAkinobu Mita
2081da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2091da177e4SLinus Torvalds	bool
2101da177e4SLinus Torvalds	default y
2111da177e4SLinus Torvalds
212a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
213a08b6b79Sviro@ZenIV.linux.org.uk	bool
214a08b6b79Sviro@ZenIV.linux.org.uk
2155ac6da66SChristoph Lameterconfig ZONE_DMA
2165ac6da66SChristoph Lameter	bool
2175ac6da66SChristoph Lameter
218c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
219c7edc9e3SDavid A. Long	def_bool y
220c7edc9e3SDavid A. Long
22158af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
22258af4a24SRob Herring	bool
22358af4a24SRob Herring
2241da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2251da177e4SLinus Torvalds	bool
2261da177e4SLinus Torvalds
2271da177e4SLinus Torvaldsconfig FIQ
2281da177e4SLinus Torvalds	bool
2291da177e4SLinus Torvalds
23013a5045dSRob Herringconfig NEED_RET_TO_USER
23113a5045dSRob Herring	bool
23213a5045dSRob Herring
233034d2f5aSAl Viroconfig ARCH_MTD_XIP
234034d2f5aSAl Viro	bool
235034d2f5aSAl Viro
236dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
237c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
238c1becedcSRussell King	default y
239b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
240dc21af99SRussell King	help
241111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
242111e9a5cSRussell King	  boot and module load time according to the position of the
243111e9a5cSRussell King	  kernel in system memory.
244dc21af99SRussell King
245111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
246daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
247dc21af99SRussell King
248c1becedcSRussell King	  Only disable this option if you know that you do not require
249c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
250c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
251c1becedcSRussell King
252c334bc15SRob Herringconfig NEED_MACH_IO_H
253c334bc15SRob Herring	bool
254c334bc15SRob Herring	help
255c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
256c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
257c334bc15SRob Herring	  be avoided when possible.
258c334bc15SRob Herring
2590cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2601b9f95f8SNicolas Pitre	bool
261111e9a5cSRussell King	help
2620cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2630cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2640cdc8b92SNicolas Pitre	  be avoided when possible.
2651b9f95f8SNicolas Pitre
2661b9f95f8SNicolas Pitreconfig PHYS_OFFSET
267974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
268c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
269974c0724SNicolas Pitre	default DRAM_BASE if !MMU
270*3e3f354bSArnd Bergmann	default 0x00000000 if ARCH_FOOTBRIDGE
271c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
272c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
273b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2741b9f95f8SNicolas Pitre	help
2751b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2761b9f95f8SNicolas Pitre	  location of main memory in your system.
277cada3c08SRussell King
27887e040b6SSimon Glassconfig GENERIC_BUG
27987e040b6SSimon Glass	def_bool y
28087e040b6SSimon Glass	depends on BUG
28187e040b6SSimon Glass
2821bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2831bcad26eSKirill A. Shutemov	int
2841bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2851bcad26eSKirill A. Shutemov	default 2
2861bcad26eSKirill A. Shutemov
2871da177e4SLinus Torvaldsmenu "System Type"
2881da177e4SLinus Torvalds
2893c427975SHyok S. Choiconfig MMU
2903c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2913c427975SHyok S. Choi	default y
2923c427975SHyok S. Choi	help
2933c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2943c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2953c427975SHyok S. Choi
296e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
297e0c25d95SDaniel Cashman	default 8
298e0c25d95SDaniel Cashman
299e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
300e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
301e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
302e0c25d95SDaniel Cashman	default 16
303e0c25d95SDaniel Cashman
304ccf50e23SRussell King#
305ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
306ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
307ccf50e23SRussell King#
3081da177e4SLinus Torvaldschoice
3091da177e4SLinus Torvalds	prompt "ARM system type"
31070722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3111420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3121da177e4SLinus Torvalds
313387798b3SRob Herringconfig ARCH_MULTIPLATFORM
314387798b3SRob Herring	bool "Allow multiple platforms to be selected"
315b1b3f49cSRussell King	depends on MMU
316fb597f2aSGregory Fong	select ARCH_FLATMEM_ENABLE
317fb597f2aSGregory Fong	select ARCH_SPARSEMEM_ENABLE
318fb597f2aSGregory Fong	select ARCH_SELECT_MEMORY_MODEL
31942dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
320387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
321387798b3SRob Herring	select AUTO_ZRELADDR
322bb0eb050SDaniel Lezcano	select TIMER_OF
32366314223SDinh Nguyen	select COMMON_CLK
324ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
3254c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
326eb01d42aSChristoph Hellwig	select HAVE_PCI
3272eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
32866314223SDinh Nguyen	select SPARSE_IRQ
32966314223SDinh Nguyen	select USE_OF
33066314223SDinh Nguyen
3319c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3329c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3339c77bc43SStefan Agner	depends on !MMU
3349c77bc43SStefan Agner	select ARM_NVIC
335499f1640SStefan Agner	select AUTO_ZRELADDR
336bb0eb050SDaniel Lezcano	select TIMER_OF
3379c77bc43SStefan Agner	select COMMON_CLK
3389c77bc43SStefan Agner	select CPU_V7M
3399c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3409c77bc43SStefan Agner	select NO_IOPORT_MAP
3419c77bc43SStefan Agner	select SPARSE_IRQ
3429c77bc43SStefan Agner	select USE_OF
3439c77bc43SStefan Agner
344e7736d47SLennert Buytenhekconfig ARCH_EP93XX
345e7736d47SLennert Buytenhek	bool "EP93xx-based"
34680320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
347e7736d47SLennert Buytenhek	select ARM_AMBA
348cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
349e7736d47SLennert Buytenhek	select ARM_VIC
350b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
3516d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
352000bc178SLinus Walleij	select CLKSRC_MMIO
353b1b3f49cSRussell King	select CPU_ARM920T
354000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
3555c34a4e8SLinus Walleij	select GPIOLIB
356bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
357e7736d47SLennert Buytenhek	help
358e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
359e7736d47SLennert Buytenhek
3601da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3611da177e4SLinus Torvalds	bool "FootBridge"
362c750815eSRussell King	select CPU_SA110
3631da177e4SLinus Torvalds	select FOOTBRIDGE
3644e8d7637SRussell King	select GENERIC_CLOCKEVENTS
365d0ee9f40SArnd Bergmann	select HAVE_IDE
3668ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
3670cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
368f999b8bdSMartin Michlmayr	help
369f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
370f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3711da177e4SLinus Torvalds
3723f7e5815SLennert Buytenhekconfig ARCH_IOP32X
3733f7e5815SLennert Buytenhek	bool "IOP32x-based"
374a4f7e763SRussell King	depends on MMU
375c750815eSRussell King	select CPU_XSCALE
376e9004f50SLinus Walleij	select GPIO_IOP
3775c34a4e8SLinus Walleij	select GPIOLIB
37813a5045dSRob Herring	select NEED_RET_TO_USER
379eb01d42aSChristoph Hellwig	select FORCE_PCI
380b1b3f49cSRussell King	select PLAT_IOP
381f999b8bdSMartin Michlmayr	help
3823f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
3833f7e5815SLennert Buytenhek	  processors.
3843f7e5815SLennert Buytenhek
3853b938be6SRussell Kingconfig ARCH_IXP4XX
3863b938be6SRussell King	bool "IXP4xx-based"
387a4f7e763SRussell King	depends on MMU
38858af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
38951aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
390c750815eSRussell King	select CPU_XSCALE
391b1b3f49cSRussell King	select DMABOUNCE if PCI
3923b938be6SRussell King	select GENERIC_CLOCKEVENTS
39398ac0cc2SLinus Walleij	select GENERIC_IRQ_MULTI_HANDLER
39455ec465eSLinus Walleij	select GPIO_IXP4XX
3955c34a4e8SLinus Walleij	select GPIOLIB
396eb01d42aSChristoph Hellwig	select HAVE_PCI
39755ec465eSLinus Walleij	select IXP4XX_IRQ
39865af6667SLinus Walleij	select IXP4XX_TIMER
399c334bc15SRob Herring	select NEED_MACH_IO_H
4009296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
401171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
402c4713074SLennert Buytenhek	help
4033b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
404c4713074SLennert Buytenhek
405edabd38eSSaeed Bisharaconfig ARCH_DOVE
406edabd38eSSaeed Bishara	bool "Marvell Dove"
407756b2531SSebastian Hesselbarth	select CPU_PJ4
408edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
4094c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4105c34a4e8SLinus Walleij	select GPIOLIB
411eb01d42aSChristoph Hellwig	select HAVE_PCI
412171b3f0dSRussell King	select MVEBU_MBUS
4139139acd1SSebastian Hesselbarth	select PINCTRL
4149139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
415abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4165cdbe5d2SArnd Bergmann	select SPARSE_IRQ
417c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
418edabd38eSSaeed Bishara	help
419edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
420edabd38eSSaeed Bishara
4211da177e4SLinus Torvaldsconfig ARCH_PXA
4222c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
423a4f7e763SRussell King	depends on MMU
424b1b3f49cSRussell King	select ARCH_MTD_XIP
425b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
426b1b3f49cSRussell King	select AUTO_ZRELADDR
427a1c0a6adSRobert Jarzmik	select COMMON_CLK
428389d9b58SDaniel Lezcano	select CLKSRC_PXA
429234b6cedSRussell King	select CLKSRC_MMIO
430bb0eb050SDaniel Lezcano	select TIMER_OF
4312f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
432981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
4334c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
434157d2644SHaojian Zhuang	select GPIO_PXA
4355c34a4e8SLinus Walleij	select GPIOLIB
436b1b3f49cSRussell King	select HAVE_IDE
437d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
438bd5ce433SEric Miao	select PLAT_PXA
4396ac6b817SHaojian Zhuang	select SPARSE_IRQ
440f999b8bdSMartin Michlmayr	help
4412c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
4421da177e4SLinus Torvalds
4431da177e4SLinus Torvaldsconfig ARCH_RPC
4441da177e4SLinus Torvalds	bool "RiscPC"
445868e87ccSRussell King	depends on MMU
4461da177e4SLinus Torvalds	select ARCH_ACORN
447a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
44807f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
4490b40deeeSRussell King	select ARM_HAS_SG_CHAIN
450fa04e209SArnd Bergmann	select CPU_SA110
451b1b3f49cSRussell King	select FIQ
452d0ee9f40SArnd Bergmann	select HAVE_IDE
453b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
454b1b3f49cSRussell King	select ISA_DMA_API
455c334bc15SRob Herring	select NEED_MACH_IO_H
4560cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
457ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4581da177e4SLinus Torvalds	help
4591da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
4601da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
4611da177e4SLinus Torvalds
4621da177e4SLinus Torvaldsconfig ARCH_SA1100
4631da177e4SLinus Torvalds	bool "SA1100-based"
464b1b3f49cSRussell King	select ARCH_MTD_XIP
465b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
466b1b3f49cSRussell King	select CLKSRC_MMIO
467389d9b58SDaniel Lezcano	select CLKSRC_PXA
468bb0eb050SDaniel Lezcano	select TIMER_OF if OF
469d6c82046SRussell King	select COMMON_CLK
470b1b3f49cSRussell King	select CPU_FREQ
471b1b3f49cSRussell King	select CPU_SA1100
472b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
4734c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4745c34a4e8SLinus Walleij	select GPIOLIB
475d0ee9f40SArnd Bergmann	select HAVE_IDE
4761eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
477b1b3f49cSRussell King	select ISA
4780cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
479375dec92SRussell King	select SPARSE_IRQ
480f999b8bdSMartin Michlmayr	help
481f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
4821da177e4SLinus Torvalds
483b130d5c2SKukjin Kimconfig ARCH_S3C24XX
484b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
485335cce74SArnd Bergmann	select ATAGS
4864280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
4877f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
488880cf071STomasz Figa	select GPIO_SAMSUNG
4895c34a4e8SLinus Walleij	select GPIOLIB
4904c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
49120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
492b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
493c334bc15SRob Herring	select NEED_MACH_IO_H
494f6d7cde8SKrzysztof Kozlowski	select S3C2410_WATCHDOG
495cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
496ea04d6b4SMasahiro Yamada	select USE_OF
497f6d7cde8SKrzysztof Kozlowski	select WATCHDOG
4981da177e4SLinus Torvalds	help
499b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
500b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
501b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
502b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
50363b1f51bSBen Dooks
504a0694861STony Lindgrenconfig ARCH_OMAP1
505a0694861STony Lindgren	bool "TI OMAP1"
50600a36698SArnd Bergmann	depends on MMU
507b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
508a0694861STony Lindgren	select ARCH_OMAP
509e9a91de7STony Prisk	select CLKDEV_LOOKUP
510cee37e50Sviresh kumar	select CLKSRC_MMIO
511b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
512a0694861STony Lindgren	select GENERIC_IRQ_CHIP
5134c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
5145c34a4e8SLinus Walleij	select GPIOLIB
515a0694861STony Lindgren	select HAVE_IDE
516bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
517a0694861STony Lindgren	select IRQ_DOMAIN
518a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
519a0694861STony Lindgren	select NEED_MACH_MEMORY_H
520685e2d08STony Lindgren	select SPARSE_IRQ
52121f47fbcSAlexey Charkov	help
522a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
52302c981c0SBinghua Duan
5241da177e4SLinus Torvaldsendchoice
5251da177e4SLinus Torvalds
526387798b3SRob Herringmenu "Multiple platform selection"
527387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
528387798b3SRob Herring
529387798b3SRob Herringcomment "CPU Core family selection"
530387798b3SRob Herring
531f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
532f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
533f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
534f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
535f8afae40SArnd Bergmann	select CPU_FA526
536f8afae40SArnd Bergmann
537387798b3SRob Herringconfig ARCH_MULTI_V4T
538387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
539387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
540b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
54124e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
54224e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
54324e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
544387798b3SRob Herring
545387798b3SRob Herringconfig ARCH_MULTI_V5
546387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
547387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
548b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
54912567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
55024e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
55124e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
552387798b3SRob Herring
553387798b3SRob Herringconfig ARCH_MULTI_V4_V5
554387798b3SRob Herring	bool
555387798b3SRob Herring
556387798b3SRob Herringconfig ARCH_MULTI_V6
5578dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
558387798b3SRob Herring	select ARCH_MULTI_V6_V7
55942f4754aSRob Herring	select CPU_V6K
560387798b3SRob Herring
561387798b3SRob Herringconfig ARCH_MULTI_V7
5628dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
563387798b3SRob Herring	default y
564387798b3SRob Herring	select ARCH_MULTI_V6_V7
565b1b3f49cSRussell King	select CPU_V7
56690bc8ac7SRob Herring	select HAVE_SMP
567387798b3SRob Herring
568387798b3SRob Herringconfig ARCH_MULTI_V6_V7
569387798b3SRob Herring	bool
5709352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
571387798b3SRob Herring
572387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
573387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
574387798b3SRob Herring	select ARCH_MULTI_V5
575387798b3SRob Herring
576387798b3SRob Herringendmenu
577387798b3SRob Herring
57805e2a3deSRob Herringconfig ARCH_VIRT
579e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
580e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
5814b8b5f25SRob Herring	select ARM_AMBA
58205e2a3deSRob Herring	select ARM_GIC
5833ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
5840b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
585bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
58605e2a3deSRob Herring	select ARM_PSCI
5874b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
5888e2649d0SJason A. Donenfeld	select ARCH_SUPPORTS_BIG_ENDIAN
58905e2a3deSRob Herring
590ccf50e23SRussell King#
591ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
592ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
593ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
594ccf50e23SRussell King#
5956bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
5966bb8536cSAndreas Färber
597445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
598445d9b30STsahee Zidenberg
599590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
600590b460cSLars Persson
601d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
602d9bfc86dSOleksij Rempel
603a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
604a66c51f9SAlexandre Belloni
60595b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
60695b8f20fSRussell King
6071d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
6081d22924eSAnders Berg
6098ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
6108ac49e04SChristian Daudt
6111c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
6121c37fa10SSebastian Hesselbarth
6131da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
6141da177e4SLinus Torvalds
615d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
616d94f944eSAnton Vorontsov
61795b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
61895b8f20fSRussell King
619df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
620df8d742eSBaruch Siach
62195b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
62295b8f20fSRussell King
623e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
624e7736d47SLennert Buytenhek
625a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
626a66c51f9SAlexandre Belloni
6271da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
6281da177e4SLinus Torvalds
62959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
63059d3a193SPaulius Zaleckas
631387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
632387798b3SRob Herring
633389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
634389ee0c2SHaojian Zhuang
635a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
636a66c51f9SAlexandre Belloni
6371da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
6381da177e4SLinus Torvalds
6393f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
6403f7e5815SLennert Buytenhek
6411da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
6421da177e4SLinus Torvalds
643828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
644828989adSSantosh Shilimkar
64575bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
64695b8f20fSRussell King
647a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
648a66c51f9SAlexandre Belloni
6493b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
6503b8f5030SCarlo Caione
6519fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
6529fb29c73SSugaya Taichi
653a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
654a66c51f9SAlexandre Belloni
65517723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
65617723fd3SJonas Jensen
657312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
658312b62b6SDaniel Palmer
659794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
660794d15b2SStanislav Samsonov
661a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
662f682a218SMatthias Brugger
6631d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
6641d3f33d5SShawn Guo
66595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
66695b8f20fSRussell King
6677bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
6687bffa14cSBrendan Higgins
6699851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
6709851ca57SDaniel Tang
671d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
672d48af15eSTony Lindgren
673d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
6741da177e4SLinus Torvalds
6751dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
6761dbae815STony Lindgren
6779dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
678585cf175STzachi Perelstein
679a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
680a66c51f9SAlexandre Belloni
681387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
682387798b3SRob Herring
683a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig"
684a66c51f9SAlexandre Belloni
68595b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
68695b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
6871da177e4SLinus Torvalds
6888fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
6898fc1b0f8SKumar Gala
69078e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig"
69178e3dbc1SAndreas Färber
69286aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
69386aeee4dSAndreas Färber
69495b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
69595b8f20fSRussell King
696d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
697d63dc051SHeiko Stuebner
69871b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig"
699a66c51f9SAlexandre Belloni
700a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
701a66c51f9SAlexandre Belloni
70295b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
703edabd38eSSaeed Bishara
704a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
705a66c51f9SAlexandre Belloni
706387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
707387798b3SRob Herring
708a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
709a21765a7SBen Dooks
71065ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
71165ebcc11SSrinivas Kandagatla
712bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
713bcb84fb4SAlexandre TORGUE
7143b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
7153b52634fSMaxime Ripard
716d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig"
717d6de5b02SMarc Gonzalez
718c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
719c5f80065SErik Gilling
72095b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
7211da177e4SLinus Torvalds
722ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
723ba56a987SMasahiro Yamada
72495b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
7251da177e4SLinus Torvalds
7261da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
7271da177e4SLinus Torvalds
728ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
729ceade897SRussell King
7306f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
7316f35f9a9STony Prisk
732acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
733acede515SJun Nie
7349a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
7359a45eb69SJosh Cartwright
736499f1640SStefan Agner# ARMv7-M architecture
737499f1640SStefan Agnerconfig ARCH_EFM32
738499f1640SStefan Agner	bool "Energy Micro efm32"
739499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
7405c34a4e8SLinus Walleij	select GPIOLIB
741499f1640SStefan Agner	help
742499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
743499f1640SStefan Agner	  processors.
744499f1640SStefan Agner
745499f1640SStefan Agnerconfig ARCH_LPC18XX
746499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
747499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
748499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
749499f1640SStefan Agner	select ARM_AMBA
750499f1640SStefan Agner	select CLKSRC_LPC32XX
751499f1640SStefan Agner	select PINCTRL
752499f1640SStefan Agner	help
753499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
754499f1640SStefan Agner	  high performance microcontrollers.
755499f1640SStefan Agner
7561847119dSVladimir Murzinconfig ARCH_MPS2
75717bd274eSBaruch Siach	bool "ARM MPS2 platform"
7581847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
7591847119dSVladimir Murzin	select ARM_AMBA
7601847119dSVladimir Murzin	select CLKSRC_MPS2
7611847119dSVladimir Murzin	help
7621847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
7631847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
7641847119dSVladimir Murzin
7651847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
7661847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
7671847119dSVladimir Murzin
7681da177e4SLinus Torvalds# Definitions to make life easier
7691da177e4SLinus Torvaldsconfig ARCH_ACORN
7701da177e4SLinus Torvalds	bool
7711da177e4SLinus Torvalds
7727ae1f7ecSLennert Buytenhekconfig PLAT_IOP
7737ae1f7ecSLennert Buytenhek	bool
774469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
7757ae1f7ecSLennert Buytenhek
77669b02f6aSLennert Buytenhekconfig PLAT_ORION
77769b02f6aSLennert Buytenhek	bool
778bfe45e0bSRussell King	select CLKSRC_MMIO
779b1b3f49cSRussell King	select COMMON_CLK
780dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
781278b45b0SAndrew Lunn	select IRQ_DOMAIN
78269b02f6aSLennert Buytenhek
783abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
784abcda1dcSThomas Petazzoni	bool
785abcda1dcSThomas Petazzoni	select PLAT_ORION
786abcda1dcSThomas Petazzoni
787bd5ce433SEric Miaoconfig PLAT_PXA
788bd5ce433SEric Miao	bool
789bd5ce433SEric Miao
790f4b8b319SRussell Kingconfig PLAT_VERSATILE
791f4b8b319SRussell King	bool
792f4b8b319SRussell King
7938636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
7941da177e4SLinus Torvalds
795afe4b25eSLennert Buytenhekconfig IWMMXT
796d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
797d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
798d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
799afe4b25eSLennert Buytenhek	help
800afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
801afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
802afe4b25eSLennert Buytenhek
8033b93e7b0SHyok S. Choiif !MMU
8043b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
8053b93e7b0SHyok S. Choiendif
8063b93e7b0SHyok S. Choi
8073e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
8083e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
8093e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
8103e0a07f8SGregory CLEMENT	default y
8113e0a07f8SGregory CLEMENT	help
8123e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
8133e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
8143e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
8153e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
8163e0a07f8SGregory CLEMENT	  Workaround:
8173e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
8183e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
8193e0a07f8SGregory CLEMENT	  instruction
8203e0a07f8SGregory CLEMENT
821f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
822f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
823f0c4b8d6SWill Deacon	depends on CPU_V6
824f0c4b8d6SWill Deacon	help
825f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
826f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
827f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
828f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
829f0c4b8d6SWill Deacon
8309cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
8319cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
832e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
8339cba3cccSCatalin Marinas	help
8349cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
8359cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
8369cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
8379cba3cccSCatalin Marinas	  recommended workaround.
8389cba3cccSCatalin Marinas
8397ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
8407ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
8417ce236fcSCatalin Marinas	depends on CPU_V7
8427ce236fcSCatalin Marinas	help
8437ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
84479403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
8457ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
8467ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
8477ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
8487ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
8497ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
8507ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
8517ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
8527ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
8537ce236fcSCatalin Marinas	  available in non-secure mode.
8547ce236fcSCatalin Marinas
855855c551fSCatalin Marinasconfig ARM_ERRATA_458693
856855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
857855c551fSCatalin Marinas	depends on CPU_V7
85862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
859855c551fSCatalin Marinas	help
860855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
861855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
862855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
863855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
864855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
865855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
866855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
867855c551fSCatalin Marinas	  register may not be available in non-secure mode.
868855c551fSCatalin Marinas
8690516e464SCatalin Marinasconfig ARM_ERRATA_460075
8700516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
8710516e464SCatalin Marinas	depends on CPU_V7
87262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8730516e464SCatalin Marinas	help
8740516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
8750516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
8760516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
8770516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
8780516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
8790516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
8800516e464SCatalin Marinas	  may not be available in non-secure mode.
8810516e464SCatalin Marinas
8829f05027cSWill Deaconconfig ARM_ERRATA_742230
8839f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
8849f05027cSWill Deacon	depends on CPU_V7 && SMP
88562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8869f05027cSWill Deacon	help
8879f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
8889f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
8899f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
8909f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
8919f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
8929f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
8939f05027cSWill Deacon	  the two writes.
8949f05027cSWill Deacon
895a672e99bSWill Deaconconfig ARM_ERRATA_742231
896a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
897a672e99bSWill Deacon	depends on CPU_V7 && SMP
89862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
899a672e99bSWill Deacon	help
900a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
901a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
902a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
903a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
904a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
905a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
906a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
907a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
908a672e99bSWill Deacon	  capabilities of the processor.
909a672e99bSWill Deacon
91069155794SJon Medhurstconfig ARM_ERRATA_643719
91169155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
91269155794SJon Medhurst	depends on CPU_V7 && SMP
913e5a5de44SRussell King	default y
91469155794SJon Medhurst	help
91569155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
91669155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
91769155794SJon Medhurst	  register returns zero when it should return one. The workaround
91869155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
91969155794SJon Medhurst	  it behave as intended and avoiding data corruption.
92069155794SJon Medhurst
921cdf357f1SWill Deaconconfig ARM_ERRATA_720789
922cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
923e66dc745SDave Martin	depends on CPU_V7
924cdf357f1SWill Deacon	help
925cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
926cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
927cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
928cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
929cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
930cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
931cdf357f1SWill Deacon	  entries regardless of the ASID.
932475d92fcSWill Deacon
933475d92fcSWill Deaconconfig ARM_ERRATA_743622
934475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
935475d92fcSWill Deacon	depends on CPU_V7
93662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
937475d92fcSWill Deacon	help
938475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
939efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
940475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
941475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
942475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
943475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
944475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
945475d92fcSWill Deacon	  processor.
946475d92fcSWill Deacon
9479a27c27cSWill Deaconconfig ARM_ERRATA_751472
9489a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
949ba90c516SDave Martin	depends on CPU_V7
95062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9519a27c27cSWill Deacon	help
9529a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
9539a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
9549a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
9559a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
9569a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
9579a27c27cSWill Deacon
958fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
959fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
960fcbdc5feSWill Deacon	depends on CPU_V7
961fcbdc5feSWill Deacon	help
962fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
963fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
964fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
965fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
966fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
967fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
968fcbdc5feSWill Deacon
9695dab26afSWill Deaconconfig ARM_ERRATA_754327
9705dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
9715dab26afSWill Deacon	depends on CPU_V7 && SMP
9725dab26afSWill Deacon	help
9735dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
9745dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
9755dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
9765dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
9775dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
9785dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
9795dab26afSWill Deacon
980145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
981145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
982fd832478SFabio Estevam	depends on CPU_V6
983145e10e1SCatalin Marinas	help
984145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
985145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
986145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
987145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
988145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
989145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
990145e10e1SCatalin Marinas	  is not affected.
991145e10e1SCatalin Marinas
992f630c1bdSWill Deaconconfig ARM_ERRATA_764369
993f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
994f630c1bdSWill Deacon	depends on CPU_V7 && SMP
995f630c1bdSWill Deacon	help
996f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
997f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
998f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
999f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1000f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1001f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1002f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1003f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1004f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1005f630c1bdSWill Deacon
10067253b85cSSimon Hormanconfig ARM_ERRATA_775420
10077253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
10087253b85cSSimon Horman       depends on CPU_V7
10097253b85cSSimon Horman       help
10107253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1011cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
10127253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
10137253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
10147253b85cSSimon Horman	 an abort may occur on cache maintenance.
10157253b85cSSimon Horman
101693dc6887SCatalin Marinasconfig ARM_ERRATA_798181
101793dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
101893dc6887SCatalin Marinas	depends on CPU_V7 && SMP
101993dc6887SCatalin Marinas	help
102093dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
102193dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
102293dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
102393dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
102493dc6887SCatalin Marinas	  as the one being invalidated.
102593dc6887SCatalin Marinas
102684b6504fSWill Deaconconfig ARM_ERRATA_773022
102784b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
102884b6504fSWill Deacon	depends on CPU_V7
102984b6504fSWill Deacon	help
103084b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
103184b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
103284b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
103384b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
103484b6504fSWill Deacon
103562c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
103662c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
103762c0f4a5SDoug Anderson	depends on CPU_V7
103862c0f4a5SDoug Anderson	help
103962c0f4a5SDoug Anderson	  This option enables the workaround for:
104062c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
104162c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
104262c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
104362c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
104462c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
104562c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
104662c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
104762c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
104862c0f4a5SDoug Anderson
1049416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1050416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1051416bcf21SDoug Anderson	depends on CPU_V7
1052416bcf21SDoug Anderson	help
1053416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1054416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1055416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1056416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1057416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1058416bcf21SDoug Anderson
10599f6f9354SDoug Andersonconfig ARM_ERRATA_825619
10609f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
10619f6f9354SDoug Anderson	depends on CPU_V7
10629f6f9354SDoug Anderson	help
10639f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
10649f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
10659f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
10669f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
10679f6f9354SDoug Anderson
1068304009a1SDoug Andersonconfig ARM_ERRATA_857271
1069304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1070304009a1SDoug Anderson	depends on CPU_V7
1071304009a1SDoug Anderson	help
1072304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
1073304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
1074304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
1075304009a1SDoug Anderson
10769f6f9354SDoug Andersonconfig ARM_ERRATA_852421
10779f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
10789f6f9354SDoug Anderson	depends on CPU_V7
10799f6f9354SDoug Anderson	help
10809f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
10819f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
10829f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
10839f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
10849f6f9354SDoug Anderson
108562c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
108662c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
108762c0f4a5SDoug Anderson	depends on CPU_V7
108862c0f4a5SDoug Anderson	help
108962c0f4a5SDoug Anderson	  This option enables the workaround for:
109062c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
109162c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
109262c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
109362c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
109462c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
109562c0f4a5SDoug Anderson	  for and handled.
109662c0f4a5SDoug Anderson
1097304009a1SDoug Andersonconfig ARM_ERRATA_857272
1098304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1099304009a1SDoug Anderson	depends on CPU_V7
1100304009a1SDoug Anderson	help
1101304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
1102304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
1103304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
1104304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
1105304009a1SDoug Anderson	  for and handled.
1106304009a1SDoug Anderson
11071da177e4SLinus Torvaldsendmenu
11081da177e4SLinus Torvalds
11091da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
11101da177e4SLinus Torvalds
11111da177e4SLinus Torvaldsmenu "Bus support"
11121da177e4SLinus Torvalds
11131da177e4SLinus Torvaldsconfig ISA
11141da177e4SLinus Torvalds	bool
11151da177e4SLinus Torvalds	help
11161da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
11171da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
11181da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
11191da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
11201da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
11211da177e4SLinus Torvalds
1122065909b9SRussell King# Select ISA DMA controller support
11231da177e4SLinus Torvaldsconfig ISA_DMA
11241da177e4SLinus Torvalds	bool
1125065909b9SRussell King	select ISA_DMA_API
11261da177e4SLinus Torvalds
1127065909b9SRussell King# Select ISA DMA interface
11285cae841bSAl Viroconfig ISA_DMA_API
11295cae841bSAl Viro	bool
11305cae841bSAl Viro
1131b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1132b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1133b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1134b080ac8aSMarcelo Roberto Jimenez	help
1135b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1136b080ac8aSMarcelo Roberto Jimenez
1137779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
1138779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1139779eb41cSBenjamin Gaignard	depends on CPU_V7
1140779eb41cSBenjamin Gaignard	help
1141779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
1142779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
1143779eb41cSBenjamin Gaignard	  each other, in program order.
1144779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
1145779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
1146779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1147779eb41cSBenjamin Gaignard	  r0p4, r0p5.
1148779eb41cSBenjamin Gaignard
11491da177e4SLinus Torvaldsendmenu
11501da177e4SLinus Torvalds
11511da177e4SLinus Torvaldsmenu "Kernel Features"
11521da177e4SLinus Torvalds
11533b55658aSDave Martinconfig HAVE_SMP
11543b55658aSDave Martin	bool
11553b55658aSDave Martin	help
11563b55658aSDave Martin	  This option should be selected by machines which have an SMP-
11573b55658aSDave Martin	  capable CPU.
11583b55658aSDave Martin
11593b55658aSDave Martin	  The only effect of this option is to make the SMP-related
11603b55658aSDave Martin	  options available to the user for configuration.
11613b55658aSDave Martin
11621da177e4SLinus Torvaldsconfig SMP
1163bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1164fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1165bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
11663b55658aSDave Martin	depends on HAVE_SMP
1167801bb21cSJonathan Austin	depends on MMU || ARM_MPU
11680361748fSArnd Bergmann	select IRQ_WORK
11691da177e4SLinus Torvalds	help
11701da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
11714a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
11724a474157SRobert Graffham	  than one CPU, say Y.
11731da177e4SLinus Torvalds
11744a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
11751da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
11764a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
11774a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
11784a474157SRobert Graffham	  will run faster if you say N here.
11791da177e4SLinus Torvalds
1180cb1aaebeSMauro Carvalho Chehab	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
11814f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
118250a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
11831da177e4SLinus Torvalds
11841da177e4SLinus Torvalds	  If you don't know what to do here, say N.
11851da177e4SLinus Torvalds
1186f00ec48fSRussell Kingconfig SMP_ON_UP
11875744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1188801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1189f00ec48fSRussell King	default y
1190f00ec48fSRussell King	help
1191f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1192f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1193f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1194f00ec48fSRussell King	  savings.
1195f00ec48fSRussell King
1196f00ec48fSRussell King	  If you don't know what to do here, say Y.
1197f00ec48fSRussell King
1198c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1199c9018aabSVincent Guittot	bool "Support cpu topology definition"
1200c9018aabSVincent Guittot	depends on SMP && CPU_V7
1201c9018aabSVincent Guittot	default y
1202c9018aabSVincent Guittot	help
1203c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1204c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1205c9018aabSVincent Guittot	  topology of an ARM System.
1206c9018aabSVincent Guittot
1207c9018aabSVincent Guittotconfig SCHED_MC
1208c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1209c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1210c9018aabSVincent Guittot	help
1211c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1212c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1213c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1214c9018aabSVincent Guittot
1215c9018aabSVincent Guittotconfig SCHED_SMT
1216c9018aabSVincent Guittot	bool "SMT scheduler support"
1217c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1218c9018aabSVincent Guittot	help
1219c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1220c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1221c9018aabSVincent Guittot	  places. If unsure say N here.
1222c9018aabSVincent Guittot
1223a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1224a8cbcd92SRussell King	bool
1225a8cbcd92SRussell King	help
12268f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
1227a8cbcd92SRussell King
12288a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1229022c03a2SMarc Zyngier	bool "Architected timer support"
1230022c03a2SMarc Zyngier	depends on CPU_V7
12318a4da6e3SMark Rutland	select ARM_ARCH_TIMER
1232022c03a2SMarc Zyngier	help
1233022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1234022c03a2SMarc Zyngier
1235f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1236f32f4ce2SRussell King	bool
1237f32f4ce2SRussell King	help
1238f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1239f32f4ce2SRussell King
1240e8db288eSNicolas Pitreconfig MCPM
1241e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1242e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1243e8db288eSNicolas Pitre	help
1244e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1245e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1246e8db288eSNicolas Pitre	  systems.
1247e8db288eSNicolas Pitre
1248ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1249ebf4a5c5SHaojian Zhuang	bool
1250ebf4a5c5SHaojian Zhuang	depends on MCPM
1251ebf4a5c5SHaojian Zhuang	help
1252ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1253ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1254ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1255ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1256ebf4a5c5SHaojian Zhuang
12571c33be57SNicolas Pitreconfig BIG_LITTLE
12581c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
12591c33be57SNicolas Pitre	depends on CPU_V7 && SMP
12601c33be57SNicolas Pitre	select MCPM
12611c33be57SNicolas Pitre	help
12621c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
12631c33be57SNicolas Pitre	  system architecture.
12641c33be57SNicolas Pitre
12651c33be57SNicolas Pitreconfig BL_SWITCHER
12661c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
12676c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
126851aaf81fSRussell King	select CPU_PM
12691c33be57SNicolas Pitre	help
12701c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
12711c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
12721c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
12731c33be57SNicolas Pitre
1274b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1275b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1276b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1277b22537c6SNicolas Pitre	help
1278b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1279b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1280b22537c6SNicolas Pitre	  debugging purposes only.
1281b22537c6SNicolas Pitre
12828d5796d2SLennert Buytenhekchoice
12838d5796d2SLennert Buytenhek	prompt "Memory split"
1284006fa259SRussell King	depends on MMU
12858d5796d2SLennert Buytenhek	default VMSPLIT_3G
12868d5796d2SLennert Buytenhek	help
12878d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
12888d5796d2SLennert Buytenhek
12898d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
12908d5796d2SLennert Buytenhek	  option alone!
12918d5796d2SLennert Buytenhek
12928d5796d2SLennert Buytenhek	config VMSPLIT_3G
12938d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
129463ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1295bbeedfdaSYisheng Xie		depends on !ARM_LPAE
129663ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
12978d5796d2SLennert Buytenhek	config VMSPLIT_2G
12988d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
12998d5796d2SLennert Buytenhek	config VMSPLIT_1G
13008d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
13018d5796d2SLennert Buytenhekendchoice
13028d5796d2SLennert Buytenhek
13038d5796d2SLennert Buytenhekconfig PAGE_OFFSET
13048d5796d2SLennert Buytenhek	hex
1305006fa259SRussell King	default PHYS_OFFSET if !MMU
13068d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
13078d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
130863ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
13098d5796d2SLennert Buytenhek	default 0xC0000000
13108d5796d2SLennert Buytenhek
13111da177e4SLinus Torvaldsconfig NR_CPUS
13121da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
13131da177e4SLinus Torvalds	range 2 32
13141da177e4SLinus Torvalds	depends on SMP
13151da177e4SLinus Torvalds	default "4"
13161da177e4SLinus Torvalds
1317a054a811SRussell Kingconfig HOTPLUG_CPU
131800b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
131940b31360SStephen Rothwell	depends on SMP
13201b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1321a054a811SRussell King	help
1322a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1323a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1324a054a811SRussell King
13252bdd424fSWill Deaconconfig ARM_PSCI
13262bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1327e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1328be120397SMark Rutland	select ARM_PSCI_FW
13292bdd424fSWill Deacon	help
13302bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
13312bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
13322bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
13332bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
13342bdd424fSWill Deacon	  ARM processors").
13352bdd424fSWill Deacon
13362a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
13372a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
13382a6ad871SMaxime Ripard# selected platforms.
133944986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
134044986ab0SPeter De Schrijver (NVIDIA)	int
1341139358beSMarek Vasut	default 2048 if ARCH_SOCFPGA
1342d9be9cebSGeert Uytterhoeven	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1343a3ee4feaSTao Ren		ARCH_ZYNQ || ARCH_ASPEED
1344aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1345aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1346eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
134706b851e5SOlof Johansson	default 392 if ARCH_U8500
134801bb914cSTony Prisk	default 352 if ARCH_VT8500
13497b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
13502a6ad871SMaxime Ripard	default 264 if MACH_H4700
135144986ab0SPeter De Schrijver (NVIDIA)	default 0
135244986ab0SPeter De Schrijver (NVIDIA)	help
135344986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
135444986ab0SPeter De Schrijver (NVIDIA)
135544986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
135644986ab0SPeter De Schrijver (NVIDIA)
1357c9218b16SRussell Kingconfig HZ_FIXED
1358f8065813SRussell King	int
13591164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
136047d84682SRussell King	default 0
1361c9218b16SRussell King
1362c9218b16SRussell Kingchoice
136347d84682SRussell King	depends on HZ_FIXED = 0
1364c9218b16SRussell King	prompt "Timer frequency"
1365c9218b16SRussell King
1366c9218b16SRussell Kingconfig HZ_100
1367c9218b16SRussell King	bool "100 Hz"
1368c9218b16SRussell King
1369c9218b16SRussell Kingconfig HZ_200
1370c9218b16SRussell King	bool "200 Hz"
1371c9218b16SRussell King
1372c9218b16SRussell Kingconfig HZ_250
1373c9218b16SRussell King	bool "250 Hz"
1374c9218b16SRussell King
1375c9218b16SRussell Kingconfig HZ_300
1376c9218b16SRussell King	bool "300 Hz"
1377c9218b16SRussell King
1378c9218b16SRussell Kingconfig HZ_500
1379c9218b16SRussell King	bool "500 Hz"
1380c9218b16SRussell King
1381c9218b16SRussell Kingconfig HZ_1000
1382c9218b16SRussell King	bool "1000 Hz"
1383c9218b16SRussell King
1384c9218b16SRussell Kingendchoice
1385c9218b16SRussell King
1386c9218b16SRussell Kingconfig HZ
1387c9218b16SRussell King	int
138847d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1389c9218b16SRussell King	default 100 if HZ_100
1390c9218b16SRussell King	default 200 if HZ_200
1391c9218b16SRussell King	default 250 if HZ_250
1392c9218b16SRussell King	default 300 if HZ_300
1393c9218b16SRussell King	default 500 if HZ_500
1394c9218b16SRussell King	default 1000
1395c9218b16SRussell King
1396c9218b16SRussell Kingconfig SCHED_HRTICK
1397c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1398f8065813SRussell King
139916c79651SCatalin Marinasconfig THUMB2_KERNEL
1400bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
14014477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1402bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
140389bace65SArnd Bergmann	select ARM_UNWIND
140416c79651SCatalin Marinas	help
140516c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
140675fea300SNicolas Pitre	  Thumb-2 mode.
140716c79651SCatalin Marinas
140816c79651SCatalin Marinas	  If unsure, say N.
140916c79651SCatalin Marinas
141042f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
141142f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
141242f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
141342f25bddSNicolas Pitre	default y
141442f25bddSNicolas Pitre	help
141542f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
141642f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
141742f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
141842f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
141942f25bddSNicolas Pitre	  functions.
142042f25bddSNicolas Pitre
142142f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
142242f25bddSNicolas Pitre	  replace the first two instructions of these library functions
142342f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
142442f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
142542f25bddSNicolas Pitre	  and less power intensive than running the original library
142642f25bddSNicolas Pitre	  code to do integer division.
142742f25bddSNicolas Pitre
1428704bdda0SNicolas Pitreconfig AEABI
1429a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1430a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1431a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1432704bdda0SNicolas Pitre	help
1433704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1434704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1435704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1436704bdda0SNicolas Pitre
1437704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1438704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1439704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1440704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1441704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1442704bdda0SNicolas Pitre
1443704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1444704bdda0SNicolas Pitre
14456c90c872SNicolas Pitreconfig OABI_COMPAT
1446a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1447d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
14486c90c872SNicolas Pitre	help
14496c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
14506c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
14516c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
14526c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
14536c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
14546c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
145591702175SKees Cook
145691702175SKees Cook	  The seccomp filter system will not be available when this is
145791702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
145891702175SKees Cook	  between calling conventions during filtering.
145991702175SKees Cook
14606c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
14616c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
14626c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
14636c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1464b02f8467SKees Cook	  at all). If in doubt say N.
14656c90c872SNicolas Pitre
1466eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1467e80d6a24SMel Gorman	bool
1468e80d6a24SMel Gorman
1469fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
147005944d74SRussell King	bool
147105944d74SRussell King
1472fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
1473fb597f2aSGregory Fong	bool
1474fb597f2aSGregory Fong
147505944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
147605944d74SRussell King	bool
1477fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
147807a2f737SRussell King
14797b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
14807b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
14817b7bf499SWill Deacon
1482053a96caSNicolas Pitreconfig HIGHMEM
1483e8db89a2SRussell King	bool "High Memory Support"
1484e8db89a2SRussell King	depends on MMU
1485053a96caSNicolas Pitre	help
1486053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1487053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1488053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1489053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1490053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1491053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1492053a96caSNicolas Pitre
1493053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1494053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1495053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1496053a96caSNicolas Pitre
1497053a96caSNicolas Pitre	  If unsure, say n.
1498053a96caSNicolas Pitre
149965cec8e3SRussell Kingconfig HIGHPTE
15009a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
150165cec8e3SRussell King	depends on HIGHMEM
15029a431bd5SRussell King	default y
1503b4d103d1SRussell King	help
1504b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1505b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1506b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1507b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1508b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
150965cec8e3SRussell King
1510a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1511a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1512a5e090acSRussell King	depends on MMU && !ARM_LPAE
15131b8873a0SJamie Iles	default y
15141b8873a0SJamie Iles	help
1515a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1516a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1517a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1518a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1519a5e090acSRussell King	  fault when dereferenced.
1520a5e090acSRussell King
1521a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1522a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1523a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1524c80d79d7SYasunori Goto
1525c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1526fa8ad788SMark Rutland	def_bool y
1527fa8ad788SMark Rutland	depends on ARM_PMU
15281b8873a0SJamie Iles
15291355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
15301355e2a6SCatalin Marinas       def_bool y
15311355e2a6SCatalin Marinas       depends on ARM_LPAE
15321355e2a6SCatalin Marinas
15338d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
15348d962507SCatalin Marinas       def_bool y
15358d962507SCatalin Marinas       depends on ARM_LPAE
15368d962507SCatalin Marinas
15374bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
15384bfab203SSteven Capper	def_bool y
15394bfab203SSteven Capper
15407d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
15417d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
15427d485f64SArd Biesheuvel	depends on MODULES
1543e7229f7dSAnders Roxell	default y
15447d485f64SArd Biesheuvel	help
15457d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
15467d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
15477d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
15487d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
15497d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
15507d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
15517d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
15527d485f64SArd Biesheuvel	  the same.
15537d485f64SArd Biesheuvel
1554e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1555e7229f7dSAnders Roxell	  configurations. If unsure, say y.
15567d485f64SArd Biesheuvel
1557c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
155836d6c928SUlrich Hecht	int "Maximum zone order"
1559898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
15606d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1561c1b2d970SMagnus Damm	default "11"
1562c1b2d970SMagnus Damm	help
1563c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1564c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1565c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1566c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1567c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1568c1b2d970SMagnus Damm	  increase this value.
1569c1b2d970SMagnus Damm
1570c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1571c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1572c1b2d970SMagnus Damm
15731da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
1574*3e3f354bSArnd Bergmann	def_bool CPU_CP15_MMU
1575e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
15761da177e4SLinus Torvalds	help
15771da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
15781da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
15791da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
15801da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
15811da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
15821da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
15831da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
15841da177e4SLinus Torvalds
158539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
158638ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
158738ef2ad5SLinus Walleij	depends on MMU
158839ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
158939ec58f3SLennert Buytenhek	help
159039ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
159139ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
159239ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
159339ec58f3SLennert Buytenhek
159439ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
159539ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
159639ec58f3SLennert Buytenhek	  such copy operations with large buffers.
159739ec58f3SLennert Buytenhek
159839ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
159939ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
160039ec58f3SLennert Buytenhek
160102c2433bSStefano Stabelliniconfig PARAVIRT
160202c2433bSStefano Stabellini	bool "Enable paravirtualization code"
160302c2433bSStefano Stabellini	help
160402c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
160502c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
160602c2433bSStefano Stabellini	  over full virtualization.
160702c2433bSStefano Stabellini
160802c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
160902c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
161002c2433bSStefano Stabellini	select PARAVIRT
161102c2433bSStefano Stabellini	help
161202c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
161302c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
161402c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
161502c2433bSStefano Stabellini	  that, there can be a small performance impact.
161602c2433bSStefano Stabellini
161702c2433bSStefano Stabellini	  If in doubt, say N here.
161802c2433bSStefano Stabellini
1619eff8d644SStefano Stabelliniconfig XEN_DOM0
1620eff8d644SStefano Stabellini	def_bool y
1621eff8d644SStefano Stabellini	depends on XEN
1622eff8d644SStefano Stabellini
1623eff8d644SStefano Stabelliniconfig XEN
1624c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
162585323a99SIan Campbell	depends on ARM && AEABI && OF
1626f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
162785323a99SIan Campbell	depends on !GENERIC_ATOMIC64
16287693deccSUwe Kleine-König	depends on MMU
162951aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
163017b7ab80SStefano Stabellini	select ARM_PSCI
1631f21254cdSChristoph Hellwig	select SWIOTLB
163283862ccfSStefano Stabellini	select SWIOTLB_XEN
163302c2433bSStefano Stabellini	select PARAVIRT
1634eff8d644SStefano Stabellini	help
1635eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1636eff8d644SStefano Stabellini
1637189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1638189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
1639189af465SArd Biesheuvel	depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1640189af465SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK
1641189af465SArd Biesheuvel	default y
1642189af465SArd Biesheuvel	help
1643189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1644189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1645189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1646189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1647189af465SArd Biesheuvel	  the entire duration that the system is up.
1648189af465SArd Biesheuvel
1649189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1650189af465SArd Biesheuvel	  different canary value for each task.
1651189af465SArd Biesheuvel
16521da177e4SLinus Torvaldsendmenu
16531da177e4SLinus Torvalds
16541da177e4SLinus Torvaldsmenu "Boot options"
16551da177e4SLinus Torvalds
16569eb8f674SGrant Likelyconfig USE_OF
16579eb8f674SGrant Likely	bool "Flattened Device Tree support"
1658b1b3f49cSRussell King	select IRQ_DOMAIN
16599eb8f674SGrant Likely	select OF
16609eb8f674SGrant Likely	help
16619eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
16629eb8f674SGrant Likely
1663bd51e2f5SNicolas Pitreconfig ATAGS
1664bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1665bd51e2f5SNicolas Pitre	default y
1666bd51e2f5SNicolas Pitre	help
1667bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1668bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1669bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1670bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1671bd51e2f5SNicolas Pitre	  leave this to y.
1672bd51e2f5SNicolas Pitre
1673bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1674bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1675bd51e2f5SNicolas Pitre	depends on ATAGS
1676bd51e2f5SNicolas Pitre	help
1677bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1678bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1679bd51e2f5SNicolas Pitre
16801da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
16811da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
16821da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
16831da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
168439c3e304SChris Packham	default 0x0
16851da177e4SLinus Torvalds	help
16861da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
16871da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
16881da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
16891da177e4SLinus Torvalds	  value in their defconfig file.
16901da177e4SLinus Torvalds
16911da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16921da177e4SLinus Torvalds
16931da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
16941da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
169539c3e304SChris Packham	default 0x0
16961da177e4SLinus Torvalds	help
1697f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1698f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1699f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1700f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1701f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1702f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
17031da177e4SLinus Torvalds
17041da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
17051da177e4SLinus Torvalds
17061da177e4SLinus Torvaldsconfig ZBOOT_ROM
17071da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
17081da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
170910968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
17101da177e4SLinus Torvalds	help
17111da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
17121da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
17131da177e4SLinus Torvalds
1714e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1715e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
171610968131SRussell King	depends on OF
1717e2a6a3aaSJohn Bonesio	help
1718e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1719e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1720e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1721e2a6a3aaSJohn Bonesio
1722e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1723e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1724e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1725e2a6a3aaSJohn Bonesio
1726e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1727e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1728e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1729e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1730e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1731e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1732e2a6a3aaSJohn Bonesio	  to this option.
1733e2a6a3aaSJohn Bonesio
1734b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1735b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1736b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1737b90b9a38SNicolas Pitre	help
1738b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1739b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1740b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1741b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1742b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1743b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1744b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1745b90b9a38SNicolas Pitre
1746d0f34a11SGenoud Richardchoice
1747d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1748d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1749d0f34a11SGenoud Richard
1750d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1751d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1752d0f34a11SGenoud Richard	help
1753d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1754d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1755d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1756d0f34a11SGenoud Richard
1757d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1758d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1759d0f34a11SGenoud Richard	help
1760d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1761d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1762d0f34a11SGenoud Richard
1763d0f34a11SGenoud Richardendchoice
1764d0f34a11SGenoud Richard
17651da177e4SLinus Torvaldsconfig CMDLINE
17661da177e4SLinus Torvalds	string "Default kernel command string"
17671da177e4SLinus Torvalds	default ""
17681da177e4SLinus Torvalds	help
1769*3e3f354bSArnd Bergmann	  On some architectures (e.g. CATS), there is currently no way
17701da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
17711da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
17721da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
17731da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
17741da177e4SLinus Torvalds
17754394c124SVictor Boiviechoice
17764394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
17774394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1778bd51e2f5SNicolas Pitre	depends on ATAGS
17794394c124SVictor Boivie
17804394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
17814394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
17824394c124SVictor Boivie	help
17834394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
17844394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
17854394c124SVictor Boivie	  string provided in CMDLINE will be used.
17864394c124SVictor Boivie
17874394c124SVictor Boivieconfig CMDLINE_EXTEND
17884394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
17894394c124SVictor Boivie	help
17904394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
17914394c124SVictor Boivie	  appended to the default kernel command string.
17924394c124SVictor Boivie
179392d2040dSAlexander Hollerconfig CMDLINE_FORCE
179492d2040dSAlexander Holler	bool "Always use the default kernel command string"
179592d2040dSAlexander Holler	help
179692d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
179792d2040dSAlexander Holler	  loader passes other arguments to the kernel.
179892d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
179992d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
18004394c124SVictor Boivieendchoice
180192d2040dSAlexander Holler
18021da177e4SLinus Torvaldsconfig XIP_KERNEL
18031da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
180410968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
18051da177e4SLinus Torvalds	help
18061da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
18071da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
18081da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
18091da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
18101da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
18111da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
18121da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
18131da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
18141da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
18151da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
18161da177e4SLinus Torvalds
18171da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
18181da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
18191da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
18201da177e4SLinus Torvalds
18211da177e4SLinus Torvalds	  If unsure, say N.
18221da177e4SLinus Torvalds
18231da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
18241da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
18251da177e4SLinus Torvalds	depends on XIP_KERNEL
18261da177e4SLinus Torvalds	default "0x00080000"
18271da177e4SLinus Torvalds	help
18281da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
18291da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
18301da177e4SLinus Torvalds	  own flash usage.
18311da177e4SLinus Torvalds
1832ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1833ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1834ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1835ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1836ca8b5d97SNicolas Pitre	help
1837ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1838ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1839ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1840ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1841ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1842ca8b5d97SNicolas Pitre
1843c587e4a6SRichard Purdieconfig KEXEC
1844c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
184519ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
184676950f71SVincenzo Frascino	depends on MMU
18472965faa5SDave Young	select KEXEC_CORE
1848c587e4a6SRichard Purdie	help
1849c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1850c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
185101dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1852c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1853c587e4a6SRichard Purdie
1854c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1855c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1856bf220695SGeert Uytterhoeven	  initially work for you.
1857c587e4a6SRichard Purdie
18584cd9d6f7SRichard Purdieconfig ATAGS_PROC
18594cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1860bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1861b98d7291SUli Luckas	default y
18624cd9d6f7SRichard Purdie	help
18634cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
18644cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
18654cd9d6f7SRichard Purdie
1866cb5d39b3SMika Westerbergconfig CRASH_DUMP
1867cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1868cb5d39b3SMika Westerberg	help
1869cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1870cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1871cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1872cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1873cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1874cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1875cb5d39b3SMika Westerberg
1876330d4810SMauro Carvalho Chehab	  For more details see Documentation/admin-guide/kdump/kdump.rst
1877cb5d39b3SMika Westerberg
1878e69edc79SEric Miaoconfig AUTO_ZRELADDR
1879e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1880e69edc79SEric Miao	help
1881e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1882e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
1883e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
1884e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
1885e69edc79SEric Miao	  from start of memory.
1886e69edc79SEric Miao
188781a0bc39SRoy Franzconfig EFI_STUB
188881a0bc39SRoy Franz	bool
188981a0bc39SRoy Franz
189081a0bc39SRoy Franzconfig EFI
189181a0bc39SRoy Franz	bool "UEFI runtime support"
189281a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
189381a0bc39SRoy Franz	select UCS2_STRING
189481a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
189581a0bc39SRoy Franz	select EFI_STUB
18962e0eb483SAtish Patra	select EFI_GENERIC_STUB
189781a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1898a7f7f624SMasahiro Yamada	help
189981a0bc39SRoy Franz	  This option provides support for runtime services provided
190081a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
190181a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
190281a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
190381a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
190481a0bc39SRoy Franz	  UEFI firmware.
190581a0bc39SRoy Franz
1906bb817befSArd Biesheuvelconfig DMI
1907bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1908bb817befSArd Biesheuvel	depends on EFI
1909bb817befSArd Biesheuvel	default y
1910bb817befSArd Biesheuvel	help
1911bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1912bb817befSArd Biesheuvel
1913bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1914bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1915bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1916bb817befSArd Biesheuvel
1917bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1918bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1919bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1920bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1921bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1922bb817befSArd Biesheuvel
19231da177e4SLinus Torvaldsendmenu
19241da177e4SLinus Torvalds
1925ac9d7efcSRussell Kingmenu "CPU Power Management"
19261da177e4SLinus Torvalds
19271da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
19281da177e4SLinus Torvalds
1929ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1930ac9d7efcSRussell King
1931ac9d7efcSRussell Kingendmenu
1932ac9d7efcSRussell King
19331da177e4SLinus Torvaldsmenu "Floating point emulation"
19341da177e4SLinus Torvalds
19351da177e4SLinus Torvaldscomment "At least one emulation must be selected"
19361da177e4SLinus Torvalds
19371da177e4SLinus Torvaldsconfig FPE_NWFPE
19381da177e4SLinus Torvalds	bool "NWFPE math emulation"
1939593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1940a7f7f624SMasahiro Yamada	help
19411da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
19421da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
19431da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
19441da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
19451da177e4SLinus Torvalds
19461da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
19471da177e4SLinus Torvalds	  early in the bootup.
19481da177e4SLinus Torvalds
19491da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
19501da177e4SLinus Torvalds	bool "Support extended precision"
1951bedf142bSLennert Buytenhek	depends on FPE_NWFPE
19521da177e4SLinus Torvalds	help
19531da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
19541da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
19551da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
19561da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
19571da177e4SLinus Torvalds	  floating point emulator without any good reason.
19581da177e4SLinus Torvalds
19591da177e4SLinus Torvalds	  You almost surely want to say N here.
19601da177e4SLinus Torvalds
19611da177e4SLinus Torvaldsconfig FPE_FASTFPE
19621da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1963d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1964a7f7f624SMasahiro Yamada	help
19651da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
19661da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
19671da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
19681da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
19691da177e4SLinus Torvalds
19701da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
19711da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
19721da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
19731da177e4SLinus Torvalds	  choose NWFPE.
19741da177e4SLinus Torvalds
19751da177e4SLinus Torvaldsconfig VFP
19761da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1977e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
19781da177e4SLinus Torvalds	help
19791da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
19801da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
19811da177e4SLinus Torvalds
1982dc7a12bdSMauro Carvalho Chehab	  Please see <file:Documentation/arm/vfp/release-notes.rst> for
19831da177e4SLinus Torvalds	  release notes and additional status information.
19841da177e4SLinus Torvalds
19851da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
19861da177e4SLinus Torvalds
198725ebee02SCatalin Marinasconfig VFPv3
198825ebee02SCatalin Marinas	bool
198925ebee02SCatalin Marinas	depends on VFP
199025ebee02SCatalin Marinas	default y if CPU_V7
199125ebee02SCatalin Marinas
1992b5872db4SCatalin Marinasconfig NEON
1993b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
1994b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
1995b5872db4SCatalin Marinas	help
1996b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1997b5872db4SCatalin Marinas	  Extension.
1998b5872db4SCatalin Marinas
199973c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
200073c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2001c4a30c3bSRussell King	depends on NEON && AEABI
200273c132c1SArd Biesheuvel	help
200373c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
200473c132c1SArd Biesheuvel
20051da177e4SLinus Torvaldsendmenu
20061da177e4SLinus Torvalds
20071da177e4SLinus Torvaldsmenu "Power management options"
20081da177e4SLinus Torvalds
2009eceab4acSRussell Kingsource "kernel/power/Kconfig"
20101da177e4SLinus Torvalds
2011f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
201219a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2013f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2014f4cb5700SJohannes Berg	def_bool y
2015f4cb5700SJohannes Berg
201615e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
20178b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
20181b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
201915e0d9e3SArnd Bergmann
2020603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2021603fb42aSSebastian Capella	bool
2022603fb42aSSebastian Capella	depends on MMU
2023603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2024603fb42aSSebastian Capella
20251da177e4SLinus Torvaldsendmenu
20261da177e4SLinus Torvalds
2027916f743dSKumar Galasource "drivers/firmware/Kconfig"
2028916f743dSKumar Gala
2029652ccae5SArd Biesheuvelif CRYPTO
2030652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2031652ccae5SArd Biesheuvelendif
20322cbd1cc3SStefan Agner
20332cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler"
2034