11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4e17c6d56SDavid Woodhouse select HAVE_AOUT 524056f52SRussell King select HAVE_DMA_API_DEBUG 6d0ee9f40SArnd Bergmann select HAVE_IDE if PCI || ISA || PCMCIA 72778f620SRussell King select HAVE_MEMBLOCK 812b824fbSAlessandro Zummo select RTC_LIB 975e7153aSRalf Baechle select SYS_SUPPORTS_APM_EMULATION 10a41297a0SRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 11fe166148SWill Deacon select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 1209f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 135cbad0ebSJason Wessel select HAVE_ARCH_KGDB 14856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 159edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 16606576ceSSteven Rostedt select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 1780be7a7fSRabin Vincent select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 1880be7a7fSRabin Vincent select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 190e341af8SRabin Vincent select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 20e39f5602SDavid Daney select ARCH_BINFMT_ELF_RANDOMIZE_PIE 211fe53268SDmitry Baryshkov select HAVE_GENERIC_DMA_COHERENT 22e7db7b42SAlbin Tonnerre select HAVE_KERNEL_GZIP 23e7db7b42SAlbin Tonnerre select HAVE_KERNEL_LZO 246e8699f7SAlbin Tonnerre select HAVE_KERNEL_LZMA 25a7f464f3SImre Kaloz select HAVE_KERNEL_XZ 26e360adbeSPeter Zijlstra select HAVE_IRQ_WORK 277ada189fSJamie Iles select HAVE_PERF_EVENTS 287ada189fSJamie Iles select PERF_USE_VMALLOC 29e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 30e399b1a4SRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 31ed60453fSRabin Vincent select HAVE_C_RECORDMCOUNT 32e2a93eccSLennert Buytenhek select HAVE_GENERIC_HARDIRQS 3325a5662aSThomas Gleixner select GENERIC_IRQ_SHOW 341fb90263SSantosh Shilimkar select CPU_PM if (SUSPEND || CPU_IDLE) 35e5bfb72cSMichael S. Tsirkin select GENERIC_PCI_IOMAP 36fada8dcfSRussell King select HAVE_BPF_JIT if NET 37*3d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 38*3d92a71aSAnna-Maria Gleixner select GENERIC_CLOCKEVENTS_BROADCAST if SMP 391da177e4SLinus Torvalds help 401da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 41f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 421da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 431da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 441da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 451da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 461da177e4SLinus Torvalds 4774facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 4874facffeSRussell King bool 4974facffeSRussell King 501a189b97SRussell Kingconfig HAVE_PWM 511a189b97SRussell King bool 521a189b97SRussell King 530b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 540b05da72SHans Ulli Kroll bool 550b05da72SHans Ulli Kroll 5675e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 5775e7153aSRalf Baechle bool 5875e7153aSRalf Baechle 590a938b97SDavid Brownellconfig GENERIC_GPIO 600a938b97SDavid Brownell bool 610a938b97SDavid Brownell 62bc581770SLinus Walleijconfig HAVE_TCM 63bc581770SLinus Walleij bool 64bc581770SLinus Walleij select GENERIC_ALLOCATOR 65bc581770SLinus Walleij 66e119bfffSRussell Kingconfig HAVE_PROC_CPU 67e119bfffSRussell King bool 68e119bfffSRussell King 695ea81769SAl Viroconfig NO_IOPORT 705ea81769SAl Viro bool 715ea81769SAl Viro 721da177e4SLinus Torvaldsconfig EISA 731da177e4SLinus Torvalds bool 741da177e4SLinus Torvalds ---help--- 751da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 761da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 771da177e4SLinus Torvalds 781da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 791da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 801da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 811da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 821da177e4SLinus Torvalds 831da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 841da177e4SLinus Torvalds 851da177e4SLinus Torvalds Otherwise, say N. 861da177e4SLinus Torvalds 871da177e4SLinus Torvaldsconfig SBUS 881da177e4SLinus Torvalds bool 891da177e4SLinus Torvalds 901da177e4SLinus Torvaldsconfig MCA 911da177e4SLinus Torvalds bool 921da177e4SLinus Torvalds help 931da177e4SLinus Torvalds MicroChannel Architecture is found in some IBM PS/2 machines and 941da177e4SLinus Torvalds laptops. It is a bus system similar to PCI or ISA. See 951da177e4SLinus Torvalds <file:Documentation/mca.txt> (and especially the web page given 961da177e4SLinus Torvalds there) before attempting to build an MCA bus kernel. 971da177e4SLinus Torvalds 98f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 99f16fb1ecSRussell King bool 100f16fb1ecSRussell King default y 101f16fb1ecSRussell King 102f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 103f76e9154SNicolas Pitre bool 104f76e9154SNicolas Pitre depends on !SMP 105f76e9154SNicolas Pitre default y 106f76e9154SNicolas Pitre 107f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 108f16fb1ecSRussell King bool 109f16fb1ecSRussell King default y 110f16fb1ecSRussell King 1117ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1127ad1bcb2SRussell King bool 1137ad1bcb2SRussell King default y 1147ad1bcb2SRussell King 1154a2581a0SThomas Gleixnerconfig HARDIRQS_SW_RESEND 1164a2581a0SThomas Gleixner bool 1174a2581a0SThomas Gleixner default y 1184a2581a0SThomas Gleixner 1194a2581a0SThomas Gleixnerconfig GENERIC_IRQ_PROBE 1204a2581a0SThomas Gleixner bool 1214a2581a0SThomas Gleixner default y 1224a2581a0SThomas Gleixner 12395c354feSNick Pigginconfig GENERIC_LOCKBREAK 12495c354feSNick Piggin bool 12595c354feSNick Piggin default y 12695c354feSNick Piggin depends on SMP && PREEMPT 12795c354feSNick Piggin 1281da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1291da177e4SLinus Torvalds bool 1301da177e4SLinus Torvalds default y 1311da177e4SLinus Torvalds 1321da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1331da177e4SLinus Torvalds bool 1341da177e4SLinus Torvalds 135f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 136f0d1b0b3SDavid Howells bool 137f0d1b0b3SDavid Howells 138f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 139f0d1b0b3SDavid Howells bool 140f0d1b0b3SDavid Howells 14189c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 14289c52ed4SBen Dooks bool 14389c52ed4SBen Dooks help 14489c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 14589c52ed4SBen Dooks and that the relevant menu configurations are displayed for 14689c52ed4SBen Dooks it. 14789c52ed4SBen Dooks 148c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT 149c7b0aff4SKevin Hilman def_bool y 150c7b0aff4SKevin Hilman 151b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 152b89c3b16SAkinobu Mita bool 153b89c3b16SAkinobu Mita default y 154b89c3b16SAkinobu Mita 1551da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1561da177e4SLinus Torvalds bool 1571da177e4SLinus Torvalds default y 1581da177e4SLinus Torvalds 159a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 160a08b6b79Sviro@ZenIV.linux.org.uk bool 161a08b6b79Sviro@ZenIV.linux.org.uk 1625ac6da66SChristoph Lameterconfig ZONE_DMA 1635ac6da66SChristoph Lameter bool 1645ac6da66SChristoph Lameter 165ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 166ccd7ab7fSFUJITA Tomonori def_bool y 167ccd7ab7fSFUJITA Tomonori 16858af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 16958af4a24SRob Herring bool 17058af4a24SRob Herring 1711da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1721da177e4SLinus Torvalds bool 1731da177e4SLinus Torvalds 1741da177e4SLinus Torvaldsconfig FIQ 1751da177e4SLinus Torvalds bool 1761da177e4SLinus Torvalds 17713a5045dSRob Herringconfig NEED_RET_TO_USER 17813a5045dSRob Herring bool 17913a5045dSRob Herring 180034d2f5aSAl Viroconfig ARCH_MTD_XIP 181034d2f5aSAl Viro bool 182034d2f5aSAl Viro 183c760fc19SHyok S. Choiconfig VECTORS_BASE 184c760fc19SHyok S. Choi hex 1856afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 186c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 187c760fc19SHyok S. Choi default 0x00000000 188c760fc19SHyok S. Choi help 189c760fc19SHyok S. Choi The base address of exception vectors. 190c760fc19SHyok S. Choi 191dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 192c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 193c1becedcSRussell King default y 194b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 195dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 196dc21af99SRussell King help 197111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 198111e9a5cSRussell King boot and module load time according to the position of the 199111e9a5cSRussell King kernel in system memory. 200dc21af99SRussell King 201111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 202daece596SNicolas Pitre of physical memory is at a 16MB boundary. 203dc21af99SRussell King 204c1becedcSRussell King Only disable this option if you know that you do not require 205c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 206c1becedcSRussell King you need to shrink the kernel to the minimal size. 207c1becedcSRussell King 208c334bc15SRob Herringconfig NEED_MACH_IO_H 209c334bc15SRob Herring bool 210c334bc15SRob Herring help 211c334bc15SRob Herring Select this when mach/io.h is required to provide special 212c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 213c334bc15SRob Herring be avoided when possible. 214c334bc15SRob Herring 2150cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2161b9f95f8SNicolas Pitre bool 217111e9a5cSRussell King help 2180cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2190cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2200cdc8b92SNicolas Pitre be avoided when possible. 2211b9f95f8SNicolas Pitre 2221b9f95f8SNicolas Pitreconfig PHYS_OFFSET 223974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2240cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 225974c0724SNicolas Pitre default DRAM_BASE if !MMU 2261b9f95f8SNicolas Pitre help 2271b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2281b9f95f8SNicolas Pitre location of main memory in your system. 229cada3c08SRussell King 23087e040b6SSimon Glassconfig GENERIC_BUG 23187e040b6SSimon Glass def_bool y 23287e040b6SSimon Glass depends on BUG 23387e040b6SSimon Glass 2341da177e4SLinus Torvaldssource "init/Kconfig" 2351da177e4SLinus Torvalds 236dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 237dc52ddc0SMatt Helsley 2381da177e4SLinus Torvaldsmenu "System Type" 2391da177e4SLinus Torvalds 2403c427975SHyok S. Choiconfig MMU 2413c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2423c427975SHyok S. Choi default y 2433c427975SHyok S. Choi help 2443c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2453c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2463c427975SHyok S. Choi 247ccf50e23SRussell King# 248ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 249ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 250ccf50e23SRussell King# 2511da177e4SLinus Torvaldschoice 2521da177e4SLinus Torvalds prompt "ARM system type" 2536a0e2430SCatalin Marinas default ARCH_VERSATILE 2541da177e4SLinus Torvalds 2554af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 2564af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 2574af6fee1SDeepak Saxena select ARM_AMBA 25889c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 2596d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 260aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 2619904f793SLinus Walleij select HAVE_TCM 262c5a0adb5SRussell King select ICST 26313edd86dSRussell King select GENERIC_CLOCKEVENTS 264f4b8b319SRussell King select PLAT_VERSATILE 265c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 266c334bc15SRob Herring select NEED_MACH_IO_H 2670cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 268695436e3SLinus Walleij select SPARSE_IRQ 2694af6fee1SDeepak Saxena help 2704af6fee1SDeepak Saxena Support for ARM's Integrator platform. 2714af6fee1SDeepak Saxena 2724af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 2734af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 2744af6fee1SDeepak Saxena select ARM_AMBA 2756d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 276aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 277c5a0adb5SRussell King select ICST 278ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 279eb7fffa3SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 280f4b8b319SRussell King select PLAT_VERSATILE 2813cb5ee49SRussell King select PLAT_VERSATILE_CLCD 282e3887714SRussell King select ARM_TIMER_SP804 283b56ba8aaSColin Tuckley select GPIO_PL061 if GPIOLIB 2840cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 2854af6fee1SDeepak Saxena help 2864af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 2874af6fee1SDeepak Saxena 2884af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 2894af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 2904af6fee1SDeepak Saxena select ARM_AMBA 2914af6fee1SDeepak Saxena select ARM_VIC 2926d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 293aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 294c5a0adb5SRussell King select ICST 29589df1272SKevin Hilman select GENERIC_CLOCKEVENTS 296bbeddc43SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 297f4b8b319SRussell King select PLAT_VERSATILE 2983414ba8cSRussell King select PLAT_VERSATILE_CLCD 299c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 300e3887714SRussell King select ARM_TIMER_SP804 3014af6fee1SDeepak Saxena help 3024af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3034af6fee1SDeepak Saxena 304ceade897SRussell Kingconfig ARCH_VEXPRESS 305ceade897SRussell King bool "ARM Ltd. Versatile Express family" 306ceade897SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 307ceade897SRussell King select ARM_AMBA 308ceade897SRussell King select ARM_TIMER_SP804 3096d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 310aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 311ceade897SRussell King select GENERIC_CLOCKEVENTS 312ceade897SRussell King select HAVE_CLK 31395c34f83SNick Bowler select HAVE_PATA_PLATFORM 314ceade897SRussell King select ICST 315ba81f502SRussell King select NO_IOPORT 316ceade897SRussell King select PLAT_VERSATILE 3170fb44b91SRussell King select PLAT_VERSATILE_CLCD 318ceade897SRussell King help 319ceade897SRussell King This enables support for the ARM Ltd Versatile Express boards. 320ceade897SRussell King 3218fc5ffa0SAndrew Victorconfig ARCH_AT91 3228fc5ffa0SAndrew Victor bool "Atmel AT91" 323f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 32493686ae8SDavid Brownell select HAVE_CLK 325bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 326e261501dSNicolas Ferre select IRQ_DOMAIN 3271ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3284af6fee1SDeepak Saxena help 3292b3b3516SAndrew Victor This enables support for systems based on the Atmel AT91RM9200, 3309918ceafSJean-Christophe PLAGNIOL-VILLARD AT91SAM9 processors. 3314af6fee1SDeepak Saxena 332ccf50e23SRussell Kingconfig ARCH_BCMRING 333ccf50e23SRussell King bool "Broadcom BCMRING" 334ccf50e23SRussell King depends on MMU 335ccf50e23SRussell King select CPU_V6 336ccf50e23SRussell King select ARM_AMBA 33782d63734SRussell King select ARM_TIMER_SP804 3386d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 339ccf50e23SRussell King select GENERIC_CLOCKEVENTS 340ccf50e23SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 341ccf50e23SRussell King help 342ccf50e23SRussell King Support for Broadcom's BCMRing platform. 343ccf50e23SRussell King 344220e6cf7SRob Herringconfig ARCH_HIGHBANK 345220e6cf7SRob Herring bool "Calxeda Highbank-based" 346220e6cf7SRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 347220e6cf7SRob Herring select ARM_AMBA 348220e6cf7SRob Herring select ARM_GIC 349220e6cf7SRob Herring select ARM_TIMER_SP804 35022d80379SDave Martin select CACHE_L2X0 351220e6cf7SRob Herring select CLKDEV_LOOKUP 352220e6cf7SRob Herring select CPU_V7 353220e6cf7SRob Herring select GENERIC_CLOCKEVENTS 354220e6cf7SRob Herring select HAVE_ARM_SCU 3553b55658aSDave Martin select HAVE_SMP 356fdfa64a4SRob Herring select SPARSE_IRQ 357220e6cf7SRob Herring select USE_OF 358220e6cf7SRob Herring help 359220e6cf7SRob Herring Support for the Calxeda Highbank SoC based boards. 360220e6cf7SRob Herring 3611da177e4SLinus Torvaldsconfig ARCH_CLPS711X 3624af6fee1SDeepak Saxena bool "Cirrus Logic CLPS711x/EP721x-based" 363c750815eSRussell King select CPU_ARM720T 3645cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 3650cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 366f999b8bdSMartin Michlmayr help 367f999b8bdSMartin Michlmayr Support for Cirrus Logic 711x/721x based boards. 3681da177e4SLinus Torvalds 369d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX 370d94f944eSAnton Vorontsov bool "Cavium Networks CNS3XXX family" 37100d2711dSImre Kaloz select CPU_V6K 372d94f944eSAnton Vorontsov select GENERIC_CLOCKEVENTS 373d94f944eSAnton Vorontsov select ARM_GIC 374ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 3750b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 3765f32f7a0SAnton Vorontsov select PCI_DOMAINS if PCI 377d94f944eSAnton Vorontsov help 378d94f944eSAnton Vorontsov Support for Cavium Networks CNS3XXX platform. 379d94f944eSAnton Vorontsov 380788c9700SRussell Kingconfig ARCH_GEMINI 381788c9700SRussell King bool "Cortina Systems Gemini" 382788c9700SRussell King select CPU_FA526 383788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3845cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 385788c9700SRussell King help 386788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 387788c9700SRussell King 3883a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2 3893a6cb8ceSArnd Bergmann bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform" 3903a6cb8ceSArnd Bergmann select CPU_V7 3913a6cb8ceSArnd Bergmann select NO_IOPORT 3923a6cb8ceSArnd Bergmann select GENERIC_CLOCKEVENTS 3933a6cb8ceSArnd Bergmann select CLKDEV_LOOKUP 3943a6cb8ceSArnd Bergmann select GENERIC_IRQ_CHIP 395ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 3963a6cb8ceSArnd Bergmann select USE_OF 3973a6cb8ceSArnd Bergmann select ZONE_DMA 3983a6cb8ceSArnd Bergmann help 3993a6cb8ceSArnd Bergmann Support for CSR SiRFSoC ARM Cortex A9 Platform 4003a6cb8ceSArnd Bergmann 4011da177e4SLinus Torvaldsconfig ARCH_EBSA110 4021da177e4SLinus Torvalds bool "EBSA-110" 403c750815eSRussell King select CPU_SA110 404f7e68bbfSRussell King select ISA 405c5eb2a2bSRussell King select NO_IOPORT 4065cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 407c334bc15SRob Herring select NEED_MACH_IO_H 4080cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 4091da177e4SLinus Torvalds help 4101da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 411f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4121da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4131da177e4SLinus Torvalds parallel port. 4141da177e4SLinus Torvalds 415e7736d47SLennert Buytenhekconfig ARCH_EP93XX 416e7736d47SLennert Buytenhek bool "EP93xx-based" 417c750815eSRussell King select CPU_ARM920T 418e7736d47SLennert Buytenhek select ARM_AMBA 419e7736d47SLennert Buytenhek select ARM_VIC 4206d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4217444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 422eb33575cSMel Gorman select ARCH_HAS_HOLES_MEMORYMODEL 4235cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4245725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 425e7736d47SLennert Buytenhek help 426e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 427e7736d47SLennert Buytenhek 4281da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4291da177e4SLinus Torvalds bool "FootBridge" 430c750815eSRussell King select CPU_SA110 4311da177e4SLinus Torvalds select FOOTBRIDGE 4324e8d7637SRussell King select GENERIC_CLOCKEVENTS 433d0ee9f40SArnd Bergmann select HAVE_IDE 434c334bc15SRob Herring select NEED_MACH_IO_H 4350cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 436f999b8bdSMartin Michlmayr help 437f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 438f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4391da177e4SLinus Torvalds 440788c9700SRussell Kingconfig ARCH_MXC 441788c9700SRussell King bool "Freescale MXC/iMX-based" 442788c9700SRussell King select GENERIC_CLOCKEVENTS 443788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 4446d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 445234b6cedSRussell King select CLKSRC_MMIO 4468b6c44f1SShawn Guo select GENERIC_IRQ_CHIP 447ffa2ea3fSSascha Hauer select MULTI_IRQ_HANDLER 448788c9700SRussell King help 449788c9700SRussell King Support for Freescale MXC/iMX-based family of processors 450788c9700SRussell King 4511d3f33d5SShawn Guoconfig ARCH_MXS 4521d3f33d5SShawn Guo bool "Freescale MXS-based" 4531d3f33d5SShawn Guo select GENERIC_CLOCKEVENTS 4541d3f33d5SShawn Guo select ARCH_REQUIRE_GPIOLIB 455b9214b97SSascha Hauer select CLKDEV_LOOKUP 4565c61ddcfSRussell King select CLKSRC_MMIO 4576abda3e1SShawn Guo select HAVE_CLK_PREPARE 4581d3f33d5SShawn Guo help 4591d3f33d5SShawn Guo Support for Freescale MXS-based family of processors 4601d3f33d5SShawn Guo 4614af6fee1SDeepak Saxenaconfig ARCH_NETX 4624af6fee1SDeepak Saxena bool "Hilscher NetX based" 463234b6cedSRussell King select CLKSRC_MMIO 464c750815eSRussell King select CPU_ARM926T 4654af6fee1SDeepak Saxena select ARM_VIC 4662fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 467f999b8bdSMartin Michlmayr help 4684af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4694af6fee1SDeepak Saxena 4704af6fee1SDeepak Saxenaconfig ARCH_H720X 4714af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 472c750815eSRussell King select CPU_ARM720T 4734af6fee1SDeepak Saxena select ISA_DMA_API 4745cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4754af6fee1SDeepak Saxena help 4764af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 4774af6fee1SDeepak Saxena 4783b938be6SRussell Kingconfig ARCH_IOP13XX 4793b938be6SRussell King bool "IOP13xx-based" 4803b938be6SRussell King depends on MMU 481c750815eSRussell King select CPU_XSC3 4823b938be6SRussell King select PLAT_IOP 4833b938be6SRussell King select PCI 4843b938be6SRussell King select ARCH_SUPPORTS_MSI 4858d5796d2SLennert Buytenhek select VMSPLIT_1G 486c334bc15SRob Herring select NEED_MACH_IO_H 4870cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 48813a5045dSRob Herring select NEED_RET_TO_USER 4893b938be6SRussell King help 4903b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4913b938be6SRussell King 4923f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4933f7e5815SLennert Buytenhek bool "IOP32x-based" 494a4f7e763SRussell King depends on MMU 495c750815eSRussell King select CPU_XSCALE 496c334bc15SRob Herring select NEED_MACH_IO_H 49713a5045dSRob Herring select NEED_RET_TO_USER 4987ae1f7ecSLennert Buytenhek select PLAT_IOP 499f7e68bbfSRussell King select PCI 500bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 501f999b8bdSMartin Michlmayr help 5023f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 5033f7e5815SLennert Buytenhek processors. 5043f7e5815SLennert Buytenhek 5053f7e5815SLennert Buytenhekconfig ARCH_IOP33X 5063f7e5815SLennert Buytenhek bool "IOP33x-based" 5073f7e5815SLennert Buytenhek depends on MMU 508c750815eSRussell King select CPU_XSCALE 509c334bc15SRob Herring select NEED_MACH_IO_H 51013a5045dSRob Herring select NEED_RET_TO_USER 5117ae1f7ecSLennert Buytenhek select PLAT_IOP 5123f7e5815SLennert Buytenhek select PCI 513bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 5143f7e5815SLennert Buytenhek help 5153f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5161da177e4SLinus Torvalds 5173b938be6SRussell Kingconfig ARCH_IXP23XX 5183b938be6SRussell King bool "IXP23XX-based" 519588ef769SDan Williams depends on MMU 520c750815eSRussell King select CPU_XSC3 521285f5fa7SDan Williams select PCI 5225cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 523c334bc15SRob Herring select NEED_MACH_IO_H 5240cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 525285f5fa7SDan Williams help 5263b938be6SRussell King Support for Intel's IXP23xx (XScale) family of processors. 5271da177e4SLinus Torvalds 5281da177e4SLinus Torvaldsconfig ARCH_IXP2000 5291da177e4SLinus Torvalds bool "IXP2400/2800-based" 530a4f7e763SRussell King depends on MMU 531c750815eSRussell King select CPU_XSCALE 532f7e68bbfSRussell King select PCI 5335cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 534c334bc15SRob Herring select NEED_MACH_IO_H 5350cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 536f999b8bdSMartin Michlmayr help 537f999b8bdSMartin Michlmayr Support for Intel's IXP2400/2800 (XScale) family of processors. 5381da177e4SLinus Torvalds 5393b938be6SRussell Kingconfig ARCH_IXP4XX 5403b938be6SRussell King bool "IXP4xx-based" 541a4f7e763SRussell King depends on MMU 54258af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 543234b6cedSRussell King select CLKSRC_MMIO 544c750815eSRussell King select CPU_XSCALE 5458858e9afSMilan Svoboda select GENERIC_GPIO 5463b938be6SRussell King select GENERIC_CLOCKEVENTS 5470b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 548c334bc15SRob Herring select NEED_MACH_IO_H 549485bdde7SRussell King select DMABOUNCE if PCI 550c4713074SLennert Buytenhek help 5513b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 552c4713074SLennert Buytenhek 553edabd38eSSaeed Bisharaconfig ARCH_DOVE 554edabd38eSSaeed Bishara bool "Marvell Dove" 5557b769bb3SKonstantin Porotchkin select CPU_V7 556edabd38eSSaeed Bishara select PCI 557edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 558edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 559c334bc15SRob Herring select NEED_MACH_IO_H 560edabd38eSSaeed Bishara select PLAT_ORION 561edabd38eSSaeed Bishara help 562edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 563edabd38eSSaeed Bishara 564651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 565651c74c7SSaeed Bishara bool "Marvell Kirkwood" 566c750815eSRussell King select CPU_FEROCEON 567651c74c7SSaeed Bishara select PCI 568a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 569651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 570c334bc15SRob Herring select NEED_MACH_IO_H 571651c74c7SSaeed Bishara select PLAT_ORION 572651c74c7SSaeed Bishara help 573651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 574651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 575651c74c7SSaeed Bishara 57640805949SKevin Wellsconfig ARCH_LPC32XX 57740805949SKevin Wells bool "NXP LPC32XX" 578234b6cedSRussell King select CLKSRC_MMIO 57940805949SKevin Wells select CPU_ARM926T 58040805949SKevin Wells select ARCH_REQUIRE_GPIOLIB 58140805949SKevin Wells select HAVE_IDE 58240805949SKevin Wells select ARM_AMBA 58340805949SKevin Wells select USB_ARCH_HAS_OHCI 5846d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 58540805949SKevin Wells select GENERIC_CLOCKEVENTS 58640805949SKevin Wells help 58740805949SKevin Wells Support for the NXP LPC32XX family of processors 58840805949SKevin Wells 589788c9700SRussell Kingconfig ARCH_MV78XX0 590788c9700SRussell King bool "Marvell MV78xx0" 591788c9700SRussell King select CPU_FEROCEON 592788c9700SRussell King select PCI 593a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 594788c9700SRussell King select GENERIC_CLOCKEVENTS 595c334bc15SRob Herring select NEED_MACH_IO_H 596788c9700SRussell King select PLAT_ORION 597788c9700SRussell King help 598788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 599788c9700SRussell King MV781x0, MV782x0. 600788c9700SRussell King 601788c9700SRussell Kingconfig ARCH_ORION5X 602788c9700SRussell King bool "Marvell Orion" 603788c9700SRussell King depends on MMU 604788c9700SRussell King select CPU_FEROCEON 605788c9700SRussell King select PCI 606a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 607788c9700SRussell King select GENERIC_CLOCKEVENTS 608788c9700SRussell King select PLAT_ORION 609788c9700SRussell King help 610788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 611788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 612788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 613788c9700SRussell King 614788c9700SRussell Kingconfig ARCH_MMP 6152f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 616788c9700SRussell King depends on MMU 617788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 6186d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 619788c9700SRussell King select GENERIC_CLOCKEVENTS 620157d2644SHaojian Zhuang select GPIO_PXA 621788c9700SRussell King select TICK_ONESHOT 622788c9700SRussell King select PLAT_PXA 6230bd86961SHaojian Zhuang select SPARSE_IRQ 6243c7241bdSLeo Yan select GENERIC_ALLOCATOR 625788c9700SRussell King help 6262f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 627788c9700SRussell King 628c53c9cf6SAndrew Victorconfig ARCH_KS8695 629c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 630c750815eSRussell King select CPU_ARM922T 63172880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 6325cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6330cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 634c53c9cf6SAndrew Victor help 635c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 636c53c9cf6SAndrew Victor System-on-Chip devices. 637c53c9cf6SAndrew Victor 638788c9700SRussell Kingconfig ARCH_W90X900 639788c9700SRussell King bool "Nuvoton W90X900 CPU" 640788c9700SRussell King select CPU_ARM926T 641c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6426d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6436fa5d5f7SRussell King select CLKSRC_MMIO 64458b5369eSwanzongshun select GENERIC_CLOCKEVENTS 645777f9bebSLennert Buytenhek help 646a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 647a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 648a8bc4eadSwanzongshun the ARM series product line, you can login the following 649a8bc4eadSwanzongshun link address to know more. 650a8bc4eadSwanzongshun 651a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 652a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 653585cf175STzachi Perelstein 654c5f80065SErik Gillingconfig ARCH_TEGRA 655c5f80065SErik Gilling bool "NVIDIA Tegra" 6564073723aSRussell King select CLKDEV_LOOKUP 657234b6cedSRussell King select CLKSRC_MMIO 658c5f80065SErik Gilling select GENERIC_CLOCKEVENTS 659c5f80065SErik Gilling select GENERIC_GPIO 660c5f80065SErik Gilling select HAVE_CLK 6613b55658aSDave Martin select HAVE_SMP 662ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 663c334bc15SRob Herring select NEED_MACH_IO_H if PCI 6647056d423SColin Cross select ARCH_HAS_CPUFREQ 665c5f80065SErik Gilling help 666c5f80065SErik Gilling This enables support for NVIDIA Tegra based systems (Tegra APX, 667c5f80065SErik Gilling Tegra 6xx and Tegra 2 series). 668c5f80065SErik Gilling 669af75655cSJamie Ilesconfig ARCH_PICOXCELL 670af75655cSJamie Iles bool "Picochip picoXcell" 671af75655cSJamie Iles select ARCH_REQUIRE_GPIOLIB 672af75655cSJamie Iles select ARM_PATCH_PHYS_VIRT 673af75655cSJamie Iles select ARM_VIC 674af75655cSJamie Iles select CPU_V6K 675af75655cSJamie Iles select DW_APB_TIMER 676af75655cSJamie Iles select GENERIC_CLOCKEVENTS 677af75655cSJamie Iles select GENERIC_GPIO 678af75655cSJamie Iles select HAVE_TCM 679af75655cSJamie Iles select NO_IOPORT 68098e27a5cSJamie Iles select SPARSE_IRQ 681af75655cSJamie Iles select USE_OF 682af75655cSJamie Iles help 683af75655cSJamie Iles This enables support for systems based on the Picochip picoXcell 684af75655cSJamie Iles family of Femtocell devices. The picoxcell support requires device tree 685af75655cSJamie Iles for all boards. 686af75655cSJamie Iles 6874af6fee1SDeepak Saxenaconfig ARCH_PNX4008 6884af6fee1SDeepak Saxena bool "Philips Nexperia PNX4008 Mobile" 689c750815eSRussell King select CPU_ARM926T 6906d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6915cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6924af6fee1SDeepak Saxena help 6934af6fee1SDeepak Saxena This enables support for Philips PNX4008 mobile platform. 6944af6fee1SDeepak Saxena 6951da177e4SLinus Torvaldsconfig ARCH_PXA 6962c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 697a4f7e763SRussell King depends on MMU 698034d2f5aSAl Viro select ARCH_MTD_XIP 69989c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 7006d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 701234b6cedSRussell King select CLKSRC_MMIO 7027444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 703981d0f39SEric Miao select GENERIC_CLOCKEVENTS 704157d2644SHaojian Zhuang select GPIO_PXA 705a88264c2SRussell King select TICK_ONESHOT 706bd5ce433SEric Miao select PLAT_PXA 7076ac6b817SHaojian Zhuang select SPARSE_IRQ 7084e234cc0SEric Miao select AUTO_ZRELADDR 7098a97ae2fSEric Miao select MULTI_IRQ_HANDLER 71015e0d9e3SArnd Bergmann select ARM_CPU_SUSPEND if PM 711d0ee9f40SArnd Bergmann select HAVE_IDE 712f999b8bdSMartin Michlmayr help 7132c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 7141da177e4SLinus Torvalds 715788c9700SRussell Kingconfig ARCH_MSM 716788c9700SRussell King bool "Qualcomm MSM" 7174b536b8dSSteve Muckle select HAVE_CLK 71849cbe786SEric Miao select GENERIC_CLOCKEVENTS 719923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 720bd32344aSStephen Boyd select CLKDEV_LOOKUP 72149cbe786SEric Miao help 7224b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 7234b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 7244b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 7254b53eb4fSDaniel Walker stack and controls some vital subsystems 7264b53eb4fSDaniel Walker (clock and power control, etc). 72749cbe786SEric Miao 728c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 7296d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 7306d72ad35SPaul Mundt select HAVE_CLK 7315e93c6b4SPaul Mundt select CLKDEV_LOOKUP 732aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 7333b55658aSDave Martin select HAVE_SMP 7346d72ad35SPaul Mundt select GENERIC_CLOCKEVENTS 735ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 7366d72ad35SPaul Mundt select NO_IOPORT 7376d72ad35SPaul Mundt select SPARSE_IRQ 73860f1435cSMagnus Damm select MULTI_IRQ_HANDLER 739e3e01091SRafael J. Wysocki select PM_GENERIC_DOMAINS if PM 7400cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 741c793c1b0SMagnus Damm help 7426d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 743c793c1b0SMagnus Damm 7441da177e4SLinus Torvaldsconfig ARCH_RPC 7451da177e4SLinus Torvalds bool "RiscPC" 7461da177e4SLinus Torvalds select ARCH_ACORN 7471da177e4SLinus Torvalds select FIQ 748a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 749341eb781SBen Dooks select HAVE_PATA_PLATFORM 750065909b9SRussell King select ISA_DMA_API 7515ea81769SAl Viro select NO_IOPORT 75207f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 7535cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 754d0ee9f40SArnd Bergmann select HAVE_IDE 755c334bc15SRob Herring select NEED_MACH_IO_H 7560cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 7571da177e4SLinus Torvalds help 7581da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7591da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7601da177e4SLinus Torvalds 7611da177e4SLinus Torvaldsconfig ARCH_SA1100 7621da177e4SLinus Torvalds bool "SA1100-based" 763234b6cedSRussell King select CLKSRC_MMIO 764c750815eSRussell King select CPU_SA1100 765f7e68bbfSRussell King select ISA 76605944d74SRussell King select ARCH_SPARSEMEM_ENABLE 767034d2f5aSAl Viro select ARCH_MTD_XIP 76889c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 7691937f5b9SRussell King select CPU_FREQ 7703e238be2SRussell King select GENERIC_CLOCKEVENTS 7714a8f8340SJett.Zhou select CLKDEV_LOOKUP 7723e238be2SRussell King select TICK_ONESHOT 7737444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 774d0ee9f40SArnd Bergmann select HAVE_IDE 7750cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 776375dec92SRussell King select SPARSE_IRQ 777f999b8bdSMartin Michlmayr help 778f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7791da177e4SLinus Torvalds 780b130d5c2SKukjin Kimconfig ARCH_S3C24XX 781b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7820a938b97SDavid Brownell select GENERIC_GPIO 7839d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 7849483a578SDavid Brownell select HAVE_CLK 785e83626f2SThomas Abraham select CLKDEV_LOOKUP 7865cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 78720676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 788b130d5c2SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 789b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 790c334bc15SRob Herring select NEED_MACH_IO_H 7911da177e4SLinus Torvalds help 792b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 793b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 794b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 795b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 79663b1f51bSBen Dooks 797a08ab637SBen Dooksconfig ARCH_S3C64XX 798a08ab637SBen Dooks bool "Samsung S3C64XX" 79989f1fa08SBen Dooks select PLAT_SAMSUNG 80089f0ce72SBen Dooks select CPU_V6 80189f0ce72SBen Dooks select ARM_VIC 802a08ab637SBen Dooks select HAVE_CLK 8036700397aSMark Brown select HAVE_TCM 804226e85f4SThomas Abraham select CLKDEV_LOOKUP 80589f0ce72SBen Dooks select NO_IOPORT 8065cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 80789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 80889f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 80989f0ce72SBen Dooks select SAMSUNG_CLKSRC 81089f0ce72SBen Dooks select SAMSUNG_IRQ_VIC_TIMER 81189f0ce72SBen Dooks select S3C_GPIO_TRACK 81289f0ce72SBen Dooks select S3C_DEV_NAND 81389f0ce72SBen Dooks select USB_ARCH_HAS_OHCI 81489f0ce72SBen Dooks select SAMSUNG_GPIOLIB_4BIT 81520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 816c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 817a08ab637SBen Dooks help 818a08ab637SBen Dooks Samsung S3C64XX series based systems 819a08ab637SBen Dooks 82049b7a491SKukjin Kimconfig ARCH_S5P64X0 82149b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 822c4ffccddSKukjin Kim select CPU_V6 823c4ffccddSKukjin Kim select GENERIC_GPIO 824c4ffccddSKukjin Kim select HAVE_CLK 825d8b22d25SThomas Abraham select CLKDEV_LOOKUP 8260665ccc4SChanwoo Choi select CLKSRC_MMIO 827c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8289e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 82920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 830754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 831c4ffccddSKukjin Kim help 83249b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 83349b7a491SKukjin Kim SMDK6450. 834c4ffccddSKukjin Kim 835acc84707SMarek Szyprowskiconfig ARCH_S5PC100 836acc84707SMarek Szyprowski bool "Samsung S5PC100" 8375a7652f2SByungho Min select GENERIC_GPIO 8385a7652f2SByungho Min select HAVE_CLK 83929e8eb0fSThomas Abraham select CLKDEV_LOOKUP 8405a7652f2SByungho Min select CPU_V7 841925c68cdSBen Dooks select ARCH_USES_GETTIMEOFFSET 84220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 843754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 844c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8455a7652f2SByungho Min help 846acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8475a7652f2SByungho Min 848170f4e42SKukjin Kimconfig ARCH_S5PV210 849170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 850170f4e42SKukjin Kim select CPU_V7 851eecb6a84SKyungmin Park select ARCH_SPARSEMEM_ENABLE 8520f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 853170f4e42SKukjin Kim select GENERIC_GPIO 854170f4e42SKukjin Kim select HAVE_CLK 855b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8560665ccc4SChanwoo Choi select CLKSRC_MMIO 857d8144aeaSJaecheol Lee select ARCH_HAS_CPUFREQ 8589e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 85920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 860754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 861c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8620cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 863170f4e42SKukjin Kim help 864170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 865170f4e42SKukjin Kim 86683014579SKukjin Kimconfig ARCH_EXYNOS 86783014579SKukjin Kim bool "SAMSUNG EXYNOS" 868cc0e72b8SChanghwan Youn select CPU_V7 869f567fa6fSKyungmin Park select ARCH_SPARSEMEM_ENABLE 8700f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 871cc0e72b8SChanghwan Youn select GENERIC_GPIO 872cc0e72b8SChanghwan Youn select HAVE_CLK 873badc4f2dSThomas Abraham select CLKDEV_LOOKUP 874b333fb16SSunyoung Kang select ARCH_HAS_CPUFREQ 875cc0e72b8SChanghwan Youn select GENERIC_CLOCKEVENTS 876754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 87720676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 878c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8790cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 880cc0e72b8SChanghwan Youn help 88183014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 882cc0e72b8SChanghwan Youn 8831da177e4SLinus Torvaldsconfig ARCH_SHARK 8841da177e4SLinus Torvalds bool "Shark" 885c750815eSRussell King select CPU_SA110 886f7e68bbfSRussell King select ISA 887f7e68bbfSRussell King select ISA_DMA 8883bca103aSNicolas Pitre select ZONE_DMA 889f7e68bbfSRussell King select PCI 8905cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 8910cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 892c334bc15SRob Herring select NEED_MACH_IO_H 893f999b8bdSMartin Michlmayr help 894f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 895f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8961da177e4SLinus Torvalds 897d98aac75SLinus Walleijconfig ARCH_U300 898d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 899d98aac75SLinus Walleij depends on MMU 900234b6cedSRussell King select CLKSRC_MMIO 901d98aac75SLinus Walleij select CPU_ARM926T 902bc581770SLinus Walleij select HAVE_TCM 903d98aac75SLinus Walleij select ARM_AMBA 9045485c1e0SLinus Walleij select ARM_PATCH_PHYS_VIRT 905d98aac75SLinus Walleij select ARM_VIC 906d98aac75SLinus Walleij select GENERIC_CLOCKEVENTS 9076d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 908aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 909d98aac75SLinus Walleij select GENERIC_GPIO 910cc890cd7SLinus Walleij select ARCH_REQUIRE_GPIOLIB 911d98aac75SLinus Walleij help 912d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 913d98aac75SLinus Walleij 914ccf50e23SRussell Kingconfig ARCH_U8500 915ccf50e23SRussell King bool "ST-Ericsson U8500 Series" 91667ae14fcSArnd Bergmann depends on MMU 917ccf50e23SRussell King select CPU_V7 918ccf50e23SRussell King select ARM_AMBA 919ccf50e23SRussell King select GENERIC_CLOCKEVENTS 9206d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 92194bdc0e2SRabin Vincent select ARCH_REQUIRE_GPIOLIB 9227c1a70e9SMartin Persson select ARCH_HAS_CPUFREQ 9233b55658aSDave Martin select HAVE_SMP 924ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 925ccf50e23SRussell King help 926ccf50e23SRussell King Support for ST-Ericsson's Ux500 architecture 927ccf50e23SRussell King 928ccf50e23SRussell Kingconfig ARCH_NOMADIK 929ccf50e23SRussell King bool "STMicroelectronics Nomadik" 930ccf50e23SRussell King select ARM_AMBA 931ccf50e23SRussell King select ARM_VIC 932ccf50e23SRussell King select CPU_ARM926T 9336d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 934ccf50e23SRussell King select GENERIC_CLOCKEVENTS 935ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 936ccf50e23SRussell King select ARCH_REQUIRE_GPIOLIB 937ccf50e23SRussell King help 938ccf50e23SRussell King Support for the Nomadik platform by ST-Ericsson 939ccf50e23SRussell King 9407c6337e2SKevin Hilmanconfig ARCH_DAVINCI 9417c6337e2SKevin Hilman bool "TI DaVinci" 9427c6337e2SKevin Hilman select GENERIC_CLOCKEVENTS 943dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 9443bca103aSNicolas Pitre select ZONE_DMA 9459232fcc9SKevin Hilman select HAVE_IDE 9466d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 94720e9969bSDavid Brownell select GENERIC_ALLOCATOR 948dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 949ae88e05aSSekhar Nori select ARCH_HAS_HOLES_MEMORYMODEL 9507c6337e2SKevin Hilman help 9517c6337e2SKevin Hilman Support for TI's DaVinci platform. 9527c6337e2SKevin Hilman 9533b938be6SRussell Kingconfig ARCH_OMAP 9543b938be6SRussell King bool "TI OMAP" 9559483a578SDavid Brownell select HAVE_CLK 9567444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 95789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 958354a183fSRussell King - ARM Linux select CLKSRC_MMIO 95906cad098SKevin Hilman select GENERIC_CLOCKEVENTS 9609af915daSSriram select ARCH_HAS_HOLES_MEMORYMODEL 9613b938be6SRussell King help 9626e457bb0SLennert Buytenhek Support for TI's OMAP platform (OMAP1/2/3/4). 9633b938be6SRussell King 964cee37e50Sviresh kumarconfig PLAT_SPEAR 965cee37e50Sviresh kumar bool "ST SPEAr" 966cee37e50Sviresh kumar select ARM_AMBA 967cee37e50Sviresh kumar select ARCH_REQUIRE_GPIOLIB 9686d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 969d6e15d78SRussell King select CLKSRC_MMIO 970cee37e50Sviresh kumar select GENERIC_CLOCKEVENTS 971cee37e50Sviresh kumar select HAVE_CLK 972cee37e50Sviresh kumar help 973cee37e50Sviresh kumar Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 974cee37e50Sviresh kumar 97521f47fbcSAlexey Charkovconfig ARCH_VT8500 97621f47fbcSAlexey Charkov bool "VIA/WonderMedia 85xx" 97721f47fbcSAlexey Charkov select CPU_ARM926T 97821f47fbcSAlexey Charkov select GENERIC_GPIO 97921f47fbcSAlexey Charkov select ARCH_HAS_CPUFREQ 98021f47fbcSAlexey Charkov select GENERIC_CLOCKEVENTS 98121f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 98221f47fbcSAlexey Charkov select HAVE_PWM 98321f47fbcSAlexey Charkov help 98421f47fbcSAlexey Charkov Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. 98502c981c0SBinghua Duan 986b85a3ef4SJohn Linnconfig ARCH_ZYNQ 987b85a3ef4SJohn Linn bool "Xilinx Zynq ARM Cortex A9 Platform" 98802c981c0SBinghua Duan select CPU_V7 98902c981c0SBinghua Duan select GENERIC_CLOCKEVENTS 99002c981c0SBinghua Duan select CLKDEV_LOOKUP 991b85a3ef4SJohn Linn select ARM_GIC 992b85a3ef4SJohn Linn select ARM_AMBA 993b85a3ef4SJohn Linn select ICST 994ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 99502c981c0SBinghua Duan select USE_OF 99602c981c0SBinghua Duan help 997b85a3ef4SJohn Linn Support for Xilinx Zynq ARM Cortex A9 Platform 9981da177e4SLinus Torvaldsendchoice 9991da177e4SLinus Torvalds 1000ccf50e23SRussell King# 1001ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 1002ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 1003ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 1004ccf50e23SRussell King# 100595b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 100695b8f20fSRussell King 100795b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig" 100895b8f20fSRussell King 10091da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 10101da177e4SLinus Torvalds 1011d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 1012d94f944eSAnton Vorontsov 101395b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 101495b8f20fSRussell King 101595b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 101695b8f20fSRussell King 1017e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 1018e7736d47SLennert Buytenhek 10191da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 10201da177e4SLinus Torvalds 102159d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 102259d3a193SPaulius Zaleckas 102395b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 102495b8f20fSRussell King 10251da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 10261da177e4SLinus Torvalds 10273f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 10283f7e5815SLennert Buytenhek 10293f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 10301da177e4SLinus Torvalds 1031285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 1032285f5fa7SDan Williams 10331da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 10341da177e4SLinus Torvalds 10351da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig" 10361da177e4SLinus Torvalds 1037c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig" 1038c4713074SLennert Buytenhek 103995b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 104095b8f20fSRussell King 104195b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 104295b8f20fSRussell King 104340805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig" 104440805949SKevin Wells 104595b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 104695b8f20fSRussell King 1047794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 1048794d15b2SStanislav Samsonov 104995b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig" 10501da177e4SLinus Torvalds 10511d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 10521d3f33d5SShawn Guo 105395b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 105449cbe786SEric Miao 105595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 105695b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig" 105795b8f20fSRussell King 1058d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1059d48af15eSTony Lindgren 1060d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10611da177e4SLinus Torvalds 10621dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10631dbae815STony Lindgren 10649dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1065585cf175STzachi Perelstein 106695b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 106795b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10681da177e4SLinus Torvalds 106995b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 107095b8f20fSRussell King 107195b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 107295b8f20fSRussell King 107395b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1074edabd38eSSaeed Bishara 1075cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1076a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig" 1077c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig" 1078a21765a7SBen Dooks 1079cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig" 1080a21765a7SBen Dooks 108185fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 1082b130d5c2SKukjin Kimif ARCH_S3C24XX 1083a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig" 1084a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig" 1085a21765a7SBen Dooksendif 10861da177e4SLinus Torvalds 1087a08ab637SBen Dooksif ARCH_S3C64XX 1088431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1089a08ab637SBen Dooksendif 1090a08ab637SBen Dooks 109149b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1092c4ffccddSKukjin Kim 10935a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 10945a7652f2SByungho Min 1095170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1096170f4e42SKukjin Kim 109783014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1098cc0e72b8SChanghwan Youn 1099882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 11001da177e4SLinus Torvalds 1101c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1102c5f80065SErik Gilling 110395b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 11041da177e4SLinus Torvalds 110595b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 11061da177e4SLinus Torvalds 11071da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 11081da177e4SLinus Torvalds 1109ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1110420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1111ceade897SRussell King 111221f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig" 111321f47fbcSAlexey Charkov 11147ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 11157ec80ddfSwanzongshun 11161da177e4SLinus Torvalds# Definitions to make life easier 11171da177e4SLinus Torvaldsconfig ARCH_ACORN 11181da177e4SLinus Torvalds bool 11191da177e4SLinus Torvalds 11207ae1f7ecSLennert Buytenhekconfig PLAT_IOP 11217ae1f7ecSLennert Buytenhek bool 1122469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 11237ae1f7ecSLennert Buytenhek 112469b02f6aSLennert Buytenhekconfig PLAT_ORION 112569b02f6aSLennert Buytenhek bool 1126bfe45e0bSRussell King select CLKSRC_MMIO 1127dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 112869b02f6aSLennert Buytenhek 1129bd5ce433SEric Miaoconfig PLAT_PXA 1130bd5ce433SEric Miao bool 1131bd5ce433SEric Miao 1132f4b8b319SRussell Kingconfig PLAT_VERSATILE 1133f4b8b319SRussell King bool 1134f4b8b319SRussell King 1135e3887714SRussell Kingconfig ARM_TIMER_SP804 1136e3887714SRussell King bool 1137bfe45e0bSRussell King select CLKSRC_MMIO 1138a7bf6162SRob Herring select HAVE_SCHED_CLOCK 1139e3887714SRussell King 11401da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11411da177e4SLinus Torvalds 1142958cab0fSRussell Kingconfig ARM_NR_BANKS 1143958cab0fSRussell King int 1144958cab0fSRussell King default 16 if ARCH_EP93XX 1145958cab0fSRussell King default 8 1146958cab0fSRussell King 1147afe4b25eSLennert Buytenhekconfig IWMMXT 1148afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1149ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1150ef6c8445SHaojian Zhuang default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP 1151afe4b25eSLennert Buytenhek help 1152afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1153afe4b25eSLennert Buytenhek running on a CPU that supports it. 1154afe4b25eSLennert Buytenhek 11551da177e4SLinus Torvaldsconfig XSCALE_PMU 11561da177e4SLinus Torvalds bool 1157bfc994b5SPaul Bolle depends on CPU_XSCALE 11581da177e4SLinus Torvalds default y 11591da177e4SLinus Torvalds 11600f4f0672SJamie Ilesconfig CPU_HAS_PMU 1161e399b1a4SRussell King depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \ 11628954bb0dSWill Deacon (!ARCH_OMAP3 || OMAP3_EMU) 11630f4f0672SJamie Iles default y 11640f4f0672SJamie Iles bool 11650f4f0672SJamie Iles 116652108641Seric miaoconfig MULTI_IRQ_HANDLER 116752108641Seric miao bool 116852108641Seric miao help 116952108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 117052108641Seric miao 11713b93e7b0SHyok S. Choiif !MMU 11723b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11733b93e7b0SHyok S. Choiendif 11743b93e7b0SHyok S. Choi 1175f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1176f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1177f0c4b8d6SWill Deacon depends on CPU_V6 1178f0c4b8d6SWill Deacon help 1179f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1180f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1181f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1182f0c4b8d6SWill Deacon causing the faulting task to livelock. 1183f0c4b8d6SWill Deacon 11849cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11859cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1186e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11879cba3cccSCatalin Marinas help 11889cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11899cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11909cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11919cba3cccSCatalin Marinas recommended workaround. 11929cba3cccSCatalin Marinas 11937ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11947ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11957ce236fcSCatalin Marinas depends on CPU_V7 11967ce236fcSCatalin Marinas help 11977ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11987ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11997ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 12007ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 12017ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 12027ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 12037ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 12047ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 12057ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 12067ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 12077ce236fcSCatalin Marinas available in non-secure mode. 12087ce236fcSCatalin Marinas 1209855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1210855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1211855c551fSCatalin Marinas depends on CPU_V7 1212855c551fSCatalin Marinas help 1213855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1214855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1215855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1216855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1217855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1218855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1219855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1220855c551fSCatalin Marinas register may not be available in non-secure mode. 1221855c551fSCatalin Marinas 12220516e464SCatalin Marinasconfig ARM_ERRATA_460075 12230516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 12240516e464SCatalin Marinas depends on CPU_V7 12250516e464SCatalin Marinas help 12260516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 12270516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 12280516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 12290516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 12300516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 12310516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 12320516e464SCatalin Marinas may not be available in non-secure mode. 12330516e464SCatalin Marinas 12349f05027cSWill Deaconconfig ARM_ERRATA_742230 12359f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12369f05027cSWill Deacon depends on CPU_V7 && SMP 12379f05027cSWill Deacon help 12389f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12399f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12409f05027cSWill Deacon between two write operations may not ensure the correct visibility 12419f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12429f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12439f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12449f05027cSWill Deacon the two writes. 12459f05027cSWill Deacon 1246a672e99bSWill Deaconconfig ARM_ERRATA_742231 1247a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1248a672e99bSWill Deacon depends on CPU_V7 && SMP 1249a672e99bSWill Deacon help 1250a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1251a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1252a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1253a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1254a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1255a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1256a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1257a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1258a672e99bSWill Deacon capabilities of the processor. 1259a672e99bSWill Deacon 12609e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1261fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12622839e06cSSantosh Shilimkar depends on CACHE_L2X0 12639e65582aSSantosh Shilimkar help 12649e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12659e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12669e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12679e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12689e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12699e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12709e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12712839e06cSSantosh Shilimkar invalidated as a result of these operations. 1272cdf357f1SWill Deacon 1273cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1274cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1275e66dc745SDave Martin depends on CPU_V7 1276cdf357f1SWill Deacon help 1277cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1278cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1279cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1280cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1281cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1282cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1283cdf357f1SWill Deacon entries regardless of the ASID. 1284475d92fcSWill Deacon 12851f0090a1SRussell Kingconfig PL310_ERRATA_727915 1286fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12871f0090a1SRussell King depends on CACHE_L2X0 12881f0090a1SRussell King help 12891f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12901f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12911f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12921f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12931f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12941f0090a1SRussell King Invalidate by Way operation. 12951f0090a1SRussell King 1296475d92fcSWill Deaconconfig ARM_ERRATA_743622 1297475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1298475d92fcSWill Deacon depends on CPU_V7 1299475d92fcSWill Deacon help 1300475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1301efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1302475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1303475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1304475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1305475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1306475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1307475d92fcSWill Deacon processor. 1308475d92fcSWill Deacon 13099a27c27cSWill Deaconconfig ARM_ERRATA_751472 13109a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1311ba90c516SDave Martin depends on CPU_V7 13129a27c27cSWill Deacon help 13139a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 13149a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 13159a27c27cSWill Deacon completion of a following broadcasted operation if the second 13169a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 13179a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 13189a27c27cSWill Deacon 1319fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1320fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1321885028e4SSrinidhi Kasagar depends on CACHE_PL310 1322885028e4SSrinidhi Kasagar help 1323885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1324885028e4SSrinidhi Kasagar 1325885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1326885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1327885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1328885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1329885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1330885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1331885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1332885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1333885028e4SSrinidhi Kasagar 1334fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1335fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1336fcbdc5feSWill Deacon depends on CPU_V7 1337fcbdc5feSWill Deacon help 1338fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1339fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1340fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1341fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1342fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1343fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1344fcbdc5feSWill Deacon 13455dab26afSWill Deaconconfig ARM_ERRATA_754327 13465dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13475dab26afSWill Deacon depends on CPU_V7 && SMP 13485dab26afSWill Deacon help 13495dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13505dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13515dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13525dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13535dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13545dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13555dab26afSWill Deacon 1356145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1357145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1358145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1359145e10e1SCatalin Marinas help 1360145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1361145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1362145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1363145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1364145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1365145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1366145e10e1SCatalin Marinas is not affected. 1367145e10e1SCatalin Marinas 1368f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1369f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1370f630c1bdSWill Deacon depends on CPU_V7 && SMP 1371f630c1bdSWill Deacon help 1372f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1373f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1374f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1375f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1376f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1377f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1378f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1379f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1380f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1381f630c1bdSWill Deacon 138211ed0ba1SWill Deaconconfig PL310_ERRATA_769419 138311ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 138411ed0ba1SWill Deacon depends on CACHE_L2X0 138511ed0ba1SWill Deacon help 138611ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 138711ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 138811ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 138911ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 139011ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 139111ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 139211ed0ba1SWill Deacon explicitly. 139311ed0ba1SWill Deacon 13941da177e4SLinus Torvaldsendmenu 13951da177e4SLinus Torvalds 13961da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 13971da177e4SLinus Torvalds 13981da177e4SLinus Torvaldsmenu "Bus support" 13991da177e4SLinus Torvalds 14001da177e4SLinus Torvaldsconfig ARM_AMBA 14011da177e4SLinus Torvalds bool 14021da177e4SLinus Torvalds 14031da177e4SLinus Torvaldsconfig ISA 14041da177e4SLinus Torvalds bool 14051da177e4SLinus Torvalds help 14061da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 14071da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 14081da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 14091da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 14101da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 14111da177e4SLinus Torvalds 1412065909b9SRussell King# Select ISA DMA controller support 14131da177e4SLinus Torvaldsconfig ISA_DMA 14141da177e4SLinus Torvalds bool 1415065909b9SRussell King select ISA_DMA_API 14161da177e4SLinus Torvalds 1417065909b9SRussell King# Select ISA DMA interface 14185cae841bSAl Viroconfig ISA_DMA_API 14195cae841bSAl Viro bool 14205cae841bSAl Viro 14211da177e4SLinus Torvaldsconfig PCI 14220b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14231da177e4SLinus Torvalds help 14241da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14251da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14261da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14271da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14281da177e4SLinus Torvalds 142952882173SAnton Vorontsovconfig PCI_DOMAINS 143052882173SAnton Vorontsov bool 143152882173SAnton Vorontsov depends on PCI 143252882173SAnton Vorontsov 1433b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1434b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1435b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1436b080ac8aSMarcelo Roberto Jimenez help 1437b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1438b080ac8aSMarcelo Roberto Jimenez 143936e23590SMatthew Wilcoxconfig PCI_SYSCALL 144036e23590SMatthew Wilcox def_bool PCI 144136e23590SMatthew Wilcox 14421da177e4SLinus Torvalds# Select the host bridge type 14431da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 14441da177e4SLinus Torvalds bool 14451da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 14461da177e4SLinus Torvalds default y 14471da177e4SLinus Torvalds 1448a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1449a0113a99SMike Rapoport bool 1450a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1451a0113a99SMike Rapoport default y 1452a0113a99SMike Rapoport select DMABOUNCE 1453a0113a99SMike Rapoport 14541da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14551da177e4SLinus Torvalds 14561da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14571da177e4SLinus Torvalds 14581da177e4SLinus Torvaldsendmenu 14591da177e4SLinus Torvalds 14601da177e4SLinus Torvaldsmenu "Kernel Features" 14611da177e4SLinus Torvalds 14620567a0c0SKevin Hilmansource "kernel/time/Kconfig" 14630567a0c0SKevin Hilman 14643b55658aSDave Martinconfig HAVE_SMP 14653b55658aSDave Martin bool 14663b55658aSDave Martin help 14673b55658aSDave Martin This option should be selected by machines which have an SMP- 14683b55658aSDave Martin capable CPU. 14693b55658aSDave Martin 14703b55658aSDave Martin The only effect of this option is to make the SMP-related 14713b55658aSDave Martin options available to the user for configuration. 14723b55658aSDave Martin 14731da177e4SLinus Torvaldsconfig SMP 1474bb2d8130SRussell King bool "Symmetric Multi-Processing" 1475fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1476bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14773b55658aSDave Martin depends on HAVE_SMP 14789934ebb8SArnd Bergmann depends on MMU 1479f6dd9fa5SJens Axboe select USE_GENERIC_SMP_HELPERS 148089c3dedfSDaniel Walker select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 14811da177e4SLinus Torvalds help 14821da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14831da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 14841da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 14851da177e4SLinus Torvalds 14861da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 14871da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14881da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 14891da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 14901da177e4SLinus Torvalds run faster if you say N here. 14911da177e4SLinus Torvalds 1492395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14931da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 149450a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14951da177e4SLinus Torvalds 14961da177e4SLinus Torvalds If you don't know what to do here, say N. 14971da177e4SLinus Torvalds 1498f00ec48fSRussell Kingconfig SMP_ON_UP 1499f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1500f00ec48fSRussell King depends on EXPERIMENTAL 15014d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1502f00ec48fSRussell King default y 1503f00ec48fSRussell King help 1504f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1505f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1506f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1507f00ec48fSRussell King savings. 1508f00ec48fSRussell King 1509f00ec48fSRussell King If you don't know what to do here, say Y. 1510f00ec48fSRussell King 1511c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1512c9018aabSVincent Guittot bool "Support cpu topology definition" 1513c9018aabSVincent Guittot depends on SMP && CPU_V7 1514c9018aabSVincent Guittot default y 1515c9018aabSVincent Guittot help 1516c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1517c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1518c9018aabSVincent Guittot topology of an ARM System. 1519c9018aabSVincent Guittot 1520c9018aabSVincent Guittotconfig SCHED_MC 1521c9018aabSVincent Guittot bool "Multi-core scheduler support" 1522c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1523c9018aabSVincent Guittot help 1524c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1525c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1526c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1527c9018aabSVincent Guittot 1528c9018aabSVincent Guittotconfig SCHED_SMT 1529c9018aabSVincent Guittot bool "SMT scheduler support" 1530c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1531c9018aabSVincent Guittot help 1532c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1533c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1534c9018aabSVincent Guittot places. If unsure say N here. 1535c9018aabSVincent Guittot 1536a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1537a8cbcd92SRussell King bool 1538a8cbcd92SRussell King help 1539a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1540a8cbcd92SRussell King 1541f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1542f32f4ce2SRussell King bool 1543f32f4ce2SRussell King depends on SMP 154415095bb0SRussell King select TICK_ONESHOT 1545f32f4ce2SRussell King help 1546f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1547f32f4ce2SRussell King 15488d5796d2SLennert Buytenhekchoice 15498d5796d2SLennert Buytenhek prompt "Memory split" 15508d5796d2SLennert Buytenhek default VMSPLIT_3G 15518d5796d2SLennert Buytenhek help 15528d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15538d5796d2SLennert Buytenhek 15548d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15558d5796d2SLennert Buytenhek option alone! 15568d5796d2SLennert Buytenhek 15578d5796d2SLennert Buytenhek config VMSPLIT_3G 15588d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 15598d5796d2SLennert Buytenhek config VMSPLIT_2G 15608d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 15618d5796d2SLennert Buytenhek config VMSPLIT_1G 15628d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 15638d5796d2SLennert Buytenhekendchoice 15648d5796d2SLennert Buytenhek 15658d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15668d5796d2SLennert Buytenhek hex 15678d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15688d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15698d5796d2SLennert Buytenhek default 0xC0000000 15708d5796d2SLennert Buytenhek 15711da177e4SLinus Torvaldsconfig NR_CPUS 15721da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15731da177e4SLinus Torvalds range 2 32 15741da177e4SLinus Torvalds depends on SMP 15751da177e4SLinus Torvalds default "4" 15761da177e4SLinus Torvalds 1577a054a811SRussell Kingconfig HOTPLUG_CPU 1578a054a811SRussell King bool "Support for hot-pluggable CPUs (EXPERIMENTAL)" 1579a054a811SRussell King depends on SMP && HOTPLUG && EXPERIMENTAL 1580a054a811SRussell King help 1581a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1582a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1583a054a811SRussell King 158437ee16aeSRussell Kingconfig LOCAL_TIMERS 158537ee16aeSRussell King bool "Use local timer interrupts" 1586971acb9bSRussell King depends on SMP 158737ee16aeSRussell King default y 158830d8beadSChanghwan Youn select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 158937ee16aeSRussell King help 159037ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 159137ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 159237ee16aeSRussell King accounting to be spread across the timer interval, preventing a 159337ee16aeSRussell King "thundering herd" at every timer tick. 159437ee16aeSRussell King 159544986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 159644986ab0SPeter De Schrijver (NVIDIA) int 15973dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 159870227a45SPhilippe Langlais default 355 if ARCH_U8500 15999a01ec30SPaul Parsons default 264 if MACH_H4700 160044986ab0SPeter De Schrijver (NVIDIA) default 0 160144986ab0SPeter De Schrijver (NVIDIA) help 160244986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 160344986ab0SPeter De Schrijver (NVIDIA) 160444986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 160544986ab0SPeter De Schrijver (NVIDIA) 1606d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 16071da177e4SLinus Torvalds 1608f8065813SRussell Kingconfig HZ 1609f8065813SRussell King int 1610b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1611a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 1612bfe65704SRussell King default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER 16135248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 16145da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1615f8065813SRussell King default 100 1616f8065813SRussell King 161716c79651SCatalin Marinasconfig THUMB2_KERNEL 16184a50bfe3SRussell King bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)" 1619e399b1a4SRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL 162016c79651SCatalin Marinas select AEABI 162116c79651SCatalin Marinas select ARM_ASM_UNIFIED 162289bace65SArnd Bergmann select ARM_UNWIND 162316c79651SCatalin Marinas help 162416c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 162516c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 162616c79651SCatalin Marinas ARM-Thumb syntax is needed. 162716c79651SCatalin Marinas 162816c79651SCatalin Marinas If unsure, say N. 162916c79651SCatalin Marinas 16306f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 16316f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16326f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16336f685c5cSDave Martin default y 16346f685c5cSDave Martin help 16356f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16366f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16376f685c5cSDave Martin branch instructions. 16386f685c5cSDave Martin 16396f685c5cSDave Martin This is a problem, because there's no guarantee the final 16406f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16416f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16426f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16436f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16446f685c5cSDave Martin support. 16456f685c5cSDave Martin 16466f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16476f685c5cSDave Martin relocation" error when loading some modules. 16486f685c5cSDave Martin 16496f685c5cSDave Martin Until fixed tools are available, passing 16506f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16516f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16526f685c5cSDave Martin stack usage in some cases. 16536f685c5cSDave Martin 16546f685c5cSDave Martin The problem is described in more detail at: 16556f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16566f685c5cSDave Martin 16576f685c5cSDave Martin Only Thumb-2 kernels are affected. 16586f685c5cSDave Martin 16596f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16606f685c5cSDave Martin 16610becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16620becb088SCatalin Marinas bool 16630becb088SCatalin Marinas 1664704bdda0SNicolas Pitreconfig AEABI 1665704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1666704bdda0SNicolas Pitre help 1667704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1668704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1669704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1670704bdda0SNicolas Pitre 1671704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1672704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1673704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1674704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1675704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1676704bdda0SNicolas Pitre 1677704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1678704bdda0SNicolas Pitre 16796c90c872SNicolas Pitreconfig OABI_COMPAT 1680a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 16819bc433a1SDave Martin depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL 16826c90c872SNicolas Pitre default y 16836c90c872SNicolas Pitre help 16846c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16856c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16866c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16876c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16886c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16896c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 16906c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16916c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16926c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16936c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 16946c90c872SNicolas Pitre at all). If in doubt say Y. 16956c90c872SNicolas Pitre 1696eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1697e80d6a24SMel Gorman bool 1698e80d6a24SMel Gorman 169905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 170005944d74SRussell King bool 170105944d74SRussell King 170207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 170307a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 170407a2f737SRussell King 170505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1706be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1707c80d79d7SYasunori Goto 17087b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 17097b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 17107b7bf499SWill Deacon 1711053a96caSNicolas Pitreconfig HIGHMEM 1712e8db89a2SRussell King bool "High Memory Support" 1713e8db89a2SRussell King depends on MMU 1714053a96caSNicolas Pitre help 1715053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1716053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1717053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1718053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1719053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1720053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1721053a96caSNicolas Pitre 1722053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1723053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1724053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1725053a96caSNicolas Pitre 1726053a96caSNicolas Pitre If unsure, say n. 1727053a96caSNicolas Pitre 172865cec8e3SRussell Kingconfig HIGHPTE 172965cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 173065cec8e3SRussell King depends on HIGHMEM 173165cec8e3SRussell King 17321b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17331b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1734fe166148SWill Deacon depends on PERF_EVENTS && CPU_HAS_PMU 17351b8873a0SJamie Iles default y 17361b8873a0SJamie Iles help 17371b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17381b8873a0SJamie Iles disabled, perf events will use software events only. 17391b8873a0SJamie Iles 17403f22ab27SDave Hansensource "mm/Kconfig" 17413f22ab27SDave Hansen 1742c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1743c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1744c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1745c1b2d970SMagnus Damm default "9" if SA1111 1746c1b2d970SMagnus Damm default "11" 1747c1b2d970SMagnus Damm help 1748c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1749c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1750c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1751c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1752c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1753c1b2d970SMagnus Damm increase this value. 1754c1b2d970SMagnus Damm 1755c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1756c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1757c1b2d970SMagnus Damm 17581da177e4SLinus Torvaldsconfig LEDS 17591da177e4SLinus Torvalds bool "Timer and CPU usage LEDs" 1760e055d5bfSAdrian Bunk depends on ARCH_CDB89712 || ARCH_EBSA110 || \ 17618c8fdbc9SSascha Hauer ARCH_EBSA285 || ARCH_INTEGRATOR || \ 17621da177e4SLinus Torvalds ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \ 17631da177e4SLinus Torvalds ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \ 176473a59c1cSSAN People ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \ 176525329671SJürgen Schindele ARCH_AT91 || ARCH_DAVINCI || \ 1766ff3042fbSColin Tuckley ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW 17671da177e4SLinus Torvalds help 17681da177e4SLinus Torvalds If you say Y here, the LEDs on your machine will be used 17691da177e4SLinus Torvalds to provide useful information about your current system status. 17701da177e4SLinus Torvalds 17711da177e4SLinus Torvalds If you are compiling a kernel for a NetWinder or EBSA-285, you will 17721da177e4SLinus Torvalds be able to select which LEDs are active using the options below. If 17731da177e4SLinus Torvalds you are compiling a kernel for the EBSA-110 or the LART however, the 17741da177e4SLinus Torvalds red LED will simply flash regularly to indicate that the system is 17751da177e4SLinus Torvalds still functional. It is safe to say Y here if you have a CATS 17761da177e4SLinus Torvalds system, but the driver will do nothing. 17771da177e4SLinus Torvalds 17781da177e4SLinus Torvaldsconfig LEDS_TIMER 17791da177e4SLinus Torvalds bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \ 1780eebdf7d7SDavid Brownell OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1781eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 17821da177e4SLinus Torvalds depends on LEDS 17830567a0c0SKevin Hilman depends on !GENERIC_CLOCKEVENTS 17841da177e4SLinus Torvalds default y if ARCH_EBSA110 17851da177e4SLinus Torvalds help 17861da177e4SLinus Torvalds If you say Y here, one of the system LEDs (the green one on the 17871da177e4SLinus Torvalds NetWinder, the amber one on the EBSA285, or the red one on the LART) 17881da177e4SLinus Torvalds will flash regularly to indicate that the system is still 17891da177e4SLinus Torvalds operational. This is mainly useful to kernel hackers who are 17901da177e4SLinus Torvalds debugging unstable kernels. 17911da177e4SLinus Torvalds 17921da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 17931da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 17941da177e4SLinus Torvalds will overrule the CPU usage LED. 17951da177e4SLinus Torvalds 17961da177e4SLinus Torvaldsconfig LEDS_CPU 17971da177e4SLinus Torvalds bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \ 1798eebdf7d7SDavid Brownell !ARCH_OMAP) \ 1799eebdf7d7SDavid Brownell || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1800eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 18011da177e4SLinus Torvalds depends on LEDS 18021da177e4SLinus Torvalds help 18031da177e4SLinus Torvalds If you say Y here, the red LED will be used to give a good real 18041da177e4SLinus Torvalds time indication of CPU usage, by lighting whenever the idle task 18051da177e4SLinus Torvalds is not currently executing. 18061da177e4SLinus Torvalds 18071da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 18081da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 18091da177e4SLinus Torvalds will overrule the CPU usage LED. 18101da177e4SLinus Torvalds 18111da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 18121da177e4SLinus Torvalds bool 1813f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 18141da177e4SLinus Torvalds default y if !ARCH_EBSA110 1815e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 18161da177e4SLinus Torvalds help 18171da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 18181da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 18191da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 18201da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 18211da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18221da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18231da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18241da177e4SLinus Torvalds 182539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 182639ec58f3SLennert Buytenhek bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)" 182739ec58f3SLennert Buytenhek depends on MMU && EXPERIMENTAL 182839ec58f3SLennert Buytenhek default y if CPU_FEROCEON 182939ec58f3SLennert Buytenhek help 183039ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 183139ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 183239ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 183339ec58f3SLennert Buytenhek 183439ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 183539ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 183639ec58f3SLennert Buytenhek such copy operations with large buffers. 183739ec58f3SLennert Buytenhek 183839ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 183939ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 184039ec58f3SLennert Buytenhek 184170c70d97SNicolas Pitreconfig SECCOMP 184270c70d97SNicolas Pitre bool 184370c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 184470c70d97SNicolas Pitre ---help--- 184570c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 184670c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 184770c70d97SNicolas Pitre execution. By using pipes or other transports made available to 184870c70d97SNicolas Pitre the process as file descriptors supporting the read/write 184970c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 185070c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 185170c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 185270c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 185370c70d97SNicolas Pitre defined by each seccomp mode. 185470c70d97SNicolas Pitre 1855c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1856c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 18574a50bfe3SRussell King depends on EXPERIMENTAL 1858c743f380SNicolas Pitre help 1859c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1860c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1861c743f380SNicolas Pitre the stack just before the return address, and validates 1862c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1863c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1864c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1865c743f380SNicolas Pitre neutralized via a kernel panic. 1866c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1867c743f380SNicolas Pitre 186873a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT 186973a65b3fSUwe Kleine-König bool "Provide old way to pass kernel parameters" 187073a65b3fSUwe Kleine-König help 187173a65b3fSUwe Kleine-König This was deprecated in 2001 and announced to live on for 5 years. 187273a65b3fSUwe Kleine-König Some old boot loaders still use this way. 187373a65b3fSUwe Kleine-König 18741da177e4SLinus Torvaldsendmenu 18751da177e4SLinus Torvalds 18761da177e4SLinus Torvaldsmenu "Boot options" 18771da177e4SLinus Torvalds 18789eb8f674SGrant Likelyconfig USE_OF 18799eb8f674SGrant Likely bool "Flattened Device Tree support" 18809eb8f674SGrant Likely select OF 18819eb8f674SGrant Likely select OF_EARLY_FLATTREE 188208a543adSGrant Likely select IRQ_DOMAIN 18839eb8f674SGrant Likely help 18849eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18859eb8f674SGrant Likely 18861da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18871da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18881da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18891da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18901da177e4SLinus Torvalds default "0" 18911da177e4SLinus Torvalds help 18921da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18931da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18941da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18951da177e4SLinus Torvalds value in their defconfig file. 18961da177e4SLinus Torvalds 18971da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18981da177e4SLinus Torvalds 18991da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 19001da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 19011da177e4SLinus Torvalds default "0" 19021da177e4SLinus Torvalds help 1903f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1904f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1905f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1906f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1907f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1908f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19091da177e4SLinus Torvalds 19101da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19111da177e4SLinus Torvalds 19121da177e4SLinus Torvaldsconfig ZBOOT_ROM 19131da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19141da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 19151da177e4SLinus Torvalds help 19161da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19171da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19181da177e4SLinus Torvalds 1919090ab3ffSSimon Hormanchoice 1920090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1921090ab3ffSSimon Horman depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL 1922090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1923090ab3ffSSimon Horman help 1924090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 1925090ab3ffSSimon Horman With this enabled it is possible to write the the ROM-able zImage 1926090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1927090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 1928090ab3ffSSimon Horman the first part of the the ROM-able zImage which in turn loads the 1929090ab3ffSSimon Horman rest the kernel image to RAM. 1930090ab3ffSSimon Horman 1931090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1932090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1933090ab3ffSSimon Horman help 1934090ab3ffSSimon Horman Do not load image from SD or MMC 1935090ab3ffSSimon Horman 1936f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1937f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1938f45b1149SSimon Horman help 1939090ab3ffSSimon Horman Load image from MMCIF hardware block. 1940090ab3ffSSimon Horman 1941090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1942090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1943090ab3ffSSimon Horman help 1944090ab3ffSSimon Horman Load image from SDHI hardware block 1945090ab3ffSSimon Horman 1946090ab3ffSSimon Hormanendchoice 1947f45b1149SSimon Horman 1948e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1949e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1950e2a6a3aaSJohn Bonesio depends on OF && !ZBOOT_ROM && EXPERIMENTAL 1951e2a6a3aaSJohn Bonesio help 1952e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1953e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1954e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1955e2a6a3aaSJohn Bonesio 1956e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1957e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1958e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1959e2a6a3aaSJohn Bonesio 1960e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1961e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1962e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1963e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1964e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1965e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1966e2a6a3aaSJohn Bonesio to this option. 1967e2a6a3aaSJohn Bonesio 1968b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1969b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1970b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1971b90b9a38SNicolas Pitre help 1972b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1973b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1974b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1975b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1976b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1977b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1978b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1979b90b9a38SNicolas Pitre 19801da177e4SLinus Torvaldsconfig CMDLINE 19811da177e4SLinus Torvalds string "Default kernel command string" 19821da177e4SLinus Torvalds default "" 19831da177e4SLinus Torvalds help 19841da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19851da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19861da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19871da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19881da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19891da177e4SLinus Torvalds 19904394c124SVictor Boiviechoice 19914394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19924394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 19934394c124SVictor Boivie 19944394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19954394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19964394c124SVictor Boivie help 19974394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19984394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19994394c124SVictor Boivie string provided in CMDLINE will be used. 20004394c124SVictor Boivie 20014394c124SVictor Boivieconfig CMDLINE_EXTEND 20024394c124SVictor Boivie bool "Extend bootloader kernel arguments" 20034394c124SVictor Boivie help 20044394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20054394c124SVictor Boivie appended to the default kernel command string. 20064394c124SVictor Boivie 200792d2040dSAlexander Hollerconfig CMDLINE_FORCE 200892d2040dSAlexander Holler bool "Always use the default kernel command string" 200992d2040dSAlexander Holler help 201092d2040dSAlexander Holler Always use the default kernel command string, even if the boot 201192d2040dSAlexander Holler loader passes other arguments to the kernel. 201292d2040dSAlexander Holler This is useful if you cannot or don't want to change the 201392d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 20144394c124SVictor Boivieendchoice 201592d2040dSAlexander Holler 20161da177e4SLinus Torvaldsconfig XIP_KERNEL 20171da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 2018497b7e94SCatalin Marinas depends on !ZBOOT_ROM && !ARM_LPAE 20191da177e4SLinus Torvalds help 20201da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20211da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20221da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20231da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20241da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20251da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20261da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20271da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20281da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20291da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20301da177e4SLinus Torvalds 20311da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20321da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20331da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20341da177e4SLinus Torvalds 20351da177e4SLinus Torvalds If unsure, say N. 20361da177e4SLinus Torvalds 20371da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20381da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20391da177e4SLinus Torvalds depends on XIP_KERNEL 20401da177e4SLinus Torvalds default "0x00080000" 20411da177e4SLinus Torvalds help 20421da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20431da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20441da177e4SLinus Torvalds own flash usage. 20451da177e4SLinus Torvalds 2046c587e4a6SRichard Purdieconfig KEXEC 2047c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 204802b73e2eSWill Deacon depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU) 2049c587e4a6SRichard Purdie help 2050c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2051c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 205201dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2053c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2054c587e4a6SRichard Purdie 2055c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2056c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2057c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 2058c587e4a6SRichard Purdie support. 2059c587e4a6SRichard Purdie 20604cd9d6f7SRichard Purdieconfig ATAGS_PROC 20614cd9d6f7SRichard Purdie bool "Export atags in procfs" 2062b98d7291SUli Luckas depends on KEXEC 2063b98d7291SUli Luckas default y 20644cd9d6f7SRichard Purdie help 20654cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20664cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20674cd9d6f7SRichard Purdie 2068cb5d39b3SMika Westerbergconfig CRASH_DUMP 2069cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2070cb5d39b3SMika Westerberg depends on EXPERIMENTAL 2071cb5d39b3SMika Westerberg help 2072cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2073cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2074cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2075cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2076cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2077cb5d39b3SMika Westerberg memory address not used by the main kernel 2078cb5d39b3SMika Westerberg 2079cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2080cb5d39b3SMika Westerberg 2081e69edc79SEric Miaoconfig AUTO_ZRELADDR 2082e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2083e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 2084e69edc79SEric Miao help 2085e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2086e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2087e69edc79SEric Miao will be determined at run-time by masking the current IP with 2088e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2089e69edc79SEric Miao from start of memory. 2090e69edc79SEric Miao 20911da177e4SLinus Torvaldsendmenu 20921da177e4SLinus Torvalds 2093ac9d7efcSRussell Kingmenu "CPU Power Management" 20941da177e4SLinus Torvalds 209589c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 20961da177e4SLinus Torvalds 20971da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20981da177e4SLinus Torvalds 209964f102b6SYong Shenconfig CPU_FREQ_IMX 210064f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 210164f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 210264f102b6SYong Shen help 210364f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 210464f102b6SYong Shen 21051da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 21061da177e4SLinus Torvalds bool 21071da177e4SLinus Torvalds 21081da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 21091da177e4SLinus Torvalds bool 21101da177e4SLinus Torvalds 21111da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 21121da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 21131da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 21141da177e4SLinus Torvalds default y 21151da177e4SLinus Torvalds help 21161da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 21171da177e4SLinus Torvalds 21181da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 21191da177e4SLinus Torvalds 21201da177e4SLinus Torvalds If in doubt, say Y. 21211da177e4SLinus Torvalds 21229e2697ffSRussell Kingconfig CPU_FREQ_PXA 21239e2697ffSRussell King bool 21249e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 21259e2697ffSRussell King default y 2126ca7d156eSArnd Bergmann select CPU_FREQ_TABLE 21279e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 21289e2697ffSRussell King 21299d56c02aSBen Dooksconfig CPU_FREQ_S3C 21309d56c02aSBen Dooks bool 21319d56c02aSBen Dooks help 21329d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 21339d56c02aSBen Dooks 21349d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 21354a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2136b130d5c2SKukjin Kim depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL 21379d56c02aSBen Dooks select CPU_FREQ_S3C 21389d56c02aSBen Dooks help 21399d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 21409d56c02aSBen Dooks of CPUs. 21419d56c02aSBen Dooks 21429d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 21439d56c02aSBen Dooks 21449d56c02aSBen Dooks If in doubt, say N. 21459d56c02aSBen Dooks 21469d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 21474a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 21489d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX && EXPERIMENTAL 21499d56c02aSBen Dooks help 21509d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 21519d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 21529d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 21539d56c02aSBen Dooks 21549d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 21559d56c02aSBen Dooks be built which may increase the size of the kernel image. 21569d56c02aSBen Dooks 21579d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 21589d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 21599d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21609d56c02aSBen Dooks help 21619d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 21629d56c02aSBen Dooks 21639d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 21649d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 21659d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21669d56c02aSBen Dooks help 21679d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 21689d56c02aSBen Dooks 2169e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2170e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2171e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2172e6d197a6SBen Dooks help 2173e6d197a6SBen Dooks Export status information via debugfs. 2174e6d197a6SBen Dooks 21751da177e4SLinus Torvaldsendif 21761da177e4SLinus Torvalds 2177ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2178ac9d7efcSRussell King 2179ac9d7efcSRussell Kingendmenu 2180ac9d7efcSRussell King 21811da177e4SLinus Torvaldsmenu "Floating point emulation" 21821da177e4SLinus Torvalds 21831da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21841da177e4SLinus Torvalds 21851da177e4SLinus Torvaldsconfig FPE_NWFPE 21861da177e4SLinus Torvalds bool "NWFPE math emulation" 2187593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21881da177e4SLinus Torvalds ---help--- 21891da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21901da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21911da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21921da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21931da177e4SLinus Torvalds 21941da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21951da177e4SLinus Torvalds early in the bootup. 21961da177e4SLinus Torvalds 21971da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21981da177e4SLinus Torvalds bool "Support extended precision" 2199bedf142bSLennert Buytenhek depends on FPE_NWFPE 22001da177e4SLinus Torvalds help 22011da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 22021da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 22031da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 22041da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 22051da177e4SLinus Torvalds floating point emulator without any good reason. 22061da177e4SLinus Torvalds 22071da177e4SLinus Torvalds You almost surely want to say N here. 22081da177e4SLinus Torvalds 22091da177e4SLinus Torvaldsconfig FPE_FASTFPE 22101da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 22118993a44cSNicolas Pitre depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL 22121da177e4SLinus Torvalds ---help--- 22131da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22141da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22151da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22161da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22171da177e4SLinus Torvalds 22181da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22191da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22201da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22211da177e4SLinus Torvalds choose NWFPE. 22221da177e4SLinus Torvalds 22231da177e4SLinus Torvaldsconfig VFP 22241da177e4SLinus Torvalds bool "VFP-format floating point maths" 2225e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22261da177e4SLinus Torvalds help 22271da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22281da177e4SLinus Torvalds if your hardware includes a VFP unit. 22291da177e4SLinus Torvalds 22301da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22311da177e4SLinus Torvalds release notes and additional status information. 22321da177e4SLinus Torvalds 22331da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22341da177e4SLinus Torvalds 223525ebee02SCatalin Marinasconfig VFPv3 223625ebee02SCatalin Marinas bool 223725ebee02SCatalin Marinas depends on VFP 223825ebee02SCatalin Marinas default y if CPU_V7 223925ebee02SCatalin Marinas 2240b5872db4SCatalin Marinasconfig NEON 2241b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2242b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2243b5872db4SCatalin Marinas help 2244b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2245b5872db4SCatalin Marinas Extension. 2246b5872db4SCatalin Marinas 22471da177e4SLinus Torvaldsendmenu 22481da177e4SLinus Torvalds 22491da177e4SLinus Torvaldsmenu "Userspace binary formats" 22501da177e4SLinus Torvalds 22511da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22521da177e4SLinus Torvalds 22531da177e4SLinus Torvaldsconfig ARTHUR 22541da177e4SLinus Torvalds tristate "RISC OS personality" 2255704bdda0SNicolas Pitre depends on !AEABI 22561da177e4SLinus Torvalds help 22571da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22581da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22591da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22601da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22611da177e4SLinus Torvalds will be called arthur). 22621da177e4SLinus Torvalds 22631da177e4SLinus Torvaldsendmenu 22641da177e4SLinus Torvalds 22651da177e4SLinus Torvaldsmenu "Power management options" 22661da177e4SLinus Torvalds 2267eceab4acSRussell Kingsource "kernel/power/Kconfig" 22681da177e4SLinus Torvalds 2269f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22706b6844ddSAbhilash Kesavan depends on !ARCH_S5PC100 22716a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 22726a786182SRussell King CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE 2273f4cb5700SJohannes Berg def_bool y 2274f4cb5700SJohannes Berg 227515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 227615e0d9e3SArnd Bergmann def_bool PM_SLEEP 227715e0d9e3SArnd Bergmann 22781da177e4SLinus Torvaldsendmenu 22791da177e4SLinus Torvalds 2280d5950b43SSam Ravnborgsource "net/Kconfig" 2281d5950b43SSam Ravnborg 2282ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22831da177e4SLinus Torvalds 22841da177e4SLinus Torvaldssource "fs/Kconfig" 22851da177e4SLinus Torvalds 22861da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22871da177e4SLinus Torvalds 22881da177e4SLinus Torvaldssource "security/Kconfig" 22891da177e4SLinus Torvalds 22901da177e4SLinus Torvaldssource "crypto/Kconfig" 22911da177e4SLinus Torvalds 22921da177e4SLinus Torvaldssource "lib/Kconfig" 2293