11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 6b1b3f49cSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 7b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 8b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 9b1b3f49cSRussell King select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN 10b1b3f49cSRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 11b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 12b1b3f49cSRussell King select GENERIC_IRQ_PROBE 13b1b3f49cSRussell King select GENERIC_IRQ_SHOW 14b1b3f49cSRussell King select GENERIC_KERNEL_THREAD 153d6ee36dSLinus Torvalds select GENERIC_KERNEL_EXECVE 16b1b3f49cSRussell King select GENERIC_PCI_IOMAP 17b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 18b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 19b1b3f49cSRussell King select GENERIC_STRNLEN_USER 20b1b3f49cSRussell King select HARDIRQS_SW_RESEND 21b1b3f49cSRussell King select HAVE_AOUT 2209f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 235cbad0ebSJason Wessel select HAVE_ARCH_KGDB 240693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 25b1b3f49cSRussell King select HAVE_BPF_JIT 26b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 27b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 28b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 29b1b3f49cSRussell King select HAVE_DMA_ATTRS 30b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 31b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 32b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 33b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 34b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 35b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 36b1b3f49cSRussell King select HAVE_GENERIC_HARDIRQS 37b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 38b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 39b1b3f49cSRussell King select HAVE_IRQ_WORK 40b1b3f49cSRussell King select HAVE_KERNEL_GZIP 41b1b3f49cSRussell King select HAVE_KERNEL_LZMA 42b1b3f49cSRussell King select HAVE_KERNEL_LZO 43b1b3f49cSRussell King select HAVE_KERNEL_XZ 44856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 459edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 46b1b3f49cSRussell King select HAVE_MEMBLOCK 47b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 487ada189fSJamie Iles select HAVE_PERF_EVENTS 49e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 50b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 51af1839ebSCatalin Marinas select HAVE_UID16 523d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 53b1b3f49cSRussell King select PERF_USE_VMALLOC 54b1b3f49cSRussell King select RTC_LIB 55b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 56786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 57786d35d4SDavid Howells select MODULES_USE_ELF_REL 581da177e4SLinus Torvalds help 591da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 60f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 611da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 621da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 631da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 641da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 651da177e4SLinus Torvalds 6674facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 6774facffeSRussell King bool 6874facffeSRussell King 694ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 704ce63fcdSMarek Szyprowski bool 714ce63fcdSMarek Szyprowski 724ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 734ce63fcdSMarek Szyprowski bool 74b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 75b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 764ce63fcdSMarek Szyprowski 771a189b97SRussell Kingconfig HAVE_PWM 781a189b97SRussell King bool 791a189b97SRussell King 800b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 810b05da72SHans Ulli Kroll bool 820b05da72SHans Ulli Kroll 8375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 8475e7153aSRalf Baechle bool 8575e7153aSRalf Baechle 860a938b97SDavid Brownellconfig GENERIC_GPIO 870a938b97SDavid Brownell bool 880a938b97SDavid Brownell 89bc581770SLinus Walleijconfig HAVE_TCM 90bc581770SLinus Walleij bool 91bc581770SLinus Walleij select GENERIC_ALLOCATOR 92bc581770SLinus Walleij 93e119bfffSRussell Kingconfig HAVE_PROC_CPU 94e119bfffSRussell King bool 95e119bfffSRussell King 965ea81769SAl Viroconfig NO_IOPORT 975ea81769SAl Viro bool 985ea81769SAl Viro 991da177e4SLinus Torvaldsconfig EISA 1001da177e4SLinus Torvalds bool 1011da177e4SLinus Torvalds ---help--- 1021da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1031da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1041da177e4SLinus Torvalds 1051da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1061da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1071da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1081da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1091da177e4SLinus Torvalds 1101da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1111da177e4SLinus Torvalds 1121da177e4SLinus Torvalds Otherwise, say N. 1131da177e4SLinus Torvalds 1141da177e4SLinus Torvaldsconfig SBUS 1151da177e4SLinus Torvalds bool 1161da177e4SLinus Torvalds 117f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 118f16fb1ecSRussell King bool 119f16fb1ecSRussell King default y 120f16fb1ecSRussell King 121f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 122f76e9154SNicolas Pitre bool 123f76e9154SNicolas Pitre depends on !SMP 124f76e9154SNicolas Pitre default y 125f76e9154SNicolas Pitre 126f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 127f16fb1ecSRussell King bool 128f16fb1ecSRussell King default y 129f16fb1ecSRussell King 1307ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1317ad1bcb2SRussell King bool 1327ad1bcb2SRussell King default y 1337ad1bcb2SRussell King 1341da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1351da177e4SLinus Torvalds bool 1361da177e4SLinus Torvalds default y 1371da177e4SLinus Torvalds 1381da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1391da177e4SLinus Torvalds bool 1401da177e4SLinus Torvalds 141f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 142f0d1b0b3SDavid Howells bool 143f0d1b0b3SDavid Howells 144f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 145f0d1b0b3SDavid Howells bool 146f0d1b0b3SDavid Howells 14789c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 14889c52ed4SBen Dooks bool 14989c52ed4SBen Dooks help 15089c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 15189c52ed4SBen Dooks and that the relevant menu configurations are displayed for 15289c52ed4SBen Dooks it. 15389c52ed4SBen Dooks 154b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 155b89c3b16SAkinobu Mita bool 156b89c3b16SAkinobu Mita default y 157b89c3b16SAkinobu Mita 1581da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1591da177e4SLinus Torvalds bool 1601da177e4SLinus Torvalds default y 1611da177e4SLinus Torvalds 162a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 163a08b6b79Sviro@ZenIV.linux.org.uk bool 164a08b6b79Sviro@ZenIV.linux.org.uk 1655ac6da66SChristoph Lameterconfig ZONE_DMA 1665ac6da66SChristoph Lameter bool 1675ac6da66SChristoph Lameter 168ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 169ccd7ab7fSFUJITA Tomonori def_bool y 170ccd7ab7fSFUJITA Tomonori 17158af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 17258af4a24SRob Herring bool 17358af4a24SRob Herring 1741da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1751da177e4SLinus Torvalds bool 1761da177e4SLinus Torvalds 1771da177e4SLinus Torvaldsconfig FIQ 1781da177e4SLinus Torvalds bool 1791da177e4SLinus Torvalds 18013a5045dSRob Herringconfig NEED_RET_TO_USER 18113a5045dSRob Herring bool 18213a5045dSRob Herring 183034d2f5aSAl Viroconfig ARCH_MTD_XIP 184034d2f5aSAl Viro bool 185034d2f5aSAl Viro 186c760fc19SHyok S. Choiconfig VECTORS_BASE 187c760fc19SHyok S. Choi hex 1886afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 189c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 190c760fc19SHyok S. Choi default 0x00000000 191c760fc19SHyok S. Choi help 192c760fc19SHyok S. Choi The base address of exception vectors. 193c760fc19SHyok S. Choi 194dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 195c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 196c1becedcSRussell King default y 197b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 198dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 199dc21af99SRussell King help 200111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 201111e9a5cSRussell King boot and module load time according to the position of the 202111e9a5cSRussell King kernel in system memory. 203dc21af99SRussell King 204111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 205daece596SNicolas Pitre of physical memory is at a 16MB boundary. 206dc21af99SRussell King 207c1becedcSRussell King Only disable this option if you know that you do not require 208c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 209c1becedcSRussell King you need to shrink the kernel to the minimal size. 210c1becedcSRussell King 21101464226SRob Herringconfig NEED_MACH_GPIO_H 21201464226SRob Herring bool 21301464226SRob Herring help 21401464226SRob Herring Select this when mach/gpio.h is required to provide special 21501464226SRob Herring definitions for this platform. The need for mach/gpio.h should 21601464226SRob Herring be avoided when possible. 21701464226SRob Herring 218c334bc15SRob Herringconfig NEED_MACH_IO_H 219c334bc15SRob Herring bool 220c334bc15SRob Herring help 221c334bc15SRob Herring Select this when mach/io.h is required to provide special 222c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 223c334bc15SRob Herring be avoided when possible. 224c334bc15SRob Herring 2250cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2261b9f95f8SNicolas Pitre bool 227111e9a5cSRussell King help 2280cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2290cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2300cdc8b92SNicolas Pitre be avoided when possible. 2311b9f95f8SNicolas Pitre 2321b9f95f8SNicolas Pitreconfig PHYS_OFFSET 233974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2340cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 235974c0724SNicolas Pitre default DRAM_BASE if !MMU 2361b9f95f8SNicolas Pitre help 2371b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2381b9f95f8SNicolas Pitre location of main memory in your system. 239cada3c08SRussell King 24087e040b6SSimon Glassconfig GENERIC_BUG 24187e040b6SSimon Glass def_bool y 24287e040b6SSimon Glass depends on BUG 24387e040b6SSimon Glass 2441da177e4SLinus Torvaldssource "init/Kconfig" 2451da177e4SLinus Torvalds 246dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 247dc52ddc0SMatt Helsley 2481da177e4SLinus Torvaldsmenu "System Type" 2491da177e4SLinus Torvalds 2503c427975SHyok S. Choiconfig MMU 2513c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2523c427975SHyok S. Choi default y 2533c427975SHyok S. Choi help 2543c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2553c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2563c427975SHyok S. Choi 257ccf50e23SRussell King# 258ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 259ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 260ccf50e23SRussell King# 2611da177e4SLinus Torvaldschoice 2621da177e4SLinus Torvalds prompt "ARM system type" 263387798b3SRob Herring default ARCH_MULTIPLATFORM 2641da177e4SLinus Torvalds 265387798b3SRob Herringconfig ARCH_MULTIPLATFORM 266387798b3SRob Herring bool "Allow multiple platforms to be selected" 267b1b3f49cSRussell King depends on MMU 268387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 269387798b3SRob Herring select AUTO_ZRELADDR 27066314223SDinh Nguyen select COMMON_CLK 271387798b3SRob Herring select MULTI_IRQ_HANDLER 27266314223SDinh Nguyen select SPARSE_IRQ 27366314223SDinh Nguyen select USE_OF 27466314223SDinh Nguyen 2754af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 2764af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 27789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 278b1b3f49cSRussell King select ARM_AMBA 279a613163dSLinus Walleij select COMMON_CLK 280f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 281b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 2829904f793SLinus Walleij select HAVE_TCM 283c5a0adb5SRussell King select ICST 284b1b3f49cSRussell King select MULTI_IRQ_HANDLER 285b1b3f49cSRussell King select NEED_MACH_MEMORY_H 286f4b8b319SRussell King select PLAT_VERSATILE 287c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 288695436e3SLinus Walleij select SPARSE_IRQ 2894af6fee1SDeepak Saxena help 2904af6fee1SDeepak Saxena Support for ARM's Integrator platform. 2914af6fee1SDeepak Saxena 2924af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 2934af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 294b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 2954af6fee1SDeepak Saxena select ARM_AMBA 296b1b3f49cSRussell King select ARM_TIMER_SP804 297f9a6aa43SLinus Walleij select COMMON_CLK 298f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 299ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 300b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 301b1b3f49cSRussell King select ICST 302b1b3f49cSRussell King select NEED_MACH_MEMORY_H 303f4b8b319SRussell King select PLAT_VERSATILE 3043cb5ee49SRussell King select PLAT_VERSATILE_CLCD 3054af6fee1SDeepak Saxena help 3064af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3074af6fee1SDeepak Saxena 3084af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3094af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 310b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3114af6fee1SDeepak Saxena select ARM_AMBA 312b1b3f49cSRussell King select ARM_TIMER_SP804 3134af6fee1SDeepak Saxena select ARM_VIC 3146d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 315b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 316aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 317c5a0adb5SRussell King select ICST 318f4b8b319SRussell King select PLAT_VERSATILE 3193414ba8cSRussell King select PLAT_VERSATILE_CLCD 320b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 321c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 3224af6fee1SDeepak Saxena help 3234af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3244af6fee1SDeepak Saxena 3258fc5ffa0SAndrew Victorconfig ARCH_AT91 3268fc5ffa0SAndrew Victor bool "Atmel AT91" 327f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 328bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 329b1b3f49cSRussell King select HAVE_CLK 330e261501dSNicolas Ferre select IRQ_DOMAIN 33101464226SRob Herring select NEED_MACH_GPIO_H 3321ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3334af6fee1SDeepak Saxena help 334929e994fSNicolas Ferre This enables support for systems based on Atmel 335929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3364af6fee1SDeepak Saxena 337ec9653b8SSimon Arlottconfig ARCH_BCM2835 338ec9653b8SSimon Arlott bool "Broadcom BCM2835 family" 339ec9653b8SSimon Arlott select ARCH_WANT_OPTIONAL_GPIOLIB 340ec9653b8SSimon Arlott select ARM_AMBA 341ec9653b8SSimon Arlott select ARM_ERRATA_411920 342ec9653b8SSimon Arlott select ARM_TIMER_SP804 343ec9653b8SSimon Arlott select CLKDEV_LOOKUP 344ec9653b8SSimon Arlott select COMMON_CLK 345ec9653b8SSimon Arlott select CPU_V6 346ec9653b8SSimon Arlott select GENERIC_CLOCKEVENTS 347ec9653b8SSimon Arlott select MULTI_IRQ_HANDLER 348ec9653b8SSimon Arlott select SPARSE_IRQ 349ec9653b8SSimon Arlott select USE_OF 350ec9653b8SSimon Arlott help 351ec9653b8SSimon Arlott This enables support for the Broadcom BCM2835 SoC. This SoC is 352ec9653b8SSimon Arlott use in the Raspberry Pi, and Roku 2 devices. 353ec9653b8SSimon Arlott 354d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX 355d94f944eSAnton Vorontsov bool "Cavium Networks CNS3XXX family" 356b1b3f49cSRussell King select ARM_GIC 35700d2711dSImre Kaloz select CPU_V6K 358d94f944eSAnton Vorontsov select GENERIC_CLOCKEVENTS 359ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 3600b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 3615f32f7a0SAnton Vorontsov select PCI_DOMAINS if PCI 362d94f944eSAnton Vorontsov help 363d94f944eSAnton Vorontsov Support for Cavium Networks CNS3XXX platform. 364d94f944eSAnton Vorontsov 36593e22567SRussell Kingconfig ARCH_CLPS711X 36693e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 36793e22567SRussell King select ARCH_USES_GETTIMEOFFSET 36893e22567SRussell King select CLKDEV_LOOKUP 36993e22567SRussell King select COMMON_CLK 37093e22567SRussell King select CPU_ARM720T 37193e22567SRussell King select NEED_MACH_MEMORY_H 37293e22567SRussell King help 37393e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 37493e22567SRussell King 375788c9700SRussell Kingconfig ARCH_GEMINI 376788c9700SRussell King bool "Cortina Systems Gemini" 377788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3785cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 379b1b3f49cSRussell King select CPU_FA526 380788c9700SRussell King help 381788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 382788c9700SRussell King 383156a0997SBarry Songconfig ARCH_SIRF 384156a0997SBarry Song bool "CSR SiRF" 385f6387092SArnd Bergmann select ARCH_REQUIRE_GPIOLIB 386198678b0SBinghua Duan select COMMON_CLK 387b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 3883a6cb8ceSArnd Bergmann select GENERIC_IRQ_CHIP 389ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 390b1b3f49cSRussell King select NO_IOPORT 391cbd8d842SBarry Song select PINCTRL 392cbd8d842SBarry Song select PINCTRL_SIRF 3933a6cb8ceSArnd Bergmann select USE_OF 3943a6cb8ceSArnd Bergmann help 395156a0997SBarry Song Support for CSR SiRFprimaII/Marco/Polo platforms 3963a6cb8ceSArnd Bergmann 3971da177e4SLinus Torvaldsconfig ARCH_EBSA110 3981da177e4SLinus Torvalds bool "EBSA-110" 399b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 400c750815eSRussell King select CPU_SA110 401f7e68bbfSRussell King select ISA 402c334bc15SRob Herring select NEED_MACH_IO_H 4030cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 404b1b3f49cSRussell King select NO_IOPORT 4051da177e4SLinus Torvalds help 4061da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 407f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4081da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4091da177e4SLinus Torvalds parallel port. 4101da177e4SLinus Torvalds 411e7736d47SLennert Buytenhekconfig ARCH_EP93XX 412e7736d47SLennert Buytenhek bool "EP93xx-based" 413b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 414b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 415b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 416e7736d47SLennert Buytenhek select ARM_AMBA 417e7736d47SLennert Buytenhek select ARM_VIC 4186d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 419b1b3f49cSRussell King select CPU_ARM920T 4205725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 421e7736d47SLennert Buytenhek help 422e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 423e7736d47SLennert Buytenhek 4241da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4251da177e4SLinus Torvalds bool "FootBridge" 426c750815eSRussell King select CPU_SA110 4271da177e4SLinus Torvalds select FOOTBRIDGE 4284e8d7637SRussell King select GENERIC_CLOCKEVENTS 429d0ee9f40SArnd Bergmann select HAVE_IDE 4308ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4310cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 432f999b8bdSMartin Michlmayr help 433f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 434f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4351da177e4SLinus Torvalds 436788c9700SRussell Kingconfig ARCH_MXC 437788c9700SRussell King bool "Freescale MXC/iMX-based" 438788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 4396d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 440234b6cedSRussell King select CLKSRC_MMIO 441b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 4428b6c44f1SShawn Guo select GENERIC_IRQ_CHIP 443ffa2ea3fSSascha Hauer select MULTI_IRQ_HANDLER 4448842a9e2SShawn Guo select SPARSE_IRQ 4453e62af82SUwe Kleine-König select USE_OF 446788c9700SRussell King help 447788c9700SRussell King Support for Freescale MXC/iMX-based family of processors 448788c9700SRussell King 4491d3f33d5SShawn Guoconfig ARCH_MXS 4501d3f33d5SShawn Guo bool "Freescale MXS-based" 4511d3f33d5SShawn Guo select ARCH_REQUIRE_GPIOLIB 452b9214b97SSascha Hauer select CLKDEV_LOOKUP 4535c61ddcfSRussell King select CLKSRC_MMIO 4542664681fSShawn Guo select COMMON_CLK 455b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 4566abda3e1SShawn Guo select HAVE_CLK_PREPARE 4574e0a1b8cSShawn Guo select MULTI_IRQ_HANDLER 458a0f5e363SShawn Guo select PINCTRL 459c2668206SShawn Guo select SPARSE_IRQ 4606c4d4efbSShawn Guo select USE_OF 4611d3f33d5SShawn Guo help 4621d3f33d5SShawn Guo Support for Freescale MXS-based family of processors 4631d3f33d5SShawn Guo 4644af6fee1SDeepak Saxenaconfig ARCH_NETX 4654af6fee1SDeepak Saxena bool "Hilscher NetX based" 466b1b3f49cSRussell King select ARM_VIC 467234b6cedSRussell King select CLKSRC_MMIO 468c750815eSRussell King select CPU_ARM926T 4692fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 470f999b8bdSMartin Michlmayr help 4714af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4724af6fee1SDeepak Saxena 4734af6fee1SDeepak Saxenaconfig ARCH_H720X 4744af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 475b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 476c750815eSRussell King select CPU_ARM720T 4774af6fee1SDeepak Saxena select ISA_DMA_API 4784af6fee1SDeepak Saxena help 4794af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 4804af6fee1SDeepak Saxena 4813b938be6SRussell Kingconfig ARCH_IOP13XX 4823b938be6SRussell King bool "IOP13xx-based" 4833b938be6SRussell King depends on MMU 4843b938be6SRussell King select ARCH_SUPPORTS_MSI 485b1b3f49cSRussell King select CPU_XSC3 4860cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 48713a5045dSRob Herring select NEED_RET_TO_USER 488b1b3f49cSRussell King select PCI 489b1b3f49cSRussell King select PLAT_IOP 490b1b3f49cSRussell King select VMSPLIT_1G 4913b938be6SRussell King help 4923b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4933b938be6SRussell King 4943f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4953f7e5815SLennert Buytenhek bool "IOP32x-based" 496a4f7e763SRussell King depends on MMU 497b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 498c750815eSRussell King select CPU_XSCALE 49901464226SRob Herring select NEED_MACH_GPIO_H 50013a5045dSRob Herring select NEED_RET_TO_USER 501f7e68bbfSRussell King select PCI 502b1b3f49cSRussell King select PLAT_IOP 503f999b8bdSMartin Michlmayr help 5043f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 5053f7e5815SLennert Buytenhek processors. 5063f7e5815SLennert Buytenhek 5073f7e5815SLennert Buytenhekconfig ARCH_IOP33X 5083f7e5815SLennert Buytenhek bool "IOP33x-based" 5093f7e5815SLennert Buytenhek depends on MMU 510b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 511c750815eSRussell King select CPU_XSCALE 51201464226SRob Herring select NEED_MACH_GPIO_H 51313a5045dSRob Herring select NEED_RET_TO_USER 5143f7e5815SLennert Buytenhek select PCI 515b1b3f49cSRussell King select PLAT_IOP 5163f7e5815SLennert Buytenhek help 5173f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5181da177e4SLinus Torvalds 5193b938be6SRussell Kingconfig ARCH_IXP4XX 5203b938be6SRussell King bool "IXP4xx-based" 521a4f7e763SRussell King depends on MMU 52258af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 523b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 524234b6cedSRussell King select CLKSRC_MMIO 525c750815eSRussell King select CPU_XSCALE 526b1b3f49cSRussell King select DMABOUNCE if PCI 5273b938be6SRussell King select GENERIC_CLOCKEVENTS 5280b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 529c334bc15SRob Herring select NEED_MACH_IO_H 530c4713074SLennert Buytenhek help 5313b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 532c4713074SLennert Buytenhek 533edabd38eSSaeed Bisharaconfig ARCH_DOVE 534edabd38eSSaeed Bishara bool "Marvell Dove" 535edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 536b1b3f49cSRussell King select CPU_V7 537edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5380f81bd43SRussell King select MIGHT_HAVE_PCI 539abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5400f81bd43SRussell King select USB_ARCH_HAS_EHCI 541edabd38eSSaeed Bishara help 542edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 543edabd38eSSaeed Bishara 544651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 545651c74c7SSaeed Bishara bool "Marvell Kirkwood" 546a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 547b1b3f49cSRussell King select CPU_FEROCEON 548651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 549b1b3f49cSRussell King select PCI 550abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 551651c74c7SSaeed Bishara help 552651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 553651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 554651c74c7SSaeed Bishara 555788c9700SRussell Kingconfig ARCH_MV78XX0 556788c9700SRussell King bool "Marvell MV78xx0" 557a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 558b1b3f49cSRussell King select CPU_FEROCEON 559788c9700SRussell King select GENERIC_CLOCKEVENTS 560b1b3f49cSRussell King select PCI 561abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 562788c9700SRussell King help 563788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 564788c9700SRussell King MV781x0, MV782x0. 565788c9700SRussell King 566788c9700SRussell Kingconfig ARCH_ORION5X 567788c9700SRussell King bool "Marvell Orion" 568788c9700SRussell King depends on MMU 569a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 570b1b3f49cSRussell King select CPU_FEROCEON 571788c9700SRussell King select GENERIC_CLOCKEVENTS 572b1b3f49cSRussell King select PCI 573abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 574788c9700SRussell King help 575788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 576788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 577788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 578788c9700SRussell King 579788c9700SRussell Kingconfig ARCH_MMP 5802f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 581788c9700SRussell King depends on MMU 582788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5836d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 584b1b3f49cSRussell King select GENERIC_ALLOCATOR 585788c9700SRussell King select GENERIC_CLOCKEVENTS 586157d2644SHaojian Zhuang select GPIO_PXA 587c24b3114SHaojian Zhuang select IRQ_DOMAIN 588b1b3f49cSRussell King select NEED_MACH_GPIO_H 589788c9700SRussell King select PLAT_PXA 5900bd86961SHaojian Zhuang select SPARSE_IRQ 591788c9700SRussell King help 5922f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 593788c9700SRussell King 594c53c9cf6SAndrew Victorconfig ARCH_KS8695 595c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 59672880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 597c7e783d6SLinus Walleij select CLKSRC_MMIO 598b1b3f49cSRussell King select CPU_ARM922T 599c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 600b1b3f49cSRussell King select NEED_MACH_MEMORY_H 601c53c9cf6SAndrew Victor help 602c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 603c53c9cf6SAndrew Victor System-on-Chip devices. 604c53c9cf6SAndrew Victor 605788c9700SRussell Kingconfig ARCH_W90X900 606788c9700SRussell King bool "Nuvoton W90X900 CPU" 607c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6086d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6096fa5d5f7SRussell King select CLKSRC_MMIO 610b1b3f49cSRussell King select CPU_ARM926T 61158b5369eSwanzongshun select GENERIC_CLOCKEVENTS 612777f9bebSLennert Buytenhek help 613a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 614a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 615a8bc4eadSwanzongshun the ARM series product line, you can login the following 616a8bc4eadSwanzongshun link address to know more. 617a8bc4eadSwanzongshun 618a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 619a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 620585cf175STzachi Perelstein 62193e22567SRussell Kingconfig ARCH_LPC32XX 62293e22567SRussell King bool "NXP LPC32XX" 62393e22567SRussell King select ARCH_REQUIRE_GPIOLIB 62493e22567SRussell King select ARM_AMBA 6254073723aSRussell King select CLKDEV_LOOKUP 626234b6cedSRussell King select CLKSRC_MMIO 62793e22567SRussell King select CPU_ARM926T 62893e22567SRussell King select GENERIC_CLOCKEVENTS 62993e22567SRussell King select HAVE_IDE 63093e22567SRussell King select HAVE_PWM 63193e22567SRussell King select USB_ARCH_HAS_OHCI 63293e22567SRussell King select USE_OF 63393e22567SRussell King help 63493e22567SRussell King Support for the NXP LPC32XX family of processors 63593e22567SRussell King 636a62e9030Swanzongshunconfig ARCH_TEGRA 637a62e9030Swanzongshun bool "NVIDIA Tegra" 638b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 639c5f80065SErik Gilling select CLKDEV_LOOKUP 640c5f80065SErik Gilling select CLKSRC_MMIO 641b1b3f49cSRussell King select COMMON_CLK 642c5f80065SErik Gilling select GENERIC_CLOCKEVENTS 643c5f80065SErik Gilling select GENERIC_GPIO 644c5f80065SErik Gilling select HAVE_CLK 6453b55658aSDave Martin select HAVE_SMP 646ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 6472c95b7e0SStephen Warren select USE_OF 648c5f80065SErik Gilling help 649c5f80065SErik Gilling This enables support for NVIDIA Tegra based systems (Tegra APX, 650c5f80065SErik Gilling Tegra 6xx and Tegra 2 series). 651c5f80065SErik Gilling 6521da177e4SLinus Torvaldsconfig ARCH_PXA 6532c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 654a4f7e763SRussell King depends on MMU 65589c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 656b1b3f49cSRussell King select ARCH_MTD_XIP 657b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 658b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 659b1b3f49cSRussell King select AUTO_ZRELADDR 6606d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 661234b6cedSRussell King select CLKSRC_MMIO 662981d0f39SEric Miao select GENERIC_CLOCKEVENTS 663157d2644SHaojian Zhuang select GPIO_PXA 664b1b3f49cSRussell King select HAVE_IDE 665b1b3f49cSRussell King select MULTI_IRQ_HANDLER 666b1b3f49cSRussell King select NEED_MACH_GPIO_H 667bd5ce433SEric Miao select PLAT_PXA 6686ac6b817SHaojian Zhuang select SPARSE_IRQ 669f999b8bdSMartin Michlmayr help 6702c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6711da177e4SLinus Torvalds 672788c9700SRussell Kingconfig ARCH_MSM 673788c9700SRussell King bool "Qualcomm MSM" 674923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 675bd32344aSStephen Boyd select CLKDEV_LOOKUP 676b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 677b1b3f49cSRussell King select HAVE_CLK 67849cbe786SEric Miao help 6794b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6804b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6814b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6824b53eb4fSDaniel Walker stack and controls some vital subsystems 6834b53eb4fSDaniel Walker (clock and power control, etc). 68449cbe786SEric Miao 685c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 6866d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 6875e93c6b4SPaul Mundt select CLKDEV_LOOKUP 688b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 689b1b3f49cSRussell King select HAVE_CLK 690aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6913b55658aSDave Martin select HAVE_SMP 692ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 69360f1435cSMagnus Damm select MULTI_IRQ_HANDLER 6940cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 695b1b3f49cSRussell King select NO_IOPORT 696b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 697b1b3f49cSRussell King select SPARSE_IRQ 698c793c1b0SMagnus Damm help 6996d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 700c793c1b0SMagnus Damm 7011da177e4SLinus Torvaldsconfig ARCH_RPC 7021da177e4SLinus Torvalds bool "RiscPC" 7031da177e4SLinus Torvalds select ARCH_ACORN 704a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 70507f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 7065cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 707b1b3f49cSRussell King select FIQ 708d0ee9f40SArnd Bergmann select HAVE_IDE 709b1b3f49cSRussell King select HAVE_PATA_PLATFORM 710b1b3f49cSRussell King select ISA_DMA_API 711c334bc15SRob Herring select NEED_MACH_IO_H 7120cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 713b1b3f49cSRussell King select NO_IOPORT 7141da177e4SLinus Torvalds help 7151da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7161da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7171da177e4SLinus Torvalds 7181da177e4SLinus Torvaldsconfig ARCH_SA1100 7191da177e4SLinus Torvalds bool "SA1100-based" 72089c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 721b1b3f49cSRussell King select ARCH_MTD_XIP 7227444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 723b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 724b1b3f49cSRussell King select CLKDEV_LOOKUP 725b1b3f49cSRussell King select CLKSRC_MMIO 726b1b3f49cSRussell King select CPU_FREQ 727b1b3f49cSRussell King select CPU_SA1100 728b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 729d0ee9f40SArnd Bergmann select HAVE_IDE 730b1b3f49cSRussell King select ISA 73101464226SRob Herring select NEED_MACH_GPIO_H 7320cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 733375dec92SRussell King select SPARSE_IRQ 734f999b8bdSMartin Michlmayr help 735f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7361da177e4SLinus Torvalds 737b130d5c2SKukjin Kimconfig ARCH_S3C24XX 738b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7399d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 7405cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 741b1b3f49cSRussell King select CLKDEV_LOOKUP 742b1b3f49cSRussell King select GENERIC_GPIO 743b1b3f49cSRussell King select HAVE_CLK 74420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 745b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 746b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 74701464226SRob Herring select NEED_MACH_GPIO_H 748c334bc15SRob Herring select NEED_MACH_IO_H 7491da177e4SLinus Torvalds help 750b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 751b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 752b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 753b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 75463b1f51bSBen Dooks 755a08ab637SBen Dooksconfig ARCH_S3C64XX 756a08ab637SBen Dooks bool "Samsung S3C64XX" 75789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 75889f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 759b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 760b1b3f49cSRussell King select ARM_VIC 761b1b3f49cSRussell King select CLKDEV_LOOKUP 762b1b3f49cSRussell King select CPU_V6 763b1b3f49cSRussell King select HAVE_CLK 76420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 765c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 766b1b3f49cSRussell King select HAVE_TCM 76701464226SRob Herring select NEED_MACH_GPIO_H 768b1b3f49cSRussell King select NO_IOPORT 769b1b3f49cSRussell King select PLAT_SAMSUNG 770b1b3f49cSRussell King select S3C_DEV_NAND 771b1b3f49cSRussell King select S3C_GPIO_TRACK 772b1b3f49cSRussell King select SAMSUNG_CLKSRC 773b1b3f49cSRussell King select SAMSUNG_GPIOLIB_4BIT 774b1b3f49cSRussell King select SAMSUNG_IRQ_VIC_TIMER 775b1b3f49cSRussell King select USB_ARCH_HAS_OHCI 776a08ab637SBen Dooks help 777a08ab637SBen Dooks Samsung S3C64XX series based systems 778a08ab637SBen Dooks 77949b7a491SKukjin Kimconfig ARCH_S5P64X0 78049b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 781d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7820665ccc4SChanwoo Choi select CLKSRC_MMIO 783b1b3f49cSRussell King select CPU_V6 7849e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 785b1b3f49cSRussell King select GENERIC_GPIO 786b1b3f49cSRussell King select HAVE_CLK 78720676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 788b1b3f49cSRussell King select HAVE_S3C2410_WATCHDOG if WATCHDOG 789754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 79001464226SRob Herring select NEED_MACH_GPIO_H 791c4ffccddSKukjin Kim help 79249b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 79349b7a491SKukjin Kim SMDK6450. 794c4ffccddSKukjin Kim 795acc84707SMarek Szyprowskiconfig ARCH_S5PC100 796acc84707SMarek Szyprowski bool "Samsung S5PC100" 797b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 79829e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7995a7652f2SByungho Min select CPU_V7 800b1b3f49cSRussell King select GENERIC_GPIO 801b1b3f49cSRussell King select HAVE_CLK 80220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 803c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 804b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 80501464226SRob Herring select NEED_MACH_GPIO_H 8065a7652f2SByungho Min help 807acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8085a7652f2SByungho Min 809170f4e42SKukjin Kimconfig ARCH_S5PV210 810170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 811b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8120f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 813b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 814b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8150665ccc4SChanwoo Choi select CLKSRC_MMIO 816b1b3f49cSRussell King select CPU_V7 8179e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 818b1b3f49cSRussell King select GENERIC_GPIO 819b1b3f49cSRussell King select HAVE_CLK 82020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 821c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 822b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 82301464226SRob Herring select NEED_MACH_GPIO_H 8240cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 825170f4e42SKukjin Kim help 826170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 827170f4e42SKukjin Kim 82883014579SKukjin Kimconfig ARCH_EXYNOS 82993e22567SRussell King bool "Samsung EXYNOS" 830b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8310f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 832b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 833b1b3f49cSRussell King select CLKDEV_LOOKUP 834b1b3f49cSRussell King select CPU_V7 835b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 836cc0e72b8SChanghwan Youn select GENERIC_GPIO 837cc0e72b8SChanghwan Youn select HAVE_CLK 83820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 839c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 840b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 84101464226SRob Herring select NEED_MACH_GPIO_H 8420cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 843cc0e72b8SChanghwan Youn help 84483014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 845cc0e72b8SChanghwan Youn 8461da177e4SLinus Torvaldsconfig ARCH_SHARK 8471da177e4SLinus Torvalds bool "Shark" 848b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 849c750815eSRussell King select CPU_SA110 850f7e68bbfSRussell King select ISA 851f7e68bbfSRussell King select ISA_DMA 8520cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 853b1b3f49cSRussell King select PCI 854b1b3f49cSRussell King select ZONE_DMA 855f999b8bdSMartin Michlmayr help 856f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 857f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8581da177e4SLinus Torvalds 859d98aac75SLinus Walleijconfig ARCH_U300 860d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 861d98aac75SLinus Walleij depends on MMU 862b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 863d98aac75SLinus Walleij select ARM_AMBA 8645485c1e0SLinus Walleij select ARM_PATCH_PHYS_VIRT 865d98aac75SLinus Walleij select ARM_VIC 8666d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 867b1b3f49cSRussell King select CLKSRC_MMIO 86850667d63SLinus Walleij select COMMON_CLK 869b1b3f49cSRussell King select CPU_ARM926T 870b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 871d98aac75SLinus Walleij select GENERIC_GPIO 872b1b3f49cSRussell King select HAVE_TCM 873a4fe292fSLinus Walleij select SPARSE_IRQ 874d98aac75SLinus Walleij help 875d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 876d98aac75SLinus Walleij 877ccf50e23SRussell Kingconfig ARCH_U8500 878ccf50e23SRussell King bool "ST-Ericsson U8500 Series" 87967ae14fcSArnd Bergmann depends on MMU 8807c1a70e9SMartin Persson select ARCH_HAS_CPUFREQ 881b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 882b1b3f49cSRussell King select ARM_AMBA 883b1b3f49cSRussell King select CLKDEV_LOOKUP 884b1b3f49cSRussell King select CPU_V7 885b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 8863b55658aSDave Martin select HAVE_SMP 887ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 888ccf50e23SRussell King help 889ccf50e23SRussell King Support for ST-Ericsson's Ux500 architecture 890ccf50e23SRussell King 891ccf50e23SRussell Kingconfig ARCH_NOMADIK 892ccf50e23SRussell King bool "STMicroelectronics Nomadik" 893b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 894ccf50e23SRussell King select ARM_AMBA 895ccf50e23SRussell King select ARM_VIC 8964a31bd28SLinus Walleij select COMMON_CLK 897b1b3f49cSRussell King select CPU_ARM926T 898ccf50e23SRussell King select GENERIC_CLOCKEVENTS 899b1b3f49cSRussell King select MIGHT_HAVE_CACHE_L2X0 9000fa7be40SArnd Bergmann select PINCTRL 9012601ccfeSLinus Walleij select PINCTRL_STN8815 902ccf50e23SRussell King help 903ccf50e23SRussell King Support for the Nomadik platform by ST-Ericsson 904ccf50e23SRussell King 90593e22567SRussell Kingconfig PLAT_SPEAR 90693e22567SRussell King bool "ST SPEAr" 90793e22567SRussell King select ARCH_REQUIRE_GPIOLIB 90893e22567SRussell King select ARM_AMBA 90993e22567SRussell King select CLKDEV_LOOKUP 91093e22567SRussell King select CLKSRC_MMIO 91193e22567SRussell King select COMMON_CLK 91293e22567SRussell King select GENERIC_CLOCKEVENTS 91393e22567SRussell King select HAVE_CLK 91493e22567SRussell King help 91593e22567SRussell King Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 91693e22567SRussell King 9177c6337e2SKevin Hilmanconfig ARCH_DAVINCI 9187c6337e2SKevin Hilman bool "TI DaVinci" 919b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 920dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 9216d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 92220e9969bSDavid Brownell select GENERIC_ALLOCATOR 923b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 924dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 925b1b3f49cSRussell King select HAVE_IDE 92601464226SRob Herring select NEED_MACH_GPIO_H 927b1b3f49cSRussell King select ZONE_DMA 9287c6337e2SKevin Hilman help 9297c6337e2SKevin Hilman Support for TI's DaVinci platform. 9307c6337e2SKevin Hilman 9313b938be6SRussell Kingconfig ARCH_OMAP 9323b938be6SRussell King bool "TI OMAP" 93300a36698SArnd Bergmann depends on MMU 93489c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 935b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 936b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 937354a183fSRussell King - ARM Linux select CLKSRC_MMIO 93806cad098SKevin Hilman select GENERIC_CLOCKEVENTS 939b1b3f49cSRussell King select HAVE_CLK 94001464226SRob Herring select NEED_MACH_GPIO_H 9413b938be6SRussell King help 9426e457bb0SLennert Buytenhek Support for TI's OMAP platform (OMAP1/2/3/4). 9433b938be6SRussell King 94421f47fbcSAlexey Charkovconfig ARCH_VT8500 94521f47fbcSAlexey Charkov bool "VIA/WonderMedia 85xx" 94621f47fbcSAlexey Charkov select ARCH_HAS_CPUFREQ 94721f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 948e9a91de7STony Prisk select CLKDEV_LOOKUP 949b1b3f49cSRussell King select COMMON_CLK 950b1b3f49cSRussell King select CPU_ARM926T 951b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 952b1b3f49cSRussell King select GENERIC_GPIO 953b1b3f49cSRussell King select HAVE_CLK 954b1b3f49cSRussell King select USE_OF 95521f47fbcSAlexey Charkov help 95621f47fbcSAlexey Charkov Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. 95702c981c0SBinghua Duan 958b85a3ef4SJohn Linnconfig ARCH_ZYNQ 959b85a3ef4SJohn Linn bool "Xilinx Zynq ARM Cortex A9 Platform" 960b1b3f49cSRussell King select ARM_AMBA 961b1b3f49cSRussell King select ARM_GIC 962b1b3f49cSRussell King select CLKDEV_LOOKUP 96302c981c0SBinghua Duan select CPU_V7 96402c981c0SBinghua Duan select GENERIC_CLOCKEVENTS 965b85a3ef4SJohn Linn select ICST 966ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 96702c981c0SBinghua Duan select USE_OF 96802c981c0SBinghua Duan help 969b85a3ef4SJohn Linn Support for Xilinx Zynq ARM Cortex A9 Platform 9701da177e4SLinus Torvaldsendchoice 9711da177e4SLinus Torvalds 972387798b3SRob Herringmenu "Multiple platform selection" 973387798b3SRob Herring depends on ARCH_MULTIPLATFORM 974387798b3SRob Herring 975387798b3SRob Herringcomment "CPU Core family selection" 976387798b3SRob Herring 977387798b3SRob Herringconfig ARCH_MULTI_V4 978387798b3SRob Herring bool "ARMv4 based platforms (FA526, StrongARM)" 979387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 980b1b3f49cSRussell King select ARCH_MULTI_V4_V5 981387798b3SRob Herring 982387798b3SRob Herringconfig ARCH_MULTI_V4T 983387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 984387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 985b1b3f49cSRussell King select ARCH_MULTI_V4_V5 986387798b3SRob Herring 987387798b3SRob Herringconfig ARCH_MULTI_V5 988387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 989387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 990b1b3f49cSRussell King select ARCH_MULTI_V4_V5 991387798b3SRob Herring 992387798b3SRob Herringconfig ARCH_MULTI_V4_V5 993387798b3SRob Herring bool 994387798b3SRob Herring 995387798b3SRob Herringconfig ARCH_MULTI_V6 996387798b3SRob Herring bool "ARMv6 based platforms (ARM11, Scorpion, ...)" 997387798b3SRob Herring select ARCH_MULTI_V6_V7 998b1b3f49cSRussell King select CPU_V6 999387798b3SRob Herring 1000387798b3SRob Herringconfig ARCH_MULTI_V7 1001387798b3SRob Herring bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)" 1002387798b3SRob Herring default y 1003387798b3SRob Herring select ARCH_MULTI_V6_V7 1004b1b3f49cSRussell King select ARCH_VEXPRESS 1005b1b3f49cSRussell King select CPU_V7 1006387798b3SRob Herring 1007387798b3SRob Herringconfig ARCH_MULTI_V6_V7 1008387798b3SRob Herring bool 1009387798b3SRob Herring 1010387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 1011387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 1012387798b3SRob Herring select ARCH_MULTI_V5 1013387798b3SRob Herring 1014387798b3SRob Herringendmenu 1015387798b3SRob Herring 1016ccf50e23SRussell King# 1017ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 1018ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 1019ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 1020ccf50e23SRussell King# 10213e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 10223e93a22bSGregory CLEMENT 102395b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 102495b8f20fSRussell King 10251da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 10261da177e4SLinus Torvalds 1027d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 1028d94f944eSAnton Vorontsov 102995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 103095b8f20fSRussell King 103195b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 103295b8f20fSRussell King 1033e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 1034e7736d47SLennert Buytenhek 10351da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 10361da177e4SLinus Torvalds 103759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 103859d3a193SPaulius Zaleckas 103995b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 104095b8f20fSRussell King 1041387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 1042387798b3SRob Herring 10431da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 10441da177e4SLinus Torvalds 10453f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 10463f7e5815SLennert Buytenhek 10473f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 10481da177e4SLinus Torvalds 1049285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 1050285f5fa7SDan Williams 10511da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 10521da177e4SLinus Torvalds 105395b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 105495b8f20fSRussell King 105595b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 105695b8f20fSRussell King 105795b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 105895b8f20fSRussell King 1059794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 1060794d15b2SStanislav Samsonov 1061*3995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 10621da177e4SLinus Torvalds 10631d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 10641d3f33d5SShawn Guo 106595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 106649cbe786SEric Miao 106795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 106895b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig" 106995b8f20fSRussell King 1070d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1071d48af15eSTony Lindgren 1072d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10731da177e4SLinus Torvalds 10741dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10751dbae815STony Lindgren 10769dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1077585cf175STzachi Perelstein 1078387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 1079387798b3SRob Herring 108095b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 108195b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10821da177e4SLinus Torvalds 108395b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 108495b8f20fSRussell King 108595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 108695b8f20fSRussell King 108795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1088edabd38eSSaeed Bishara 1089cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1090a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig" 1091a21765a7SBen Dooks 1092387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 1093387798b3SRob Herring 1094cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig" 1095a21765a7SBen Dooks 109685fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 1097b130d5c2SKukjin Kimif ARCH_S3C24XX 1098a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig" 1099a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig" 1100a21765a7SBen Dooksendif 11011da177e4SLinus Torvalds 1102a08ab637SBen Dooksif ARCH_S3C64XX 1103431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1104a08ab637SBen Dooksendif 1105a08ab637SBen Dooks 110649b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1107c4ffccddSKukjin Kim 11085a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 11095a7652f2SByungho Min 1110170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1111170f4e42SKukjin Kim 111283014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1113cc0e72b8SChanghwan Youn 1114882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 11151da177e4SLinus Torvalds 1116156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 1117156a0997SBarry Song 1118c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1119c5f80065SErik Gilling 112095b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 11211da177e4SLinus Torvalds 112295b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 11231da177e4SLinus Torvalds 11241da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 11251da177e4SLinus Torvalds 1126ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1127420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1128ceade897SRussell King 11297ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 11307ec80ddfSwanzongshun 11311da177e4SLinus Torvalds# Definitions to make life easier 11321da177e4SLinus Torvaldsconfig ARCH_ACORN 11331da177e4SLinus Torvalds bool 11341da177e4SLinus Torvalds 11357ae1f7ecSLennert Buytenhekconfig PLAT_IOP 11367ae1f7ecSLennert Buytenhek bool 1137469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 11387ae1f7ecSLennert Buytenhek 113969b02f6aSLennert Buytenhekconfig PLAT_ORION 114069b02f6aSLennert Buytenhek bool 1141bfe45e0bSRussell King select CLKSRC_MMIO 1142b1b3f49cSRussell King select COMMON_CLK 1143dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1144278b45b0SAndrew Lunn select IRQ_DOMAIN 114569b02f6aSLennert Buytenhek 1146abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1147abcda1dcSThomas Petazzoni bool 1148abcda1dcSThomas Petazzoni select PLAT_ORION 1149abcda1dcSThomas Petazzoni 1150bd5ce433SEric Miaoconfig PLAT_PXA 1151bd5ce433SEric Miao bool 1152bd5ce433SEric Miao 1153f4b8b319SRussell Kingconfig PLAT_VERSATILE 1154f4b8b319SRussell King bool 1155f4b8b319SRussell King 1156e3887714SRussell Kingconfig ARM_TIMER_SP804 1157e3887714SRussell King bool 1158bfe45e0bSRussell King select CLKSRC_MMIO 1159a7bf6162SRob Herring select HAVE_SCHED_CLOCK 1160e3887714SRussell King 11611da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11621da177e4SLinus Torvalds 1163958cab0fSRussell Kingconfig ARM_NR_BANKS 1164958cab0fSRussell King int 1165958cab0fSRussell King default 16 if ARCH_EP93XX 1166958cab0fSRussell King default 8 1167958cab0fSRussell King 1168afe4b25eSLennert Buytenhekconfig IWMMXT 1169afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1170ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1171ef6c8445SHaojian Zhuang default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP 1172afe4b25eSLennert Buytenhek help 1173afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1174afe4b25eSLennert Buytenhek running on a CPU that supports it. 1175afe4b25eSLennert Buytenhek 11761da177e4SLinus Torvaldsconfig XSCALE_PMU 11771da177e4SLinus Torvalds bool 1178bfc994b5SPaul Bolle depends on CPU_XSCALE 11791da177e4SLinus Torvalds default y 11801da177e4SLinus Torvalds 118152108641Seric miaoconfig MULTI_IRQ_HANDLER 118252108641Seric miao bool 118352108641Seric miao help 118452108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 118552108641Seric miao 11863b93e7b0SHyok S. Choiif !MMU 11873b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11883b93e7b0SHyok S. Choiendif 11893b93e7b0SHyok S. Choi 1190f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1191f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1192f0c4b8d6SWill Deacon depends on CPU_V6 1193f0c4b8d6SWill Deacon help 1194f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1195f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1196f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1197f0c4b8d6SWill Deacon causing the faulting task to livelock. 1198f0c4b8d6SWill Deacon 11999cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 12009cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1201e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 12029cba3cccSCatalin Marinas help 12039cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 12049cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 12059cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 12069cba3cccSCatalin Marinas recommended workaround. 12079cba3cccSCatalin Marinas 12087ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 12097ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 12107ce236fcSCatalin Marinas depends on CPU_V7 12117ce236fcSCatalin Marinas help 12127ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 12137ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 12147ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 12157ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 12167ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 12177ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 12187ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 12197ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 12207ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 12217ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 12227ce236fcSCatalin Marinas available in non-secure mode. 12237ce236fcSCatalin Marinas 1224855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1225855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1226855c551fSCatalin Marinas depends on CPU_V7 1227855c551fSCatalin Marinas help 1228855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1229855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1230855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1231855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1232855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1233855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1234855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1235855c551fSCatalin Marinas register may not be available in non-secure mode. 1236855c551fSCatalin Marinas 12370516e464SCatalin Marinasconfig ARM_ERRATA_460075 12380516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 12390516e464SCatalin Marinas depends on CPU_V7 12400516e464SCatalin Marinas help 12410516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 12420516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 12430516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 12440516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 12450516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 12460516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 12470516e464SCatalin Marinas may not be available in non-secure mode. 12480516e464SCatalin Marinas 12499f05027cSWill Deaconconfig ARM_ERRATA_742230 12509f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12519f05027cSWill Deacon depends on CPU_V7 && SMP 12529f05027cSWill Deacon help 12539f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12549f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12559f05027cSWill Deacon between two write operations may not ensure the correct visibility 12569f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12579f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12589f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12599f05027cSWill Deacon the two writes. 12609f05027cSWill Deacon 1261a672e99bSWill Deaconconfig ARM_ERRATA_742231 1262a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1263a672e99bSWill Deacon depends on CPU_V7 && SMP 1264a672e99bSWill Deacon help 1265a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1266a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1267a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1268a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1269a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1270a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1271a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1272a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1273a672e99bSWill Deacon capabilities of the processor. 1274a672e99bSWill Deacon 12759e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1276fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12772839e06cSSantosh Shilimkar depends on CACHE_L2X0 12789e65582aSSantosh Shilimkar help 12799e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12809e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12819e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12829e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12839e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12849e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12859e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12862839e06cSSantosh Shilimkar invalidated as a result of these operations. 1287cdf357f1SWill Deacon 1288cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1289cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1290e66dc745SDave Martin depends on CPU_V7 1291cdf357f1SWill Deacon help 1292cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1293cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1294cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1295cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1296cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1297cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1298cdf357f1SWill Deacon entries regardless of the ASID. 1299475d92fcSWill Deacon 13001f0090a1SRussell Kingconfig PL310_ERRATA_727915 1301fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 13021f0090a1SRussell King depends on CACHE_L2X0 13031f0090a1SRussell King help 13041f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 13051f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 13061f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 13071f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 13081f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 13091f0090a1SRussell King Invalidate by Way operation. 13101f0090a1SRussell King 1311475d92fcSWill Deaconconfig ARM_ERRATA_743622 1312475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1313475d92fcSWill Deacon depends on CPU_V7 1314475d92fcSWill Deacon help 1315475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1316efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1317475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1318475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1319475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1320475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1321475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1322475d92fcSWill Deacon processor. 1323475d92fcSWill Deacon 13249a27c27cSWill Deaconconfig ARM_ERRATA_751472 13259a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1326ba90c516SDave Martin depends on CPU_V7 13279a27c27cSWill Deacon help 13289a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 13299a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 13309a27c27cSWill Deacon completion of a following broadcasted operation if the second 13319a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 13329a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 13339a27c27cSWill Deacon 1334fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1335fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1336885028e4SSrinidhi Kasagar depends on CACHE_PL310 1337885028e4SSrinidhi Kasagar help 1338885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1339885028e4SSrinidhi Kasagar 1340885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1341885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1342885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1343885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1344885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1345885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1346885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1347885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1348885028e4SSrinidhi Kasagar 1349fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1350fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1351fcbdc5feSWill Deacon depends on CPU_V7 1352fcbdc5feSWill Deacon help 1353fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1354fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1355fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1356fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1357fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1358fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1359fcbdc5feSWill Deacon 13605dab26afSWill Deaconconfig ARM_ERRATA_754327 13615dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13625dab26afSWill Deacon depends on CPU_V7 && SMP 13635dab26afSWill Deacon help 13645dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13655dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13665dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13675dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13685dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13695dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13705dab26afSWill Deacon 1371145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1372145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1373145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1374145e10e1SCatalin Marinas help 1375145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1376145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1377145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1378145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1379145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1380145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1381145e10e1SCatalin Marinas is not affected. 1382145e10e1SCatalin Marinas 1383f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1384f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1385f630c1bdSWill Deacon depends on CPU_V7 && SMP 1386f630c1bdSWill Deacon help 1387f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1388f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1389f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1390f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1391f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1392f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1393f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1394f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1395f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1396f630c1bdSWill Deacon 139711ed0ba1SWill Deaconconfig PL310_ERRATA_769419 139811ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 139911ed0ba1SWill Deacon depends on CACHE_L2X0 140011ed0ba1SWill Deacon help 140111ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 140211ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 140311ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 140411ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 140511ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 140611ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 140711ed0ba1SWill Deacon explicitly. 140811ed0ba1SWill Deacon 14097253b85cSSimon Hormanconfig ARM_ERRATA_775420 14107253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 14117253b85cSSimon Horman depends on CPU_V7 14127253b85cSSimon Horman help 14137253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 14147253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 14157253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 14167253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 14177253b85cSSimon Horman an abort may occur on cache maintenance. 14187253b85cSSimon Horman 14191da177e4SLinus Torvaldsendmenu 14201da177e4SLinus Torvalds 14211da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 14221da177e4SLinus Torvalds 14231da177e4SLinus Torvaldsmenu "Bus support" 14241da177e4SLinus Torvalds 14251da177e4SLinus Torvaldsconfig ARM_AMBA 14261da177e4SLinus Torvalds bool 14271da177e4SLinus Torvalds 14281da177e4SLinus Torvaldsconfig ISA 14291da177e4SLinus Torvalds bool 14301da177e4SLinus Torvalds help 14311da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 14321da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 14331da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 14341da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 14351da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 14361da177e4SLinus Torvalds 1437065909b9SRussell King# Select ISA DMA controller support 14381da177e4SLinus Torvaldsconfig ISA_DMA 14391da177e4SLinus Torvalds bool 1440065909b9SRussell King select ISA_DMA_API 14411da177e4SLinus Torvalds 1442065909b9SRussell King# Select ISA DMA interface 14435cae841bSAl Viroconfig ISA_DMA_API 14445cae841bSAl Viro bool 14455cae841bSAl Viro 14461da177e4SLinus Torvaldsconfig PCI 14470b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14481da177e4SLinus Torvalds help 14491da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14501da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14511da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14521da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14531da177e4SLinus Torvalds 145452882173SAnton Vorontsovconfig PCI_DOMAINS 145552882173SAnton Vorontsov bool 145652882173SAnton Vorontsov depends on PCI 145752882173SAnton Vorontsov 1458b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1459b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1460b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1461b080ac8aSMarcelo Roberto Jimenez help 1462b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1463b080ac8aSMarcelo Roberto Jimenez 146436e23590SMatthew Wilcoxconfig PCI_SYSCALL 146536e23590SMatthew Wilcox def_bool PCI 146636e23590SMatthew Wilcox 14671da177e4SLinus Torvalds# Select the host bridge type 14681da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 14691da177e4SLinus Torvalds bool 14701da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 14711da177e4SLinus Torvalds default y 14721da177e4SLinus Torvalds 1473a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1474a0113a99SMike Rapoport bool 1475a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1476a0113a99SMike Rapoport default y 1477a0113a99SMike Rapoport select DMABOUNCE 1478a0113a99SMike Rapoport 14791da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14801da177e4SLinus Torvalds 14811da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14821da177e4SLinus Torvalds 14831da177e4SLinus Torvaldsendmenu 14841da177e4SLinus Torvalds 14851da177e4SLinus Torvaldsmenu "Kernel Features" 14861da177e4SLinus Torvalds 14873b55658aSDave Martinconfig HAVE_SMP 14883b55658aSDave Martin bool 14893b55658aSDave Martin help 14903b55658aSDave Martin This option should be selected by machines which have an SMP- 14913b55658aSDave Martin capable CPU. 14923b55658aSDave Martin 14933b55658aSDave Martin The only effect of this option is to make the SMP-related 14943b55658aSDave Martin options available to the user for configuration. 14953b55658aSDave Martin 14961da177e4SLinus Torvaldsconfig SMP 1497bb2d8130SRussell King bool "Symmetric Multi-Processing" 1498fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1499bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 15003b55658aSDave Martin depends on HAVE_SMP 15019934ebb8SArnd Bergmann depends on MMU 150289c3dedfSDaniel Walker select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 1503b1b3f49cSRussell King select USE_GENERIC_SMP_HELPERS 15041da177e4SLinus Torvalds help 15051da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 15061da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 15071da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 15081da177e4SLinus Torvalds 15091da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 15101da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 15111da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 15121da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 15131da177e4SLinus Torvalds run faster if you say N here. 15141da177e4SLinus Torvalds 1515395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 15161da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 151750a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 15181da177e4SLinus Torvalds 15191da177e4SLinus Torvalds If you don't know what to do here, say N. 15201da177e4SLinus Torvalds 1521f00ec48fSRussell Kingconfig SMP_ON_UP 1522f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1523f00ec48fSRussell King depends on EXPERIMENTAL 15244d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1525f00ec48fSRussell King default y 1526f00ec48fSRussell King help 1527f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1528f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1529f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1530f00ec48fSRussell King savings. 1531f00ec48fSRussell King 1532f00ec48fSRussell King If you don't know what to do here, say Y. 1533f00ec48fSRussell King 1534c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1535c9018aabSVincent Guittot bool "Support cpu topology definition" 1536c9018aabSVincent Guittot depends on SMP && CPU_V7 1537c9018aabSVincent Guittot default y 1538c9018aabSVincent Guittot help 1539c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1540c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1541c9018aabSVincent Guittot topology of an ARM System. 1542c9018aabSVincent Guittot 1543c9018aabSVincent Guittotconfig SCHED_MC 1544c9018aabSVincent Guittot bool "Multi-core scheduler support" 1545c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1546c9018aabSVincent Guittot help 1547c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1548c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1549c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1550c9018aabSVincent Guittot 1551c9018aabSVincent Guittotconfig SCHED_SMT 1552c9018aabSVincent Guittot bool "SMT scheduler support" 1553c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1554c9018aabSVincent Guittot help 1555c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1556c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1557c9018aabSVincent Guittot places. If unsure say N here. 1558c9018aabSVincent Guittot 1559a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1560a8cbcd92SRussell King bool 1561a8cbcd92SRussell King help 1562a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1563a8cbcd92SRussell King 1564022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER 1565022c03a2SMarc Zyngier bool "Architected timer support" 1566022c03a2SMarc Zyngier depends on CPU_V7 1567022c03a2SMarc Zyngier help 1568022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1569022c03a2SMarc Zyngier 1570f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1571f32f4ce2SRussell King bool 1572f32f4ce2SRussell King depends on SMP 1573f32f4ce2SRussell King help 1574f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1575f32f4ce2SRussell King 15768d5796d2SLennert Buytenhekchoice 15778d5796d2SLennert Buytenhek prompt "Memory split" 15788d5796d2SLennert Buytenhek default VMSPLIT_3G 15798d5796d2SLennert Buytenhek help 15808d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15818d5796d2SLennert Buytenhek 15828d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15838d5796d2SLennert Buytenhek option alone! 15848d5796d2SLennert Buytenhek 15858d5796d2SLennert Buytenhek config VMSPLIT_3G 15868d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 15878d5796d2SLennert Buytenhek config VMSPLIT_2G 15888d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 15898d5796d2SLennert Buytenhek config VMSPLIT_1G 15908d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 15918d5796d2SLennert Buytenhekendchoice 15928d5796d2SLennert Buytenhek 15938d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15948d5796d2SLennert Buytenhek hex 15958d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15968d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15978d5796d2SLennert Buytenhek default 0xC0000000 15988d5796d2SLennert Buytenhek 15991da177e4SLinus Torvaldsconfig NR_CPUS 16001da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 16011da177e4SLinus Torvalds range 2 32 16021da177e4SLinus Torvalds depends on SMP 16031da177e4SLinus Torvalds default "4" 16041da177e4SLinus Torvalds 1605a054a811SRussell Kingconfig HOTPLUG_CPU 1606a054a811SRussell King bool "Support for hot-pluggable CPUs (EXPERIMENTAL)" 1607a054a811SRussell King depends on SMP && HOTPLUG && EXPERIMENTAL 1608a054a811SRussell King help 1609a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1610a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1611a054a811SRussell King 161237ee16aeSRussell Kingconfig LOCAL_TIMERS 161337ee16aeSRussell King bool "Use local timer interrupts" 1614971acb9bSRussell King depends on SMP 161537ee16aeSRussell King default y 161630d8beadSChanghwan Youn select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 161737ee16aeSRussell King help 161837ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 161937ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 162037ee16aeSRussell King accounting to be spread across the timer interval, preventing a 162137ee16aeSRussell King "thundering herd" at every timer tick. 162237ee16aeSRussell King 162344986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 162444986ab0SPeter De Schrijver (NVIDIA) int 16253dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 162670227a45SPhilippe Langlais default 355 if ARCH_U8500 16279a01ec30SPaul Parsons default 264 if MACH_H4700 162839f47d9fSTarun Kanti DebBarma default 512 if SOC_OMAP5 1629e9a91de7STony Prisk default 288 if ARCH_VT8500 163044986ab0SPeter De Schrijver (NVIDIA) default 0 163144986ab0SPeter De Schrijver (NVIDIA) help 163244986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 163344986ab0SPeter De Schrijver (NVIDIA) 163444986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 163544986ab0SPeter De Schrijver (NVIDIA) 1636d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 16371da177e4SLinus Torvalds 1638f8065813SRussell Kingconfig HZ 1639f8065813SRussell King int 1640b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1641a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 1642bfe65704SRussell King default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER 16435248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 16445da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1645f8065813SRussell King default 100 1646f8065813SRussell King 164716c79651SCatalin Marinasconfig THUMB2_KERNEL 16484a50bfe3SRussell King bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)" 1649e399b1a4SRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL 165016c79651SCatalin Marinas select AEABI 165116c79651SCatalin Marinas select ARM_ASM_UNIFIED 165289bace65SArnd Bergmann select ARM_UNWIND 165316c79651SCatalin Marinas help 165416c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 165516c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 165616c79651SCatalin Marinas ARM-Thumb syntax is needed. 165716c79651SCatalin Marinas 165816c79651SCatalin Marinas If unsure, say N. 165916c79651SCatalin Marinas 16606f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 16616f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16626f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16636f685c5cSDave Martin default y 16646f685c5cSDave Martin help 16656f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16666f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16676f685c5cSDave Martin branch instructions. 16686f685c5cSDave Martin 16696f685c5cSDave Martin This is a problem, because there's no guarantee the final 16706f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16716f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16726f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16736f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16746f685c5cSDave Martin support. 16756f685c5cSDave Martin 16766f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16776f685c5cSDave Martin relocation" error when loading some modules. 16786f685c5cSDave Martin 16796f685c5cSDave Martin Until fixed tools are available, passing 16806f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16816f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16826f685c5cSDave Martin stack usage in some cases. 16836f685c5cSDave Martin 16846f685c5cSDave Martin The problem is described in more detail at: 16856f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16866f685c5cSDave Martin 16876f685c5cSDave Martin Only Thumb-2 kernels are affected. 16886f685c5cSDave Martin 16896f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16906f685c5cSDave Martin 16910becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16920becb088SCatalin Marinas bool 16930becb088SCatalin Marinas 1694704bdda0SNicolas Pitreconfig AEABI 1695704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1696704bdda0SNicolas Pitre help 1697704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1698704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1699704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1700704bdda0SNicolas Pitre 1701704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1702704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1703704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1704704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1705704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1706704bdda0SNicolas Pitre 1707704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1708704bdda0SNicolas Pitre 17096c90c872SNicolas Pitreconfig OABI_COMPAT 1710a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 17119bc433a1SDave Martin depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL 17126c90c872SNicolas Pitre default y 17136c90c872SNicolas Pitre help 17146c90c872SNicolas Pitre This option preserves the old syscall interface along with the 17156c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 17166c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 17176c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 17186c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 17196c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 17206c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 17216c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 17226c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 17236c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 17246c90c872SNicolas Pitre at all). If in doubt say Y. 17256c90c872SNicolas Pitre 1726eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1727e80d6a24SMel Gorman bool 1728e80d6a24SMel Gorman 172905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 173005944d74SRussell King bool 173105944d74SRussell King 173207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 173307a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 173407a2f737SRussell King 173505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1736be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1737c80d79d7SYasunori Goto 17387b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 17397b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 17407b7bf499SWill Deacon 1741053a96caSNicolas Pitreconfig HIGHMEM 1742e8db89a2SRussell King bool "High Memory Support" 1743e8db89a2SRussell King depends on MMU 1744053a96caSNicolas Pitre help 1745053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1746053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1747053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1748053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1749053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1750053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1751053a96caSNicolas Pitre 1752053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1753053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1754053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1755053a96caSNicolas Pitre 1756053a96caSNicolas Pitre If unsure, say n. 1757053a96caSNicolas Pitre 175865cec8e3SRussell Kingconfig HIGHPTE 175965cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 176065cec8e3SRussell King depends on HIGHMEM 176165cec8e3SRussell King 17621b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17631b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1764f0d1bc47SWill Deacon depends on PERF_EVENTS 17651b8873a0SJamie Iles default y 17661b8873a0SJamie Iles help 17671b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17681b8873a0SJamie Iles disabled, perf events will use software events only. 17691b8873a0SJamie Iles 17703f22ab27SDave Hansensource "mm/Kconfig" 17713f22ab27SDave Hansen 1772c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1773c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1774c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1775898f08e1SYegor Yefremov default "12" if SOC_AM33XX 1776c1b2d970SMagnus Damm default "9" if SA1111 1777c1b2d970SMagnus Damm default "11" 1778c1b2d970SMagnus Damm help 1779c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1780c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1781c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1782c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1783c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1784c1b2d970SMagnus Damm increase this value. 1785c1b2d970SMagnus Damm 1786c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1787c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1788c1b2d970SMagnus Damm 17891da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17901da177e4SLinus Torvalds bool 1791f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17921da177e4SLinus Torvalds default y if !ARCH_EBSA110 1793e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17941da177e4SLinus Torvalds help 17951da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17961da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17971da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17981da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17991da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18001da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18011da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18021da177e4SLinus Torvalds 180339ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 180438ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 180538ef2ad5SLinus Walleij depends on MMU 180639ec58f3SLennert Buytenhek default y if CPU_FEROCEON 180739ec58f3SLennert Buytenhek help 180839ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 180939ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 181039ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 181139ec58f3SLennert Buytenhek 181239ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 181339ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 181439ec58f3SLennert Buytenhek such copy operations with large buffers. 181539ec58f3SLennert Buytenhek 181639ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 181739ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 181839ec58f3SLennert Buytenhek 181970c70d97SNicolas Pitreconfig SECCOMP 182070c70d97SNicolas Pitre bool 182170c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 182270c70d97SNicolas Pitre ---help--- 182370c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 182470c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 182570c70d97SNicolas Pitre execution. By using pipes or other transports made available to 182670c70d97SNicolas Pitre the process as file descriptors supporting the read/write 182770c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 182870c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 182970c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 183070c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 183170c70d97SNicolas Pitre defined by each seccomp mode. 183270c70d97SNicolas Pitre 1833c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1834c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 18354a50bfe3SRussell King depends on EXPERIMENTAL 1836c743f380SNicolas Pitre help 1837c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1838c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1839c743f380SNicolas Pitre the stack just before the return address, and validates 1840c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1841c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1842c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1843c743f380SNicolas Pitre neutralized via a kernel panic. 1844c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1845c743f380SNicolas Pitre 1846eff8d644SStefano Stabelliniconfig XEN_DOM0 1847eff8d644SStefano Stabellini def_bool y 1848eff8d644SStefano Stabellini depends on XEN 1849eff8d644SStefano Stabellini 1850eff8d644SStefano Stabelliniconfig XEN 1851eff8d644SStefano Stabellini bool "Xen guest support on ARM (EXPERIMENTAL)" 1852eff8d644SStefano Stabellini depends on EXPERIMENTAL && ARM && OF 1853eff8d644SStefano Stabellini help 1854eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1855eff8d644SStefano Stabellini 18561da177e4SLinus Torvaldsendmenu 18571da177e4SLinus Torvalds 18581da177e4SLinus Torvaldsmenu "Boot options" 18591da177e4SLinus Torvalds 18609eb8f674SGrant Likelyconfig USE_OF 18619eb8f674SGrant Likely bool "Flattened Device Tree support" 1862b1b3f49cSRussell King select IRQ_DOMAIN 18639eb8f674SGrant Likely select OF 18649eb8f674SGrant Likely select OF_EARLY_FLATTREE 18659eb8f674SGrant Likely help 18669eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18679eb8f674SGrant Likely 1868bd51e2f5SNicolas Pitreconfig ATAGS 1869bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1870bd51e2f5SNicolas Pitre default y 1871bd51e2f5SNicolas Pitre help 1872bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1873bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1874bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1875bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1876bd51e2f5SNicolas Pitre leave this to y. 1877bd51e2f5SNicolas Pitre 1878bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1879bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1880bd51e2f5SNicolas Pitre depends on ATAGS 1881bd51e2f5SNicolas Pitre help 1882bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1883bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1884bd51e2f5SNicolas Pitre 18851da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18861da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18871da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18881da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18891da177e4SLinus Torvalds default "0" 18901da177e4SLinus Torvalds help 18911da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18921da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18931da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18941da177e4SLinus Torvalds value in their defconfig file. 18951da177e4SLinus Torvalds 18961da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18971da177e4SLinus Torvalds 18981da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18991da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 19001da177e4SLinus Torvalds default "0" 19011da177e4SLinus Torvalds help 1902f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1903f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1904f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1905f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1906f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1907f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19081da177e4SLinus Torvalds 19091da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19101da177e4SLinus Torvalds 19111da177e4SLinus Torvaldsconfig ZBOOT_ROM 19121da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19131da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 19141da177e4SLinus Torvalds help 19151da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19161da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19171da177e4SLinus Torvalds 1918090ab3ffSSimon Hormanchoice 1919090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1920090ab3ffSSimon Horman depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL 1921090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1922090ab3ffSSimon Horman help 1923090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 192459bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1925090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1926090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 192759bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1928090ab3ffSSimon Horman rest the kernel image to RAM. 1929090ab3ffSSimon Horman 1930090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1931090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1932090ab3ffSSimon Horman help 1933090ab3ffSSimon Horman Do not load image from SD or MMC 1934090ab3ffSSimon Horman 1935f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1936f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1937f45b1149SSimon Horman help 1938090ab3ffSSimon Horman Load image from MMCIF hardware block. 1939090ab3ffSSimon Horman 1940090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1941090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1942090ab3ffSSimon Horman help 1943090ab3ffSSimon Horman Load image from SDHI hardware block 1944090ab3ffSSimon Horman 1945090ab3ffSSimon Hormanendchoice 1946f45b1149SSimon Horman 1947e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1948e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1949e2a6a3aaSJohn Bonesio depends on OF && !ZBOOT_ROM && EXPERIMENTAL 1950e2a6a3aaSJohn Bonesio help 1951e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1952e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1953e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1954e2a6a3aaSJohn Bonesio 1955e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1956e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1957e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1958e2a6a3aaSJohn Bonesio 1959e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1960e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1961e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1962e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1963e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1964e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1965e2a6a3aaSJohn Bonesio to this option. 1966e2a6a3aaSJohn Bonesio 1967b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1968b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1969b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1970b90b9a38SNicolas Pitre help 1971b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1972b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1973b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1974b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1975b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1976b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1977b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1978b90b9a38SNicolas Pitre 1979d0f34a11SGenoud Richardchoice 1980d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1981d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1982d0f34a11SGenoud Richard 1983d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1984d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1985d0f34a11SGenoud Richard help 1986d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1987d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1988d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1989d0f34a11SGenoud Richard 1990d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1991d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1992d0f34a11SGenoud Richard help 1993d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1994d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1995d0f34a11SGenoud Richard 1996d0f34a11SGenoud Richardendchoice 1997d0f34a11SGenoud Richard 19981da177e4SLinus Torvaldsconfig CMDLINE 19991da177e4SLinus Torvalds string "Default kernel command string" 20001da177e4SLinus Torvalds default "" 20011da177e4SLinus Torvalds help 20021da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 20031da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 20041da177e4SLinus Torvalds architectures, you should supply some command-line options at build 20051da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 20061da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 20071da177e4SLinus Torvalds 20084394c124SVictor Boiviechoice 20094394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 20104394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 2011bd51e2f5SNicolas Pitre depends on ATAGS 20124394c124SVictor Boivie 20134394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 20144394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 20154394c124SVictor Boivie help 20164394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 20174394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 20184394c124SVictor Boivie string provided in CMDLINE will be used. 20194394c124SVictor Boivie 20204394c124SVictor Boivieconfig CMDLINE_EXTEND 20214394c124SVictor Boivie bool "Extend bootloader kernel arguments" 20224394c124SVictor Boivie help 20234394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20244394c124SVictor Boivie appended to the default kernel command string. 20254394c124SVictor Boivie 202692d2040dSAlexander Hollerconfig CMDLINE_FORCE 202792d2040dSAlexander Holler bool "Always use the default kernel command string" 202892d2040dSAlexander Holler help 202992d2040dSAlexander Holler Always use the default kernel command string, even if the boot 203092d2040dSAlexander Holler loader passes other arguments to the kernel. 203192d2040dSAlexander Holler This is useful if you cannot or don't want to change the 203292d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 20334394c124SVictor Boivieendchoice 203492d2040dSAlexander Holler 20351da177e4SLinus Torvaldsconfig XIP_KERNEL 20361da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 2037387798b3SRob Herring depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 20381da177e4SLinus Torvalds help 20391da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20401da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20411da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20421da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20431da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20441da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20451da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20461da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20471da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20481da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20491da177e4SLinus Torvalds 20501da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20511da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20521da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20531da177e4SLinus Torvalds 20541da177e4SLinus Torvalds If unsure, say N. 20551da177e4SLinus Torvalds 20561da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20571da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20581da177e4SLinus Torvalds depends on XIP_KERNEL 20591da177e4SLinus Torvalds default "0x00080000" 20601da177e4SLinus Torvalds help 20611da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20621da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20631da177e4SLinus Torvalds own flash usage. 20641da177e4SLinus Torvalds 2065c587e4a6SRichard Purdieconfig KEXEC 2066c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 206702b73e2eSWill Deacon depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU) 2068c587e4a6SRichard Purdie help 2069c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2070c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 207101dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2072c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2073c587e4a6SRichard Purdie 2074c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2075c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2076c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 2077c587e4a6SRichard Purdie support. 2078c587e4a6SRichard Purdie 20794cd9d6f7SRichard Purdieconfig ATAGS_PROC 20804cd9d6f7SRichard Purdie bool "Export atags in procfs" 2081bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2082b98d7291SUli Luckas default y 20834cd9d6f7SRichard Purdie help 20844cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20854cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20864cd9d6f7SRichard Purdie 2087cb5d39b3SMika Westerbergconfig CRASH_DUMP 2088cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2089cb5d39b3SMika Westerberg depends on EXPERIMENTAL 2090cb5d39b3SMika Westerberg help 2091cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2092cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2093cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2094cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2095cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2096cb5d39b3SMika Westerberg memory address not used by the main kernel 2097cb5d39b3SMika Westerberg 2098cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2099cb5d39b3SMika Westerberg 2100e69edc79SEric Miaoconfig AUTO_ZRELADDR 2101e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2102e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 2103e69edc79SEric Miao help 2104e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2105e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2106e69edc79SEric Miao will be determined at run-time by masking the current IP with 2107e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2108e69edc79SEric Miao from start of memory. 2109e69edc79SEric Miao 21101da177e4SLinus Torvaldsendmenu 21111da177e4SLinus Torvalds 2112ac9d7efcSRussell Kingmenu "CPU Power Management" 21131da177e4SLinus Torvalds 211489c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 21151da177e4SLinus Torvalds 21161da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21171da177e4SLinus Torvalds 211864f102b6SYong Shenconfig CPU_FREQ_IMX 211964f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 212064f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 2121f637c4c9SArnd Bergmann select CPU_FREQ_TABLE 212264f102b6SYong Shen help 212364f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 212464f102b6SYong Shen 21251da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 21261da177e4SLinus Torvalds bool 21271da177e4SLinus Torvalds 21281da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 21291da177e4SLinus Torvalds bool 21301da177e4SLinus Torvalds 21311da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 21321da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 21331da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 21341da177e4SLinus Torvalds default y 21351da177e4SLinus Torvalds help 21361da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 21371da177e4SLinus Torvalds 21381da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 21391da177e4SLinus Torvalds 21401da177e4SLinus Torvalds If in doubt, say Y. 21411da177e4SLinus Torvalds 21429e2697ffSRussell Kingconfig CPU_FREQ_PXA 21439e2697ffSRussell King bool 21449e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 21459e2697ffSRussell King default y 21469e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 2147b1b3f49cSRussell King select CPU_FREQ_TABLE 21489e2697ffSRussell King 21499d56c02aSBen Dooksconfig CPU_FREQ_S3C 21509d56c02aSBen Dooks bool 21519d56c02aSBen Dooks help 21529d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 21539d56c02aSBen Dooks 21549d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 21554a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2156b130d5c2SKukjin Kim depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL 21579d56c02aSBen Dooks select CPU_FREQ_S3C 21589d56c02aSBen Dooks help 21599d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 21609d56c02aSBen Dooks of CPUs. 21619d56c02aSBen Dooks 21629d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 21639d56c02aSBen Dooks 21649d56c02aSBen Dooks If in doubt, say N. 21659d56c02aSBen Dooks 21669d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 21674a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 21689d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX && EXPERIMENTAL 21699d56c02aSBen Dooks help 21709d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 21719d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 21729d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 21739d56c02aSBen Dooks 21749d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 21759d56c02aSBen Dooks be built which may increase the size of the kernel image. 21769d56c02aSBen Dooks 21779d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 21789d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 21799d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21809d56c02aSBen Dooks help 21819d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 21829d56c02aSBen Dooks 21839d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 21849d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 21859d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21869d56c02aSBen Dooks help 21879d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 21889d56c02aSBen Dooks 2189e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2190e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2191e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2192e6d197a6SBen Dooks help 2193e6d197a6SBen Dooks Export status information via debugfs. 2194e6d197a6SBen Dooks 21951da177e4SLinus Torvaldsendif 21961da177e4SLinus Torvalds 2197ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2198ac9d7efcSRussell King 2199ac9d7efcSRussell Kingendmenu 2200ac9d7efcSRussell King 22011da177e4SLinus Torvaldsmenu "Floating point emulation" 22021da177e4SLinus Torvalds 22031da177e4SLinus Torvaldscomment "At least one emulation must be selected" 22041da177e4SLinus Torvalds 22051da177e4SLinus Torvaldsconfig FPE_NWFPE 22061da177e4SLinus Torvalds bool "NWFPE math emulation" 2207593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 22081da177e4SLinus Torvalds ---help--- 22091da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 22101da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 22111da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 22121da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 22131da177e4SLinus Torvalds 22141da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 22151da177e4SLinus Torvalds early in the bootup. 22161da177e4SLinus Torvalds 22171da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 22181da177e4SLinus Torvalds bool "Support extended precision" 2219bedf142bSLennert Buytenhek depends on FPE_NWFPE 22201da177e4SLinus Torvalds help 22211da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 22221da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 22231da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 22241da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 22251da177e4SLinus Torvalds floating point emulator without any good reason. 22261da177e4SLinus Torvalds 22271da177e4SLinus Torvalds You almost surely want to say N here. 22281da177e4SLinus Torvalds 22291da177e4SLinus Torvaldsconfig FPE_FASTFPE 22301da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 22318993a44cSNicolas Pitre depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL 22321da177e4SLinus Torvalds ---help--- 22331da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22341da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22351da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22361da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22371da177e4SLinus Torvalds 22381da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22391da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22401da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22411da177e4SLinus Torvalds choose NWFPE. 22421da177e4SLinus Torvalds 22431da177e4SLinus Torvaldsconfig VFP 22441da177e4SLinus Torvalds bool "VFP-format floating point maths" 2245e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22461da177e4SLinus Torvalds help 22471da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22481da177e4SLinus Torvalds if your hardware includes a VFP unit. 22491da177e4SLinus Torvalds 22501da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22511da177e4SLinus Torvalds release notes and additional status information. 22521da177e4SLinus Torvalds 22531da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22541da177e4SLinus Torvalds 225525ebee02SCatalin Marinasconfig VFPv3 225625ebee02SCatalin Marinas bool 225725ebee02SCatalin Marinas depends on VFP 225825ebee02SCatalin Marinas default y if CPU_V7 225925ebee02SCatalin Marinas 2260b5872db4SCatalin Marinasconfig NEON 2261b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2262b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2263b5872db4SCatalin Marinas help 2264b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2265b5872db4SCatalin Marinas Extension. 2266b5872db4SCatalin Marinas 22671da177e4SLinus Torvaldsendmenu 22681da177e4SLinus Torvalds 22691da177e4SLinus Torvaldsmenu "Userspace binary formats" 22701da177e4SLinus Torvalds 22711da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22721da177e4SLinus Torvalds 22731da177e4SLinus Torvaldsconfig ARTHUR 22741da177e4SLinus Torvalds tristate "RISC OS personality" 2275704bdda0SNicolas Pitre depends on !AEABI 22761da177e4SLinus Torvalds help 22771da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22781da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22791da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22801da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22811da177e4SLinus Torvalds will be called arthur). 22821da177e4SLinus Torvalds 22831da177e4SLinus Torvaldsendmenu 22841da177e4SLinus Torvalds 22851da177e4SLinus Torvaldsmenu "Power management options" 22861da177e4SLinus Torvalds 2287eceab4acSRussell Kingsource "kernel/power/Kconfig" 22881da177e4SLinus Torvalds 2289f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22904b1082caSStephen Warren depends on !ARCH_S5PC100 22916a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 22923f5d0819SChao Xie CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2293f4cb5700SJohannes Berg def_bool y 2294f4cb5700SJohannes Berg 229515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 229615e0d9e3SArnd Bergmann def_bool PM_SLEEP 229715e0d9e3SArnd Bergmann 22981da177e4SLinus Torvaldsendmenu 22991da177e4SLinus Torvalds 2300d5950b43SSam Ravnborgsource "net/Kconfig" 2301d5950b43SSam Ravnborg 2302ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 23031da177e4SLinus Torvalds 23041da177e4SLinus Torvaldssource "fs/Kconfig" 23051da177e4SLinus Torvalds 23061da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 23071da177e4SLinus Torvalds 23081da177e4SLinus Torvaldssource "security/Kconfig" 23091da177e4SLinus Torvalds 23101da177e4SLinus Torvaldssource "crypto/Kconfig" 23111da177e4SLinus Torvalds 23121da177e4SLinus Torvaldssource "lib/Kconfig" 2313