1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T 6aef0f78eSChristoph Hellwig select ARCH_HAS_BINFMT_FLAT 7c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 821266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 9419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE 102b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 11ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 12d8ae8a37SChristoph Hellwig select ARCH_HAS_KEEPINITRD 1375851720SDmitry Vyukov select ARCH_HAS_KCOV 14e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 150ebeea8cSDaniel Borkmann select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE 163010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 17ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 18347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 1975851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 20ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 21ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 22936376f8SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB 23936376f8SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB 24dc2acdedSChristoph Hellwig select ARCH_HAS_TEARDOWN_DMA_OPS if MMU 253d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 26171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 27957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 28350e88baSMike Rapoport select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC 29d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 307c703e54SChristoph Hellwig select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN 31ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 32ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 334badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 34017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 350cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 36dba79c3dSAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 37b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 38bdd15a28SChristoph Hellwig select BINFMT_FLAT_ARGVP_ENVP_ON_STACK 3910916706SShile Zhang select BUILDTIME_TABLE_SORT if MMU 40171b3f0dSRussell King select CLONE_BACKWARDS 41f00790aaSRussell King select CPU_PM if SUSPEND || CPU_IDLE 42dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 43ff4c25f2SChristoph Hellwig select DMA_DECLARE_COHERENT 44*2f9237d4SChristoph Hellwig select DMA_OPS 45f0edfea8SChristoph Hellwig select DMA_REMAP if MMU 46b01aec9bSBorislav Petkov select EDAC_SUPPORT 47b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 4836d0fd21SLaura Abbott select GENERIC_ALLOCATOR 492ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 50f00790aaSRussell King select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI 51b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 52ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 532937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 54171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 55b1b3f49cSRussell King select GENERIC_IRQ_PROBE 56b1b3f49cSRussell King select GENERIC_IRQ_SHOW 577c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 58b1b3f49cSRussell King select GENERIC_PCI_IOMAP 5938ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 60b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 61b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 62b1b3f49cSRussell King select GENERIC_STRNLEN_USER 63a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 64b1b3f49cSRussell King select HARDIRQS_SW_RESEND 65f00790aaSRussell King select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT 660b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 67437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 68437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 69e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 70f00790aaSRussell King select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT 7108626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 720693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 73b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 7439c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 75171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 76167ee0b8SAmanieu d'Antras select HAVE_COPY_THREAD_TLS 77b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 78bc420c6cSVincenzo Frascino select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL 79b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 80f00790aaSRussell King select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 81620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 82dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 835f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 8467a929e0SChristoph Hellwig select HAVE_FAST_GUP if ARM_LPAE 85f00790aaSRussell King select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL 8650362162SRussell King select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG 87b0fe66cfSNathan Chancellor select HAVE_FUNCTION_TRACER if !XIP_KERNEL && (CC_IS_GCC || CLANG_VERSION >= 100000) 886b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 89f00790aaSRussell King select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7) 90b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 9187c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 92b1b3f49cSRussell King select HAVE_KERNEL_GZIP 93f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 94b1b3f49cSRussell King select HAVE_KERNEL_LZMA 95b1b3f49cSRussell King select HAVE_KERNEL_LZO 96b1b3f49cSRussell King select HAVE_KERNEL_XZ 97cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 98f00790aaSRussell King select HAVE_KRETPROBES if HAVE_KPROBES 997d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 10042a0bb3fSPetr Mladek select HAVE_NMI 101f00790aaSRussell King select HAVE_OPROFILE if HAVE_PERF_EVENTS 1020dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 1037ada189fSJamie Iles select HAVE_PERF_EVENTS 10449863894SWill Deacon select HAVE_PERF_REGS 10549863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 106ff2e6d72SPeter Zijlstra select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE 107e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 1089800b9dcSMathieu Desnoyers select HAVE_RSEQ 109d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 110b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 111af1839ebSCatalin Marinas select HAVE_UID16 11231c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 113da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 114171b3f0dSRussell King select MODULES_USE_ELF_REL 115f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 116aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 117171b3f0dSRussell King select OLD_SIGACTION 118171b3f0dSRussell King select OLD_SIGSUSPEND3 11920f1b79dSChristoph Hellwig select PCI_SYSCALL if PCI 120b1b3f49cSRussell King select PERF_USE_VMALLOC 121b1b3f49cSRussell King select RTC_LIB 122b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 123171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 124171b3f0dSRussell King # according to that. Thanks. 1251da177e4SLinus Torvalds help 1261da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 127f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1281da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1291da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1301da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1311da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1321da177e4SLinus Torvalds 13374facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 13474facffeSRussell King bool 13574facffeSRussell King 1364ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1374ce63fcdSMarek Szyprowski bool 138b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 139b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1404ce63fcdSMarek Szyprowski 14160460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 14260460abfSSeung-Woo Kim 14360460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 14460460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 14560460abfSSeung-Woo Kim range 4 9 14660460abfSSeung-Woo Kim default 8 14760460abfSSeung-Woo Kim help 14860460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 14960460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 15060460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 15160460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 15260460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 15360460abfSSeung-Woo Kim virtual space with just a few allocations. 15460460abfSSeung-Woo Kim 15560460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 15660460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 15760460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 15860460abfSSeung-Woo Kim by the PAGE_SIZE. 15960460abfSSeung-Woo Kim 16060460abfSSeung-Woo Kimendif 16160460abfSSeung-Woo Kim 16275e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 16375e7153aSRalf Baechle bool 16475e7153aSRalf Baechle 165bc581770SLinus Walleijconfig HAVE_TCM 166bc581770SLinus Walleij bool 167bc581770SLinus Walleij select GENERIC_ALLOCATOR 168bc581770SLinus Walleij 169e119bfffSRussell Kingconfig HAVE_PROC_CPU 170e119bfffSRussell King bool 171e119bfffSRussell King 172ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1735ea81769SAl Viro bool 1745ea81769SAl Viro 1751da177e4SLinus Torvaldsconfig SBUS 1761da177e4SLinus Torvalds bool 1771da177e4SLinus Torvalds 178f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 179f16fb1ecSRussell King bool 180f16fb1ecSRussell King default y 181f16fb1ecSRussell King 182f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 183f16fb1ecSRussell King bool 184f16fb1ecSRussell King default y 185f16fb1ecSRussell King 1867ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1877ad1bcb2SRussell King bool 188cb1293e2SArnd Bergmann default !CPU_V7M 1897ad1bcb2SRussell King 190f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 191f0d1b0b3SDavid Howells bool 192f0d1b0b3SDavid Howells 193f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 194f0d1b0b3SDavid Howells bool 195f0d1b0b3SDavid Howells 1964a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1974a1b5733SEduardo Valentin bool 1984a1b5733SEduardo Valentin 199a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 200a5f4c561SStefan Agner def_bool y if MMU 201a5f4c561SStefan Agner 202b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 203b89c3b16SAkinobu Mita bool 204b89c3b16SAkinobu Mita default y 205b89c3b16SAkinobu Mita 2061da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2071da177e4SLinus Torvalds bool 2081da177e4SLinus Torvalds default y 2091da177e4SLinus Torvalds 210a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 211a08b6b79Sviro@ZenIV.linux.org.uk bool 212a08b6b79Sviro@ZenIV.linux.org.uk 2135ac6da66SChristoph Lameterconfig ZONE_DMA 2145ac6da66SChristoph Lameter bool 2155ac6da66SChristoph Lameter 216c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 217c7edc9e3SDavid A. Long def_bool y 218c7edc9e3SDavid A. Long 21958af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 22058af4a24SRob Herring bool 22158af4a24SRob Herring 2221da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2231da177e4SLinus Torvalds bool 2241da177e4SLinus Torvalds 2251da177e4SLinus Torvaldsconfig FIQ 2261da177e4SLinus Torvalds bool 2271da177e4SLinus Torvalds 22813a5045dSRob Herringconfig NEED_RET_TO_USER 22913a5045dSRob Herring bool 23013a5045dSRob Herring 231034d2f5aSAl Viroconfig ARCH_MTD_XIP 232034d2f5aSAl Viro bool 233034d2f5aSAl Viro 234dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 235c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 236c1becedcSRussell King default y 237b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 238dc21af99SRussell King help 239111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 240111e9a5cSRussell King boot and module load time according to the position of the 241111e9a5cSRussell King kernel in system memory. 242dc21af99SRussell King 243111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 244daece596SNicolas Pitre of physical memory is at a 16MB boundary. 245dc21af99SRussell King 246c1becedcSRussell King Only disable this option if you know that you do not require 247c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 248c1becedcSRussell King you need to shrink the kernel to the minimal size. 249c1becedcSRussell King 250c334bc15SRob Herringconfig NEED_MACH_IO_H 251c334bc15SRob Herring bool 252c334bc15SRob Herring help 253c334bc15SRob Herring Select this when mach/io.h is required to provide special 254c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 255c334bc15SRob Herring be avoided when possible. 256c334bc15SRob Herring 2570cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2581b9f95f8SNicolas Pitre bool 259111e9a5cSRussell King help 2600cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2610cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2620cdc8b92SNicolas Pitre be avoided when possible. 2631b9f95f8SNicolas Pitre 2641b9f95f8SNicolas Pitreconfig PHYS_OFFSET 265974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 266c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 267974c0724SNicolas Pitre default DRAM_BASE if !MMU 268c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 269c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 270c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 2718f2c0062SLinus Walleij ARCH_REALVIEW 272c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 273c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 274b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2751b9f95f8SNicolas Pitre help 2761b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2771b9f95f8SNicolas Pitre location of main memory in your system. 278cada3c08SRussell King 27987e040b6SSimon Glassconfig GENERIC_BUG 28087e040b6SSimon Glass def_bool y 28187e040b6SSimon Glass depends on BUG 28287e040b6SSimon Glass 2831bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2841bcad26eSKirill A. Shutemov int 2851bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2861bcad26eSKirill A. Shutemov default 2 2871bcad26eSKirill A. Shutemov 2881da177e4SLinus Torvaldsmenu "System Type" 2891da177e4SLinus Torvalds 2903c427975SHyok S. Choiconfig MMU 2913c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2923c427975SHyok S. Choi default y 2933c427975SHyok S. Choi help 2943c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2953c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2963c427975SHyok S. Choi 297e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 298e0c25d95SDaniel Cashman default 8 299e0c25d95SDaniel Cashman 300e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 301e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 302e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 303e0c25d95SDaniel Cashman default 16 304e0c25d95SDaniel Cashman 305ccf50e23SRussell King# 306ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 307ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 308ccf50e23SRussell King# 3091da177e4SLinus Torvaldschoice 3101da177e4SLinus Torvalds prompt "ARM system type" 31170722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3121420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3131da177e4SLinus Torvalds 314387798b3SRob Herringconfig ARCH_MULTIPLATFORM 315387798b3SRob Herring bool "Allow multiple platforms to be selected" 316b1b3f49cSRussell King depends on MMU 317fb597f2aSGregory Fong select ARCH_FLATMEM_ENABLE 318fb597f2aSGregory Fong select ARCH_SPARSEMEM_ENABLE 319fb597f2aSGregory Fong select ARCH_SELECT_MEMORY_MODEL 32042dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 321387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 322387798b3SRob Herring select AUTO_ZRELADDR 323bb0eb050SDaniel Lezcano select TIMER_OF 32466314223SDinh Nguyen select COMMON_CLK 325ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 3264c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 327eb01d42aSChristoph Hellwig select HAVE_PCI 3282eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 32966314223SDinh Nguyen select SPARSE_IRQ 33066314223SDinh Nguyen select USE_OF 33166314223SDinh Nguyen 3329c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3339c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3349c77bc43SStefan Agner depends on !MMU 3359c77bc43SStefan Agner select ARM_NVIC 336499f1640SStefan Agner select AUTO_ZRELADDR 337bb0eb050SDaniel Lezcano select TIMER_OF 3389c77bc43SStefan Agner select COMMON_CLK 3399c77bc43SStefan Agner select CPU_V7M 3409c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3419c77bc43SStefan Agner select NO_IOPORT_MAP 3429c77bc43SStefan Agner select SPARSE_IRQ 3439c77bc43SStefan Agner select USE_OF 3449c77bc43SStefan Agner 3451da177e4SLinus Torvaldsconfig ARCH_EBSA110 3461da177e4SLinus Torvalds bool "EBSA-110" 347b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 348c750815eSRussell King select CPU_SA110 349f7e68bbfSRussell King select ISA 350c334bc15SRob Herring select NEED_MACH_IO_H 3510cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 352ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3531da177e4SLinus Torvalds help 3541da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 355f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3561da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3571da177e4SLinus Torvalds parallel port. 3581da177e4SLinus Torvalds 359e7736d47SLennert Buytenhekconfig ARCH_EP93XX 360e7736d47SLennert Buytenhek bool "EP93xx-based" 36180320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 362e7736d47SLennert Buytenhek select ARM_AMBA 363cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 364e7736d47SLennert Buytenhek select ARM_VIC 365b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3666d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 367000bc178SLinus Walleij select CLKSRC_MMIO 368b1b3f49cSRussell King select CPU_ARM920T 369000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3705c34a4e8SLinus Walleij select GPIOLIB 371bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 372e7736d47SLennert Buytenhek help 373e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 374e7736d47SLennert Buytenhek 3751da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3761da177e4SLinus Torvalds bool "FootBridge" 377c750815eSRussell King select CPU_SA110 3781da177e4SLinus Torvalds select FOOTBRIDGE 3794e8d7637SRussell King select GENERIC_CLOCKEVENTS 380d0ee9f40SArnd Bergmann select HAVE_IDE 3818ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3820cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 383f999b8bdSMartin Michlmayr help 384f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 385f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3861da177e4SLinus Torvalds 3873f7e5815SLennert Buytenhekconfig ARCH_IOP32X 3883f7e5815SLennert Buytenhek bool "IOP32x-based" 389a4f7e763SRussell King depends on MMU 390c750815eSRussell King select CPU_XSCALE 391e9004f50SLinus Walleij select GPIO_IOP 3925c34a4e8SLinus Walleij select GPIOLIB 39313a5045dSRob Herring select NEED_RET_TO_USER 394eb01d42aSChristoph Hellwig select FORCE_PCI 395b1b3f49cSRussell King select PLAT_IOP 396f999b8bdSMartin Michlmayr help 3973f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 3983f7e5815SLennert Buytenhek processors. 3993f7e5815SLennert Buytenhek 4003b938be6SRussell Kingconfig ARCH_IXP4XX 4013b938be6SRussell King bool "IXP4xx-based" 402a4f7e763SRussell King depends on MMU 40358af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 40451aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 405c750815eSRussell King select CPU_XSCALE 406b1b3f49cSRussell King select DMABOUNCE if PCI 4073b938be6SRussell King select GENERIC_CLOCKEVENTS 40898ac0cc2SLinus Walleij select GENERIC_IRQ_MULTI_HANDLER 40955ec465eSLinus Walleij select GPIO_IXP4XX 4105c34a4e8SLinus Walleij select GPIOLIB 411eb01d42aSChristoph Hellwig select HAVE_PCI 41255ec465eSLinus Walleij select IXP4XX_IRQ 41365af6667SLinus Walleij select IXP4XX_TIMER 414c334bc15SRob Herring select NEED_MACH_IO_H 4159296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 416171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 417c4713074SLennert Buytenhek help 4183b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 419c4713074SLennert Buytenhek 420edabd38eSSaeed Bisharaconfig ARCH_DOVE 421edabd38eSSaeed Bishara bool "Marvell Dove" 422756b2531SSebastian Hesselbarth select CPU_PJ4 423edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4244c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4255c34a4e8SLinus Walleij select GPIOLIB 426eb01d42aSChristoph Hellwig select HAVE_PCI 427171b3f0dSRussell King select MVEBU_MBUS 4289139acd1SSebastian Hesselbarth select PINCTRL 4299139acd1SSebastian Hesselbarth select PINCTRL_DOVE 430abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4315cdbe5d2SArnd Bergmann select SPARSE_IRQ 432c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 433edabd38eSSaeed Bishara help 434edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 435edabd38eSSaeed Bishara 4361da177e4SLinus Torvaldsconfig ARCH_PXA 4372c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 438a4f7e763SRussell King depends on MMU 439b1b3f49cSRussell King select ARCH_MTD_XIP 440b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 441b1b3f49cSRussell King select AUTO_ZRELADDR 442a1c0a6adSRobert Jarzmik select COMMON_CLK 443389d9b58SDaniel Lezcano select CLKSRC_PXA 444234b6cedSRussell King select CLKSRC_MMIO 445bb0eb050SDaniel Lezcano select TIMER_OF 4462f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 447981d0f39SEric Miao select GENERIC_CLOCKEVENTS 4484c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 449157d2644SHaojian Zhuang select GPIO_PXA 4505c34a4e8SLinus Walleij select GPIOLIB 451b1b3f49cSRussell King select HAVE_IDE 452d6cf30caSRobert Jarzmik select IRQ_DOMAIN 453bd5ce433SEric Miao select PLAT_PXA 4546ac6b817SHaojian Zhuang select SPARSE_IRQ 455f999b8bdSMartin Michlmayr help 4562c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 4571da177e4SLinus Torvalds 4581da177e4SLinus Torvaldsconfig ARCH_RPC 4591da177e4SLinus Torvalds bool "RiscPC" 460868e87ccSRussell King depends on MMU 4611da177e4SLinus Torvalds select ARCH_ACORN 462a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 46307f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 4640b40deeeSRussell King select ARM_HAS_SG_CHAIN 465fa04e209SArnd Bergmann select CPU_SA110 466b1b3f49cSRussell King select FIQ 467d0ee9f40SArnd Bergmann select HAVE_IDE 468b1b3f49cSRussell King select HAVE_PATA_PLATFORM 469b1b3f49cSRussell King select ISA_DMA_API 470c334bc15SRob Herring select NEED_MACH_IO_H 4710cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 472ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4731da177e4SLinus Torvalds help 4741da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 4751da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 4761da177e4SLinus Torvalds 4771da177e4SLinus Torvaldsconfig ARCH_SA1100 4781da177e4SLinus Torvalds bool "SA1100-based" 479b1b3f49cSRussell King select ARCH_MTD_XIP 480b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 481b1b3f49cSRussell King select CLKSRC_MMIO 482389d9b58SDaniel Lezcano select CLKSRC_PXA 483bb0eb050SDaniel Lezcano select TIMER_OF if OF 484d6c82046SRussell King select COMMON_CLK 485b1b3f49cSRussell King select CPU_FREQ 486b1b3f49cSRussell King select CPU_SA1100 487b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 4884c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4895c34a4e8SLinus Walleij select GPIOLIB 490d0ee9f40SArnd Bergmann select HAVE_IDE 4911eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 492b1b3f49cSRussell King select ISA 4930cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 494375dec92SRussell King select SPARSE_IRQ 495f999b8bdSMartin Michlmayr help 496f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 4971da177e4SLinus Torvalds 498b130d5c2SKukjin Kimconfig ARCH_S3C24XX 499b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 500335cce74SArnd Bergmann select ATAGS 5014280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 5027f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 503880cf071STomasz Figa select GPIO_SAMSUNG 5045c34a4e8SLinus Walleij select GPIOLIB 5054c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 50620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 507b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 508b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 509c334bc15SRob Herring select NEED_MACH_IO_H 510cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 511ea04d6b4SMasahiro Yamada select USE_OF 5121da177e4SLinus Torvalds help 513b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 514b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 515b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 516b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 51763b1f51bSBen Dooks 518a0694861STony Lindgrenconfig ARCH_OMAP1 519a0694861STony Lindgren bool "TI OMAP1" 52000a36698SArnd Bergmann depends on MMU 521b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 522a0694861STony Lindgren select ARCH_OMAP 523e9a91de7STony Prisk select CLKDEV_LOOKUP 524cee37e50Sviresh kumar select CLKSRC_MMIO 525b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 526a0694861STony Lindgren select GENERIC_IRQ_CHIP 5274c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5285c34a4e8SLinus Walleij select GPIOLIB 529a0694861STony Lindgren select HAVE_IDE 530bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 531a0694861STony Lindgren select IRQ_DOMAIN 532a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 533a0694861STony Lindgren select NEED_MACH_MEMORY_H 534685e2d08STony Lindgren select SPARSE_IRQ 53521f47fbcSAlexey Charkov help 536a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 53702c981c0SBinghua Duan 5381da177e4SLinus Torvaldsendchoice 5391da177e4SLinus Torvalds 540387798b3SRob Herringmenu "Multiple platform selection" 541387798b3SRob Herring depends on ARCH_MULTIPLATFORM 542387798b3SRob Herring 543387798b3SRob Herringcomment "CPU Core family selection" 544387798b3SRob Herring 545f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 546f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 547f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 548f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 549f8afae40SArnd Bergmann select CPU_FA526 550f8afae40SArnd Bergmann 551387798b3SRob Herringconfig ARCH_MULTI_V4T 552387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 553387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 554b1b3f49cSRussell King select ARCH_MULTI_V4_V5 55524e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 55624e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 55724e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 558387798b3SRob Herring 559387798b3SRob Herringconfig ARCH_MULTI_V5 560387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 561387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 562b1b3f49cSRussell King select ARCH_MULTI_V4_V5 56312567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 56424e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 56524e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 566387798b3SRob Herring 567387798b3SRob Herringconfig ARCH_MULTI_V4_V5 568387798b3SRob Herring bool 569387798b3SRob Herring 570387798b3SRob Herringconfig ARCH_MULTI_V6 5718dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 572387798b3SRob Herring select ARCH_MULTI_V6_V7 57342f4754aSRob Herring select CPU_V6K 574387798b3SRob Herring 575387798b3SRob Herringconfig ARCH_MULTI_V7 5768dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 577387798b3SRob Herring default y 578387798b3SRob Herring select ARCH_MULTI_V6_V7 579b1b3f49cSRussell King select CPU_V7 58090bc8ac7SRob Herring select HAVE_SMP 581387798b3SRob Herring 582387798b3SRob Herringconfig ARCH_MULTI_V6_V7 583387798b3SRob Herring bool 5849352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 585387798b3SRob Herring 586387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 587387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 588387798b3SRob Herring select ARCH_MULTI_V5 589387798b3SRob Herring 590387798b3SRob Herringendmenu 591387798b3SRob Herring 59205e2a3deSRob Herringconfig ARCH_VIRT 593e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 594e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 5954b8b5f25SRob Herring select ARM_AMBA 59605e2a3deSRob Herring select ARM_GIC 5973ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 5980b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 599bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 60005e2a3deSRob Herring select ARM_PSCI 6014b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 6028e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 60305e2a3deSRob Herring 604ccf50e23SRussell King# 605ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 606ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 607ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 608ccf50e23SRussell King# 6096bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 6106bb8536cSAndreas Färber 611445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 612445d9b30STsahee Zidenberg 613590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 614590b460cSLars Persson 615d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 616d9bfc86dSOleksij Rempel 617a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 618a66c51f9SAlexandre Belloni 61995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 62095b8f20fSRussell King 6211d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 6221d22924eSAnders Berg 6238ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 6248ac49e04SChristian Daudt 6251c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 6261c37fa10SSebastian Hesselbarth 6271da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 6281da177e4SLinus Torvalds 629d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 630d94f944eSAnton Vorontsov 63195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 63295b8f20fSRussell King 633df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 634df8d742eSBaruch Siach 63595b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 63695b8f20fSRussell King 637e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 638e7736d47SLennert Buytenhek 639a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 640a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig" 641a66c51f9SAlexandre Belloni 6421da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 6431da177e4SLinus Torvalds 64459d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 64559d3a193SPaulius Zaleckas 646387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 647387798b3SRob Herring 648389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 649389ee0c2SHaojian Zhuang 650a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 651a66c51f9SAlexandre Belloni 6521da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 6531da177e4SLinus Torvalds 6543f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 6553f7e5815SLennert Buytenhek 6561da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 6571da177e4SLinus Torvalds 658828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 659828989adSSantosh Shilimkar 66075bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig" 66195b8f20fSRussell King 662a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 663a66c51f9SAlexandre Belloni 6643b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 6653b8f5030SCarlo Caione 6669fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig" 6679fb29c73SSugaya Taichi 668a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 669a66c51f9SAlexandre Belloni 67017723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 67117723fd3SJonas Jensen 672794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 673794d15b2SStanislav Samsonov 674a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 675f682a218SMatthias Brugger 6761d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 6771d3f33d5SShawn Guo 67895b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 67995b8f20fSRussell King 6807bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 6817bffa14cSBrendan Higgins 6829851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 6839851ca57SDaniel Tang 684d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 685d48af15eSTony Lindgren 686d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 6871da177e4SLinus Torvalds 6881dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 6891dbae815STony Lindgren 6909dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 691585cf175STzachi Perelstein 692a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 693a66c51f9SAlexandre Belloni 694387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 695387798b3SRob Herring 696a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig" 697a66c51f9SAlexandre Belloni 69895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 69995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 7001da177e4SLinus Torvalds 7018fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 7028fc1b0f8SKumar Gala 70378e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig" 70478e3dbc1SAndreas Färber 70586aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig" 70686aeee4dSAndreas Färber 70795b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 70895b8f20fSRussell King 709d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 710d63dc051SHeiko Stuebner 711a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig" 712a66c51f9SAlexandre Belloni 713a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig" 714a66c51f9SAlexandre Belloni 715a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 716a66c51f9SAlexandre Belloni 71795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 718edabd38eSSaeed Bishara 719a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 720a66c51f9SAlexandre Belloni 721387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 722387798b3SRob Herring 723a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 724a21765a7SBen Dooks 72565ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 72665ebcc11SSrinivas Kandagatla 727bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 728bcb84fb4SAlexandre TORGUE 7293b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 7303b52634fSMaxime Ripard 731d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 732d6de5b02SMarc Gonzalez 733c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 734c5f80065SErik Gilling 73595b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 7361da177e4SLinus Torvalds 737ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 738ba56a987SMasahiro Yamada 73995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 7401da177e4SLinus Torvalds 7411da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 7421da177e4SLinus Torvalds 743ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 744ceade897SRussell King 7456f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 7466f35f9a9STony Prisk 747acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 748acede515SJun Nie 7499a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 7509a45eb69SJosh Cartwright 751499f1640SStefan Agner# ARMv7-M architecture 752499f1640SStefan Agnerconfig ARCH_EFM32 753499f1640SStefan Agner bool "Energy Micro efm32" 754499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 7555c34a4e8SLinus Walleij select GPIOLIB 756499f1640SStefan Agner help 757499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 758499f1640SStefan Agner processors. 759499f1640SStefan Agner 760499f1640SStefan Agnerconfig ARCH_LPC18XX 761499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 762499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 763499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 764499f1640SStefan Agner select ARM_AMBA 765499f1640SStefan Agner select CLKSRC_LPC32XX 766499f1640SStefan Agner select PINCTRL 767499f1640SStefan Agner help 768499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 769499f1640SStefan Agner high performance microcontrollers. 770499f1640SStefan Agner 7711847119dSVladimir Murzinconfig ARCH_MPS2 77217bd274eSBaruch Siach bool "ARM MPS2 platform" 7731847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 7741847119dSVladimir Murzin select ARM_AMBA 7751847119dSVladimir Murzin select CLKSRC_MPS2 7761847119dSVladimir Murzin help 7771847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 7781847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 7791847119dSVladimir Murzin 7801847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 7811847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 7821847119dSVladimir Murzin 7831da177e4SLinus Torvalds# Definitions to make life easier 7841da177e4SLinus Torvaldsconfig ARCH_ACORN 7851da177e4SLinus Torvalds bool 7861da177e4SLinus Torvalds 7877ae1f7ecSLennert Buytenhekconfig PLAT_IOP 7887ae1f7ecSLennert Buytenhek bool 789469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 7907ae1f7ecSLennert Buytenhek 79169b02f6aSLennert Buytenhekconfig PLAT_ORION 79269b02f6aSLennert Buytenhek bool 793bfe45e0bSRussell King select CLKSRC_MMIO 794b1b3f49cSRussell King select COMMON_CLK 795dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 796278b45b0SAndrew Lunn select IRQ_DOMAIN 79769b02f6aSLennert Buytenhek 798abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 799abcda1dcSThomas Petazzoni bool 800abcda1dcSThomas Petazzoni select PLAT_ORION 801abcda1dcSThomas Petazzoni 802bd5ce433SEric Miaoconfig PLAT_PXA 803bd5ce433SEric Miao bool 804bd5ce433SEric Miao 805f4b8b319SRussell Kingconfig PLAT_VERSATILE 806f4b8b319SRussell King bool 807f4b8b319SRussell King 8088636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig" 8091da177e4SLinus Torvalds 810afe4b25eSLennert Buytenhekconfig IWMMXT 811d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 812d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 813d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 814afe4b25eSLennert Buytenhek help 815afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 816afe4b25eSLennert Buytenhek running on a CPU that supports it. 817afe4b25eSLennert Buytenhek 8183b93e7b0SHyok S. Choiif !MMU 8193b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 8203b93e7b0SHyok S. Choiendif 8213b93e7b0SHyok S. Choi 8223e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 8233e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 8243e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 8253e0a07f8SGregory CLEMENT default y 8263e0a07f8SGregory CLEMENT help 8273e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 8283e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 8293e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 8303e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 8313e0a07f8SGregory CLEMENT Workaround: 8323e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 8333e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 8343e0a07f8SGregory CLEMENT instruction 8353e0a07f8SGregory CLEMENT 836f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 837f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 838f0c4b8d6SWill Deacon depends on CPU_V6 839f0c4b8d6SWill Deacon help 840f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 841f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 842f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 843f0c4b8d6SWill Deacon causing the faulting task to livelock. 844f0c4b8d6SWill Deacon 8459cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 8469cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 847e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 8489cba3cccSCatalin Marinas help 8499cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 8509cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 8519cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 8529cba3cccSCatalin Marinas recommended workaround. 8539cba3cccSCatalin Marinas 8547ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 8557ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 8567ce236fcSCatalin Marinas depends on CPU_V7 8577ce236fcSCatalin Marinas help 8587ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 85979403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 8607ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 8617ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 8627ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 8637ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 8647ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 8657ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 8667ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 8677ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 8687ce236fcSCatalin Marinas available in non-secure mode. 8697ce236fcSCatalin Marinas 870855c551fSCatalin Marinasconfig ARM_ERRATA_458693 871855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 872855c551fSCatalin Marinas depends on CPU_V7 87362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 874855c551fSCatalin Marinas help 875855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 876855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 877855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 878855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 879855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 880855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 881855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 882855c551fSCatalin Marinas register may not be available in non-secure mode. 883855c551fSCatalin Marinas 8840516e464SCatalin Marinasconfig ARM_ERRATA_460075 8850516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 8860516e464SCatalin Marinas depends on CPU_V7 88762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 8880516e464SCatalin Marinas help 8890516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 8900516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 8910516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 8920516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 8930516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 8940516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 8950516e464SCatalin Marinas may not be available in non-secure mode. 8960516e464SCatalin Marinas 8979f05027cSWill Deaconconfig ARM_ERRATA_742230 8989f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 8999f05027cSWill Deacon depends on CPU_V7 && SMP 90062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9019f05027cSWill Deacon help 9029f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 9039f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 9049f05027cSWill Deacon between two write operations may not ensure the correct visibility 9059f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 9069f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 9079f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 9089f05027cSWill Deacon the two writes. 9099f05027cSWill Deacon 910a672e99bSWill Deaconconfig ARM_ERRATA_742231 911a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 912a672e99bSWill Deacon depends on CPU_V7 && SMP 91362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 914a672e99bSWill Deacon help 915a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 916a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 917a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 918a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 919a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 920a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 921a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 922a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 923a672e99bSWill Deacon capabilities of the processor. 924a672e99bSWill Deacon 92569155794SJon Medhurstconfig ARM_ERRATA_643719 92669155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 92769155794SJon Medhurst depends on CPU_V7 && SMP 928e5a5de44SRussell King default y 92969155794SJon Medhurst help 93069155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 93169155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 93269155794SJon Medhurst register returns zero when it should return one. The workaround 93369155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 93469155794SJon Medhurst it behave as intended and avoiding data corruption. 93569155794SJon Medhurst 936cdf357f1SWill Deaconconfig ARM_ERRATA_720789 937cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 938e66dc745SDave Martin depends on CPU_V7 939cdf357f1SWill Deacon help 940cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 941cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 942cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 943cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 944cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 945cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 946cdf357f1SWill Deacon entries regardless of the ASID. 947475d92fcSWill Deacon 948475d92fcSWill Deaconconfig ARM_ERRATA_743622 949475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 950475d92fcSWill Deacon depends on CPU_V7 95162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 952475d92fcSWill Deacon help 953475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 954efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 955475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 956475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 957475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 958475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 959475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 960475d92fcSWill Deacon processor. 961475d92fcSWill Deacon 9629a27c27cSWill Deaconconfig ARM_ERRATA_751472 9639a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 964ba90c516SDave Martin depends on CPU_V7 96562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9669a27c27cSWill Deacon help 9679a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 9689a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 9699a27c27cSWill Deacon completion of a following broadcasted operation if the second 9709a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 9719a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 9729a27c27cSWill Deacon 973fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 974fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 975fcbdc5feSWill Deacon depends on CPU_V7 976fcbdc5feSWill Deacon help 977fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 978fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 979fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 980fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 981fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 982fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 983fcbdc5feSWill Deacon 9845dab26afSWill Deaconconfig ARM_ERRATA_754327 9855dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 9865dab26afSWill Deacon depends on CPU_V7 && SMP 9875dab26afSWill Deacon help 9885dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 9895dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 9905dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 9915dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 9925dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 9935dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 9945dab26afSWill Deacon 995145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 996145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 997fd832478SFabio Estevam depends on CPU_V6 998145e10e1SCatalin Marinas help 999145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1000145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1001145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1002145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1003145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1004145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1005145e10e1SCatalin Marinas is not affected. 1006145e10e1SCatalin Marinas 1007f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1008f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1009f630c1bdSWill Deacon depends on CPU_V7 && SMP 1010f630c1bdSWill Deacon help 1011f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1012f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1013f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1014f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1015f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1016f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1017f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1018f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1019f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1020f630c1bdSWill Deacon 10217253b85cSSimon Hormanconfig ARM_ERRATA_775420 10227253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 10237253b85cSSimon Horman depends on CPU_V7 10247253b85cSSimon Horman help 10257253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 1026cb73737eSGeert Uytterhoeven r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance 10277253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 10287253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 10297253b85cSSimon Horman an abort may occur on cache maintenance. 10307253b85cSSimon Horman 103193dc6887SCatalin Marinasconfig ARM_ERRATA_798181 103293dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 103393dc6887SCatalin Marinas depends on CPU_V7 && SMP 103493dc6887SCatalin Marinas help 103593dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 103693dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 103793dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 103893dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 103993dc6887SCatalin Marinas as the one being invalidated. 104093dc6887SCatalin Marinas 104184b6504fSWill Deaconconfig ARM_ERRATA_773022 104284b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 104384b6504fSWill Deacon depends on CPU_V7 104484b6504fSWill Deacon help 104584b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 104684b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 104784b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 104884b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 104984b6504fSWill Deacon 105062c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 105162c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 105262c0f4a5SDoug Anderson depends on CPU_V7 105362c0f4a5SDoug Anderson help 105462c0f4a5SDoug Anderson This option enables the workaround for: 105562c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 105662c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 105762c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 105862c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 105962c0f4a5SDoug Anderson any Cortex-A12 cores yet. 106062c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 106162c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 106262c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 106362c0f4a5SDoug Anderson 1064416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1065416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1066416bcf21SDoug Anderson depends on CPU_V7 1067416bcf21SDoug Anderson help 1068416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1069416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1070416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1071416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1072416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1073416bcf21SDoug Anderson 10749f6f9354SDoug Andersonconfig ARM_ERRATA_825619 10759f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 10769f6f9354SDoug Anderson depends on CPU_V7 10779f6f9354SDoug Anderson help 10789f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 10799f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 10809f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 10819f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 10829f6f9354SDoug Anderson 1083304009a1SDoug Andersonconfig ARM_ERRATA_857271 1084304009a1SDoug Anderson bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions" 1085304009a1SDoug Anderson depends on CPU_V7 1086304009a1SDoug Anderson help 1087304009a1SDoug Anderson This option enables the workaround for the 857271 Cortex-A12 1088304009a1SDoug Anderson (all revs) erratum. Under very rare timing conditions, the CPU might 1089304009a1SDoug Anderson hang. The workaround is expected to have a < 1% performance impact. 1090304009a1SDoug Anderson 10919f6f9354SDoug Andersonconfig ARM_ERRATA_852421 10929f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 10939f6f9354SDoug Anderson depends on CPU_V7 10949f6f9354SDoug Anderson help 10959f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 10969f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 10979f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 10989f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 10999f6f9354SDoug Anderson 110062c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 110162c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 110262c0f4a5SDoug Anderson depends on CPU_V7 110362c0f4a5SDoug Anderson help 110462c0f4a5SDoug Anderson This option enables the workaround for: 110562c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 110662c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 110762c0f4a5SDoug Anderson any Cortex-A17 cores yet. 110862c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 110962c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 111062c0f4a5SDoug Anderson for and handled. 111162c0f4a5SDoug Anderson 1112304009a1SDoug Andersonconfig ARM_ERRATA_857272 1113304009a1SDoug Anderson bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions" 1114304009a1SDoug Anderson depends on CPU_V7 1115304009a1SDoug Anderson help 1116304009a1SDoug Anderson This option enables the workaround for the 857272 Cortex-A17 erratum. 1117304009a1SDoug Anderson This erratum is not known to be fixed in any A17 revision. 1118304009a1SDoug Anderson This is identical to Cortex-A12 erratum 857271. It is a separate 1119304009a1SDoug Anderson config option from the A12 erratum due to the way errata are checked 1120304009a1SDoug Anderson for and handled. 1121304009a1SDoug Anderson 11221da177e4SLinus Torvaldsendmenu 11231da177e4SLinus Torvalds 11241da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 11251da177e4SLinus Torvalds 11261da177e4SLinus Torvaldsmenu "Bus support" 11271da177e4SLinus Torvalds 11281da177e4SLinus Torvaldsconfig ISA 11291da177e4SLinus Torvalds bool 11301da177e4SLinus Torvalds help 11311da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 11321da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 11331da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 11341da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 11351da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 11361da177e4SLinus Torvalds 1137065909b9SRussell King# Select ISA DMA controller support 11381da177e4SLinus Torvaldsconfig ISA_DMA 11391da177e4SLinus Torvalds bool 1140065909b9SRussell King select ISA_DMA_API 11411da177e4SLinus Torvalds 1142065909b9SRussell King# Select ISA DMA interface 11435cae841bSAl Viroconfig ISA_DMA_API 11445cae841bSAl Viro bool 11455cae841bSAl Viro 1146b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1147b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1148b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1149b080ac8aSMarcelo Roberto Jimenez help 1150b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1151b080ac8aSMarcelo Roberto Jimenez 1152a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1153a0113a99SMike Rapoport bool 1154a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1155a0113a99SMike Rapoport default y 1156a0113a99SMike Rapoport select DMABOUNCE 1157a0113a99SMike Rapoport 1158779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220 1159779eb41cSBenjamin Gaignard bool "ARM errata: Cache maintenance by set/way operations can execute out of order" 1160779eb41cSBenjamin Gaignard depends on CPU_V7 1161779eb41cSBenjamin Gaignard help 1162779eb41cSBenjamin Gaignard The v7 ARM states that all cache and branch predictor maintenance 1163779eb41cSBenjamin Gaignard operations that do not specify an address execute, relative to 1164779eb41cSBenjamin Gaignard each other, in program order. 1165779eb41cSBenjamin Gaignard However, because of this erratum, an L2 set/way cache maintenance 1166779eb41cSBenjamin Gaignard operation can overtake an L1 set/way cache maintenance operation. 1167779eb41cSBenjamin Gaignard This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3, 1168779eb41cSBenjamin Gaignard r0p4, r0p5. 1169779eb41cSBenjamin Gaignard 11701da177e4SLinus Torvaldsendmenu 11711da177e4SLinus Torvalds 11721da177e4SLinus Torvaldsmenu "Kernel Features" 11731da177e4SLinus Torvalds 11743b55658aSDave Martinconfig HAVE_SMP 11753b55658aSDave Martin bool 11763b55658aSDave Martin help 11773b55658aSDave Martin This option should be selected by machines which have an SMP- 11783b55658aSDave Martin capable CPU. 11793b55658aSDave Martin 11803b55658aSDave Martin The only effect of this option is to make the SMP-related 11813b55658aSDave Martin options available to the user for configuration. 11823b55658aSDave Martin 11831da177e4SLinus Torvaldsconfig SMP 1184bb2d8130SRussell King bool "Symmetric Multi-Processing" 1185fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1186bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 11873b55658aSDave Martin depends on HAVE_SMP 1188801bb21cSJonathan Austin depends on MMU || ARM_MPU 11890361748fSArnd Bergmann select IRQ_WORK 11901da177e4SLinus Torvalds help 11911da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 11924a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 11934a474157SRobert Graffham than one CPU, say Y. 11941da177e4SLinus Torvalds 11954a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 11961da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 11974a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 11984a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 11994a474157SRobert Graffham will run faster if you say N here. 12001da177e4SLinus Torvalds 1201cb1aaebeSMauro Carvalho Chehab See also <file:Documentation/x86/i386/IO-APIC.rst>, 12024f4cfa6cSMauro Carvalho Chehab <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at 120350a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 12041da177e4SLinus Torvalds 12051da177e4SLinus Torvalds If you don't know what to do here, say N. 12061da177e4SLinus Torvalds 1207f00ec48fSRussell Kingconfig SMP_ON_UP 12085744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1209801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1210f00ec48fSRussell King default y 1211f00ec48fSRussell King help 1212f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1213f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1214f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1215f00ec48fSRussell King savings. 1216f00ec48fSRussell King 1217f00ec48fSRussell King If you don't know what to do here, say Y. 1218f00ec48fSRussell King 1219c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1220c9018aabSVincent Guittot bool "Support cpu topology definition" 1221c9018aabSVincent Guittot depends on SMP && CPU_V7 1222c9018aabSVincent Guittot default y 1223c9018aabSVincent Guittot help 1224c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1225c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1226c9018aabSVincent Guittot topology of an ARM System. 1227c9018aabSVincent Guittot 1228c9018aabSVincent Guittotconfig SCHED_MC 1229c9018aabSVincent Guittot bool "Multi-core scheduler support" 1230c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1231c9018aabSVincent Guittot help 1232c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1233c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1234c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1235c9018aabSVincent Guittot 1236c9018aabSVincent Guittotconfig SCHED_SMT 1237c9018aabSVincent Guittot bool "SMT scheduler support" 1238c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1239c9018aabSVincent Guittot help 1240c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1241c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1242c9018aabSVincent Guittot places. If unsure say N here. 1243c9018aabSVincent Guittot 1244a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1245a8cbcd92SRussell King bool 1246a8cbcd92SRussell King help 12478f433ec4SGeert Uytterhoeven This option enables support for the ARM snoop control unit 1248a8cbcd92SRussell King 12498a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1250022c03a2SMarc Zyngier bool "Architected timer support" 1251022c03a2SMarc Zyngier depends on CPU_V7 12528a4da6e3SMark Rutland select ARM_ARCH_TIMER 1253022c03a2SMarc Zyngier help 1254022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1255022c03a2SMarc Zyngier 1256f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1257f32f4ce2SRussell King bool 1258f32f4ce2SRussell King help 1259f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1260f32f4ce2SRussell King 1261e8db288eSNicolas Pitreconfig MCPM 1262e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1263e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1264e8db288eSNicolas Pitre help 1265e8db288eSNicolas Pitre This option provides the common power management infrastructure 1266e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1267e8db288eSNicolas Pitre systems. 1268e8db288eSNicolas Pitre 1269ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1270ebf4a5c5SHaojian Zhuang bool 1271ebf4a5c5SHaojian Zhuang depends on MCPM 1272ebf4a5c5SHaojian Zhuang help 1273ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1274ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1275ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1276ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1277ebf4a5c5SHaojian Zhuang 12781c33be57SNicolas Pitreconfig BIG_LITTLE 12791c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 12801c33be57SNicolas Pitre depends on CPU_V7 && SMP 12811c33be57SNicolas Pitre select MCPM 12821c33be57SNicolas Pitre help 12831c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 12841c33be57SNicolas Pitre system architecture. 12851c33be57SNicolas Pitre 12861c33be57SNicolas Pitreconfig BL_SWITCHER 12871c33be57SNicolas Pitre bool "big.LITTLE switcher support" 12886c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 128951aaf81fSRussell King select CPU_PM 12901c33be57SNicolas Pitre help 12911c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 12921c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 12931c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 12941c33be57SNicolas Pitre 1295b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1296b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1297b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1298b22537c6SNicolas Pitre help 1299b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1300b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1301b22537c6SNicolas Pitre debugging purposes only. 1302b22537c6SNicolas Pitre 13038d5796d2SLennert Buytenhekchoice 13048d5796d2SLennert Buytenhek prompt "Memory split" 1305006fa259SRussell King depends on MMU 13068d5796d2SLennert Buytenhek default VMSPLIT_3G 13078d5796d2SLennert Buytenhek help 13088d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 13098d5796d2SLennert Buytenhek 13108d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 13118d5796d2SLennert Buytenhek option alone! 13128d5796d2SLennert Buytenhek 13138d5796d2SLennert Buytenhek config VMSPLIT_3G 13148d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 131563ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1316bbeedfdaSYisheng Xie depends on !ARM_LPAE 131763ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 13188d5796d2SLennert Buytenhek config VMSPLIT_2G 13198d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 13208d5796d2SLennert Buytenhek config VMSPLIT_1G 13218d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 13228d5796d2SLennert Buytenhekendchoice 13238d5796d2SLennert Buytenhek 13248d5796d2SLennert Buytenhekconfig PAGE_OFFSET 13258d5796d2SLennert Buytenhek hex 1326006fa259SRussell King default PHYS_OFFSET if !MMU 13278d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 13288d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 132963ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 13308d5796d2SLennert Buytenhek default 0xC0000000 13318d5796d2SLennert Buytenhek 13321da177e4SLinus Torvaldsconfig NR_CPUS 13331da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 13341da177e4SLinus Torvalds range 2 32 13351da177e4SLinus Torvalds depends on SMP 13361da177e4SLinus Torvalds default "4" 13371da177e4SLinus Torvalds 1338a054a811SRussell Kingconfig HOTPLUG_CPU 133900b7dedeSRussell King bool "Support for hot-pluggable CPUs" 134040b31360SStephen Rothwell depends on SMP 13411b5ba350SDietmar Eggemann select GENERIC_IRQ_MIGRATION 1342a054a811SRussell King help 1343a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1344a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1345a054a811SRussell King 13462bdd424fSWill Deaconconfig ARM_PSCI 13472bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1348e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1349be120397SMark Rutland select ARM_PSCI_FW 13502bdd424fSWill Deacon help 13512bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 13522bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 13532bdd424fSWill Deacon management operations described in ARM document number ARM DEN 13542bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 13552bdd424fSWill Deacon ARM processors"). 13562bdd424fSWill Deacon 13572a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 13582a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 13592a6ad871SMaxime Ripard# selected platforms. 136044986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 136144986ab0SPeter De Schrijver (NVIDIA) int 1362139358beSMarek Vasut default 2048 if ARCH_SOCFPGA 1363d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1364a3ee4feaSTao Ren ARCH_ZYNQ || ARCH_ASPEED 1365aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1366aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1367eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 136806b851e5SOlof Johansson default 392 if ARCH_U8500 136901bb914cSTony Prisk default 352 if ARCH_VT8500 13707b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 13712a6ad871SMaxime Ripard default 264 if MACH_H4700 137244986ab0SPeter De Schrijver (NVIDIA) default 0 137344986ab0SPeter De Schrijver (NVIDIA) help 137444986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 137544986ab0SPeter De Schrijver (NVIDIA) 137644986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 137744986ab0SPeter De Schrijver (NVIDIA) 1378c9218b16SRussell Kingconfig HZ_FIXED 1379f8065813SRussell King int 1380da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 13811164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 138247d84682SRussell King default 0 1383c9218b16SRussell King 1384c9218b16SRussell Kingchoice 138547d84682SRussell King depends on HZ_FIXED = 0 1386c9218b16SRussell King prompt "Timer frequency" 1387c9218b16SRussell King 1388c9218b16SRussell Kingconfig HZ_100 1389c9218b16SRussell King bool "100 Hz" 1390c9218b16SRussell King 1391c9218b16SRussell Kingconfig HZ_200 1392c9218b16SRussell King bool "200 Hz" 1393c9218b16SRussell King 1394c9218b16SRussell Kingconfig HZ_250 1395c9218b16SRussell King bool "250 Hz" 1396c9218b16SRussell King 1397c9218b16SRussell Kingconfig HZ_300 1398c9218b16SRussell King bool "300 Hz" 1399c9218b16SRussell King 1400c9218b16SRussell Kingconfig HZ_500 1401c9218b16SRussell King bool "500 Hz" 1402c9218b16SRussell King 1403c9218b16SRussell Kingconfig HZ_1000 1404c9218b16SRussell King bool "1000 Hz" 1405c9218b16SRussell King 1406c9218b16SRussell Kingendchoice 1407c9218b16SRussell King 1408c9218b16SRussell Kingconfig HZ 1409c9218b16SRussell King int 141047d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1411c9218b16SRussell King default 100 if HZ_100 1412c9218b16SRussell King default 200 if HZ_200 1413c9218b16SRussell King default 250 if HZ_250 1414c9218b16SRussell King default 300 if HZ_300 1415c9218b16SRussell King default 500 if HZ_500 1416c9218b16SRussell King default 1000 1417c9218b16SRussell King 1418c9218b16SRussell Kingconfig SCHED_HRTICK 1419c9218b16SRussell King def_bool HIGH_RES_TIMERS 1420f8065813SRussell King 142116c79651SCatalin Marinasconfig THUMB2_KERNEL 1422bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 14234477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1424bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 142589bace65SArnd Bergmann select ARM_UNWIND 142616c79651SCatalin Marinas help 142716c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 142875fea300SNicolas Pitre Thumb-2 mode. 142916c79651SCatalin Marinas 143016c79651SCatalin Marinas If unsure, say N. 143116c79651SCatalin Marinas 14326f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 14336f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 14346f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 14356f685c5cSDave Martin default y 14366f685c5cSDave Martin help 14376f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 14386f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 14396f685c5cSDave Martin branch instructions. 14406f685c5cSDave Martin 14416f685c5cSDave Martin This is a problem, because there's no guarantee the final 14426f685c5cSDave Martin destination of the symbol, or any candidate locations for a 14436f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 14446f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 14456f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 14466f685c5cSDave Martin support. 14476f685c5cSDave Martin 14486f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 14496f685c5cSDave Martin relocation" error when loading some modules. 14506f685c5cSDave Martin 14516f685c5cSDave Martin Until fixed tools are available, passing 14526f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 14536f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 14546f685c5cSDave Martin stack usage in some cases. 14556f685c5cSDave Martin 14566f685c5cSDave Martin The problem is described in more detail at: 14576f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 14586f685c5cSDave Martin 14596f685c5cSDave Martin Only Thumb-2 kernels are affected. 14606f685c5cSDave Martin 14616f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 14626f685c5cSDave Martin 146342f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 146442f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 146542f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 146642f25bddSNicolas Pitre default y 146742f25bddSNicolas Pitre help 146842f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 146942f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 147042f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 147142f25bddSNicolas Pitre and udiv instructions that can be used to implement those 147242f25bddSNicolas Pitre functions. 147342f25bddSNicolas Pitre 147442f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 147542f25bddSNicolas Pitre replace the first two instructions of these library functions 147642f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 147742f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 147842f25bddSNicolas Pitre and less power intensive than running the original library 147942f25bddSNicolas Pitre code to do integer division. 148042f25bddSNicolas Pitre 1481704bdda0SNicolas Pitreconfig AEABI 1482a05b9608SNick Desaulniers bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \ 1483a05b9608SNick Desaulniers !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG 1484a05b9608SNick Desaulniers default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG 1485704bdda0SNicolas Pitre help 1486704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1487704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1488704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1489704bdda0SNicolas Pitre 1490704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1491704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1492704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1493704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1494704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1495704bdda0SNicolas Pitre 1496704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1497704bdda0SNicolas Pitre 14986c90c872SNicolas Pitreconfig OABI_COMPAT 1499a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1500d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 15016c90c872SNicolas Pitre help 15026c90c872SNicolas Pitre This option preserves the old syscall interface along with the 15036c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 15046c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 15056c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 15066c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 15076c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 150891702175SKees Cook 150991702175SKees Cook The seccomp filter system will not be available when this is 151091702175SKees Cook selected, since there is no way yet to sensibly distinguish 151191702175SKees Cook between calling conventions during filtering. 151291702175SKees Cook 15136c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 15146c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 15156c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 15166c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1517b02f8467SKees Cook at all). If in doubt say N. 15186c90c872SNicolas Pitre 1519eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1520e80d6a24SMel Gorman bool 1521e80d6a24SMel Gorman 1522fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL 152305944d74SRussell King bool 152405944d74SRussell King 1525fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE 1526fb597f2aSGregory Fong bool 1527fb597f2aSGregory Fong 152805944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 152905944d74SRussell King bool 1530fb597f2aSGregory Fong select SPARSEMEM_STATIC if SPARSEMEM 153107a2f737SRussell King 15327b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 15337b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 15347b7bf499SWill Deacon 1535053a96caSNicolas Pitreconfig HIGHMEM 1536e8db89a2SRussell King bool "High Memory Support" 1537e8db89a2SRussell King depends on MMU 1538053a96caSNicolas Pitre help 1539053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1540053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1541053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1542053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1543053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1544053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1545053a96caSNicolas Pitre 1546053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1547053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1548053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1549053a96caSNicolas Pitre 1550053a96caSNicolas Pitre If unsure, say n. 1551053a96caSNicolas Pitre 155265cec8e3SRussell Kingconfig HIGHPTE 15539a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 155465cec8e3SRussell King depends on HIGHMEM 15559a431bd5SRussell King default y 1556b4d103d1SRussell King help 1557b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1558b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1559b4d103d1SRussell King precious low memory, eventually leading to low memory being 1560b4d103d1SRussell King consumed by page tables. Setting this option will allow 1561b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 156265cec8e3SRussell King 1563a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1564a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1565a5e090acSRussell King depends on MMU && !ARM_LPAE 15661b8873a0SJamie Iles default y 15671b8873a0SJamie Iles help 1568a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1569a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1570a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1571a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1572a5e090acSRussell King fault when dereferenced. 1573a5e090acSRussell King 1574a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1575a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1576a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 1577c80d79d7SYasunori Goto 1578c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS 1579fa8ad788SMark Rutland def_bool y 1580fa8ad788SMark Rutland depends on ARM_PMU 15811b8873a0SJamie Iles 15821355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 15831355e2a6SCatalin Marinas def_bool y 15841355e2a6SCatalin Marinas depends on ARM_LPAE 15851355e2a6SCatalin Marinas 15868d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 15878d962507SCatalin Marinas def_bool y 15888d962507SCatalin Marinas depends on ARM_LPAE 15898d962507SCatalin Marinas 15904bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 15914bfab203SSteven Capper def_bool y 15924bfab203SSteven Capper 15937d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 15947d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 15957d485f64SArd Biesheuvel depends on MODULES 1596e7229f7dSAnders Roxell default y 15977d485f64SArd Biesheuvel help 15987d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 15997d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 16007d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 16017d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 16027d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 16037d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 16047d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 16057d485f64SArd Biesheuvel the same. 16067d485f64SArd Biesheuvel 1607e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1608e7229f7dSAnders Roxell configurations. If unsure, say y. 16097d485f64SArd Biesheuvel 1610c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 161136d6c928SUlrich Hecht int "Maximum zone order" 1612898f08e1SYegor Yefremov default "12" if SOC_AM33XX 16136d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1614c1b2d970SMagnus Damm default "11" 1615c1b2d970SMagnus Damm help 1616c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1617c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1618c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1619c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1620c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1621c1b2d970SMagnus Damm increase this value. 1622c1b2d970SMagnus Damm 1623c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1624c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1625c1b2d970SMagnus Damm 16261da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 16271da177e4SLinus Torvalds bool 1628f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 16291da177e4SLinus Torvalds default y if !ARCH_EBSA110 1630e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 16311da177e4SLinus Torvalds help 16321da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 16331da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 16341da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 16351da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 16361da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 16371da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 16381da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 16391da177e4SLinus Torvalds 164039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 164138ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 164238ef2ad5SLinus Walleij depends on MMU 164339ec58f3SLennert Buytenhek default y if CPU_FEROCEON 164439ec58f3SLennert Buytenhek help 164539ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 164639ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 164739ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 164839ec58f3SLennert Buytenhek 164939ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 165039ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 165139ec58f3SLennert Buytenhek such copy operations with large buffers. 165239ec58f3SLennert Buytenhek 165339ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 165439ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 165539ec58f3SLennert Buytenhek 165670c70d97SNicolas Pitreconfig SECCOMP 165770c70d97SNicolas Pitre bool 165870c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 1659a7f7f624SMasahiro Yamada help 166070c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 166170c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 166270c70d97SNicolas Pitre execution. By using pipes or other transports made available to 166370c70d97SNicolas Pitre the process as file descriptors supporting the read/write 166470c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 166570c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 166670c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 166770c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 166870c70d97SNicolas Pitre defined by each seccomp mode. 166970c70d97SNicolas Pitre 167002c2433bSStefano Stabelliniconfig PARAVIRT 167102c2433bSStefano Stabellini bool "Enable paravirtualization code" 167202c2433bSStefano Stabellini help 167302c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 167402c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 167502c2433bSStefano Stabellini over full virtualization. 167602c2433bSStefano Stabellini 167702c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 167802c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 167902c2433bSStefano Stabellini select PARAVIRT 168002c2433bSStefano Stabellini help 168102c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 168202c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 168302c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 168402c2433bSStefano Stabellini that, there can be a small performance impact. 168502c2433bSStefano Stabellini 168602c2433bSStefano Stabellini If in doubt, say N here. 168702c2433bSStefano Stabellini 1688eff8d644SStefano Stabelliniconfig XEN_DOM0 1689eff8d644SStefano Stabellini def_bool y 1690eff8d644SStefano Stabellini depends on XEN 1691eff8d644SStefano Stabellini 1692eff8d644SStefano Stabelliniconfig XEN 1693c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 169485323a99SIan Campbell depends on ARM && AEABI && OF 1695f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 169685323a99SIan Campbell depends on !GENERIC_ATOMIC64 16977693deccSUwe Kleine-König depends on MMU 169851aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 169917b7ab80SStefano Stabellini select ARM_PSCI 1700f21254cdSChristoph Hellwig select SWIOTLB 170183862ccfSStefano Stabellini select SWIOTLB_XEN 170202c2433bSStefano Stabellini select PARAVIRT 1703eff8d644SStefano Stabellini help 1704eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1705eff8d644SStefano Stabellini 1706189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK 1707189af465SArd Biesheuvel bool "Use a unique stack canary value for each task" 1708189af465SArd Biesheuvel depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA 1709189af465SArd Biesheuvel select GCC_PLUGIN_ARM_SSP_PER_TASK 1710189af465SArd Biesheuvel default y 1711189af465SArd Biesheuvel help 1712189af465SArd Biesheuvel Due to the fact that GCC uses an ordinary symbol reference from 1713189af465SArd Biesheuvel which to load the value of the stack canary, this value can only 1714189af465SArd Biesheuvel change at reboot time on SMP systems, and all tasks running in the 1715189af465SArd Biesheuvel kernel's address space are forced to use the same canary value for 1716189af465SArd Biesheuvel the entire duration that the system is up. 1717189af465SArd Biesheuvel 1718189af465SArd Biesheuvel Enable this option to switch to a different method that uses a 1719189af465SArd Biesheuvel different canary value for each task. 1720189af465SArd Biesheuvel 17211da177e4SLinus Torvaldsendmenu 17221da177e4SLinus Torvalds 17231da177e4SLinus Torvaldsmenu "Boot options" 17241da177e4SLinus Torvalds 17259eb8f674SGrant Likelyconfig USE_OF 17269eb8f674SGrant Likely bool "Flattened Device Tree support" 1727b1b3f49cSRussell King select IRQ_DOMAIN 17289eb8f674SGrant Likely select OF 17299eb8f674SGrant Likely help 17309eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 17319eb8f674SGrant Likely 1732bd51e2f5SNicolas Pitreconfig ATAGS 1733bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1734bd51e2f5SNicolas Pitre default y 1735bd51e2f5SNicolas Pitre help 1736bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1737bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1738bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1739bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1740bd51e2f5SNicolas Pitre leave this to y. 1741bd51e2f5SNicolas Pitre 1742bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1743bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1744bd51e2f5SNicolas Pitre depends on ATAGS 1745bd51e2f5SNicolas Pitre help 1746bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1747bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1748bd51e2f5SNicolas Pitre 17491da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 17501da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 17511da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 17521da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 175339c3e304SChris Packham default 0x0 17541da177e4SLinus Torvalds help 17551da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 17561da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 17571da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 17581da177e4SLinus Torvalds value in their defconfig file. 17591da177e4SLinus Torvalds 17601da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 17611da177e4SLinus Torvalds 17621da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 17631da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 176439c3e304SChris Packham default 0x0 17651da177e4SLinus Torvalds help 1766f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1767f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1768f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1769f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1770f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1771f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 17721da177e4SLinus Torvalds 17731da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 17741da177e4SLinus Torvalds 17751da177e4SLinus Torvaldsconfig ZBOOT_ROM 17761da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 17771da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 177810968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 17791da177e4SLinus Torvalds help 17801da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 17811da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 17821da177e4SLinus Torvalds 1783e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1784e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 178510968131SRussell King depends on OF 1786e2a6a3aaSJohn Bonesio help 1787e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1788e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1789e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1790e2a6a3aaSJohn Bonesio 1791e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1792e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1793e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1794e2a6a3aaSJohn Bonesio 1795e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1796e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1797e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1798e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1799e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1800e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1801e2a6a3aaSJohn Bonesio to this option. 1802e2a6a3aaSJohn Bonesio 1803b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1804b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1805b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1806b90b9a38SNicolas Pitre help 1807b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1808b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1809b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1810b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1811b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1812b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1813b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1814b90b9a38SNicolas Pitre 1815d0f34a11SGenoud Richardchoice 1816d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1817d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1818d0f34a11SGenoud Richard 1819d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1820d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1821d0f34a11SGenoud Richard help 1822d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1823d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1824d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1825d0f34a11SGenoud Richard 1826d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1827d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1828d0f34a11SGenoud Richard help 1829d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1830d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1831d0f34a11SGenoud Richard 1832d0f34a11SGenoud Richardendchoice 1833d0f34a11SGenoud Richard 18341da177e4SLinus Torvaldsconfig CMDLINE 18351da177e4SLinus Torvalds string "Default kernel command string" 18361da177e4SLinus Torvalds default "" 18371da177e4SLinus Torvalds help 18381da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 18391da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 18401da177e4SLinus Torvalds architectures, you should supply some command-line options at build 18411da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 18421da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 18431da177e4SLinus Torvalds 18444394c124SVictor Boiviechoice 18454394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 18464394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1847bd51e2f5SNicolas Pitre depends on ATAGS 18484394c124SVictor Boivie 18494394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 18504394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 18514394c124SVictor Boivie help 18524394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 18534394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 18544394c124SVictor Boivie string provided in CMDLINE will be used. 18554394c124SVictor Boivie 18564394c124SVictor Boivieconfig CMDLINE_EXTEND 18574394c124SVictor Boivie bool "Extend bootloader kernel arguments" 18584394c124SVictor Boivie help 18594394c124SVictor Boivie The command-line arguments provided by the boot loader will be 18604394c124SVictor Boivie appended to the default kernel command string. 18614394c124SVictor Boivie 186292d2040dSAlexander Hollerconfig CMDLINE_FORCE 186392d2040dSAlexander Holler bool "Always use the default kernel command string" 186492d2040dSAlexander Holler help 186592d2040dSAlexander Holler Always use the default kernel command string, even if the boot 186692d2040dSAlexander Holler loader passes other arguments to the kernel. 186792d2040dSAlexander Holler This is useful if you cannot or don't want to change the 186892d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 18694394c124SVictor Boivieendchoice 187092d2040dSAlexander Holler 18711da177e4SLinus Torvaldsconfig XIP_KERNEL 18721da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 187310968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 18741da177e4SLinus Torvalds help 18751da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 18761da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 18771da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 18781da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 18791da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 18801da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 18811da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 18821da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 18831da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 18841da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 18851da177e4SLinus Torvalds 18861da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 18871da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 18881da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 18891da177e4SLinus Torvalds 18901da177e4SLinus Torvalds If unsure, say N. 18911da177e4SLinus Torvalds 18921da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 18931da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 18941da177e4SLinus Torvalds depends on XIP_KERNEL 18951da177e4SLinus Torvalds default "0x00080000" 18961da177e4SLinus Torvalds help 18971da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 18981da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 18991da177e4SLinus Torvalds own flash usage. 19001da177e4SLinus Torvalds 1901ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 1902ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 1903ca8b5d97SNicolas Pitre depends on XIP_KERNEL 1904ca8b5d97SNicolas Pitre select ZLIB_INFLATE 1905ca8b5d97SNicolas Pitre help 1906ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 1907ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 1908ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 1909ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 1910ca8b5d97SNicolas Pitre slightly longer boot delay. 1911ca8b5d97SNicolas Pitre 1912c587e4a6SRichard Purdieconfig KEXEC 1913c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 191419ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 191576950f71SVincenzo Frascino depends on MMU 19162965faa5SDave Young select KEXEC_CORE 1917c587e4a6SRichard Purdie help 1918c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1919c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 192001dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1921c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1922c587e4a6SRichard Purdie 1923c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1924c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1925bf220695SGeert Uytterhoeven initially work for you. 1926c587e4a6SRichard Purdie 19274cd9d6f7SRichard Purdieconfig ATAGS_PROC 19284cd9d6f7SRichard Purdie bool "Export atags in procfs" 1929bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1930b98d7291SUli Luckas default y 19314cd9d6f7SRichard Purdie help 19324cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 19334cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 19344cd9d6f7SRichard Purdie 1935cb5d39b3SMika Westerbergconfig CRASH_DUMP 1936cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 1937cb5d39b3SMika Westerberg help 1938cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 1939cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 1940cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 1941cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 1942cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 1943cb5d39b3SMika Westerberg memory address not used by the main kernel 1944cb5d39b3SMika Westerberg 1945330d4810SMauro Carvalho Chehab For more details see Documentation/admin-guide/kdump/kdump.rst 1946cb5d39b3SMika Westerberg 1947e69edc79SEric Miaoconfig AUTO_ZRELADDR 1948e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 1949e69edc79SEric Miao help 1950e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 1951e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 1952e69edc79SEric Miao will be determined at run-time by masking the current IP with 1953e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 1954e69edc79SEric Miao from start of memory. 1955e69edc79SEric Miao 195681a0bc39SRoy Franzconfig EFI_STUB 195781a0bc39SRoy Franz bool 195881a0bc39SRoy Franz 195981a0bc39SRoy Franzconfig EFI 196081a0bc39SRoy Franz bool "UEFI runtime support" 196181a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 196281a0bc39SRoy Franz select UCS2_STRING 196381a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 196481a0bc39SRoy Franz select EFI_STUB 19652e0eb483SAtish Patra select EFI_GENERIC_STUB 196681a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 1967a7f7f624SMasahiro Yamada help 196881a0bc39SRoy Franz This option provides support for runtime services provided 196981a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 197081a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 197181a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 197281a0bc39SRoy Franz is only useful for kernels that may run on systems that have 197381a0bc39SRoy Franz UEFI firmware. 197481a0bc39SRoy Franz 1975bb817befSArd Biesheuvelconfig DMI 1976bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 1977bb817befSArd Biesheuvel depends on EFI 1978bb817befSArd Biesheuvel default y 1979bb817befSArd Biesheuvel help 1980bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 1981bb817befSArd Biesheuvel 1982bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 1983bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 1984bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 1985bb817befSArd Biesheuvel 1986bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 1987bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 1988bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 1989bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 1990bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 1991bb817befSArd Biesheuvel 19921da177e4SLinus Torvaldsendmenu 19931da177e4SLinus Torvalds 1994ac9d7efcSRussell Kingmenu "CPU Power Management" 19951da177e4SLinus Torvalds 19961da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 19971da177e4SLinus Torvalds 1998ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 1999ac9d7efcSRussell King 2000ac9d7efcSRussell Kingendmenu 2001ac9d7efcSRussell King 20021da177e4SLinus Torvaldsmenu "Floating point emulation" 20031da177e4SLinus Torvalds 20041da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20051da177e4SLinus Torvalds 20061da177e4SLinus Torvaldsconfig FPE_NWFPE 20071da177e4SLinus Torvalds bool "NWFPE math emulation" 2008593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 2009a7f7f624SMasahiro Yamada help 20101da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20111da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20121da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20131da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20141da177e4SLinus Torvalds 20151da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20161da177e4SLinus Torvalds early in the bootup. 20171da177e4SLinus Torvalds 20181da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20191da177e4SLinus Torvalds bool "Support extended precision" 2020bedf142bSLennert Buytenhek depends on FPE_NWFPE 20211da177e4SLinus Torvalds help 20221da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20231da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20241da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20251da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20261da177e4SLinus Torvalds floating point emulator without any good reason. 20271da177e4SLinus Torvalds 20281da177e4SLinus Torvalds You almost surely want to say N here. 20291da177e4SLinus Torvalds 20301da177e4SLinus Torvaldsconfig FPE_FASTFPE 20311da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2032d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 2033a7f7f624SMasahiro Yamada help 20341da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20351da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20361da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20371da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20381da177e4SLinus Torvalds 20391da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20401da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20411da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20421da177e4SLinus Torvalds choose NWFPE. 20431da177e4SLinus Torvalds 20441da177e4SLinus Torvaldsconfig VFP 20451da177e4SLinus Torvalds bool "VFP-format floating point maths" 2046e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 20471da177e4SLinus Torvalds help 20481da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 20491da177e4SLinus Torvalds if your hardware includes a VFP unit. 20501da177e4SLinus Torvalds 2051dc7a12bdSMauro Carvalho Chehab Please see <file:Documentation/arm/vfp/release-notes.rst> for 20521da177e4SLinus Torvalds release notes and additional status information. 20531da177e4SLinus Torvalds 20541da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 20551da177e4SLinus Torvalds 205625ebee02SCatalin Marinasconfig VFPv3 205725ebee02SCatalin Marinas bool 205825ebee02SCatalin Marinas depends on VFP 205925ebee02SCatalin Marinas default y if CPU_V7 206025ebee02SCatalin Marinas 2061b5872db4SCatalin Marinasconfig NEON 2062b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2063b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2064b5872db4SCatalin Marinas help 2065b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2066b5872db4SCatalin Marinas Extension. 2067b5872db4SCatalin Marinas 206873c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 206973c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2070c4a30c3bSRussell King depends on NEON && AEABI 207173c132c1SArd Biesheuvel help 207273c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 207373c132c1SArd Biesheuvel 20741da177e4SLinus Torvaldsendmenu 20751da177e4SLinus Torvalds 20761da177e4SLinus Torvaldsmenu "Power management options" 20771da177e4SLinus Torvalds 2078eceab4acSRussell Kingsource "kernel/power/Kconfig" 20791da177e4SLinus Torvalds 2080f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 208119a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2082f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2083f4cb5700SJohannes Berg def_bool y 2084f4cb5700SJohannes Berg 208515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 20868b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 20871b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 208815e0d9e3SArnd Bergmann 2089603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2090603fb42aSSebastian Capella bool 2091603fb42aSSebastian Capella depends on MMU 2092603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2093603fb42aSSebastian Capella 20941da177e4SLinus Torvaldsendmenu 20951da177e4SLinus Torvalds 2096916f743dSKumar Galasource "drivers/firmware/Kconfig" 2097916f743dSKumar Gala 2098652ccae5SArd Biesheuvelif CRYPTO 2099652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2100652ccae5SArd Biesheuvelendif 2101