xref: /linux/arch/arm/Kconfig (revision 2f618d5ef5dd05e2380ee627814de90d5a33c3f2)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6fed240d9SMasami Hiramatsu	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
7aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
8c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
9419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
102b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
11ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
12d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1375851720SDmitry Vyukov	select ARCH_HAS_KCOV
14e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
150ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
163010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
17ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
18347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
1975851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
20ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
21ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
2231b089bbSChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB || !MMU
2331b089bbSChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB || !MMU
24dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
253d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
26171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
279aaf9bb7SDaniel Thompson	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
28957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
295e545df3SMike Rapoport	select ARCH_KEEP_MEMBLOCK
30d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
317c703e54SChristoph Hellwig	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
32ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
33ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
344badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
35855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
36017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
370cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
38dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
39dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
40b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
4159612b24SNathan Chancellor	select ARCH_WANT_LD_ORPHAN_WARN
42bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
4310916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
44171b3f0dSRussell King	select CLONE_BACKWARDS
45f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
46dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
47ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
4831b089bbSChristoph Hellwig	select DMA_GLOBAL_POOL if !MMU
492f9237d4SChristoph Hellwig	select DMA_OPS
50f0edfea8SChristoph Hellwig	select DMA_REMAP if MMU
51b01aec9bSBorislav Petkov	select EDAC_SUPPORT
52b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
5336d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
542ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
55f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
56b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
5756afcd3dSMarc Zyngier	select GENERIC_IRQ_IPI if SMP
58ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
592937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
60171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
61b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
62b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
637c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
64914ee966SPalmer Dabbelt	select GENERIC_LIB_DEVMEM_IS_ALLOWED
65b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
6638ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
67b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
68b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
69f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
700b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
71437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
7275969686SWang Kefeng	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
73437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
7442101571SLinus Walleij	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
75e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
764f5b0c17SMike Rapoport	select HAVE_ARCH_PFN_VALID
77282a181bSYiFei Zhu	select HAVE_ARCH_SECCOMP
78f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
7908626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
800693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
81e8003bf6SAnshuman Khandual	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
82b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
8339c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
84171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
85b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
864ed308c4SSteven Rostedt (Google)	select HAVE_BUILDTIME_MCOUNT_SORT
87bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
88b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
89f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
90620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
91dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
925f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
9367a929e0SChristoph Hellwig	select HAVE_FAST_GUP if ARM_LPAE
94f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
9550362162SRussell King	select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
96ecb108e3SArnd Bergmann	select HAVE_FUNCTION_TRACER if !XIP_KERNEL && !(THUMB2_KERNEL && CC_IS_CLANG)
976b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
98f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
9987c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
100b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
101f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
102b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
103b1b3f49cSRussell King	select HAVE_KERNEL_LZO
104b1b3f49cSRussell King	select HAVE_KERNEL_XZ
105cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
106f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
1077d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
10842a0bb3fSPetr Mladek	select HAVE_NMI
1090dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
1107ada189fSJamie Iles	select HAVE_PERF_EVENTS
11149863894SWill Deacon	select HAVE_PERF_REGS
11249863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
113ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
114e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1159800b9dcSMathieu Desnoyers	select HAVE_RSEQ
116d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
117b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
118af1839ebSCatalin Marinas	select HAVE_UID16
11931c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
120da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
121171b3f0dSRussell King	select MODULES_USE_ELF_REL
122f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
123aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
124171b3f0dSRussell King	select OLD_SIGACTION
125171b3f0dSRussell King	select OLD_SIGSUSPEND3
12620f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
127b1b3f49cSRussell King	select PERF_USE_VMALLOC
128b1b3f49cSRussell King	select RTC_LIB
129b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
13018ed1c01SArd Biesheuvel	select THREAD_INFO_IN_TASK if CURRENT_POINTER_IN_TPIDRURO
1314aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
132171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
133171b3f0dSRussell King	# according to that.  Thanks.
1341da177e4SLinus Torvalds	help
1351da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
136f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1371da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1381da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1391da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1401da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1411da177e4SLinus Torvalds
14274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
14374facffeSRussell King	bool
14474facffeSRussell King
1454ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1464ce63fcdSMarek Szyprowski	bool
147b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
148b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1494ce63fcdSMarek Szyprowski
15060460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
15160460abfSSeung-Woo Kim
15260460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
15360460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
15460460abfSSeung-Woo Kim	range 4 9
15560460abfSSeung-Woo Kim	default 8
15660460abfSSeung-Woo Kim	help
15760460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
15860460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
15960460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
16060460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
16160460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
16260460abfSSeung-Woo Kim	  virtual space with just a few allocations.
16360460abfSSeung-Woo Kim
16460460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
16560460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
16660460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
16760460abfSSeung-Woo Kim	  by the PAGE_SIZE.
16860460abfSSeung-Woo Kim
16960460abfSSeung-Woo Kimendif
17060460abfSSeung-Woo Kim
17175e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
17275e7153aSRalf Baechle	bool
17375e7153aSRalf Baechle
174bc581770SLinus Walleijconfig HAVE_TCM
175bc581770SLinus Walleij	bool
176bc581770SLinus Walleij	select GENERIC_ALLOCATOR
177bc581770SLinus Walleij
178e119bfffSRussell Kingconfig HAVE_PROC_CPU
179e119bfffSRussell King	bool
180e119bfffSRussell King
181ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1825ea81769SAl Viro	bool
1835ea81769SAl Viro
1841da177e4SLinus Torvaldsconfig SBUS
1851da177e4SLinus Torvalds	bool
1861da177e4SLinus Torvalds
187f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
188f16fb1ecSRussell King	bool
189f16fb1ecSRussell King	default y
190f16fb1ecSRussell King
191f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
192f16fb1ecSRussell King	bool
193f16fb1ecSRussell King	default y
194f16fb1ecSRussell King
195f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
196f0d1b0b3SDavid Howells	bool
197f0d1b0b3SDavid Howells
198f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
199f0d1b0b3SDavid Howells	bool
200f0d1b0b3SDavid Howells
2014a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2024a1b5733SEduardo Valentin	bool
2034a1b5733SEduardo Valentin
204a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
205a5f4c561SStefan Agner	def_bool y if MMU
206a5f4c561SStefan Agner
207b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
208b89c3b16SAkinobu Mita	bool
209b89c3b16SAkinobu Mita	default y
210b89c3b16SAkinobu Mita
2111da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2121da177e4SLinus Torvalds	bool
2131da177e4SLinus Torvalds	default y
2141da177e4SLinus Torvalds
215a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
216a08b6b79Sviro@ZenIV.linux.org.uk	bool
217a08b6b79Sviro@ZenIV.linux.org.uk
218c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
219c7edc9e3SDavid A. Long	def_bool y
220c7edc9e3SDavid A. Long
2211da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2221da177e4SLinus Torvalds	bool
2231da177e4SLinus Torvalds
2241da177e4SLinus Torvaldsconfig FIQ
2251da177e4SLinus Torvalds	bool
2261da177e4SLinus Torvalds
22713a5045dSRob Herringconfig NEED_RET_TO_USER
22813a5045dSRob Herring	bool
22913a5045dSRob Herring
230034d2f5aSAl Viroconfig ARCH_MTD_XIP
231034d2f5aSAl Viro	bool
232034d2f5aSAl Viro
233dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
234c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
235c1becedcSRussell King	default y
236b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
237dc21af99SRussell King	help
238111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
239111e9a5cSRussell King	  boot and module load time according to the position of the
240111e9a5cSRussell King	  kernel in system memory.
241dc21af99SRussell King
242111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
2439443076eSArd Biesheuvel	  of physical memory is at a 2 MiB boundary.
244dc21af99SRussell King
245c1becedcSRussell King	  Only disable this option if you know that you do not require
246c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
247c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
248c1becedcSRussell King
249c334bc15SRob Herringconfig NEED_MACH_IO_H
250c334bc15SRob Herring	bool
251c334bc15SRob Herring	help
252c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
253c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
254c334bc15SRob Herring	  be avoided when possible.
255c334bc15SRob Herring
2560cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2571b9f95f8SNicolas Pitre	bool
258111e9a5cSRussell King	help
2590cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2600cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2610cdc8b92SNicolas Pitre	  be avoided when possible.
2621b9f95f8SNicolas Pitre
2631b9f95f8SNicolas Pitreconfig PHYS_OFFSET
264974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
265c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
266974c0724SNicolas Pitre	default DRAM_BASE if !MMU
26706954b6aSLinus Walleij	default 0x00000000 if ARCH_FOOTBRIDGE
268c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
269c6e77bb6SArnd Bergmann	default 0x30000000 if ARCH_S3C24XX
270c6e77bb6SArnd Bergmann	default 0xa0000000 if ARCH_IOP32X || ARCH_PXA
271c6e77bb6SArnd Bergmann	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
272c6e77bb6SArnd Bergmann	default 0
2731b9f95f8SNicolas Pitre	help
2741b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2751b9f95f8SNicolas Pitre	  location of main memory in your system.
276cada3c08SRussell King
27787e040b6SSimon Glassconfig GENERIC_BUG
27887e040b6SSimon Glass	def_bool y
27987e040b6SSimon Glass	depends on BUG
28087e040b6SSimon Glass
2811bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2821bcad26eSKirill A. Shutemov	int
2831bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2841bcad26eSKirill A. Shutemov	default 2
2851bcad26eSKirill A. Shutemov
2861da177e4SLinus Torvaldsmenu "System Type"
2871da177e4SLinus Torvalds
2883c427975SHyok S. Choiconfig MMU
2893c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2903c427975SHyok S. Choi	default y
2913c427975SHyok S. Choi	help
2923c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2933c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2943c427975SHyok S. Choi
295*2f618d5eSArnd Bergmannconfig ARM_SINGLE_ARMV7M
296*2f618d5eSArnd Bergmann	def_bool !MMU
297*2f618d5eSArnd Bergmann	select ARM_NVIC
298*2f618d5eSArnd Bergmann	select AUTO_ZRELADDR
299*2f618d5eSArnd Bergmann	select TIMER_OF
300*2f618d5eSArnd Bergmann	select COMMON_CLK
301*2f618d5eSArnd Bergmann	select CPU_V7M
302*2f618d5eSArnd Bergmann	select NO_IOPORT_MAP
303*2f618d5eSArnd Bergmann	select SPARSE_IRQ
304*2f618d5eSArnd Bergmann	select USE_OF
305*2f618d5eSArnd Bergmann
306e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
307e0c25d95SDaniel Cashman	default 8
308e0c25d95SDaniel Cashman
309e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
310e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
311e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
312e0c25d95SDaniel Cashman	default 16
313e0c25d95SDaniel Cashman
314ccf50e23SRussell King#
315ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
316ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
317ccf50e23SRussell King#
3181da177e4SLinus Torvaldschoice
3191da177e4SLinus Torvalds	prompt "ARM system type"
320*2f618d5eSArnd Bergmann	depends on MMU
321*2f618d5eSArnd Bergmann	default ARCH_MULTIPLATFORM
3221da177e4SLinus Torvalds
323387798b3SRob Herringconfig ARCH_MULTIPLATFORM
324387798b3SRob Herring	bool "Allow multiple platforms to be selected"
325fb597f2aSGregory Fong	select ARCH_FLATMEM_ENABLE
326fb597f2aSGregory Fong	select ARCH_SPARSEMEM_ENABLE
327fb597f2aSGregory Fong	select ARCH_SELECT_MEMORY_MODEL
32842dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
329387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
330387798b3SRob Herring	select AUTO_ZRELADDR
331bb0eb050SDaniel Lezcano	select TIMER_OF
33266314223SDinh Nguyen	select COMMON_CLK
3334c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
334eb01d42aSChristoph Hellwig	select HAVE_PCI
3352eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
33666314223SDinh Nguyen	select SPARSE_IRQ
33766314223SDinh Nguyen	select USE_OF
33866314223SDinh Nguyen
339e7736d47SLennert Buytenhekconfig ARCH_EP93XX
340e7736d47SLennert Buytenhek	bool "EP93xx-based"
34180320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
342e7736d47SLennert Buytenhek	select ARM_AMBA
343cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
344e7736d47SLennert Buytenhek	select ARM_VIC
3453e895f4cSMarc Zyngier	select GENERIC_IRQ_MULTI_HANDLER
346b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
347000bc178SLinus Walleij	select CLKSRC_MMIO
348b1b3f49cSRussell King	select CPU_ARM920T
3495c34a4e8SLinus Walleij	select GPIOLIB
3509645ccc7SNikita Shubin	select COMMON_CLK
351e7736d47SLennert Buytenhek	help
352e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
353e7736d47SLennert Buytenhek
3541da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3551da177e4SLinus Torvalds	bool "FootBridge"
356c750815eSRussell King	select CPU_SA110
3571da177e4SLinus Torvalds	select FOOTBRIDGE
3580cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
359f999b8bdSMartin Michlmayr	help
360f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
361f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3621da177e4SLinus Torvalds
3633f7e5815SLennert Buytenhekconfig ARCH_IOP32X
3643f7e5815SLennert Buytenhek	bool "IOP32x-based"
365c750815eSRussell King	select CPU_XSCALE
366e9004f50SLinus Walleij	select GPIO_IOP
3675c34a4e8SLinus Walleij	select GPIOLIB
36813a5045dSRob Herring	select NEED_RET_TO_USER
369eb01d42aSChristoph Hellwig	select FORCE_PCI
370b1b3f49cSRussell King	select PLAT_IOP
371f999b8bdSMartin Michlmayr	help
3723f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
3733f7e5815SLennert Buytenhek	  processors.
3743f7e5815SLennert Buytenhek
3753b938be6SRussell Kingconfig ARCH_IXP4XX
3763b938be6SRussell King	bool "IXP4xx-based"
37751aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
37806954b6aSLinus Walleij	select ARM_PATCH_PHYS_VIRT
379c750815eSRussell King	select CPU_XSCALE
38098ac0cc2SLinus Walleij	select GENERIC_IRQ_MULTI_HANDLER
38155ec465eSLinus Walleij	select GPIO_IXP4XX
3825c34a4e8SLinus Walleij	select GPIOLIB
383eb01d42aSChristoph Hellwig	select HAVE_PCI
38455ec465eSLinus Walleij	select IXP4XX_IRQ
38565af6667SLinus Walleij	select IXP4XX_TIMER
38606954b6aSLinus Walleij	select SPARSE_IRQ
3879296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
388171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
389c4713074SLennert Buytenhek	help
3903b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
391c4713074SLennert Buytenhek
392edabd38eSSaeed Bisharaconfig ARCH_DOVE
393edabd38eSSaeed Bishara	bool "Marvell Dove"
394756b2531SSebastian Hesselbarth	select CPU_PJ4
3954c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
3965c34a4e8SLinus Walleij	select GPIOLIB
397eb01d42aSChristoph Hellwig	select HAVE_PCI
398171b3f0dSRussell King	select MVEBU_MBUS
3999139acd1SSebastian Hesselbarth	select PINCTRL
4009139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
401abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4025cdbe5d2SArnd Bergmann	select SPARSE_IRQ
403c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
404edabd38eSSaeed Bishara	help
405edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
406edabd38eSSaeed Bishara
4071da177e4SLinus Torvaldsconfig ARCH_PXA
4082c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
409b1b3f49cSRussell King	select ARCH_MTD_XIP
410b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
411b1b3f49cSRussell King	select AUTO_ZRELADDR
412a1c0a6adSRobert Jarzmik	select COMMON_CLK
413389d9b58SDaniel Lezcano	select CLKSRC_PXA
414234b6cedSRussell King	select CLKSRC_MMIO
415bb0eb050SDaniel Lezcano	select TIMER_OF
4162f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
4174c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
418157d2644SHaojian Zhuang	select GPIO_PXA
4195c34a4e8SLinus Walleij	select GPIOLIB
420d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
421bd5ce433SEric Miao	select PLAT_PXA
4226ac6b817SHaojian Zhuang	select SPARSE_IRQ
423f999b8bdSMartin Michlmayr	help
4242c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
4251da177e4SLinus Torvalds
4261da177e4SLinus Torvaldsconfig ARCH_RPC
4271da177e4SLinus Torvalds	bool "RiscPC"
4282abd6e34SArnd Bergmann	depends on !CC_IS_CLANG && GCC_VERSION < 90100 && GCC_VERSION >= 60000
4291da177e4SLinus Torvalds	select ARCH_ACORN
430a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
43107f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
4320b40deeeSRussell King	select ARM_HAS_SG_CHAIN
433fa04e209SArnd Bergmann	select CPU_SA110
434b1b3f49cSRussell King	select FIQ
435b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
436b1b3f49cSRussell King	select ISA_DMA_API
4376239da29SArnd Bergmann	select LEGACY_TIMER_TICK
438c334bc15SRob Herring	select NEED_MACH_IO_H
4390cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
440ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4411da177e4SLinus Torvalds	help
4421da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
4431da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
4441da177e4SLinus Torvalds
4451da177e4SLinus Torvaldsconfig ARCH_SA1100
4461da177e4SLinus Torvalds	bool "SA1100-based"
447b1b3f49cSRussell King	select ARCH_MTD_XIP
448b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
449b1b3f49cSRussell King	select CLKSRC_MMIO
450389d9b58SDaniel Lezcano	select CLKSRC_PXA
451bb0eb050SDaniel Lezcano	select TIMER_OF if OF
452d6c82046SRussell King	select COMMON_CLK
453b1b3f49cSRussell King	select CPU_FREQ
454b1b3f49cSRussell King	select CPU_SA1100
4554c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4565c34a4e8SLinus Walleij	select GPIOLIB
4571eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
458b1b3f49cSRussell King	select ISA
4590cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
460375dec92SRussell King	select SPARSE_IRQ
461f999b8bdSMartin Michlmayr	help
462f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
4631da177e4SLinus Torvalds
464b130d5c2SKukjin Kimconfig ARCH_S3C24XX
465b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
466335cce74SArnd Bergmann	select ATAGS
4674280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
468880cf071STomasz Figa	select GPIO_SAMSUNG
4695c34a4e8SLinus Walleij	select GPIOLIB
4704c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
471c334bc15SRob Herring	select NEED_MACH_IO_H
472f6d7cde8SKrzysztof Kozlowski	select S3C2410_WATCHDOG
473cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
474ea04d6b4SMasahiro Yamada	select USE_OF
475f6d7cde8SKrzysztof Kozlowski	select WATCHDOG
4761da177e4SLinus Torvalds	help
477b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
478b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
479b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
480b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
48163b1f51bSBen Dooks
482a0694861STony Lindgrenconfig ARCH_OMAP1
483a0694861STony Lindgren	bool "TI OMAP1"
484a0694861STony Lindgren	select ARCH_OMAP
485354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
486a0694861STony Lindgren	select GENERIC_IRQ_CHIP
4874c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4885c34a4e8SLinus Walleij	select GPIOLIB
489bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
490a0694861STony Lindgren	select IRQ_DOMAIN
491a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
492a0694861STony Lindgren	select NEED_MACH_MEMORY_H
493685e2d08STony Lindgren	select SPARSE_IRQ
49421f47fbcSAlexey Charkov	help
495a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
49602c981c0SBinghua Duan
4971da177e4SLinus Torvaldsendchoice
4981da177e4SLinus Torvalds
499387798b3SRob Herringmenu "Multiple platform selection"
500387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
501387798b3SRob Herring
502387798b3SRob Herringcomment "CPU Core family selection"
503387798b3SRob Herring
504f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
505f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
506f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
507f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
508f8afae40SArnd Bergmann	select CPU_FA526
509f8afae40SArnd Bergmann
510387798b3SRob Herringconfig ARCH_MULTI_V4T
511387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
512387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
513b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
51424e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
51524e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
51624e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
517387798b3SRob Herring
518387798b3SRob Herringconfig ARCH_MULTI_V5
519387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
520387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
521b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
52212567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
52324e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
52424e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
525387798b3SRob Herring
526387798b3SRob Herringconfig ARCH_MULTI_V4_V5
527387798b3SRob Herring	bool
528387798b3SRob Herring
529387798b3SRob Herringconfig ARCH_MULTI_V6
5308dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
531387798b3SRob Herring	select ARCH_MULTI_V6_V7
53242f4754aSRob Herring	select CPU_V6K
533387798b3SRob Herring
534387798b3SRob Herringconfig ARCH_MULTI_V7
5358dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
536387798b3SRob Herring	default y
537387798b3SRob Herring	select ARCH_MULTI_V6_V7
538b1b3f49cSRussell King	select CPU_V7
53990bc8ac7SRob Herring	select HAVE_SMP
540387798b3SRob Herring
541387798b3SRob Herringconfig ARCH_MULTI_V6_V7
542387798b3SRob Herring	bool
5439352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
544387798b3SRob Herring
545387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
546387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
547387798b3SRob Herring	select ARCH_MULTI_V5
548387798b3SRob Herring
549387798b3SRob Herringendmenu
550387798b3SRob Herring
55105e2a3deSRob Herringconfig ARCH_VIRT
552e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
553e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
5544b8b5f25SRob Herring	select ARM_AMBA
55505e2a3deSRob Herring	select ARM_GIC
5563ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
5570b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
558bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
55905e2a3deSRob Herring	select ARM_PSCI
5604b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
5618e2649d0SJason A. Donenfeld	select ARCH_SUPPORTS_BIG_ENDIAN
56205e2a3deSRob Herring
563ccf50e23SRussell King#
564ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
565ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
566ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
567ccf50e23SRussell King#
5686bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
5696bb8536cSAndreas Färber
570445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
571445d9b30STsahee Zidenberg
572590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
573590b460cSLars Persson
574d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
575d9bfc86dSOleksij Rempel
576a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
577a66c51f9SAlexandre Belloni
57895b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
57995b8f20fSRussell King
5801d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
5811d22924eSAnders Berg
5828ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
5838ac49e04SChristian Daudt
5841c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
5851c37fa10SSebastian Hesselbarth
5861da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
5871da177e4SLinus Torvalds
588d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
589d94f944eSAnton Vorontsov
59095b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
59195b8f20fSRussell King
592df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
593df8d742eSBaruch Siach
59495b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
59595b8f20fSRussell King
596e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
597e7736d47SLennert Buytenhek
598a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
599a66c51f9SAlexandre Belloni
6001da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
6011da177e4SLinus Torvalds
60259d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
60359d3a193SPaulius Zaleckas
604387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
605387798b3SRob Herring
606389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
607389ee0c2SHaojian Zhuang
608a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
609a66c51f9SAlexandre Belloni
6101da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
6111da177e4SLinus Torvalds
6123f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
6133f7e5815SLennert Buytenhek
6141da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
6151da177e4SLinus Torvalds
616828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
617828989adSSantosh Shilimkar
61875bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
61995b8f20fSRussell King
620a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
621a66c51f9SAlexandre Belloni
6223b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
6233b8f5030SCarlo Caione
6249fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
6259fb29c73SSugaya Taichi
626a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
627a66c51f9SAlexandre Belloni
62817723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
62917723fd3SJonas Jensen
630312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
631312b62b6SDaniel Palmer
632794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
633794d15b2SStanislav Samsonov
634a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
635f682a218SMatthias Brugger
6361d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
6371d3f33d5SShawn Guo
63895b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
63995b8f20fSRussell King
6407bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
6417bffa14cSBrendan Higgins
6429851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
6439851ca57SDaniel Tang
644d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
645d48af15eSTony Lindgren
646d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
6471da177e4SLinus Torvalds
6481dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
6491dbae815STony Lindgren
6509dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
651585cf175STzachi Perelstein
652a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
653a66c51f9SAlexandre Belloni
65495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
65595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
6561da177e4SLinus Torvalds
6578fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
6588fc1b0f8SKumar Gala
65978e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig"
66078e3dbc1SAndreas Färber
66186aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
66286aeee4dSAndreas Färber
66395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
66495b8f20fSRussell King
665d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
666d63dc051SHeiko Stuebner
66771b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig"
668a66c51f9SAlexandre Belloni
669a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
670a66c51f9SAlexandre Belloni
67195b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
672edabd38eSSaeed Bishara
673a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
674a66c51f9SAlexandre Belloni
675387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
676387798b3SRob Herring
677a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
678a21765a7SBen Dooks
67965ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
68065ebcc11SSrinivas Kandagatla
681bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
682bcb84fb4SAlexandre TORGUE
6833b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
6843b52634fSMaxime Ripard
685c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
686c5f80065SErik Gilling
687ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
688ba56a987SMasahiro Yamada
68995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
6901da177e4SLinus Torvalds
6911da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
6921da177e4SLinus Torvalds
693ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
694ceade897SRussell King
6956f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
6966f35f9a9STony Prisk
6979a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
6989a45eb69SJosh Cartwright
699499f1640SStefan Agner# ARMv7-M architecture
700499f1640SStefan Agnerconfig ARCH_LPC18XX
701499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
702499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
703499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
704499f1640SStefan Agner	select ARM_AMBA
705499f1640SStefan Agner	select CLKSRC_LPC32XX
706499f1640SStefan Agner	select PINCTRL
707499f1640SStefan Agner	help
708499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
709499f1640SStefan Agner	  high performance microcontrollers.
710499f1640SStefan Agner
7111847119dSVladimir Murzinconfig ARCH_MPS2
71217bd274eSBaruch Siach	bool "ARM MPS2 platform"
7131847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
7141847119dSVladimir Murzin	select ARM_AMBA
7151847119dSVladimir Murzin	select CLKSRC_MPS2
7161847119dSVladimir Murzin	help
7171847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
7181847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
7191847119dSVladimir Murzin
7201847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
7211847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
7221847119dSVladimir Murzin
7231da177e4SLinus Torvalds# Definitions to make life easier
7241da177e4SLinus Torvaldsconfig ARCH_ACORN
7251da177e4SLinus Torvalds	bool
7261da177e4SLinus Torvalds
7277ae1f7ecSLennert Buytenhekconfig PLAT_IOP
7287ae1f7ecSLennert Buytenhek	bool
7297ae1f7ecSLennert Buytenhek
73069b02f6aSLennert Buytenhekconfig PLAT_ORION
73169b02f6aSLennert Buytenhek	bool
732bfe45e0bSRussell King	select CLKSRC_MMIO
733b1b3f49cSRussell King	select COMMON_CLK
734dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
735278b45b0SAndrew Lunn	select IRQ_DOMAIN
73669b02f6aSLennert Buytenhek
737abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
738abcda1dcSThomas Petazzoni	bool
739abcda1dcSThomas Petazzoni	select PLAT_ORION
740abcda1dcSThomas Petazzoni
741bd5ce433SEric Miaoconfig PLAT_PXA
742bd5ce433SEric Miao	bool
743bd5ce433SEric Miao
744f4b8b319SRussell Kingconfig PLAT_VERSATILE
745f4b8b319SRussell King	bool
746f4b8b319SRussell King
7478636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
7481da177e4SLinus Torvalds
749afe4b25eSLennert Buytenhekconfig IWMMXT
750d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
751d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
752d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
753afe4b25eSLennert Buytenhek	help
754afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
755afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
756afe4b25eSLennert Buytenhek
7573b93e7b0SHyok S. Choiif !MMU
7583b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
7593b93e7b0SHyok S. Choiendif
7603b93e7b0SHyok S. Choi
7613e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
7623e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
7633e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
7643e0a07f8SGregory CLEMENT	default y
7653e0a07f8SGregory CLEMENT	help
7663e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
7673e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
7683e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
7693e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
7703e0a07f8SGregory CLEMENT	  Workaround:
7713e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
7723e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
7733e0a07f8SGregory CLEMENT	  instruction
7743e0a07f8SGregory CLEMENT
775f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
776f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
777f0c4b8d6SWill Deacon	depends on CPU_V6
778f0c4b8d6SWill Deacon	help
779f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
780f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
781f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
782f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
783f0c4b8d6SWill Deacon
7849cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
7859cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
786e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
7879cba3cccSCatalin Marinas	help
7889cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
7899cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
7909cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
7919cba3cccSCatalin Marinas	  recommended workaround.
7929cba3cccSCatalin Marinas
7937ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
7947ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
7957ce236fcSCatalin Marinas	depends on CPU_V7
7967ce236fcSCatalin Marinas	help
7977ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
79879403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
7997ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
8007ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
8017ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
8027ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
8037ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
8047ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
8057ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
8067ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
8077ce236fcSCatalin Marinas	  available in non-secure mode.
8087ce236fcSCatalin Marinas
809855c551fSCatalin Marinasconfig ARM_ERRATA_458693
810855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
811855c551fSCatalin Marinas	depends on CPU_V7
81262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
813855c551fSCatalin Marinas	help
814855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
815855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
816855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
817855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
818855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
819855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
820855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
821855c551fSCatalin Marinas	  register may not be available in non-secure mode.
822855c551fSCatalin Marinas
8230516e464SCatalin Marinasconfig ARM_ERRATA_460075
8240516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
8250516e464SCatalin Marinas	depends on CPU_V7
82662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8270516e464SCatalin Marinas	help
8280516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
8290516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
8300516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
8310516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
8320516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
8330516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
8340516e464SCatalin Marinas	  may not be available in non-secure mode.
8350516e464SCatalin Marinas
8369f05027cSWill Deaconconfig ARM_ERRATA_742230
8379f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
8389f05027cSWill Deacon	depends on CPU_V7 && SMP
83962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8409f05027cSWill Deacon	help
8419f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
8429f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
8439f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
8449f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
8459f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
8469f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
8479f05027cSWill Deacon	  the two writes.
8489f05027cSWill Deacon
849a672e99bSWill Deaconconfig ARM_ERRATA_742231
850a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
851a672e99bSWill Deacon	depends on CPU_V7 && SMP
85262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
853a672e99bSWill Deacon	help
854a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
855a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
856a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
857a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
858a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
859a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
860a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
861a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
862a672e99bSWill Deacon	  capabilities of the processor.
863a672e99bSWill Deacon
86469155794SJon Medhurstconfig ARM_ERRATA_643719
86569155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
86669155794SJon Medhurst	depends on CPU_V7 && SMP
867e5a5de44SRussell King	default y
86869155794SJon Medhurst	help
86969155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
87069155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
87169155794SJon Medhurst	  register returns zero when it should return one. The workaround
87269155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
87369155794SJon Medhurst	  it behave as intended and avoiding data corruption.
87469155794SJon Medhurst
875cdf357f1SWill Deaconconfig ARM_ERRATA_720789
876cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
877e66dc745SDave Martin	depends on CPU_V7
878cdf357f1SWill Deacon	help
879cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
880cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
881cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
882cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
883cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
884cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
885cdf357f1SWill Deacon	  entries regardless of the ASID.
886475d92fcSWill Deacon
887475d92fcSWill Deaconconfig ARM_ERRATA_743622
888475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
889475d92fcSWill Deacon	depends on CPU_V7
89062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
891475d92fcSWill Deacon	help
892475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
893efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
894475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
895475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
896475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
897475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
898475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
899475d92fcSWill Deacon	  processor.
900475d92fcSWill Deacon
9019a27c27cSWill Deaconconfig ARM_ERRATA_751472
9029a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
903ba90c516SDave Martin	depends on CPU_V7
90462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9059a27c27cSWill Deacon	help
9069a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
9079a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
9089a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
9099a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
9109a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
9119a27c27cSWill Deacon
912fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
913fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
914fcbdc5feSWill Deacon	depends on CPU_V7
915fcbdc5feSWill Deacon	help
916fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
917fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
918fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
919fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
920fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
921fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
922fcbdc5feSWill Deacon
9235dab26afSWill Deaconconfig ARM_ERRATA_754327
9245dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
9255dab26afSWill Deacon	depends on CPU_V7 && SMP
9265dab26afSWill Deacon	help
9275dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
9285dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
9295dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
9305dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
9315dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
9325dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
9335dab26afSWill Deacon
934145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
935145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
936fd832478SFabio Estevam	depends on CPU_V6
937145e10e1SCatalin Marinas	help
938145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
939145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
940145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
941145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
942145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
943145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
944145e10e1SCatalin Marinas	  is not affected.
945145e10e1SCatalin Marinas
946f630c1bdSWill Deaconconfig ARM_ERRATA_764369
947f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
948f630c1bdSWill Deacon	depends on CPU_V7 && SMP
949f630c1bdSWill Deacon	help
950f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
951f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
952f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
953f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
954f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
955f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
956f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
957f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
958f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
959f630c1bdSWill Deacon
9607253b85cSSimon Hormanconfig ARM_ERRATA_775420
9617253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
9627253b85cSSimon Horman       depends on CPU_V7
9637253b85cSSimon Horman       help
9647253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
965cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
9667253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
9677253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
9687253b85cSSimon Horman	 an abort may occur on cache maintenance.
9697253b85cSSimon Horman
97093dc6887SCatalin Marinasconfig ARM_ERRATA_798181
97193dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
97293dc6887SCatalin Marinas	depends on CPU_V7 && SMP
97393dc6887SCatalin Marinas	help
97493dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
97593dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
97693dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
97793dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
97893dc6887SCatalin Marinas	  as the one being invalidated.
97993dc6887SCatalin Marinas
98084b6504fSWill Deaconconfig ARM_ERRATA_773022
98184b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
98284b6504fSWill Deacon	depends on CPU_V7
98384b6504fSWill Deacon	help
98484b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
98584b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
98684b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
98784b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
98884b6504fSWill Deacon
98962c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
99062c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
99162c0f4a5SDoug Anderson	depends on CPU_V7
99262c0f4a5SDoug Anderson	help
99362c0f4a5SDoug Anderson	  This option enables the workaround for:
99462c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
99562c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
99662c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
99762c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
99862c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
99962c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
100062c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
100162c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
100262c0f4a5SDoug Anderson
1003416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1004416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1005416bcf21SDoug Anderson	depends on CPU_V7
1006416bcf21SDoug Anderson	help
1007416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1008416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1009416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1010416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1011416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1012416bcf21SDoug Anderson
10139f6f9354SDoug Andersonconfig ARM_ERRATA_825619
10149f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
10159f6f9354SDoug Anderson	depends on CPU_V7
10169f6f9354SDoug Anderson	help
10179f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
10189f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
10199f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
10209f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
10219f6f9354SDoug Anderson
1022304009a1SDoug Andersonconfig ARM_ERRATA_857271
1023304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1024304009a1SDoug Anderson	depends on CPU_V7
1025304009a1SDoug Anderson	help
1026304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
1027304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
1028304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
1029304009a1SDoug Anderson
10309f6f9354SDoug Andersonconfig ARM_ERRATA_852421
10319f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
10329f6f9354SDoug Anderson	depends on CPU_V7
10339f6f9354SDoug Anderson	help
10349f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
10359f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
10369f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
10379f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
10389f6f9354SDoug Anderson
103962c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
104062c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
104162c0f4a5SDoug Anderson	depends on CPU_V7
104262c0f4a5SDoug Anderson	help
104362c0f4a5SDoug Anderson	  This option enables the workaround for:
104462c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
104562c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
104662c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
104762c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
104862c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
104962c0f4a5SDoug Anderson	  for and handled.
105062c0f4a5SDoug Anderson
1051304009a1SDoug Andersonconfig ARM_ERRATA_857272
1052304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1053304009a1SDoug Anderson	depends on CPU_V7
1054304009a1SDoug Anderson	help
1055304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
1056304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
1057304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
1058304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
1059304009a1SDoug Anderson	  for and handled.
1060304009a1SDoug Anderson
10611da177e4SLinus Torvaldsendmenu
10621da177e4SLinus Torvalds
10631da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
10641da177e4SLinus Torvalds
10651da177e4SLinus Torvaldsmenu "Bus support"
10661da177e4SLinus Torvalds
10671da177e4SLinus Torvaldsconfig ISA
10681da177e4SLinus Torvalds	bool
10691da177e4SLinus Torvalds	help
10701da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
10711da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
10721da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
10731da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
10741da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
10751da177e4SLinus Torvalds
1076065909b9SRussell King# Select ISA DMA controller support
10771da177e4SLinus Torvaldsconfig ISA_DMA
10781da177e4SLinus Torvalds	bool
1079065909b9SRussell King	select ISA_DMA_API
10801da177e4SLinus Torvalds
1081065909b9SRussell King# Select ISA DMA interface
10825cae841bSAl Viroconfig ISA_DMA_API
10835cae841bSAl Viro	bool
10845cae841bSAl Viro
1085b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1086b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1087b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1088b080ac8aSMarcelo Roberto Jimenez	help
1089b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1090b080ac8aSMarcelo Roberto Jimenez
1091779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
1092779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1093779eb41cSBenjamin Gaignard	depends on CPU_V7
1094779eb41cSBenjamin Gaignard	help
1095779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
1096779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
1097779eb41cSBenjamin Gaignard	  each other, in program order.
1098779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
1099779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
1100779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1101779eb41cSBenjamin Gaignard	  r0p4, r0p5.
1102779eb41cSBenjamin Gaignard
11031da177e4SLinus Torvaldsendmenu
11041da177e4SLinus Torvalds
11051da177e4SLinus Torvaldsmenu "Kernel Features"
11061da177e4SLinus Torvalds
11073b55658aSDave Martinconfig HAVE_SMP
11083b55658aSDave Martin	bool
11093b55658aSDave Martin	help
11103b55658aSDave Martin	  This option should be selected by machines which have an SMP-
11113b55658aSDave Martin	  capable CPU.
11123b55658aSDave Martin
11133b55658aSDave Martin	  The only effect of this option is to make the SMP-related
11143b55658aSDave Martin	  options available to the user for configuration.
11153b55658aSDave Martin
11161da177e4SLinus Torvaldsconfig SMP
1117bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1118fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
11193b55658aSDave Martin	depends on HAVE_SMP
1120801bb21cSJonathan Austin	depends on MMU || ARM_MPU
11210361748fSArnd Bergmann	select IRQ_WORK
11221da177e4SLinus Torvalds	help
11231da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
11244a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
11254a474157SRobert Graffham	  than one CPU, say Y.
11261da177e4SLinus Torvalds
11274a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
11281da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
11294a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
11304a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
11314a474157SRobert Graffham	  will run faster if you say N here.
11321da177e4SLinus Torvalds
1133cb1aaebeSMauro Carvalho Chehab	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
11344f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
113550a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
11361da177e4SLinus Torvalds
11371da177e4SLinus Torvalds	  If you don't know what to do here, say N.
11381da177e4SLinus Torvalds
1139f00ec48fSRussell Kingconfig SMP_ON_UP
11405744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1141801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1142f00ec48fSRussell King	default y
1143f00ec48fSRussell King	help
1144f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1145f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1146f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1147f00ec48fSRussell King	  savings.
1148f00ec48fSRussell King
1149f00ec48fSRussell King	  If you don't know what to do here, say Y.
1150f00ec48fSRussell King
115150596b75SArd Biesheuvel
115250596b75SArd Biesheuvelconfig CURRENT_POINTER_IN_TPIDRURO
115350596b75SArd Biesheuvel	def_bool y
115450596b75SArd Biesheuvel	depends on SMP && CPU_32v6K && !CPU_V6
115550596b75SArd Biesheuvel
1156c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1157c9018aabSVincent Guittot	bool "Support cpu topology definition"
1158c9018aabSVincent Guittot	depends on SMP && CPU_V7
1159c9018aabSVincent Guittot	default y
1160c9018aabSVincent Guittot	help
1161c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1162c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1163c9018aabSVincent Guittot	  topology of an ARM System.
1164c9018aabSVincent Guittot
1165c9018aabSVincent Guittotconfig SCHED_MC
1166c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1167c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1168c9018aabSVincent Guittot	help
1169c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1170c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1171c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1172c9018aabSVincent Guittot
1173c9018aabSVincent Guittotconfig SCHED_SMT
1174c9018aabSVincent Guittot	bool "SMT scheduler support"
1175c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1176c9018aabSVincent Guittot	help
1177c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1178c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1179c9018aabSVincent Guittot	  places. If unsure say N here.
1180c9018aabSVincent Guittot
1181a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1182a8cbcd92SRussell King	bool
1183a8cbcd92SRussell King	help
11848f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
1185a8cbcd92SRussell King
11868a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1187022c03a2SMarc Zyngier	bool "Architected timer support"
1188022c03a2SMarc Zyngier	depends on CPU_V7
11898a4da6e3SMark Rutland	select ARM_ARCH_TIMER
1190022c03a2SMarc Zyngier	help
1191022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1192022c03a2SMarc Zyngier
1193f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1194f32f4ce2SRussell King	bool
1195f32f4ce2SRussell King	help
1196f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1197f32f4ce2SRussell King
1198e8db288eSNicolas Pitreconfig MCPM
1199e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1200e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1201e8db288eSNicolas Pitre	help
1202e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1203e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1204e8db288eSNicolas Pitre	  systems.
1205e8db288eSNicolas Pitre
1206ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1207ebf4a5c5SHaojian Zhuang	bool
1208ebf4a5c5SHaojian Zhuang	depends on MCPM
1209ebf4a5c5SHaojian Zhuang	help
1210ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1211ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1212ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1213ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1214ebf4a5c5SHaojian Zhuang
12151c33be57SNicolas Pitreconfig BIG_LITTLE
12161c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
12171c33be57SNicolas Pitre	depends on CPU_V7 && SMP
12181c33be57SNicolas Pitre	select MCPM
12191c33be57SNicolas Pitre	help
12201c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
12211c33be57SNicolas Pitre	  system architecture.
12221c33be57SNicolas Pitre
12231c33be57SNicolas Pitreconfig BL_SWITCHER
12241c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
12256c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
122651aaf81fSRussell King	select CPU_PM
12271c33be57SNicolas Pitre	help
12281c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
12291c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
12301c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
12311c33be57SNicolas Pitre
1232b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1233b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1234b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1235b22537c6SNicolas Pitre	help
1236b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1237b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1238b22537c6SNicolas Pitre	  debugging purposes only.
1239b22537c6SNicolas Pitre
12408d5796d2SLennert Buytenhekchoice
12418d5796d2SLennert Buytenhek	prompt "Memory split"
1242006fa259SRussell King	depends on MMU
12438d5796d2SLennert Buytenhek	default VMSPLIT_3G
12448d5796d2SLennert Buytenhek	help
12458d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
12468d5796d2SLennert Buytenhek
12478d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
12488d5796d2SLennert Buytenhek	  option alone!
12498d5796d2SLennert Buytenhek
12508d5796d2SLennert Buytenhek	config VMSPLIT_3G
12518d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
125263ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1253bbeedfdaSYisheng Xie		depends on !ARM_LPAE
125463ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
12558d5796d2SLennert Buytenhek	config VMSPLIT_2G
12568d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
12578d5796d2SLennert Buytenhek	config VMSPLIT_1G
12588d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
12598d5796d2SLennert Buytenhekendchoice
12608d5796d2SLennert Buytenhek
12618d5796d2SLennert Buytenhekconfig PAGE_OFFSET
12628d5796d2SLennert Buytenhek	hex
1263006fa259SRussell King	default PHYS_OFFSET if !MMU
12648d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
12658d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
126663ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
12678d5796d2SLennert Buytenhek	default 0xC0000000
12688d5796d2SLennert Buytenhek
1269c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET
1270c12366baSLinus Walleij	hex
1271c12366baSLinus Walleij	depends on KASAN
1272c12366baSLinus Walleij	default 0x1f000000 if PAGE_OFFSET=0x40000000
1273c12366baSLinus Walleij	default 0x5f000000 if PAGE_OFFSET=0x80000000
1274c12366baSLinus Walleij	default 0x9f000000 if PAGE_OFFSET=0xC0000000
1275c12366baSLinus Walleij	default 0x8f000000 if PAGE_OFFSET=0xB0000000
1276c12366baSLinus Walleij	default 0xffffffff
1277c12366baSLinus Walleij
12781da177e4SLinus Torvaldsconfig NR_CPUS
12791da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
1280d624833fSArd Biesheuvel	range 2 16 if DEBUG_KMAP_LOCAL
1281d624833fSArd Biesheuvel	range 2 32 if !DEBUG_KMAP_LOCAL
12821da177e4SLinus Torvalds	depends on SMP
12831da177e4SLinus Torvalds	default "4"
1284d624833fSArd Biesheuvel	help
1285d624833fSArd Biesheuvel	  The maximum number of CPUs that the kernel can support.
1286d624833fSArd Biesheuvel	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1287d624833fSArd Biesheuvel	  debugging is enabled, which uses half of the per-CPU fixmap
1288d624833fSArd Biesheuvel	  slots as guard regions.
12891da177e4SLinus Torvalds
1290a054a811SRussell Kingconfig HOTPLUG_CPU
129100b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
129240b31360SStephen Rothwell	depends on SMP
12931b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1294a054a811SRussell King	help
1295a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1296a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1297a054a811SRussell King
12982bdd424fSWill Deaconconfig ARM_PSCI
12992bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1300e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1301be120397SMark Rutland	select ARM_PSCI_FW
13022bdd424fSWill Deacon	help
13032bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
13042bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
13052bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
13062bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
13072bdd424fSWill Deacon	  ARM processors").
13082bdd424fSWill Deacon
13092a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
13102a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
13112a6ad871SMaxime Ripard# selected platforms.
131244986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
131344986ab0SPeter De Schrijver (NVIDIA)	int
1314910499e1SKrzysztof Kozlowski	default 2048 if ARCH_INTEL_SOCFPGA
1315d9be9cebSGeert Uytterhoeven	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1316a3ee4feaSTao Ren		ARCH_ZYNQ || ARCH_ASPEED
1317aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1318aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1319eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
132006b851e5SOlof Johansson	default 392 if ARCH_U8500
132101bb914cSTony Prisk	default 352 if ARCH_VT8500
13227b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
13232a6ad871SMaxime Ripard	default 264 if MACH_H4700
132444986ab0SPeter De Schrijver (NVIDIA)	default 0
132544986ab0SPeter De Schrijver (NVIDIA)	help
132644986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
132744986ab0SPeter De Schrijver (NVIDIA)
132844986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
132944986ab0SPeter De Schrijver (NVIDIA)
1330c9218b16SRussell Kingconfig HZ_FIXED
1331f8065813SRussell King	int
13321164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
133347d84682SRussell King	default 0
1334c9218b16SRussell King
1335c9218b16SRussell Kingchoice
133647d84682SRussell King	depends on HZ_FIXED = 0
1337c9218b16SRussell King	prompt "Timer frequency"
1338c9218b16SRussell King
1339c9218b16SRussell Kingconfig HZ_100
1340c9218b16SRussell King	bool "100 Hz"
1341c9218b16SRussell King
1342c9218b16SRussell Kingconfig HZ_200
1343c9218b16SRussell King	bool "200 Hz"
1344c9218b16SRussell King
1345c9218b16SRussell Kingconfig HZ_250
1346c9218b16SRussell King	bool "250 Hz"
1347c9218b16SRussell King
1348c9218b16SRussell Kingconfig HZ_300
1349c9218b16SRussell King	bool "300 Hz"
1350c9218b16SRussell King
1351c9218b16SRussell Kingconfig HZ_500
1352c9218b16SRussell King	bool "500 Hz"
1353c9218b16SRussell King
1354c9218b16SRussell Kingconfig HZ_1000
1355c9218b16SRussell King	bool "1000 Hz"
1356c9218b16SRussell King
1357c9218b16SRussell Kingendchoice
1358c9218b16SRussell King
1359c9218b16SRussell Kingconfig HZ
1360c9218b16SRussell King	int
136147d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1362c9218b16SRussell King	default 100 if HZ_100
1363c9218b16SRussell King	default 200 if HZ_200
1364c9218b16SRussell King	default 250 if HZ_250
1365c9218b16SRussell King	default 300 if HZ_300
1366c9218b16SRussell King	default 500 if HZ_500
1367c9218b16SRussell King	default 1000
1368c9218b16SRussell King
1369c9218b16SRussell Kingconfig SCHED_HRTICK
1370c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1371f8065813SRussell King
137216c79651SCatalin Marinasconfig THUMB2_KERNEL
1373bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
13744477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1375bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
137689bace65SArnd Bergmann	select ARM_UNWIND
137716c79651SCatalin Marinas	help
137816c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
137975fea300SNicolas Pitre	  Thumb-2 mode.
138016c79651SCatalin Marinas
138116c79651SCatalin Marinas	  If unsure, say N.
138216c79651SCatalin Marinas
138342f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
138442f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
138542f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
138642f25bddSNicolas Pitre	default y
138742f25bddSNicolas Pitre	help
138842f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
138942f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
139042f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
139142f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
139242f25bddSNicolas Pitre	  functions.
139342f25bddSNicolas Pitre
139442f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
139542f25bddSNicolas Pitre	  replace the first two instructions of these library functions
139642f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
139742f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
139842f25bddSNicolas Pitre	  and less power intensive than running the original library
139942f25bddSNicolas Pitre	  code to do integer division.
140042f25bddSNicolas Pitre
1401704bdda0SNicolas Pitreconfig AEABI
1402a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1403a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1404a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1405704bdda0SNicolas Pitre	help
1406704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1407704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1408704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1409704bdda0SNicolas Pitre
1410704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1411704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1412704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1413704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1414704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1415704bdda0SNicolas Pitre
1416704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1417704bdda0SNicolas Pitre
14186c90c872SNicolas Pitreconfig OABI_COMPAT
1419a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1420d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
14216c90c872SNicolas Pitre	help
14226c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
14236c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
14246c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
14256c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
14266c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
14276c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
142891702175SKees Cook
142991702175SKees Cook	  The seccomp filter system will not be available when this is
143091702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
143191702175SKees Cook	  between calling conventions during filtering.
143291702175SKees Cook
14336c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
14346c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
14356c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
14366c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1437b02f8467SKees Cook	  at all). If in doubt say N.
14386c90c872SNicolas Pitre
1439fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
144005944d74SRussell King	bool
144105944d74SRussell King
1442fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
1443fb597f2aSGregory Fong	bool
1444fb597f2aSGregory Fong
144505944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
144605944d74SRussell King	bool
1447fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
144807a2f737SRussell King
1449053a96caSNicolas Pitreconfig HIGHMEM
1450e8db89a2SRussell King	bool "High Memory Support"
1451e8db89a2SRussell King	depends on MMU
14522a15ba82SThomas Gleixner	select KMAP_LOCAL
1453825c43f5SArd Biesheuvel	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
1454053a96caSNicolas Pitre	help
1455053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1456053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1457053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1458053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1459053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1460053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1461053a96caSNicolas Pitre
1462053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1463053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1464053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1465053a96caSNicolas Pitre
1466053a96caSNicolas Pitre	  If unsure, say n.
1467053a96caSNicolas Pitre
146865cec8e3SRussell Kingconfig HIGHPTE
14699a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
147065cec8e3SRussell King	depends on HIGHMEM
14719a431bd5SRussell King	default y
1472b4d103d1SRussell King	help
1473b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1474b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1475b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1476b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1477b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
147865cec8e3SRussell King
1479a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1480a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1481a5e090acSRussell King	depends on MMU && !ARM_LPAE
14821b8873a0SJamie Iles	default y
14831b8873a0SJamie Iles	help
1484a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1485a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1486a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1487a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1488a5e090acSRussell King	  fault when dereferenced.
1489a5e090acSRussell King
1490a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1491a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1492a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1493c80d79d7SYasunori Goto
1494c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1495fa8ad788SMark Rutland	def_bool y
1496fa8ad788SMark Rutland	depends on ARM_PMU
14971b8873a0SJamie Iles
14984bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
14994bfab203SSteven Capper	def_bool y
15004bfab203SSteven Capper
15017d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
15027d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
15037d485f64SArd Biesheuvel	depends on MODULES
1504e7229f7dSAnders Roxell	default y
15057d485f64SArd Biesheuvel	help
15067d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
15077d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
15087d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
15097d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
15107d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
15117d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
15127d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
15137d485f64SArd Biesheuvel	  the same.
15147d485f64SArd Biesheuvel
1515e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1516e7229f7dSAnders Roxell	  configurations. If unsure, say y.
15177d485f64SArd Biesheuvel
1518c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
151936d6c928SUlrich Hecht	int "Maximum zone order"
1520898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
1521cc611137SUwe Kleine-König	default "9" if SA1111
1522c1b2d970SMagnus Damm	default "11"
1523c1b2d970SMagnus Damm	help
1524c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1525c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1526c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1527c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1528c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1529c1b2d970SMagnus Damm	  increase this value.
1530c1b2d970SMagnus Damm
1531c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1532c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1533c1b2d970SMagnus Damm
15341da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
15353e3f354bSArnd Bergmann	def_bool CPU_CP15_MMU
1536e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
15371da177e4SLinus Torvalds	help
15381da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
15391da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
15401da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
15411da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
15421da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
15431da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
15441da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
15451da177e4SLinus Torvalds
154639ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
154738ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
154838ef2ad5SLinus Walleij	depends on MMU
154939ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
155039ec58f3SLennert Buytenhek	help
155139ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
155239ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
155339ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
155439ec58f3SLennert Buytenhek
155539ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
155639ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
155739ec58f3SLennert Buytenhek	  such copy operations with large buffers.
155839ec58f3SLennert Buytenhek
155939ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
156039ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
156139ec58f3SLennert Buytenhek
156202c2433bSStefano Stabelliniconfig PARAVIRT
156302c2433bSStefano Stabellini	bool "Enable paravirtualization code"
156402c2433bSStefano Stabellini	help
156502c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
156602c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
156702c2433bSStefano Stabellini	  over full virtualization.
156802c2433bSStefano Stabellini
156902c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
157002c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
157102c2433bSStefano Stabellini	select PARAVIRT
157202c2433bSStefano Stabellini	help
157302c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
157402c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
157502c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
157602c2433bSStefano Stabellini	  that, there can be a small performance impact.
157702c2433bSStefano Stabellini
157802c2433bSStefano Stabellini	  If in doubt, say N here.
157902c2433bSStefano Stabellini
1580eff8d644SStefano Stabelliniconfig XEN_DOM0
1581eff8d644SStefano Stabellini	def_bool y
1582eff8d644SStefano Stabellini	depends on XEN
1583eff8d644SStefano Stabellini
1584eff8d644SStefano Stabelliniconfig XEN
1585c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
158685323a99SIan Campbell	depends on ARM && AEABI && OF
1587f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
158885323a99SIan Campbell	depends on !GENERIC_ATOMIC64
15897693deccSUwe Kleine-König	depends on MMU
159051aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
159117b7ab80SStefano Stabellini	select ARM_PSCI
1592f21254cdSChristoph Hellwig	select SWIOTLB
159383862ccfSStefano Stabellini	select SWIOTLB_XEN
159402c2433bSStefano Stabellini	select PARAVIRT
1595eff8d644SStefano Stabellini	help
1596eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1597eff8d644SStefano Stabellini
1598189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1599189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
1600dfbdcda2SArd Biesheuvel	depends on GCC_PLUGINS && STACKPROTECTOR && THREAD_INFO_IN_TASK && !XIP_DEFLATED_DATA
1601189af465SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK
1602189af465SArd Biesheuvel	default y
1603189af465SArd Biesheuvel	help
1604189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1605189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1606189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1607189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1608189af465SArd Biesheuvel	  the entire duration that the system is up.
1609189af465SArd Biesheuvel
1610189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1611189af465SArd Biesheuvel	  different canary value for each task.
1612189af465SArd Biesheuvel
16131da177e4SLinus Torvaldsendmenu
16141da177e4SLinus Torvalds
16151da177e4SLinus Torvaldsmenu "Boot options"
16161da177e4SLinus Torvalds
16179eb8f674SGrant Likelyconfig USE_OF
16189eb8f674SGrant Likely	bool "Flattened Device Tree support"
1619b1b3f49cSRussell King	select IRQ_DOMAIN
16209eb8f674SGrant Likely	select OF
16219eb8f674SGrant Likely	help
16229eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
16239eb8f674SGrant Likely
1624bd51e2f5SNicolas Pitreconfig ATAGS
1625bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1626bd51e2f5SNicolas Pitre	default y
1627bd51e2f5SNicolas Pitre	help
1628bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1629bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1630bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1631bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1632bd51e2f5SNicolas Pitre	  leave this to y.
1633bd51e2f5SNicolas Pitre
1634bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1635bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1636bd51e2f5SNicolas Pitre	depends on ATAGS
1637bd51e2f5SNicolas Pitre	help
1638bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1639bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1640bd51e2f5SNicolas Pitre
16411da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
16421da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
16431da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
16441da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
164539c3e304SChris Packham	default 0x0
16461da177e4SLinus Torvalds	help
16471da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
16481da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
16491da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
16501da177e4SLinus Torvalds	  value in their defconfig file.
16511da177e4SLinus Torvalds
16521da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16531da177e4SLinus Torvalds
16541da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
16551da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
165639c3e304SChris Packham	default 0x0
16571da177e4SLinus Torvalds	help
1658f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1659f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1660f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1661f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1662f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1663f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
16641da177e4SLinus Torvalds
16651da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16661da177e4SLinus Torvalds
16671da177e4SLinus Torvaldsconfig ZBOOT_ROM
16681da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
16691da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
167010968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
16711da177e4SLinus Torvalds	help
16721da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
16731da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
16741da177e4SLinus Torvalds
1675e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1676e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
167710968131SRussell King	depends on OF
1678e2a6a3aaSJohn Bonesio	help
1679e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1680e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1681e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1682e2a6a3aaSJohn Bonesio
1683e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1684e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1685e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1686e2a6a3aaSJohn Bonesio
1687e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1688e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1689e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1690e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1691e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1692e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1693e2a6a3aaSJohn Bonesio	  to this option.
1694e2a6a3aaSJohn Bonesio
1695b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1696b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1697b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1698b90b9a38SNicolas Pitre	help
1699b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1700b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1701b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1702b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1703b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1704b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1705b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1706b90b9a38SNicolas Pitre
1707d0f34a11SGenoud Richardchoice
1708d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1709d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1710d0f34a11SGenoud Richard
1711d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1712d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1713d0f34a11SGenoud Richard	help
1714d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1715d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1716d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1717d0f34a11SGenoud Richard
1718d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1719d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1720d0f34a11SGenoud Richard	help
1721d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1722d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1723d0f34a11SGenoud Richard
1724d0f34a11SGenoud Richardendchoice
1725d0f34a11SGenoud Richard
17261da177e4SLinus Torvaldsconfig CMDLINE
17271da177e4SLinus Torvalds	string "Default kernel command string"
17281da177e4SLinus Torvalds	default ""
17291da177e4SLinus Torvalds	help
17303e3f354bSArnd Bergmann	  On some architectures (e.g. CATS), there is currently no way
17311da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
17321da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
17331da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
17341da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
17351da177e4SLinus Torvalds
17364394c124SVictor Boiviechoice
17374394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
17384394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1739bd51e2f5SNicolas Pitre	depends on ATAGS
17404394c124SVictor Boivie
17414394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
17424394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
17434394c124SVictor Boivie	help
17444394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
17454394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
17464394c124SVictor Boivie	  string provided in CMDLINE will be used.
17474394c124SVictor Boivie
17484394c124SVictor Boivieconfig CMDLINE_EXTEND
17494394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
17504394c124SVictor Boivie	help
17514394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
17524394c124SVictor Boivie	  appended to the default kernel command string.
17534394c124SVictor Boivie
175492d2040dSAlexander Hollerconfig CMDLINE_FORCE
175592d2040dSAlexander Holler	bool "Always use the default kernel command string"
175692d2040dSAlexander Holler	help
175792d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
175892d2040dSAlexander Holler	  loader passes other arguments to the kernel.
175992d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
176092d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
17614394c124SVictor Boivieendchoice
176292d2040dSAlexander Holler
17631da177e4SLinus Torvaldsconfig XIP_KERNEL
17641da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
176510968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
17661da177e4SLinus Torvalds	help
17671da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
17681da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
17691da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
17701da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
17711da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
17721da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
17731da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
17741da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
17751da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
17761da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
17771da177e4SLinus Torvalds
17781da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
17791da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
17801da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
17811da177e4SLinus Torvalds
17821da177e4SLinus Torvalds	  If unsure, say N.
17831da177e4SLinus Torvalds
17841da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
17851da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
17861da177e4SLinus Torvalds	depends on XIP_KERNEL
17871da177e4SLinus Torvalds	default "0x00080000"
17881da177e4SLinus Torvalds	help
17891da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
17901da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
17911da177e4SLinus Torvalds	  own flash usage.
17921da177e4SLinus Torvalds
1793ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1794ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1795ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1796ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1797ca8b5d97SNicolas Pitre	help
1798ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1799ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1800ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1801ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1802ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1803ca8b5d97SNicolas Pitre
1804c587e4a6SRichard Purdieconfig KEXEC
1805c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
180619ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
180776950f71SVincenzo Frascino	depends on MMU
18082965faa5SDave Young	select KEXEC_CORE
1809c587e4a6SRichard Purdie	help
1810c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1811c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
181201dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1813c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1814c587e4a6SRichard Purdie
1815c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1816c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1817bf220695SGeert Uytterhoeven	  initially work for you.
1818c587e4a6SRichard Purdie
18194cd9d6f7SRichard Purdieconfig ATAGS_PROC
18204cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1821bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1822b98d7291SUli Luckas	default y
18234cd9d6f7SRichard Purdie	help
18244cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
18254cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
18264cd9d6f7SRichard Purdie
1827cb5d39b3SMika Westerbergconfig CRASH_DUMP
1828cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1829cb5d39b3SMika Westerberg	help
1830cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1831cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1832cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1833cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1834cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1835cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1836cb5d39b3SMika Westerberg
1837330d4810SMauro Carvalho Chehab	  For more details see Documentation/admin-guide/kdump/kdump.rst
1838cb5d39b3SMika Westerberg
1839e69edc79SEric Miaoconfig AUTO_ZRELADDR
1840e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1841e69edc79SEric Miao	help
1842e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1843e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
18440673cb38SGeert Uytterhoeven	  will be determined at run-time, either by masking the current IP
18450673cb38SGeert Uytterhoeven	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
18460673cb38SGeert Uytterhoeven	  This assumes the zImage being placed in the first 128MB from
18470673cb38SGeert Uytterhoeven	  start of memory.
1848e69edc79SEric Miao
184981a0bc39SRoy Franzconfig EFI_STUB
185081a0bc39SRoy Franz	bool
185181a0bc39SRoy Franz
185281a0bc39SRoy Franzconfig EFI
185381a0bc39SRoy Franz	bool "UEFI runtime support"
185481a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
185581a0bc39SRoy Franz	select UCS2_STRING
185681a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
185781a0bc39SRoy Franz	select EFI_STUB
18582e0eb483SAtish Patra	select EFI_GENERIC_STUB
185981a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1860a7f7f624SMasahiro Yamada	help
186181a0bc39SRoy Franz	  This option provides support for runtime services provided
186281a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
186381a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
186481a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
186581a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
186681a0bc39SRoy Franz	  UEFI firmware.
186781a0bc39SRoy Franz
1868bb817befSArd Biesheuvelconfig DMI
1869bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1870bb817befSArd Biesheuvel	depends on EFI
1871bb817befSArd Biesheuvel	default y
1872bb817befSArd Biesheuvel	help
1873bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1874bb817befSArd Biesheuvel
1875bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1876bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1877bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1878bb817befSArd Biesheuvel
1879bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1880bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1881bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1882bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1883bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1884bb817befSArd Biesheuvel
18851da177e4SLinus Torvaldsendmenu
18861da177e4SLinus Torvalds
1887ac9d7efcSRussell Kingmenu "CPU Power Management"
18881da177e4SLinus Torvalds
18891da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
18901da177e4SLinus Torvalds
1891ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1892ac9d7efcSRussell King
1893ac9d7efcSRussell Kingendmenu
1894ac9d7efcSRussell King
18951da177e4SLinus Torvaldsmenu "Floating point emulation"
18961da177e4SLinus Torvalds
18971da177e4SLinus Torvaldscomment "At least one emulation must be selected"
18981da177e4SLinus Torvalds
18991da177e4SLinus Torvaldsconfig FPE_NWFPE
19001da177e4SLinus Torvalds	bool "NWFPE math emulation"
1901593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1902a7f7f624SMasahiro Yamada	help
19031da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
19041da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
19051da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
19061da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
19071da177e4SLinus Torvalds
19081da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
19091da177e4SLinus Torvalds	  early in the bootup.
19101da177e4SLinus Torvalds
19111da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
19121da177e4SLinus Torvalds	bool "Support extended precision"
1913bedf142bSLennert Buytenhek	depends on FPE_NWFPE
19141da177e4SLinus Torvalds	help
19151da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
19161da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
19171da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
19181da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
19191da177e4SLinus Torvalds	  floating point emulator without any good reason.
19201da177e4SLinus Torvalds
19211da177e4SLinus Torvalds	  You almost surely want to say N here.
19221da177e4SLinus Torvalds
19231da177e4SLinus Torvaldsconfig FPE_FASTFPE
19241da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1925d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1926a7f7f624SMasahiro Yamada	help
19271da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
19281da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
19291da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
19301da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
19311da177e4SLinus Torvalds
19321da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
19331da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
19341da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
19351da177e4SLinus Torvalds	  choose NWFPE.
19361da177e4SLinus Torvalds
19371da177e4SLinus Torvaldsconfig VFP
19381da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1939e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
19401da177e4SLinus Torvalds	help
19411da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
19421da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
19431da177e4SLinus Torvalds
1944dc7a12bdSMauro Carvalho Chehab	  Please see <file:Documentation/arm/vfp/release-notes.rst> for
19451da177e4SLinus Torvalds	  release notes and additional status information.
19461da177e4SLinus Torvalds
19471da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
19481da177e4SLinus Torvalds
194925ebee02SCatalin Marinasconfig VFPv3
195025ebee02SCatalin Marinas	bool
195125ebee02SCatalin Marinas	depends on VFP
195225ebee02SCatalin Marinas	default y if CPU_V7
195325ebee02SCatalin Marinas
1954b5872db4SCatalin Marinasconfig NEON
1955b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
1956b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
1957b5872db4SCatalin Marinas	help
1958b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1959b5872db4SCatalin Marinas	  Extension.
1960b5872db4SCatalin Marinas
196173c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
196273c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
1963c4a30c3bSRussell King	depends on NEON && AEABI
196473c132c1SArd Biesheuvel	help
196573c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
196673c132c1SArd Biesheuvel
19671da177e4SLinus Torvaldsendmenu
19681da177e4SLinus Torvalds
19691da177e4SLinus Torvaldsmenu "Power management options"
19701da177e4SLinus Torvalds
1971eceab4acSRussell Kingsource "kernel/power/Kconfig"
19721da177e4SLinus Torvalds
1973f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
197419a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1975f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
1976f4cb5700SJohannes Berg	def_bool y
1977f4cb5700SJohannes Berg
197815e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
19798b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
19801b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
198115e0d9e3SArnd Bergmann
1982603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
1983603fb42aSSebastian Capella	bool
1984603fb42aSSebastian Capella	depends on MMU
1985603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
1986603fb42aSSebastian Capella
19871da177e4SLinus Torvaldsendmenu
19881da177e4SLinus Torvalds
1989652ccae5SArd Biesheuvelif CRYPTO
1990652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
1991652ccae5SArd Biesheuvelendif
19922cbd1cc3SStefan Agner
19932cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler"
1994