xref: /linux/arch/arm/Kconfig (revision 25176ad09ca395fcc83b1fc78adf25c8eb1bd964)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6fed240d9SMasami Hiramatsu	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
7aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
88690bbcfSMathieu Desnoyers	select ARCH_HAS_CPU_CACHE_ALIASING
9ee31bb05SThomas Gleixner	select ARCH_HAS_CPU_FINALIZE_INIT if MMU
102792d84eSKees Cook	select ARCH_HAS_CURRENT_STACK_POINTER
11c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
122c8ed1b9SChristoph Hellwig	select ARCH_HAS_DMA_ALLOC if MMU
13419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
142b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
15ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
16d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1775851720SDmitry Vyukov	select ARCH_HAS_KCOV
18e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
190ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
203010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
21347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
2275851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
239fbed16cSLi Huafei	select ARCH_STACKWALK
24ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
25ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
26ae626eb9SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
27ae626eb9SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU
28dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
293d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
309aaf9bb7SDaniel Thompson	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
31957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
325e545df3SMike Rapoport	select ARCH_KEEP_MEMBLOCK
33918327e9SKees Cook	select ARCH_HAS_UBSAN
34d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
35ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
36ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
374badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
38855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
39c16af121SWang Kefeng	select ARCH_SUPPORTS_PER_VMA_LOCK
40017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
410cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
42dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
43dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
4407431506SAnshuman Khandual	select ARCH_WANT_GENERAL_HUGETLB
45b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
4659612b24SNathan Chancellor	select ARCH_WANT_LD_ORPHAN_WARN
47bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
4810916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
496fd09c9aSArnd Bergmann	select COMMON_CLK if !(ARCH_RPC || ARCH_FOOTBRIDGE)
50171b3f0dSRussell King	select CLONE_BACKWARDS
51f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
52dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
53ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
5431b089bbSChristoph Hellwig	select DMA_GLOBAL_POOL if !MMU
552f9237d4SChristoph Hellwig	select DMA_OPS
56f5ff79fdSChristoph Hellwig	select DMA_NONCOHERENT_MMAP if MMU
57b01aec9bSBorislav Petkov	select EDAC_SUPPORT
58b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
5936d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
602ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
61f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
62b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
6356afcd3dSMarc Zyngier	select GENERIC_IRQ_IPI if SMP
64ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
652937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
66171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
67234a0f20SArnd Bergmann	select GENERIC_IRQ_MULTI_HANDLER
68b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
69b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
707c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
71914ee966SPalmer Dabbelt	select GENERIC_LIB_DEVMEM_IS_ALLOWED
72b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
7338ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
74b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
75b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
76fcbfe812SNiklas Schnelle	select HAS_IOPORT
77f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
780b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
79437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
8075969686SWang Kefeng	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
81437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
8242101571SLinus Walleij	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
83565cbaadSLecopzer Chen	select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN
84e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
854f5b0c17SMike Rapoport	select HAVE_ARCH_PFN_VALID
86282a181bSYiFei Zhu	select HAVE_ARCH_SECCOMP
87f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
8808626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
890693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
90e8003bf6SAnshuman Khandual	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
91b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
9239c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
9324a9c541SFrederic Weisbecker	select HAVE_CONTEXT_TRACKING_USER
94b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
954ed308c4SSteven Rostedt (Google)	select HAVE_BUILDTIME_MCOUNT_SORT
96bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
97b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
98f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
99620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
100dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
1015f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
102*25176ad0SDavid Hildenbrand	select HAVE_GUP_FAST if ARM_LPAE
103f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
104aaa4dd1bSWang Kefeng	select HAVE_FUNCTION_ERROR_INJECTION
10541918ec8SArd Biesheuvel	select HAVE_FUNCTION_GRAPH_TRACER
106d6800ca7SArd Biesheuvel	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
1076b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
108f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
10987c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
110b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
111f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
112b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
113b1b3f49cSRussell King	select HAVE_KERNEL_LZO
114b1b3f49cSRussell King	select HAVE_KERNEL_XZ
115cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
116f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
1177d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
11842a0bb3fSPetr Mladek	select HAVE_NMI
1190dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
1205394f1e9SArnd Bergmann	select HAVE_PAGE_SIZE_4KB
12147723de8SArnd Bergmann	select HAVE_PCI if MMU
1227ada189fSJamie Iles	select HAVE_PERF_EVENTS
12349863894SWill Deacon	select HAVE_PERF_REGS
12449863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
125ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
126e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1279800b9dcSMathieu Desnoyers	select HAVE_RSEQ
128d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
129b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
130af1839ebSCatalin Marinas	select HAVE_UID16
13131c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
1325490e769SThomas Gleixner	select HOTPLUG_CORE_SYNC_DEAD if HOTPLUG_CPU
133da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
1348b35ca3eSBen Hutchings	select LOCK_MM_AND_FIND_VMA
135171b3f0dSRussell King	select MODULES_USE_ELF_REL
136f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
137aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
138171b3f0dSRussell King	select OLD_SIGACTION
139171b3f0dSRussell King	select OLD_SIGSUSPEND3
1406fd09c9aSArnd Bergmann	select PCI_DOMAINS_GENERIC if PCI
14120f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
142b1b3f49cSRussell King	select PERF_USE_VMALLOC
143b1b3f49cSRussell King	select RTC_LIB
1446fd09c9aSArnd Bergmann	select SPARSE_IRQ if !(ARCH_FOOTBRIDGE || ARCH_RPC)
145b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
1469c46929eSArd Biesheuvel	select THREAD_INFO_IN_TASK
1476fd09c9aSArnd Bergmann	select TIMER_OF if OF
148d6905849SArd Biesheuvel	select HAVE_ARCH_VMAP_STACK if MMU && ARM_HAS_GROUP_RELOCS
1494aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
1506fd09c9aSArnd Bergmann	select USE_OF if !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
151171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
152171b3f0dSRussell King	# according to that.  Thanks.
1531da177e4SLinus Torvalds	help
1541da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
155f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1561da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1571da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1581da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1591da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1601da177e4SLinus Torvalds
161d6905849SArd Biesheuvelconfig ARM_HAS_GROUP_RELOCS
162d6905849SArd Biesheuvel	def_bool y
163d6905849SArd Biesheuvel	depends on !LD_IS_LLD || LLD_VERSION >= 140000
164d6905849SArd Biesheuvel	depends on !COMPILE_TEST
165d6905849SArd Biesheuvel	help
166d6905849SArd Biesheuvel	  Whether or not to use R_ARM_ALU_PC_Gn or R_ARM_LDR_PC_Gn group
167d6905849SArd Biesheuvel	  relocations, which have been around for a long time, but were not
168d6905849SArd Biesheuvel	  supported in LLD until version 14. The combined range is -/+ 256 MiB,
169d6905849SArd Biesheuvel	  which is usually sufficient, but not for allyesconfig, so we disable
170d6905849SArd Biesheuvel	  this feature when doing compile testing.
171d6905849SArd Biesheuvel
1724ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1734ce63fcdSMarek Szyprowski	bool
174b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1754ce63fcdSMarek Szyprowski
17660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
17760460abfSSeung-Woo Kim
17860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
17960460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
18060460abfSSeung-Woo Kim	range 4 9
18160460abfSSeung-Woo Kim	default 8
18260460abfSSeung-Woo Kim	help
18360460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
18460460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
18560460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
18660460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
18760460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
18860460abfSSeung-Woo Kim	  virtual space with just a few allocations.
18960460abfSSeung-Woo Kim
19060460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
19160460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
19260460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
19360460abfSSeung-Woo Kim	  by the PAGE_SIZE.
19460460abfSSeung-Woo Kim
19560460abfSSeung-Woo Kimendif
19660460abfSSeung-Woo Kim
19775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
19875e7153aSRalf Baechle	bool
19975e7153aSRalf Baechle
200bc581770SLinus Walleijconfig HAVE_TCM
201bc581770SLinus Walleij	bool
202bc581770SLinus Walleij	select GENERIC_ALLOCATOR
203bc581770SLinus Walleij
204e119bfffSRussell Kingconfig HAVE_PROC_CPU
205e119bfffSRussell King	bool
206e119bfffSRussell King
207ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
2085ea81769SAl Viro	bool
2095ea81769SAl Viro
2101da177e4SLinus Torvaldsconfig SBUS
2111da177e4SLinus Torvalds	bool
2121da177e4SLinus Torvalds
213f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
214f16fb1ecSRussell King	bool
215f16fb1ecSRussell King	default y
216f16fb1ecSRussell King
217f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
218f16fb1ecSRussell King	bool
219f16fb1ecSRussell King	default y
220f16fb1ecSRussell King
221f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
222f0d1b0b3SDavid Howells	bool
223f0d1b0b3SDavid Howells
224f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
225f0d1b0b3SDavid Howells	bool
226f0d1b0b3SDavid Howells
2274a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2284a1b5733SEduardo Valentin	bool
2294a1b5733SEduardo Valentin
230a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
231a5f4c561SStefan Agner	def_bool y if MMU
232a5f4c561SStefan Agner
233b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
234b89c3b16SAkinobu Mita	bool
235b89c3b16SAkinobu Mita	default y
236b89c3b16SAkinobu Mita
2371da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2381da177e4SLinus Torvalds	bool
2391da177e4SLinus Torvalds	default y
2401da177e4SLinus Torvalds
241a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
242a08b6b79Sviro@ZenIV.linux.org.uk	bool
243a08b6b79Sviro@ZenIV.linux.org.uk
244c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
245c7edc9e3SDavid A. Long	def_bool y
246c7edc9e3SDavid A. Long
2471da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2481da177e4SLinus Torvalds	bool
2491da177e4SLinus Torvalds
2501da177e4SLinus Torvaldsconfig FIQ
2511da177e4SLinus Torvalds	bool
2521da177e4SLinus Torvalds
253034d2f5aSAl Viroconfig ARCH_MTD_XIP
254034d2f5aSAl Viro	bool
255034d2f5aSAl Viro
256dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
257ef815d2cSRandy Dunlap	bool "Patch physical to virtual translations at runtime" if !ARCH_MULTIPLATFORM
258c1becedcSRussell King	default y
2595408445bSArnd Bergmann	depends on MMU
260dc21af99SRussell King	help
261111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
262111e9a5cSRussell King	  boot and module load time according to the position of the
263111e9a5cSRussell King	  kernel in system memory.
264dc21af99SRussell King
265111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
2669443076eSArd Biesheuvel	  of physical memory is at a 2 MiB boundary.
267dc21af99SRussell King
268c1becedcSRussell King	  Only disable this option if you know that you do not require
269c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
270c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
271c1becedcSRussell King
272c334bc15SRob Herringconfig NEED_MACH_IO_H
273c334bc15SRob Herring	bool
274c334bc15SRob Herring	help
275c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
276c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
277c334bc15SRob Herring	  be avoided when possible.
278c334bc15SRob Herring
2790cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2801b9f95f8SNicolas Pitre	bool
281111e9a5cSRussell King	help
2820cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2830cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2840cdc8b92SNicolas Pitre	  be avoided when possible.
2851b9f95f8SNicolas Pitre
2861b9f95f8SNicolas Pitreconfig PHYS_OFFSET
287974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
28892481c7dSArnd Bergmann	depends on !ARM_PATCH_PHYS_VIRT || !AUTO_ZRELADDR
289974c0724SNicolas Pitre	default DRAM_BASE if !MMU
29006954b6aSLinus Walleij	default 0x00000000 if ARCH_FOOTBRIDGE
291c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
292b91a69d1SArnd Bergmann	default 0xa0000000 if ARCH_PXA
293c6e77bb6SArnd Bergmann	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
294c6e77bb6SArnd Bergmann	default 0
2951b9f95f8SNicolas Pitre	help
2961b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2971b9f95f8SNicolas Pitre	  location of main memory in your system.
298cada3c08SRussell King
29987e040b6SSimon Glassconfig GENERIC_BUG
30087e040b6SSimon Glass	def_bool y
30187e040b6SSimon Glass	depends on BUG
30287e040b6SSimon Glass
3031bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
3041bcad26eSKirill A. Shutemov	int
3051bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
3061bcad26eSKirill A. Shutemov	default 2
3071bcad26eSKirill A. Shutemov
3081da177e4SLinus Torvaldsmenu "System Type"
3091da177e4SLinus Torvalds
3103c427975SHyok S. Choiconfig MMU
3113c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3123c427975SHyok S. Choi	default y
3133c427975SHyok S. Choi	help
3143c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3153c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3163c427975SHyok S. Choi
3172f618d5eSArnd Bergmannconfig ARM_SINGLE_ARMV7M
3182f618d5eSArnd Bergmann	def_bool !MMU
3192f618d5eSArnd Bergmann	select ARM_NVIC
3202f618d5eSArnd Bergmann	select CPU_V7M
3212f618d5eSArnd Bergmann	select NO_IOPORT_MAP
3222f618d5eSArnd Bergmann
323e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
324e0c25d95SDaniel Cashman	default 8
325e0c25d95SDaniel Cashman
326e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
327e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
328e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
329e0c25d95SDaniel Cashman	default 16
330e0c25d95SDaniel Cashman
331387798b3SRob Herringconfig ARCH_MULTIPLATFORM
33284fc8636SArnd Bergmann	bool "Require kernel to be portable to multiple machines" if EXPERT
33384fc8636SArnd Bergmann	depends on MMU && !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
33484fc8636SArnd Bergmann	default y
335f999b8bdSMartin Michlmayr	help
33684fc8636SArnd Bergmann	  In general, all Arm machines can be supported in a single
33784fc8636SArnd Bergmann	  kernel image, covering either Armv4/v5 or Armv6/v7.
3381da177e4SLinus Torvalds
33984fc8636SArnd Bergmann	  However, some configuration options require hardcoding machine
34084fc8636SArnd Bergmann	  specific physical addresses or enable errata workarounds that may
34184fc8636SArnd Bergmann	  break other machines.
3421da177e4SLinus Torvalds
34384fc8636SArnd Bergmann	  Selecting N here allows using those options, including
34484fc8636SArnd Bergmann	  DEBUG_UNCOMPRESS, XIP_KERNEL and ZBOOT_ROM. If unsure, say Y.
3451da177e4SLinus Torvalds
34620e3ab9eSAndrew Davissource "arch/arm/Kconfig.platforms"
3472cf1c348SJohn Crispin
348ccf50e23SRussell King#
349ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
350ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
351ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
352ccf50e23SRussell King#
3536bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
3546bb8536cSAndreas Färber
355445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
356445d9b30STsahee Zidenberg
357590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
358590b460cSLars Persson
359a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
360a66c51f9SAlexandre Belloni
36195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
36295b8f20fSRussell King
3631d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
3641d22924eSAnders Berg
3658ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
3668ac49e04SChristian Daudt
3671c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
3681c37fa10SSebastian Hesselbarth
3691da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
3701da177e4SLinus Torvalds
37195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
37295b8f20fSRussell King
373df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
374df8d742eSBaruch Siach
37595b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
37695b8f20fSRussell King
377e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
378e7736d47SLennert Buytenhek
379a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
380a66c51f9SAlexandre Belloni
3811da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
3821da177e4SLinus Torvalds
38359d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
38459d3a193SPaulius Zaleckas
385387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
386387798b3SRob Herring
387389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
388389ee0c2SHaojian Zhuang
38911d89440SNick Hawkinssource "arch/arm/mach-hpe/Kconfig"
39011d89440SNick Hawkins
391a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
392a66c51f9SAlexandre Belloni
3931da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
3941da177e4SLinus Torvalds
395828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
396828989adSSantosh Shilimkar
39775bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
39895b8f20fSRussell King
399a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
400a66c51f9SAlexandre Belloni
4013b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
4023b8f5030SCarlo Caione
4039fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
4049fb29c73SSugaya Taichi
405a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
406a66c51f9SAlexandre Belloni
407312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
408312b62b6SDaniel Palmer
409794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
410794d15b2SStanislav Samsonov
411a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
412f682a218SMatthias Brugger
4131d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
4141d3f33d5SShawn Guo
41595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
41695b8f20fSRussell King
4177bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
4187bffa14cSBrendan Higgins
419d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
4201da177e4SLinus Torvalds
4211dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
4221dbae815STony Lindgren
4239dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
424585cf175STzachi Perelstein
42595b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
4261da177e4SLinus Torvalds
4278fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
4288fc1b0f8SKumar Gala
42986aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
43086aeee4dSAndreas Färber
4316fd09c9aSArnd Bergmannsource "arch/arm/mach-rpc/Kconfig"
4326fd09c9aSArnd Bergmann
433d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
434d63dc051SHeiko Stuebner
43571b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig"
436a66c51f9SAlexandre Belloni
437a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
438a66c51f9SAlexandre Belloni
43995b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
440edabd38eSSaeed Bishara
441a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
442a66c51f9SAlexandre Belloni
443387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
444387798b3SRob Herring
445a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
446a21765a7SBen Dooks
44765ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
44865ebcc11SSrinivas Kandagatla
449bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
450bcb84fb4SAlexandre TORGUE
4513b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
4523b52634fSMaxime Ripard
453c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
454c5f80065SErik Gilling
45595b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
4561da177e4SLinus Torvalds
4571da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
4581da177e4SLinus Torvalds
4596f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
4606f35f9a9STony Prisk
4619a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
4629a45eb69SJosh Cartwright
463499f1640SStefan Agner# ARMv7-M architecture
464499f1640SStefan Agnerconfig ARCH_LPC18XX
465499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
466499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
467499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
468499f1640SStefan Agner	select ARM_AMBA
469499f1640SStefan Agner	select CLKSRC_LPC32XX
470499f1640SStefan Agner	select PINCTRL
471499f1640SStefan Agner	help
472499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
473499f1640SStefan Agner	  high performance microcontrollers.
474499f1640SStefan Agner
4751847119dSVladimir Murzinconfig ARCH_MPS2
47617bd274eSBaruch Siach	bool "ARM MPS2 platform"
4771847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
4781847119dSVladimir Murzin	select ARM_AMBA
4791847119dSVladimir Murzin	select CLKSRC_MPS2
4801847119dSVladimir Murzin	help
4811847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
4821847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
4831847119dSVladimir Murzin
4841847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
4851847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
4861847119dSVladimir Murzin
4871da177e4SLinus Torvalds# Definitions to make life easier
4881da177e4SLinus Torvaldsconfig ARCH_ACORN
4891da177e4SLinus Torvalds	bool
4901da177e4SLinus Torvalds
49169b02f6aSLennert Buytenhekconfig PLAT_ORION
49269b02f6aSLennert Buytenhek	bool
493bfe45e0bSRussell King	select CLKSRC_MMIO
494dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
495278b45b0SAndrew Lunn	select IRQ_DOMAIN
49669b02f6aSLennert Buytenhek
497abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
498abcda1dcSThomas Petazzoni	bool
499abcda1dcSThomas Petazzoni	select PLAT_ORION
500abcda1dcSThomas Petazzoni
501f4b8b319SRussell Kingconfig PLAT_VERSATILE
502f4b8b319SRussell King	bool
503f4b8b319SRussell King
5048636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
5051da177e4SLinus Torvalds
506afe4b25eSLennert Buytenhekconfig IWMMXT
507d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
508b9920fddSArd Biesheuvel	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK
509b9920fddSArd Biesheuvel	default y if PXA27x || PXA3xx || ARCH_MMP
510afe4b25eSLennert Buytenhek	help
511afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
512afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
513afe4b25eSLennert Buytenhek
5143b93e7b0SHyok S. Choiif !MMU
5153b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
5163b93e7b0SHyok S. Choiendif
5173b93e7b0SHyok S. Choi
5183e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
5193e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
5203e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
5213e0a07f8SGregory CLEMENT	default y
5223e0a07f8SGregory CLEMENT	help
5233e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
5243e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
5253e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
5263e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
5273e0a07f8SGregory CLEMENT	  Workaround:
5283e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
5293e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
5303e0a07f8SGregory CLEMENT	  instruction
5313e0a07f8SGregory CLEMENT
532f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
533f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
534f0c4b8d6SWill Deacon	depends on CPU_V6
535f0c4b8d6SWill Deacon	help
536f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
537f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
538f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
539f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
540f0c4b8d6SWill Deacon
5419cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
5429cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
543e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
5449cba3cccSCatalin Marinas	help
5459cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
5469cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
5479cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
5489cba3cccSCatalin Marinas	  recommended workaround.
5499cba3cccSCatalin Marinas
5507ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
5517ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
5527ce236fcSCatalin Marinas	depends on CPU_V7
5537ce236fcSCatalin Marinas	help
5547ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
55579403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
5567ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
5577ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
5587ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
5597ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
5607ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
5617ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
5627ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
5637ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
5647ce236fcSCatalin Marinas	  available in non-secure mode.
5657ce236fcSCatalin Marinas
566855c551fSCatalin Marinasconfig ARM_ERRATA_458693
567855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
568855c551fSCatalin Marinas	depends on CPU_V7
56962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
570855c551fSCatalin Marinas	help
571855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
572855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
573855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
574855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
575855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
576855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
577855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
578368ccecdSSebastian Reichel	  register may not be available in non-secure mode and thus is not
579368ccecdSSebastian Reichel	  available on a multiplatform kernel. This should be applied by the
580368ccecdSSebastian Reichel	  bootloader instead.
581855c551fSCatalin Marinas
5820516e464SCatalin Marinasconfig ARM_ERRATA_460075
5830516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
5840516e464SCatalin Marinas	depends on CPU_V7
58562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
5860516e464SCatalin Marinas	help
5870516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
5880516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
5890516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
5900516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
5910516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
5920516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
593368ccecdSSebastian Reichel	  may not be available in non-secure mode and thus is not available on
594368ccecdSSebastian Reichel	  a multiplatform kernel. This should be applied by the bootloader
595368ccecdSSebastian Reichel	  instead.
5960516e464SCatalin Marinas
5979f05027cSWill Deaconconfig ARM_ERRATA_742230
5989f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
5999f05027cSWill Deacon	depends on CPU_V7 && SMP
60062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
6019f05027cSWill Deacon	help
6029f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
6039f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
6049f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
6059f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
6069f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
6079f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
608368ccecdSSebastian Reichel	  the two writes. Note that setting specific bits in the diagnostics
609368ccecdSSebastian Reichel	  register may not be available in non-secure mode and thus is not
610368ccecdSSebastian Reichel	  available on a multiplatform kernel. This should be applied by the
611368ccecdSSebastian Reichel	  bootloader instead.
6129f05027cSWill Deacon
613a672e99bSWill Deaconconfig ARM_ERRATA_742231
614a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
615a672e99bSWill Deacon	depends on CPU_V7 && SMP
61662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
617a672e99bSWill Deacon	help
618a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
619a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
620a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
621a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
622a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
623a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
624a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
625a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
626368ccecdSSebastian Reichel	  capabilities of the processor. Note that setting specific bits in the
627368ccecdSSebastian Reichel	  diagnostics register may not be available in non-secure mode and thus
628368ccecdSSebastian Reichel	  is not available on a multiplatform kernel. This should be applied by
629368ccecdSSebastian Reichel	  the bootloader instead.
630a672e99bSWill Deacon
63169155794SJon Medhurstconfig ARM_ERRATA_643719
63269155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
63369155794SJon Medhurst	depends on CPU_V7 && SMP
634e5a5de44SRussell King	default y
63569155794SJon Medhurst	help
63669155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
63769155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
63869155794SJon Medhurst	  register returns zero when it should return one. The workaround
63969155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
64069155794SJon Medhurst	  it behave as intended and avoiding data corruption.
64169155794SJon Medhurst
642cdf357f1SWill Deaconconfig ARM_ERRATA_720789
643cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
644e66dc745SDave Martin	depends on CPU_V7
645cdf357f1SWill Deacon	help
646cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
647cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
648cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
649cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
650cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
651cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
652cdf357f1SWill Deacon	  entries regardless of the ASID.
653475d92fcSWill Deacon
654475d92fcSWill Deaconconfig ARM_ERRATA_743622
655475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
656475d92fcSWill Deacon	depends on CPU_V7
65762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
658475d92fcSWill Deacon	help
659475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
660efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
661475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
662475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
663475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
664475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
665475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
666368ccecdSSebastian Reichel	  processor. Note that setting specific bits in the diagnostics register
667368ccecdSSebastian Reichel	  may not be available in non-secure mode and thus is not available on a
668368ccecdSSebastian Reichel	  multiplatform kernel. This should be applied by the bootloader instead.
669475d92fcSWill Deacon
6709a27c27cSWill Deaconconfig ARM_ERRATA_751472
6719a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
672ba90c516SDave Martin	depends on CPU_V7
67362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
6749a27c27cSWill Deacon	help
6759a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
6769a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
6779a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
6789a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
6799a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
680368ccecdSSebastian Reichel	  Note that setting specific bits in the diagnostics register may
681368ccecdSSebastian Reichel	  not be available in non-secure mode and thus is not available on
682368ccecdSSebastian Reichel	  a multiplatform kernel. This should be applied by the bootloader
683368ccecdSSebastian Reichel	  instead.
6849a27c27cSWill Deacon
685fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
686fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
687fcbdc5feSWill Deacon	depends on CPU_V7
688fcbdc5feSWill Deacon	help
689fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
690fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
691fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
692fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
693fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
694fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
695fcbdc5feSWill Deacon
6965dab26afSWill Deaconconfig ARM_ERRATA_754327
6975dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
6985dab26afSWill Deacon	depends on CPU_V7 && SMP
6995dab26afSWill Deacon	help
7005dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
7015dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
7025dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
7035dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
7045dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
7055dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
7065dab26afSWill Deacon
707145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
708145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
709fd832478SFabio Estevam	depends on CPU_V6
710145e10e1SCatalin Marinas	help
711145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
712145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
713145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
714145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
715145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
716145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
717145e10e1SCatalin Marinas	  is not affected.
718145e10e1SCatalin Marinas
719f630c1bdSWill Deaconconfig ARM_ERRATA_764369
720f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
721f630c1bdSWill Deacon	depends on CPU_V7 && SMP
722f630c1bdSWill Deacon	help
723f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
724f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
725f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
726f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
727f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
728f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
729f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
730f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
731f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
732f630c1bdSWill Deacon
7338294fec1SNick Hawkinsconfig ARM_ERRATA_764319
7348294fec1SNick Hawkins	bool "ARM errata: Read to DBGPRSR and DBGOSLSR may generate Undefined instruction"
7358294fec1SNick Hawkins	depends on CPU_V7
7368294fec1SNick Hawkins	help
7378294fec1SNick Hawkins	  This option enables the workaround for the 764319 Cortex A-9 erratum.
7388294fec1SNick Hawkins	  CP14 read accesses to the DBGPRSR and DBGOSLSR registers generate an
7398294fec1SNick Hawkins	  unexpected Undefined Instruction exception when the DBGSWENABLE
7408294fec1SNick Hawkins	  external pin is set to 0, even when the CP14 accesses are performed
7418294fec1SNick Hawkins	  from a privileged mode. This work around catches the exception in a
7428294fec1SNick Hawkins	  way the kernel does not stop execution.
7438294fec1SNick Hawkins
7447253b85cSSimon Hormanconfig ARM_ERRATA_775420
7457253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
7467253b85cSSimon Horman       depends on CPU_V7
7477253b85cSSimon Horman       help
7487253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
749cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
7507253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
7517253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
7527253b85cSSimon Horman	 an abort may occur on cache maintenance.
7537253b85cSSimon Horman
75493dc6887SCatalin Marinasconfig ARM_ERRATA_798181
75593dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
75693dc6887SCatalin Marinas	depends on CPU_V7 && SMP
75793dc6887SCatalin Marinas	help
75893dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
75993dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
76093dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
76193dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
76293dc6887SCatalin Marinas	  as the one being invalidated.
76393dc6887SCatalin Marinas
76484b6504fSWill Deaconconfig ARM_ERRATA_773022
76584b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
76684b6504fSWill Deacon	depends on CPU_V7
76784b6504fSWill Deacon	help
76884b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
76984b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
77084b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
77184b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
77284b6504fSWill Deacon
77362c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
77462c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
77562c0f4a5SDoug Anderson	depends on CPU_V7
77662c0f4a5SDoug Anderson	help
77762c0f4a5SDoug Anderson	  This option enables the workaround for:
77862c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
77962c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
78062c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
78162c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
78262c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
78362c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
78462c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
78562c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
78662c0f4a5SDoug Anderson
787416bcf21SDoug Andersonconfig ARM_ERRATA_821420
788416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
789416bcf21SDoug Anderson	depends on CPU_V7
790416bcf21SDoug Anderson	help
791416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
792416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
793416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
794416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
795416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
796416bcf21SDoug Anderson
7979f6f9354SDoug Andersonconfig ARM_ERRATA_825619
7989f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
7999f6f9354SDoug Anderson	depends on CPU_V7
8009f6f9354SDoug Anderson	help
8019f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
8029f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
8039f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
8049f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
8059f6f9354SDoug Anderson
806304009a1SDoug Andersonconfig ARM_ERRATA_857271
807304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
808304009a1SDoug Anderson	depends on CPU_V7
809304009a1SDoug Anderson	help
810304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
811304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
812304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
813304009a1SDoug Anderson
8149f6f9354SDoug Andersonconfig ARM_ERRATA_852421
8159f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
8169f6f9354SDoug Anderson	depends on CPU_V7
8179f6f9354SDoug Anderson	help
8189f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
8199f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
8209f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
8219f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
8229f6f9354SDoug Anderson
82362c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
82462c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
82562c0f4a5SDoug Anderson	depends on CPU_V7
82662c0f4a5SDoug Anderson	help
82762c0f4a5SDoug Anderson	  This option enables the workaround for:
82862c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
82962c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
83062c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
83162c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
83262c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
83362c0f4a5SDoug Anderson	  for and handled.
83462c0f4a5SDoug Anderson
835304009a1SDoug Andersonconfig ARM_ERRATA_857272
836304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
837304009a1SDoug Anderson	depends on CPU_V7
838304009a1SDoug Anderson	help
839304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
840304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
841304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
842304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
843304009a1SDoug Anderson	  for and handled.
844304009a1SDoug Anderson
8451da177e4SLinus Torvaldsendmenu
8461da177e4SLinus Torvalds
8471da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
8481da177e4SLinus Torvalds
8491da177e4SLinus Torvaldsmenu "Bus support"
8501da177e4SLinus Torvalds
8511da177e4SLinus Torvaldsconfig ISA
8521da177e4SLinus Torvalds	bool
8531da177e4SLinus Torvalds	help
8541da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
8551da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
8561da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
8571da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
8581da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
8591da177e4SLinus Torvalds
860065909b9SRussell King# Select ISA DMA interface
8615cae841bSAl Viroconfig ISA_DMA_API
8625cae841bSAl Viro	bool
8635cae841bSAl Viro
864779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
865779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
866779eb41cSBenjamin Gaignard	depends on CPU_V7
867779eb41cSBenjamin Gaignard	help
868779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
869779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
870779eb41cSBenjamin Gaignard	  each other, in program order.
871779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
872779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
873779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
874779eb41cSBenjamin Gaignard	  r0p4, r0p5.
875779eb41cSBenjamin Gaignard
8761da177e4SLinus Torvaldsendmenu
8771da177e4SLinus Torvalds
8781da177e4SLinus Torvaldsmenu "Kernel Features"
8791da177e4SLinus Torvalds
8803b55658aSDave Martinconfig HAVE_SMP
8813b55658aSDave Martin	bool
8823b55658aSDave Martin	help
8833b55658aSDave Martin	  This option should be selected by machines which have an SMP-
8843b55658aSDave Martin	  capable CPU.
8853b55658aSDave Martin
8863b55658aSDave Martin	  The only effect of this option is to make the SMP-related
8873b55658aSDave Martin	  options available to the user for configuration.
8883b55658aSDave Martin
8891da177e4SLinus Torvaldsconfig SMP
890bb2d8130SRussell King	bool "Symmetric Multi-Processing"
891fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
8923b55658aSDave Martin	depends on HAVE_SMP
893801bb21cSJonathan Austin	depends on MMU || ARM_MPU
8940361748fSArnd Bergmann	select IRQ_WORK
8951da177e4SLinus Torvalds	help
8961da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
8974a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
8984a474157SRobert Graffham	  than one CPU, say Y.
8991da177e4SLinus Torvalds
9004a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
9011da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
9024a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
9034a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
9044a474157SRobert Graffham	  will run faster if you say N here.
9051da177e4SLinus Torvalds
906ff61f079SJonathan Corbet	  See also <file:Documentation/arch/x86/i386/IO-APIC.rst>,
9074f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
90850a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
9091da177e4SLinus Torvalds
9101da177e4SLinus Torvalds	  If you don't know what to do here, say N.
9111da177e4SLinus Torvalds
912f00ec48fSRussell Kingconfig SMP_ON_UP
9135744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
9145408445bSArnd Bergmann	depends on SMP && MMU
915f00ec48fSRussell King	default y
916f00ec48fSRussell King	help
917f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
918f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
919f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
920f00ec48fSRussell King	  savings.
921f00ec48fSRussell King
922f00ec48fSRussell King	  If you don't know what to do here, say Y.
923f00ec48fSRussell King
92450596b75SArd Biesheuvel
92550596b75SArd Biesheuvelconfig CURRENT_POINTER_IN_TPIDRURO
92650596b75SArd Biesheuvel	def_bool y
927b87cf911SArd Biesheuvel	depends on CPU_32v6K && !CPU_V6
92850596b75SArd Biesheuvel
929d4664b6cSArd Biesheuvelconfig IRQSTACKS
930d4664b6cSArd Biesheuvel	def_bool y
9319974f857SArd Biesheuvel	select HAVE_IRQ_EXIT_ON_IRQ_STACK
9329974f857SArd Biesheuvel	select HAVE_SOFTIRQ_ON_OWN_STACK
9331da177e4SLinus Torvalds
934c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
935c9018aabSVincent Guittot	bool "Support cpu topology definition"
936c9018aabSVincent Guittot	depends on SMP && CPU_V7
937c9018aabSVincent Guittot	default y
938c9018aabSVincent Guittot	help
939c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
940c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
941c9018aabSVincent Guittot	  topology of an ARM System.
942c9018aabSVincent Guittot
943c9018aabSVincent Guittotconfig SCHED_MC
944c9018aabSVincent Guittot	bool "Multi-core scheduler support"
945c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
946c9018aabSVincent Guittot	help
947c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
948c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
949c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
950c9018aabSVincent Guittot
951c9018aabSVincent Guittotconfig SCHED_SMT
952c9018aabSVincent Guittot	bool "SMT scheduler support"
953c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
954c9018aabSVincent Guittot	help
955c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
956c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
957c9018aabSVincent Guittot	  places. If unsure say N here.
958c9018aabSVincent Guittot
959a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
960a8cbcd92SRussell King	bool
961a8cbcd92SRussell King	help
9628f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
963a8cbcd92SRussell King
9648a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
965022c03a2SMarc Zyngier	bool "Architected timer support"
966022c03a2SMarc Zyngier	depends on CPU_V7
9678a4da6e3SMark Rutland	select ARM_ARCH_TIMER
968022c03a2SMarc Zyngier	help
969022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
970022c03a2SMarc Zyngier
971f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
972f32f4ce2SRussell King	bool
973f32f4ce2SRussell King	help
974f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
975f32f4ce2SRussell King
976e8db288eSNicolas Pitreconfig MCPM
977e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
978e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
979e8db288eSNicolas Pitre	help
980e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
981e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
982e8db288eSNicolas Pitre	  systems.
983e8db288eSNicolas Pitre
984ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
985ebf4a5c5SHaojian Zhuang	bool
986ebf4a5c5SHaojian Zhuang	depends on MCPM
987ebf4a5c5SHaojian Zhuang	help
988ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
989ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
990ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
991ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
992ebf4a5c5SHaojian Zhuang
9931c33be57SNicolas Pitreconfig BIG_LITTLE
9941c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
9951c33be57SNicolas Pitre	depends on CPU_V7 && SMP
9961c33be57SNicolas Pitre	select MCPM
9971c33be57SNicolas Pitre	help
9981c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
9991c33be57SNicolas Pitre	  system architecture.
10001c33be57SNicolas Pitre
10011c33be57SNicolas Pitreconfig BL_SWITCHER
10021c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
10036c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
100451aaf81fSRussell King	select CPU_PM
10051c33be57SNicolas Pitre	help
10061c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
10071c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
10081c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
10091c33be57SNicolas Pitre
1010b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1011b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1012b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1013b22537c6SNicolas Pitre	help
1014b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1015b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1016b22537c6SNicolas Pitre	  debugging purposes only.
1017b22537c6SNicolas Pitre
10188d5796d2SLennert Buytenhekchoice
10198d5796d2SLennert Buytenhek	prompt "Memory split"
1020006fa259SRussell King	depends on MMU
10218d5796d2SLennert Buytenhek	default VMSPLIT_3G
10228d5796d2SLennert Buytenhek	help
10238d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
10248d5796d2SLennert Buytenhek
10258d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
10268d5796d2SLennert Buytenhek	  option alone!
10278d5796d2SLennert Buytenhek
10288d5796d2SLennert Buytenhek	config VMSPLIT_3G
10298d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
103063ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1031bbeedfdaSYisheng Xie		depends on !ARM_LPAE
103263ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
10338d5796d2SLennert Buytenhek	config VMSPLIT_2G
10348d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
10358d5796d2SLennert Buytenhek	config VMSPLIT_1G
10368d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
10378d5796d2SLennert Buytenhekendchoice
10388d5796d2SLennert Buytenhek
10398d5796d2SLennert Buytenhekconfig PAGE_OFFSET
10408d5796d2SLennert Buytenhek	hex
1041006fa259SRussell King	default PHYS_OFFSET if !MMU
10428d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
10438d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
104463ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
10458d5796d2SLennert Buytenhek	default 0xC0000000
10468d5796d2SLennert Buytenhek
1047c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET
1048c12366baSLinus Walleij	hex
1049c12366baSLinus Walleij	depends on KASAN
1050c12366baSLinus Walleij	default 0x1f000000 if PAGE_OFFSET=0x40000000
1051c12366baSLinus Walleij	default 0x5f000000 if PAGE_OFFSET=0x80000000
1052c12366baSLinus Walleij	default 0x9f000000 if PAGE_OFFSET=0xC0000000
1053c12366baSLinus Walleij	default 0x8f000000 if PAGE_OFFSET=0xB0000000
1054c12366baSLinus Walleij	default 0xffffffff
1055c12366baSLinus Walleij
10561da177e4SLinus Torvaldsconfig NR_CPUS
10571da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
1058d624833fSArd Biesheuvel	range 2 16 if DEBUG_KMAP_LOCAL
1059d624833fSArd Biesheuvel	range 2 32 if !DEBUG_KMAP_LOCAL
10601da177e4SLinus Torvalds	depends on SMP
10611da177e4SLinus Torvalds	default "4"
1062d624833fSArd Biesheuvel	help
1063d624833fSArd Biesheuvel	  The maximum number of CPUs that the kernel can support.
1064d624833fSArd Biesheuvel	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1065d624833fSArd Biesheuvel	  debugging is enabled, which uses half of the per-CPU fixmap
1066d624833fSArd Biesheuvel	  slots as guard regions.
10671da177e4SLinus Torvalds
1068a054a811SRussell Kingconfig HOTPLUG_CPU
106900b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
107040b31360SStephen Rothwell	depends on SMP
10711b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1072a054a811SRussell King	help
1073a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1074a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1075a054a811SRussell King
10762bdd424fSWill Deaconconfig ARM_PSCI
10772bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1078e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1079be120397SMark Rutland	select ARM_PSCI_FW
10802bdd424fSWill Deacon	help
10812bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
10822bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
10832bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
10842bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
10852bdd424fSWill Deacon	  ARM processors").
10862bdd424fSWill Deacon
1087c9218b16SRussell Kingconfig HZ_FIXED
1088f8065813SRussell King	int
10891164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
109047d84682SRussell King	default 0
1091c9218b16SRussell King
1092c9218b16SRussell Kingchoice
109347d84682SRussell King	depends on HZ_FIXED = 0
1094c9218b16SRussell King	prompt "Timer frequency"
1095c9218b16SRussell King
1096c9218b16SRussell Kingconfig HZ_100
1097c9218b16SRussell King	bool "100 Hz"
1098c9218b16SRussell King
1099c9218b16SRussell Kingconfig HZ_200
1100c9218b16SRussell King	bool "200 Hz"
1101c9218b16SRussell King
1102c9218b16SRussell Kingconfig HZ_250
1103c9218b16SRussell King	bool "250 Hz"
1104c9218b16SRussell King
1105c9218b16SRussell Kingconfig HZ_300
1106c9218b16SRussell King	bool "300 Hz"
1107c9218b16SRussell King
1108c9218b16SRussell Kingconfig HZ_500
1109c9218b16SRussell King	bool "500 Hz"
1110c9218b16SRussell King
1111c9218b16SRussell Kingconfig HZ_1000
1112c9218b16SRussell King	bool "1000 Hz"
1113c9218b16SRussell King
1114c9218b16SRussell Kingendchoice
1115c9218b16SRussell King
1116c9218b16SRussell Kingconfig HZ
1117c9218b16SRussell King	int
111847d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1119c9218b16SRussell King	default 100 if HZ_100
1120c9218b16SRussell King	default 200 if HZ_200
1121c9218b16SRussell King	default 250 if HZ_250
1122c9218b16SRussell King	default 300 if HZ_300
1123c9218b16SRussell King	default 500 if HZ_500
1124c9218b16SRussell King	default 1000
1125c9218b16SRussell King
1126c9218b16SRussell Kingconfig SCHED_HRTICK
1127c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1128f8065813SRussell King
112916c79651SCatalin Marinasconfig THUMB2_KERNEL
1130bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
11314477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1132bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
113389bace65SArnd Bergmann	select ARM_UNWIND
113416c79651SCatalin Marinas	help
113516c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
113675fea300SNicolas Pitre	  Thumb-2 mode.
113716c79651SCatalin Marinas
113816c79651SCatalin Marinas	  If unsure, say N.
113916c79651SCatalin Marinas
114042f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
114142f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
11425408445bSArnd Bergmann	depends on CPU_32v7
114342f25bddSNicolas Pitre	default y
114442f25bddSNicolas Pitre	help
114542f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
114642f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
114742f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
114842f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
114942f25bddSNicolas Pitre	  functions.
115042f25bddSNicolas Pitre
115142f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
115242f25bddSNicolas Pitre	  replace the first two instructions of these library functions
115342f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
115442f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
115542f25bddSNicolas Pitre	  and less power intensive than running the original library
115642f25bddSNicolas Pitre	  code to do integer division.
115742f25bddSNicolas Pitre
1158704bdda0SNicolas Pitreconfig AEABI
1159a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1160a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1161a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1162704bdda0SNicolas Pitre	help
1163704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1164704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1165704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1166704bdda0SNicolas Pitre
1167704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1168704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1169704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1170704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1171704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1172704bdda0SNicolas Pitre
1173704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1174704bdda0SNicolas Pitre
11756c90c872SNicolas Pitreconfig OABI_COMPAT
1176a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1177d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
11786c90c872SNicolas Pitre	help
11796c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
11806c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
11816c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
11826c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
11836c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
11846c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
118591702175SKees Cook
118691702175SKees Cook	  The seccomp filter system will not be available when this is
118791702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
118891702175SKees Cook	  between calling conventions during filtering.
118991702175SKees Cook
11906c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
11916c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
11926c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
11936c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1194b02f8467SKees Cook	  at all). If in doubt say N.
11956c90c872SNicolas Pitre
1196fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
11976fd09c9aSArnd Bergmann	def_bool y
119805944d74SRussell King
1199fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
12006fd09c9aSArnd Bergmann	def_bool !(ARCH_RPC || ARCH_SA1100)
1201fb597f2aSGregory Fong
120205944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
12036fd09c9aSArnd Bergmann	def_bool !ARCH_FOOTBRIDGE
1204fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
120507a2f737SRussell King
1206053a96caSNicolas Pitreconfig HIGHMEM
1207e8db89a2SRussell King	bool "High Memory Support"
1208e8db89a2SRussell King	depends on MMU
12092a15ba82SThomas Gleixner	select KMAP_LOCAL
1210825c43f5SArd Biesheuvel	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
1211053a96caSNicolas Pitre	help
1212053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1213053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1214053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1215053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1216053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1217053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1218053a96caSNicolas Pitre
1219053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1220053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1221053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1222053a96caSNicolas Pitre
1223053a96caSNicolas Pitre	  If unsure, say n.
1224053a96caSNicolas Pitre
122565cec8e3SRussell Kingconfig HIGHPTE
12269a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
122765cec8e3SRussell King	depends on HIGHMEM
12289a431bd5SRussell King	default y
1229b4d103d1SRussell King	help
1230b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1231b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1232b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1233b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1234b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
123565cec8e3SRussell King
1236a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1237a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1238a5e090acSRussell King	depends on MMU && !ARM_LPAE
12391b8873a0SJamie Iles	default y
12401b8873a0SJamie Iles	help
1241a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1242a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1243a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1244a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1245a5e090acSRussell King	  fault when dereferenced.
1246a5e090acSRussell King
1247a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1248a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1249a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1250c80d79d7SYasunori Goto
1251c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1252fa8ad788SMark Rutland	def_bool y
1253fa8ad788SMark Rutland	depends on ARM_PMU
12541b8873a0SJamie Iles
12557d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
12567d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
12577d485f64SArd Biesheuvel	depends on MODULES
12588fa7ea40SLecopzer Chen	select KASAN_VMALLOC if KASAN
1259e7229f7dSAnders Roxell	default y
12607d485f64SArd Biesheuvel	help
12617d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
12627d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
12637d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
12647d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
12657d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
12667d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
12677d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
12687d485f64SArd Biesheuvel	  the same.
12697d485f64SArd Biesheuvel
1270e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1271e7229f7dSAnders Roxell	  configurations. If unsure, say y.
12727d485f64SArd Biesheuvel
12730192445cSZi Yanconfig ARCH_FORCE_MAX_ORDER
12748c907785SMike Rapoport (IBM)	int "Order of maximal physically contiguous allocations"
127523baf831SKirill A. Shutemov	default "11" if SOC_AM33XX
127623baf831SKirill A. Shutemov	default "8" if SA1111
127723baf831SKirill A. Shutemov	default "10"
1278c1b2d970SMagnus Damm	help
12798c907785SMike Rapoport (IBM)	  The kernel page allocator limits the size of maximal physically
12805e0a760bSKirill A. Shutemov	  contiguous allocations. The limit is called MAX_PAGE_ORDER and it
12818c907785SMike Rapoport (IBM)	  defines the maximal power of two of number of pages that can be
12828c907785SMike Rapoport (IBM)	  allocated as a single contiguous block. This option allows
12838c907785SMike Rapoport (IBM)	  overriding the default setting when ability to allocate very
12848c907785SMike Rapoport (IBM)	  large blocks of physically contiguous memory is required.
1285c1b2d970SMagnus Damm
12868c907785SMike Rapoport (IBM)	  Don't change if unsure.
1287c1b2d970SMagnus Damm
12881da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
12893e3f354bSArnd Bergmann	def_bool CPU_CP15_MMU
1290e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
12911da177e4SLinus Torvalds	help
12921da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
12931da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
12941da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
12951da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
12961da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
12971da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
12981da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
12991da177e4SLinus Torvalds
130039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
130138ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
130238ef2ad5SLinus Walleij	depends on MMU
130339ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
130439ec58f3SLennert Buytenhek	help
130539ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
130639ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
130739ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
130839ec58f3SLennert Buytenhek
130939ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
131039ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
131139ec58f3SLennert Buytenhek	  such copy operations with large buffers.
131239ec58f3SLennert Buytenhek
131339ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
131439ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
131539ec58f3SLennert Buytenhek
131602c2433bSStefano Stabelliniconfig PARAVIRT
131702c2433bSStefano Stabellini	bool "Enable paravirtualization code"
131802c2433bSStefano Stabellini	help
131902c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
132002c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
132102c2433bSStefano Stabellini	  over full virtualization.
132202c2433bSStefano Stabellini
132302c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
132402c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
132502c2433bSStefano Stabellini	select PARAVIRT
132602c2433bSStefano Stabellini	help
132702c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
132802c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
132902c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
133002c2433bSStefano Stabellini	  that, there can be a small performance impact.
133102c2433bSStefano Stabellini
133202c2433bSStefano Stabellini	  If in doubt, say N here.
133302c2433bSStefano Stabellini
1334eff8d644SStefano Stabelliniconfig XEN_DOM0
1335eff8d644SStefano Stabellini	def_bool y
1336eff8d644SStefano Stabellini	depends on XEN
1337eff8d644SStefano Stabellini
1338eff8d644SStefano Stabelliniconfig XEN
1339c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
134085323a99SIan Campbell	depends on ARM && AEABI && OF
1341f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
134285323a99SIan Campbell	depends on !GENERIC_ATOMIC64
13437693deccSUwe Kleine-König	depends on MMU
134451aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
134517b7ab80SStefano Stabellini	select ARM_PSCI
1346f21254cdSChristoph Hellwig	select SWIOTLB
134783862ccfSStefano Stabellini	select SWIOTLB_XEN
134802c2433bSStefano Stabellini	select PARAVIRT
1349eff8d644SStefano Stabellini	help
1350eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1351eff8d644SStefano Stabellini
1352f05eb1d2SArd Biesheuvelconfig CC_HAVE_STACKPROTECTOR_TLS
1353f05eb1d2SArd Biesheuvel	def_bool $(cc-option,-mtp=cp15 -mstack-protector-guard=tls -mstack-protector-guard-offset=0)
1354f05eb1d2SArd Biesheuvel
1355189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1356189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
13579c46929eSArd Biesheuvel	depends on STACKPROTECTOR && CURRENT_POINTER_IN_TPIDRURO && !XIP_DEFLATED_DATA
1358f05eb1d2SArd Biesheuvel	depends on GCC_PLUGINS || CC_HAVE_STACKPROTECTOR_TLS
1359f05eb1d2SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK if !CC_HAVE_STACKPROTECTOR_TLS
1360189af465SArd Biesheuvel	default y
1361189af465SArd Biesheuvel	help
1362189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1363189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1364189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1365189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1366189af465SArd Biesheuvel	  the entire duration that the system is up.
1367189af465SArd Biesheuvel
1368189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1369189af465SArd Biesheuvel	  different canary value for each task.
1370189af465SArd Biesheuvel
13711da177e4SLinus Torvaldsendmenu
13721da177e4SLinus Torvalds
13731da177e4SLinus Torvaldsmenu "Boot options"
13741da177e4SLinus Torvalds
13759eb8f674SGrant Likelyconfig USE_OF
13769eb8f674SGrant Likely	bool "Flattened Device Tree support"
1377b1b3f49cSRussell King	select IRQ_DOMAIN
13789eb8f674SGrant Likely	select OF
13799eb8f674SGrant Likely	help
13809eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
13819eb8f674SGrant Likely
13826a1d798fSRob Herringconfig ARCH_WANT_FLAT_DTB_INSTALL
13836a1d798fSRob Herring	def_bool y
13846a1d798fSRob Herring
1385bd51e2f5SNicolas Pitreconfig ATAGS
138696a4ce30SArnd Bergmann	bool "Support for the traditional ATAGS boot data passing"
1387bd51e2f5SNicolas Pitre	default y
1388bd51e2f5SNicolas Pitre	help
1389bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1390bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1391bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1392acb926d6SArnd Bergmann	  to remove ATAGS support from your kernel binary.
1393acb926d6SArnd Bergmann
1394bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1395bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1396bd51e2f5SNicolas Pitre	depends on ATAGS
1397bd51e2f5SNicolas Pitre	help
1398bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1399bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1400bd51e2f5SNicolas Pitre
14011da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
14021da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
14031da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
14041da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
140539c3e304SChris Packham	default 0x0
14061da177e4SLinus Torvalds	help
14071da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
14081da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
14091da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
14101da177e4SLinus Torvalds	  value in their defconfig file.
14111da177e4SLinus Torvalds
14121da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
14131da177e4SLinus Torvalds
14141da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
14151da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
141639c3e304SChris Packham	default 0x0
14171da177e4SLinus Torvalds	help
1418f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1419f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1420f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1421f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1422f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1423f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
14241da177e4SLinus Torvalds
14251da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
14261da177e4SLinus Torvalds
14271da177e4SLinus Torvaldsconfig ZBOOT_ROM
14281da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
14291da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
143010968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
14311da177e4SLinus Torvalds	help
14321da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
14331da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
14341da177e4SLinus Torvalds
1435e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1436e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
143710968131SRussell King	depends on OF
1438e2a6a3aaSJohn Bonesio	help
1439e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1440e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1441e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1442e2a6a3aaSJohn Bonesio
1443e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1444e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1445e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1446e2a6a3aaSJohn Bonesio
1447e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1448e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1449e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1450e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1451e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1452e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1453e2a6a3aaSJohn Bonesio	  to this option.
1454e2a6a3aaSJohn Bonesio
1455b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1456b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1457b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1458b90b9a38SNicolas Pitre	help
1459b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1460b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1461b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1462b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1463b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1464b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1465b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1466b90b9a38SNicolas Pitre
1467d0f34a11SGenoud Richardchoice
1468d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1469d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1470d0f34a11SGenoud Richard
1471d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1472d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1473d0f34a11SGenoud Richard	help
1474d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1475d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1476d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1477d0f34a11SGenoud Richard
1478d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1479d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1480d0f34a11SGenoud Richard	help
1481d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1482d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1483d0f34a11SGenoud Richard
1484d0f34a11SGenoud Richardendchoice
1485d0f34a11SGenoud Richard
14861da177e4SLinus Torvaldsconfig CMDLINE
14871da177e4SLinus Torvalds	string "Default kernel command string"
14881da177e4SLinus Torvalds	default ""
14891da177e4SLinus Torvalds	help
14903e3f354bSArnd Bergmann	  On some architectures (e.g. CATS), there is currently no way
14911da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
14921da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
14931da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
14941da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
14951da177e4SLinus Torvalds
14964394c124SVictor Boiviechoice
14974394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
14984394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
14994394c124SVictor Boivie
15004394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
15014394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
15024394c124SVictor Boivie	help
15034394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
15044394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
15054394c124SVictor Boivie	  string provided in CMDLINE will be used.
15064394c124SVictor Boivie
15074394c124SVictor Boivieconfig CMDLINE_EXTEND
15084394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
15094394c124SVictor Boivie	help
15104394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
15114394c124SVictor Boivie	  appended to the default kernel command string.
15124394c124SVictor Boivie
151392d2040dSAlexander Hollerconfig CMDLINE_FORCE
151492d2040dSAlexander Holler	bool "Always use the default kernel command string"
151592d2040dSAlexander Holler	help
151692d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
151792d2040dSAlexander Holler	  loader passes other arguments to the kernel.
151892d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
151992d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
15204394c124SVictor Boivieendchoice
152192d2040dSAlexander Holler
15221da177e4SLinus Torvaldsconfig XIP_KERNEL
15231da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
152410968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
15255408445bSArnd Bergmann	depends on !ARM_PATCH_IDIV && !ARM_PATCH_PHYS_VIRT && !SMP_ON_UP
15261da177e4SLinus Torvalds	help
15271da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
15281da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
15291da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
15301da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
15311da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
15321da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
15331da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
15341da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
15351da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
15361da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
15371da177e4SLinus Torvalds
15381da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
15391da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
15401da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
15411da177e4SLinus Torvalds
15421da177e4SLinus Torvalds	  If unsure, say N.
15431da177e4SLinus Torvalds
15441da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
15451da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
15461da177e4SLinus Torvalds	depends on XIP_KERNEL
15471da177e4SLinus Torvalds	default "0x00080000"
15481da177e4SLinus Torvalds	help
15491da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
15501da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
15511da177e4SLinus Torvalds	  own flash usage.
15521da177e4SLinus Torvalds
1553ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1554ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1555ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1556ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1557ca8b5d97SNicolas Pitre	help
1558ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1559ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1560ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1561ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1562ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1563ca8b5d97SNicolas Pitre
15644183635eSEric DeVolderconfig ARCH_SUPPORTS_KEXEC
15654183635eSEric DeVolder	def_bool (!SMP || PM_SLEEP_SMP) && MMU
1566c587e4a6SRichard Purdie
15674cd9d6f7SRichard Purdieconfig ATAGS_PROC
15684cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1569bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1570b98d7291SUli Luckas	default y
15714cd9d6f7SRichard Purdie	help
15724cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
15734cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
15744cd9d6f7SRichard Purdie
15754183635eSEric DeVolderconfig ARCH_SUPPORTS_CRASH_DUMP
15764183635eSEric DeVolder	def_bool y
1577cb5d39b3SMika Westerberg
1578e69edc79SEric Miaoconfig AUTO_ZRELADDR
15796fd09c9aSArnd Bergmann	bool "Auto calculation of the decompressed kernel image address" if !ARCH_MULTIPLATFORM
15806fd09c9aSArnd Bergmann	default !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
1581e69edc79SEric Miao	help
1582e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1583e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
15840673cb38SGeert Uytterhoeven	  will be determined at run-time, either by masking the current IP
15850673cb38SGeert Uytterhoeven	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
15860673cb38SGeert Uytterhoeven	  This assumes the zImage being placed in the first 128MB from
15870673cb38SGeert Uytterhoeven	  start of memory.
1588e69edc79SEric Miao
158981a0bc39SRoy Franzconfig EFI_STUB
159081a0bc39SRoy Franz	bool
159181a0bc39SRoy Franz
159281a0bc39SRoy Franzconfig EFI
159381a0bc39SRoy Franz	bool "UEFI runtime support"
159481a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
159581a0bc39SRoy Franz	select UCS2_STRING
159681a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
159781a0bc39SRoy Franz	select EFI_STUB
15982e0eb483SAtish Patra	select EFI_GENERIC_STUB
159981a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1600a7f7f624SMasahiro Yamada	help
160181a0bc39SRoy Franz	  This option provides support for runtime services provided
160281a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
160381a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
160481a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
160581a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
160681a0bc39SRoy Franz	  UEFI firmware.
160781a0bc39SRoy Franz
1608bb817befSArd Biesheuvelconfig DMI
1609bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1610bb817befSArd Biesheuvel	depends on EFI
1611bb817befSArd Biesheuvel	default y
1612bb817befSArd Biesheuvel	help
1613bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1614bb817befSArd Biesheuvel
1615bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1616bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1617bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1618bb817befSArd Biesheuvel
1619bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1620bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1621bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1622bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1623bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1624bb817befSArd Biesheuvel
16251da177e4SLinus Torvaldsendmenu
16261da177e4SLinus Torvalds
1627ac9d7efcSRussell Kingmenu "CPU Power Management"
16281da177e4SLinus Torvalds
16291da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
16301da177e4SLinus Torvalds
1631ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1632ac9d7efcSRussell King
1633ac9d7efcSRussell Kingendmenu
1634ac9d7efcSRussell King
16351da177e4SLinus Torvaldsmenu "Floating point emulation"
16361da177e4SLinus Torvalds
16371da177e4SLinus Torvaldscomment "At least one emulation must be selected"
16381da177e4SLinus Torvalds
16391da177e4SLinus Torvaldsconfig FPE_NWFPE
16401da177e4SLinus Torvalds	bool "NWFPE math emulation"
1641593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1642a7f7f624SMasahiro Yamada	help
16431da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
16441da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
16451da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
16461da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
16471da177e4SLinus Torvalds
16481da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
16491da177e4SLinus Torvalds	  early in the bootup.
16501da177e4SLinus Torvalds
16511da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
16521da177e4SLinus Torvalds	bool "Support extended precision"
1653bedf142bSLennert Buytenhek	depends on FPE_NWFPE
16541da177e4SLinus Torvalds	help
16551da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
16561da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
16571da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
16581da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
16591da177e4SLinus Torvalds	  floating point emulator without any good reason.
16601da177e4SLinus Torvalds
16611da177e4SLinus Torvalds	  You almost surely want to say N here.
16621da177e4SLinus Torvalds
16631da177e4SLinus Torvaldsconfig FPE_FASTFPE
16641da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1665d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1666a7f7f624SMasahiro Yamada	help
16671da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
16681da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
16691da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
16701da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
16711da177e4SLinus Torvalds
16721da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
16731da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
16741da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
16751da177e4SLinus Torvalds	  choose NWFPE.
16761da177e4SLinus Torvalds
16771da177e4SLinus Torvaldsconfig VFP
16781da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1679e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
16801da177e4SLinus Torvalds	help
16811da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
16821da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
16831da177e4SLinus Torvalds
1684e318b36eSJonathan Corbet	  Please see <file:Documentation/arch/arm/vfp/release-notes.rst> for
16851da177e4SLinus Torvalds	  release notes and additional status information.
16861da177e4SLinus Torvalds
16871da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
16881da177e4SLinus Torvalds
168925ebee02SCatalin Marinasconfig VFPv3
169025ebee02SCatalin Marinas	bool
169125ebee02SCatalin Marinas	depends on VFP
169225ebee02SCatalin Marinas	default y if CPU_V7
169325ebee02SCatalin Marinas
1694b5872db4SCatalin Marinasconfig NEON
1695b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
1696b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
1697b5872db4SCatalin Marinas	help
1698b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1699b5872db4SCatalin Marinas	  Extension.
1700b5872db4SCatalin Marinas
170173c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
170273c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
1703c4a30c3bSRussell King	depends on NEON && AEABI
170473c132c1SArd Biesheuvel	help
170573c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
170673c132c1SArd Biesheuvel
17071da177e4SLinus Torvaldsendmenu
17081da177e4SLinus Torvalds
17091da177e4SLinus Torvaldsmenu "Power management options"
17101da177e4SLinus Torvalds
1711eceab4acSRussell Kingsource "kernel/power/Kconfig"
17121da177e4SLinus Torvalds
1713f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
171419a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1715f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
1716f4cb5700SJohannes Berg	def_bool y
1717f4cb5700SJohannes Berg
171815e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
17198b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
17201b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
172115e0d9e3SArnd Bergmann
1722603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
1723603fb42aSSebastian Capella	bool
1724603fb42aSSebastian Capella	depends on MMU
1725603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
1726603fb42aSSebastian Capella
17271da177e4SLinus Torvaldsendmenu
17281da177e4SLinus Torvalds
17292cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler"
1730