xref: /linux/arch/arm/Kconfig (revision 220e6cf7b793d702596506a8c4bf1f4fd4040df1)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4e17c6d56SDavid Woodhouse	select HAVE_AOUT
524056f52SRussell King	select HAVE_DMA_API_DEBUG
62064c946SAdrian Bunk	select HAVE_IDE
72778f620SRussell King	select HAVE_MEMBLOCK
812b824fbSAlessandro Zummo	select RTC_LIB
975e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
10a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
11fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
125cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
13856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
149edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
15606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1680be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
1780be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
180e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
191fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
20e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
21e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
226e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
23e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
247ada189fSJamie Iles	select HAVE_PERF_EVENTS
257ada189fSJamie Iles	select PERF_USE_VMALLOC
26e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
27e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
28ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
29e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
30e2a93eccSLennert Buytenhek	select HAVE_SPARSE_IRQ
3125a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
321fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
331da177e4SLinus Torvalds	help
341da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
35f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
361da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
371da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
381da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
391da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
401da177e4SLinus Torvalds
4174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
4274facffeSRussell King	bool
4374facffeSRussell King
441a189b97SRussell Kingconfig HAVE_PWM
451a189b97SRussell King	bool
461a189b97SRussell King
470b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
480b05da72SHans Ulli Kroll	bool
490b05da72SHans Ulli Kroll
5075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
5175e7153aSRalf Baechle	bool
5275e7153aSRalf Baechle
53112f38a4SRussell Kingconfig HAVE_SCHED_CLOCK
54112f38a4SRussell King	bool
55112f38a4SRussell King
560a938b97SDavid Brownellconfig GENERIC_GPIO
570a938b97SDavid Brownell	bool
580a938b97SDavid Brownell
595cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET
605cfc8ee0SJohn Stultz	bool
615cfc8ee0SJohn Stultz	default n
62746140c7SKevin Hilman
630567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS
640567a0c0SKevin Hilman	bool
650567a0c0SKevin Hilman
66a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST
67a8655e83SCatalin Marinas	bool
68a8655e83SCatalin Marinas	depends on GENERIC_CLOCKEVENTS
695388a6b2SRussell King	default y if SMP
70a8655e83SCatalin Marinas
71bf9dd360SRob Herringconfig KTIME_SCALAR
72bf9dd360SRob Herring	bool
73bf9dd360SRob Herring	default y
74bf9dd360SRob Herring
75bc581770SLinus Walleijconfig HAVE_TCM
76bc581770SLinus Walleij	bool
77bc581770SLinus Walleij	select GENERIC_ALLOCATOR
78bc581770SLinus Walleij
79e119bfffSRussell Kingconfig HAVE_PROC_CPU
80e119bfffSRussell King	bool
81e119bfffSRussell King
825ea81769SAl Viroconfig NO_IOPORT
835ea81769SAl Viro	bool
845ea81769SAl Viro
851da177e4SLinus Torvaldsconfig EISA
861da177e4SLinus Torvalds	bool
871da177e4SLinus Torvalds	---help---
881da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
891da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
901da177e4SLinus Torvalds
911da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
921da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
931da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
941da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
951da177e4SLinus Torvalds
961da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
971da177e4SLinus Torvalds
981da177e4SLinus Torvalds	  Otherwise, say N.
991da177e4SLinus Torvalds
1001da177e4SLinus Torvaldsconfig SBUS
1011da177e4SLinus Torvalds	bool
1021da177e4SLinus Torvalds
1031da177e4SLinus Torvaldsconfig MCA
1041da177e4SLinus Torvalds	bool
1051da177e4SLinus Torvalds	help
1061da177e4SLinus Torvalds	  MicroChannel Architecture is found in some IBM PS/2 machines and
1071da177e4SLinus Torvalds	  laptops.  It is a bus system similar to PCI or ISA. See
1081da177e4SLinus Torvalds	  <file:Documentation/mca.txt> (and especially the web page given
1091da177e4SLinus Torvalds	  there) before attempting to build an MCA bus kernel.
1101da177e4SLinus Torvalds
111f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
112f16fb1ecSRussell King	bool
113f16fb1ecSRussell King	default y
114f16fb1ecSRussell King
115f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
116f76e9154SNicolas Pitre	bool
117f76e9154SNicolas Pitre	depends on !SMP
118f76e9154SNicolas Pitre	default y
119f76e9154SNicolas Pitre
120f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
121f16fb1ecSRussell King	bool
122f16fb1ecSRussell King	default y
123f16fb1ecSRussell King
1247ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1257ad1bcb2SRussell King	bool
1267ad1bcb2SRussell King	default y
1277ad1bcb2SRussell King
1284a2581a0SThomas Gleixnerconfig HARDIRQS_SW_RESEND
1294a2581a0SThomas Gleixner	bool
1304a2581a0SThomas Gleixner	default y
1314a2581a0SThomas Gleixner
1324a2581a0SThomas Gleixnerconfig GENERIC_IRQ_PROBE
1334a2581a0SThomas Gleixner	bool
1344a2581a0SThomas Gleixner	default y
1354a2581a0SThomas Gleixner
13695c354feSNick Pigginconfig GENERIC_LOCKBREAK
13795c354feSNick Piggin	bool
13895c354feSNick Piggin	default y
13995c354feSNick Piggin	depends on SMP && PREEMPT
14095c354feSNick Piggin
1411da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1421da177e4SLinus Torvalds	bool
1431da177e4SLinus Torvalds	default y
1441da177e4SLinus Torvalds
1451da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1461da177e4SLinus Torvalds	bool
1471da177e4SLinus Torvalds
148f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
149f0d1b0b3SDavid Howells	bool
150f0d1b0b3SDavid Howells
151f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
152f0d1b0b3SDavid Howells	bool
153f0d1b0b3SDavid Howells
15489c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
15589c52ed4SBen Dooks	bool
15689c52ed4SBen Dooks	help
15789c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
15889c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
15989c52ed4SBen Dooks	  it.
16089c52ed4SBen Dooks
161c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT
162c7b0aff4SKevin Hilman       def_bool y
163c7b0aff4SKevin Hilman
164b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
165b89c3b16SAkinobu Mita	bool
166b89c3b16SAkinobu Mita	default y
167b89c3b16SAkinobu Mita
1681da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1691da177e4SLinus Torvalds	bool
1701da177e4SLinus Torvalds	default y
1711da177e4SLinus Torvalds
172a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
173a08b6b79Sviro@ZenIV.linux.org.uk	bool
174a08b6b79Sviro@ZenIV.linux.org.uk
1755ac6da66SChristoph Lameterconfig ZONE_DMA
1765ac6da66SChristoph Lameter	bool
1775ac6da66SChristoph Lameter
178ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
179ccd7ab7fSFUJITA Tomonori       def_bool y
180ccd7ab7fSFUJITA Tomonori
1811da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1821da177e4SLinus Torvalds	bool
1831da177e4SLinus Torvalds
1841da177e4SLinus Torvaldsconfig FIQ
1851da177e4SLinus Torvalds	bool
1861da177e4SLinus Torvalds
187034d2f5aSAl Viroconfig ARCH_MTD_XIP
188034d2f5aSAl Viro	bool
189034d2f5aSAl Viro
190c760fc19SHyok S. Choiconfig VECTORS_BASE
191c760fc19SHyok S. Choi	hex
1926afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
193c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
194c760fc19SHyok S. Choi	default 0x00000000
195c760fc19SHyok S. Choi	help
196c760fc19SHyok S. Choi	  The base address of exception vectors.
197c760fc19SHyok S. Choi
198dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
199c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
200c1becedcSRussell King	default y
201b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
202dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
203dc21af99SRussell King	help
204111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
205111e9a5cSRussell King	  boot and module load time according to the position of the
206111e9a5cSRussell King	  kernel in system memory.
207dc21af99SRussell King
208111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
209daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
210dc21af99SRussell King
211c1becedcSRussell King	  Only disable this option if you know that you do not require
212c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
213c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
214c1becedcSRussell King
2150cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2161b9f95f8SNicolas Pitre	bool
217111e9a5cSRussell King	help
2180cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2190cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2200cdc8b92SNicolas Pitre	  be avoided when possible.
2211b9f95f8SNicolas Pitre
2221b9f95f8SNicolas Pitreconfig PHYS_OFFSET
2231b9f95f8SNicolas Pitre	hex "Physical address of main memory"
2240cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
2251b9f95f8SNicolas Pitre	help
2261b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2271b9f95f8SNicolas Pitre	  location of main memory in your system.
228cada3c08SRussell King
2291da177e4SLinus Torvaldssource "init/Kconfig"
2301da177e4SLinus Torvalds
231dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
232dc52ddc0SMatt Helsley
2331da177e4SLinus Torvaldsmenu "System Type"
2341da177e4SLinus Torvalds
2353c427975SHyok S. Choiconfig MMU
2363c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2373c427975SHyok S. Choi	default y
2383c427975SHyok S. Choi	help
2393c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2403c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2413c427975SHyok S. Choi
242ccf50e23SRussell King#
243ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
244ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
245ccf50e23SRussell King#
2461da177e4SLinus Torvaldschoice
2471da177e4SLinus Torvalds	prompt "ARM system type"
2486a0e2430SCatalin Marinas	default ARCH_VERSATILE
2491da177e4SLinus Torvalds
2504af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2514af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2524af6fee1SDeepak Saxena	select ARM_AMBA
25389c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
2546d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
255aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
256c5a0adb5SRussell King	select ICST
25713edd86dSRussell King	select GENERIC_CLOCKEVENTS
258f4b8b319SRussell King	select PLAT_VERSATILE
259c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
2600cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2614af6fee1SDeepak Saxena	help
2624af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2634af6fee1SDeepak Saxena
2644af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2654af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2664af6fee1SDeepak Saxena	select ARM_AMBA
2676d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
268aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
269c5a0adb5SRussell King	select ICST
270ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
271eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
272f4b8b319SRussell King	select PLAT_VERSATILE
2733cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
274e3887714SRussell King	select ARM_TIMER_SP804
275b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
2760cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2774af6fee1SDeepak Saxena	help
2784af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
2794af6fee1SDeepak Saxena
2804af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
2814af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
2824af6fee1SDeepak Saxena	select ARM_AMBA
2834af6fee1SDeepak Saxena	select ARM_VIC
2846d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
285aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
286c5a0adb5SRussell King	select ICST
28789df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
288bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
289f4b8b319SRussell King	select PLAT_VERSATILE
2903414ba8cSRussell King	select PLAT_VERSATILE_CLCD
291c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
292e3887714SRussell King	select ARM_TIMER_SP804
2934af6fee1SDeepak Saxena	help
2944af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
2954af6fee1SDeepak Saxena
296ceade897SRussell Kingconfig ARCH_VEXPRESS
297ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
298ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
299ceade897SRussell King	select ARM_AMBA
300ceade897SRussell King	select ARM_TIMER_SP804
3016d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
302aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
303ceade897SRussell King	select GENERIC_CLOCKEVENTS
304ceade897SRussell King	select HAVE_CLK
30595c34f83SNick Bowler	select HAVE_PATA_PLATFORM
306ceade897SRussell King	select ICST
307ceade897SRussell King	select PLAT_VERSATILE
3080fb44b91SRussell King	select PLAT_VERSATILE_CLCD
309ceade897SRussell King	help
310ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
311ceade897SRussell King
3128fc5ffa0SAndrew Victorconfig ARCH_AT91
3138fc5ffa0SAndrew Victor	bool "Atmel AT91"
314f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
31593686ae8SDavid Brownell	select HAVE_CLK
316bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
3174af6fee1SDeepak Saxena	help
3182b3b3516SAndrew Victor	  This enables support for systems based on the Atmel AT91RM9200,
3192b3b3516SAndrew Victor	  AT91SAM9 and AT91CAP9 processors.
3204af6fee1SDeepak Saxena
321ccf50e23SRussell Kingconfig ARCH_BCMRING
322ccf50e23SRussell King	bool "Broadcom BCMRING"
323ccf50e23SRussell King	depends on MMU
324ccf50e23SRussell King	select CPU_V6
325ccf50e23SRussell King	select ARM_AMBA
32682d63734SRussell King	select ARM_TIMER_SP804
3276d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
328ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
329ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
330ccf50e23SRussell King	help
331ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
332ccf50e23SRussell King
333*220e6cf7SRob Herringconfig ARCH_HIGHBANK
334*220e6cf7SRob Herring	bool "Calxeda Highbank-based"
335*220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
336*220e6cf7SRob Herring	select ARM_AMBA
337*220e6cf7SRob Herring	select ARM_GIC
338*220e6cf7SRob Herring	select ARM_TIMER_SP804
339*220e6cf7SRob Herring	select CLKDEV_LOOKUP
340*220e6cf7SRob Herring	select CPU_V7
341*220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
342*220e6cf7SRob Herring	select HAVE_ARM_SCU
343*220e6cf7SRob Herring	select USE_OF
344*220e6cf7SRob Herring	help
345*220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
346*220e6cf7SRob Herring
3471da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3484af6fee1SDeepak Saxena	bool "Cirrus Logic CLPS711x/EP721x-based"
349c750815eSRussell King	select CPU_ARM720T
3505cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3510cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
352f999b8bdSMartin Michlmayr	help
353f999b8bdSMartin Michlmayr	  Support for Cirrus Logic 711x/721x based boards.
3541da177e4SLinus Torvalds
355d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
356d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
35700d2711dSImre Kaloz	select CPU_V6K
358d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
359d94f944eSAnton Vorontsov	select ARM_GIC
3600b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3615f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
362d94f944eSAnton Vorontsov	help
363d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
364d94f944eSAnton Vorontsov
365788c9700SRussell Kingconfig ARCH_GEMINI
366788c9700SRussell King	bool "Cortina Systems Gemini"
367788c9700SRussell King	select CPU_FA526
368788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3695cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
370788c9700SRussell King	help
371788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
372788c9700SRussell King
3733a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
3743a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
3753a6cb8ceSArnd Bergmann	select CPU_V7
3763a6cb8ceSArnd Bergmann	select GENERIC_TIME
3773a6cb8ceSArnd Bergmann	select NO_IOPORT
3783a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
3793a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
3803a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
3813a6cb8ceSArnd Bergmann	select USE_OF
3823a6cb8ceSArnd Bergmann	select ZONE_DMA
3833a6cb8ceSArnd Bergmann	help
3843a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
3853a6cb8ceSArnd Bergmann
3861da177e4SLinus Torvaldsconfig ARCH_EBSA110
3871da177e4SLinus Torvalds	bool "EBSA-110"
388c750815eSRussell King	select CPU_SA110
389f7e68bbfSRussell King	select ISA
390c5eb2a2bSRussell King	select NO_IOPORT
3915cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3920cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
3931da177e4SLinus Torvalds	help
3941da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
395f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3961da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3971da177e4SLinus Torvalds	  parallel port.
3981da177e4SLinus Torvalds
399e7736d47SLennert Buytenhekconfig ARCH_EP93XX
400e7736d47SLennert Buytenhek	bool "EP93xx-based"
401c750815eSRussell King	select CPU_ARM920T
402e7736d47SLennert Buytenhek	select ARM_AMBA
403e7736d47SLennert Buytenhek	select ARM_VIC
4046d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4057444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
406eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4075cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4080cdc8b92SNicolas Pitre	select NEED_MEMORY_H
409e7736d47SLennert Buytenhek	help
410e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
411e7736d47SLennert Buytenhek
4121da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4131da177e4SLinus Torvalds	bool "FootBridge"
414c750815eSRussell King	select CPU_SA110
4151da177e4SLinus Torvalds	select FOOTBRIDGE
4164e8d7637SRussell King	select GENERIC_CLOCKEVENTS
4170cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
418f999b8bdSMartin Michlmayr	help
419f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
420f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4211da177e4SLinus Torvalds
422788c9700SRussell Kingconfig ARCH_MXC
423788c9700SRussell King	bool "Freescale MXC/iMX-based"
424788c9700SRussell King	select GENERIC_CLOCKEVENTS
425788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4266d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
427234b6cedSRussell King	select CLKSRC_MMIO
4288b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
429c124befcSJan Weitzel	select HAVE_SCHED_CLOCK
430788c9700SRussell King	help
431788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
432788c9700SRussell King
4331d3f33d5SShawn Guoconfig ARCH_MXS
4341d3f33d5SShawn Guo	bool "Freescale MXS-based"
4351d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4361d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
437b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4385c61ddcfSRussell King	select CLKSRC_MMIO
4391d3f33d5SShawn Guo	help
4401d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4411d3f33d5SShawn Guo
4424af6fee1SDeepak Saxenaconfig ARCH_NETX
4434af6fee1SDeepak Saxena	bool "Hilscher NetX based"
444234b6cedSRussell King	select CLKSRC_MMIO
445c750815eSRussell King	select CPU_ARM926T
4464af6fee1SDeepak Saxena	select ARM_VIC
4472fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
448f999b8bdSMartin Michlmayr	help
4494af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4504af6fee1SDeepak Saxena
4514af6fee1SDeepak Saxenaconfig ARCH_H720X
4524af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
453c750815eSRussell King	select CPU_ARM720T
4544af6fee1SDeepak Saxena	select ISA_DMA_API
4555cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4564af6fee1SDeepak Saxena	help
4574af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4584af6fee1SDeepak Saxena
4593b938be6SRussell Kingconfig ARCH_IOP13XX
4603b938be6SRussell King	bool "IOP13xx-based"
4613b938be6SRussell King	depends on MMU
462c750815eSRussell King	select CPU_XSC3
4633b938be6SRussell King	select PLAT_IOP
4643b938be6SRussell King	select PCI
4653b938be6SRussell King	select ARCH_SUPPORTS_MSI
4668d5796d2SLennert Buytenhek	select VMSPLIT_1G
4670cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4683b938be6SRussell King	help
4693b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4703b938be6SRussell King
4713f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4723f7e5815SLennert Buytenhek	bool "IOP32x-based"
473a4f7e763SRussell King	depends on MMU
474c750815eSRussell King	select CPU_XSCALE
4757ae1f7ecSLennert Buytenhek	select PLAT_IOP
476f7e68bbfSRussell King	select PCI
477bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
478f999b8bdSMartin Michlmayr	help
4793f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4803f7e5815SLennert Buytenhek	  processors.
4813f7e5815SLennert Buytenhek
4823f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4833f7e5815SLennert Buytenhek	bool "IOP33x-based"
4843f7e5815SLennert Buytenhek	depends on MMU
485c750815eSRussell King	select CPU_XSCALE
4867ae1f7ecSLennert Buytenhek	select PLAT_IOP
4873f7e5815SLennert Buytenhek	select PCI
488bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
4893f7e5815SLennert Buytenhek	help
4903f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4911da177e4SLinus Torvalds
4923b938be6SRussell Kingconfig ARCH_IXP23XX
4933b938be6SRussell King 	bool "IXP23XX-based"
494588ef769SDan Williams	depends on MMU
495c750815eSRussell King	select CPU_XSC3
496285f5fa7SDan Williams 	select PCI
4975cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4980cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
499285f5fa7SDan Williams	help
5003b938be6SRussell King	  Support for Intel's IXP23xx (XScale) family of processors.
5011da177e4SLinus Torvalds
5021da177e4SLinus Torvaldsconfig ARCH_IXP2000
5031da177e4SLinus Torvalds	bool "IXP2400/2800-based"
504a4f7e763SRussell King	depends on MMU
505c750815eSRussell King	select CPU_XSCALE
506f7e68bbfSRussell King	select PCI
5075cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
5080cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
509f999b8bdSMartin Michlmayr	help
510f999b8bdSMartin Michlmayr	  Support for Intel's IXP2400/2800 (XScale) family of processors.
5111da177e4SLinus Torvalds
5123b938be6SRussell Kingconfig ARCH_IXP4XX
5133b938be6SRussell King	bool "IXP4xx-based"
514a4f7e763SRussell King	depends on MMU
515234b6cedSRussell King	select CLKSRC_MMIO
516c750815eSRussell King	select CPU_XSCALE
5178858e9afSMilan Svoboda	select GENERIC_GPIO
5183b938be6SRussell King	select GENERIC_CLOCKEVENTS
5195b0d495cSRussell King	select HAVE_SCHED_CLOCK
5200b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
521485bdde7SRussell King	select DMABOUNCE if PCI
522c4713074SLennert Buytenhek	help
5233b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
524c4713074SLennert Buytenhek
525edabd38eSSaeed Bisharaconfig ARCH_DOVE
526edabd38eSSaeed Bishara	bool "Marvell Dove"
5277b769bb3SKonstantin Porotchkin	select CPU_V7
528edabd38eSSaeed Bishara	select PCI
529edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
530edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
531edabd38eSSaeed Bishara	select PLAT_ORION
532edabd38eSSaeed Bishara	help
533edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
534edabd38eSSaeed Bishara
535651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
536651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
537c750815eSRussell King	select CPU_FEROCEON
538651c74c7SSaeed Bishara	select PCI
539a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
540651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
541651c74c7SSaeed Bishara	select PLAT_ORION
542651c74c7SSaeed Bishara	help
543651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
544651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
545651c74c7SSaeed Bishara
54640805949SKevin Wellsconfig ARCH_LPC32XX
54740805949SKevin Wells	bool "NXP LPC32XX"
548234b6cedSRussell King	select CLKSRC_MMIO
54940805949SKevin Wells	select CPU_ARM926T
55040805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
55140805949SKevin Wells	select HAVE_IDE
55240805949SKevin Wells	select ARM_AMBA
55340805949SKevin Wells	select USB_ARCH_HAS_OHCI
5546d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
55540805949SKevin Wells	select GENERIC_TIME
55640805949SKevin Wells	select GENERIC_CLOCKEVENTS
55740805949SKevin Wells	help
55840805949SKevin Wells	  Support for the NXP LPC32XX family of processors
55940805949SKevin Wells
560788c9700SRussell Kingconfig ARCH_MV78XX0
561788c9700SRussell King	bool "Marvell MV78xx0"
562788c9700SRussell King	select CPU_FEROCEON
563788c9700SRussell King	select PCI
564a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
565788c9700SRussell King	select GENERIC_CLOCKEVENTS
566788c9700SRussell King	select PLAT_ORION
567788c9700SRussell King	help
568788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
569788c9700SRussell King	  MV781x0, MV782x0.
570788c9700SRussell King
571788c9700SRussell Kingconfig ARCH_ORION5X
572788c9700SRussell King	bool "Marvell Orion"
573788c9700SRussell King	depends on MMU
574788c9700SRussell King	select CPU_FEROCEON
575788c9700SRussell King	select PCI
576a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
577788c9700SRussell King	select GENERIC_CLOCKEVENTS
578788c9700SRussell King	select PLAT_ORION
579788c9700SRussell King	help
580788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
581788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
582788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
583788c9700SRussell King
584788c9700SRussell Kingconfig ARCH_MMP
5852f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
586788c9700SRussell King	depends on MMU
587788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5886d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
589788c9700SRussell King	select GENERIC_CLOCKEVENTS
59028bb7bc6SRussell King	select HAVE_SCHED_CLOCK
591788c9700SRussell King	select TICK_ONESHOT
592788c9700SRussell King	select PLAT_PXA
5930bd86961SHaojian Zhuang	select SPARSE_IRQ
594788c9700SRussell King	help
5952f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
596788c9700SRussell King
597c53c9cf6SAndrew Victorconfig ARCH_KS8695
598c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
599c750815eSRussell King	select CPU_ARM922T
60072880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6015cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6020cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
603c53c9cf6SAndrew Victor	help
604c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
605c53c9cf6SAndrew Victor	  System-on-Chip devices.
606c53c9cf6SAndrew Victor
607788c9700SRussell Kingconfig ARCH_W90X900
608788c9700SRussell King	bool "Nuvoton W90X900 CPU"
609788c9700SRussell King	select CPU_ARM926T
610c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6116d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6126fa5d5f7SRussell King	select CLKSRC_MMIO
61358b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
614777f9bebSLennert Buytenhek	help
615a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
616a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
617a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
618a8bc4eadSwanzongshun	  link address to know more.
619a8bc4eadSwanzongshun
620a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
621a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
622585cf175STzachi Perelstein
623a62e9030Swanzongshunconfig ARCH_NUC93X
624a62e9030Swanzongshun	bool "Nuvoton NUC93X CPU"
625a62e9030Swanzongshun	select CPU_ARM926T
6266d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
627a62e9030Swanzongshun	help
628a62e9030Swanzongshun	  Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
629a62e9030Swanzongshun	  low-power and high performance MPEG-4/JPEG multimedia controller chip.
630a62e9030Swanzongshun
631c5f80065SErik Gillingconfig ARCH_TEGRA
632c5f80065SErik Gilling	bool "NVIDIA Tegra"
6334073723aSRussell King	select CLKDEV_LOOKUP
634234b6cedSRussell King	select CLKSRC_MMIO
635c5f80065SErik Gilling	select GENERIC_TIME
636c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
637c5f80065SErik Gilling	select GENERIC_GPIO
638c5f80065SErik Gilling	select HAVE_CLK
639e3f4c0abSRussell King	select HAVE_SCHED_CLOCK
6407056d423SColin Cross	select ARCH_HAS_CPUFREQ
641c5f80065SErik Gilling	help
642c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
643c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
644c5f80065SErik Gilling
6454af6fee1SDeepak Saxenaconfig ARCH_PNX4008
6464af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
647c750815eSRussell King	select CPU_ARM926T
6486d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6495cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6504af6fee1SDeepak Saxena	help
6514af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
6524af6fee1SDeepak Saxena
6531da177e4SLinus Torvaldsconfig ARCH_PXA
6542c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
655a4f7e763SRussell King	depends on MMU
656034d2f5aSAl Viro	select ARCH_MTD_XIP
65789c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
6586d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
659234b6cedSRussell King	select CLKSRC_MMIO
6607444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
661981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
6627ce83018SRussell King	select HAVE_SCHED_CLOCK
663a88264c2SRussell King	select TICK_ONESHOT
664bd5ce433SEric Miao	select PLAT_PXA
6656ac6b817SHaojian Zhuang	select SPARSE_IRQ
6664e234cc0SEric Miao	select AUTO_ZRELADDR
6678a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
668f999b8bdSMartin Michlmayr	help
6692c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6701da177e4SLinus Torvalds
671788c9700SRussell Kingconfig ARCH_MSM
672788c9700SRussell King	bool "Qualcomm MSM"
6734b536b8dSSteve Muckle	select HAVE_CLK
67449cbe786SEric Miao	select GENERIC_CLOCKEVENTS
675923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
676bd32344aSStephen Boyd	select CLKDEV_LOOKUP
67749cbe786SEric Miao	help
6784b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6794b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6804b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6814b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6824b53eb4fSDaniel Walker	  (clock and power control, etc).
68349cbe786SEric Miao
684c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
6856d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
6866d72ad35SPaul Mundt	select HAVE_CLK
6875e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
688aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
6896d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
6906d72ad35SPaul Mundt	select NO_IOPORT
6916d72ad35SPaul Mundt	select SPARSE_IRQ
69260f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
693e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
6940cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
695c793c1b0SMagnus Damm	help
6966d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
697c793c1b0SMagnus Damm
6981da177e4SLinus Torvaldsconfig ARCH_RPC
6991da177e4SLinus Torvalds	bool "RiscPC"
7001da177e4SLinus Torvalds	select ARCH_ACORN
7011da177e4SLinus Torvalds	select FIQ
7021da177e4SLinus Torvalds	select TIMER_ACORN
703a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
704341eb781SBen Dooks	select HAVE_PATA_PLATFORM
705065909b9SRussell King	select ISA_DMA_API
7065ea81769SAl Viro	select NO_IOPORT
70707f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7085cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
7090cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7101da177e4SLinus Torvalds	help
7111da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7121da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7131da177e4SLinus Torvalds
7141da177e4SLinus Torvaldsconfig ARCH_SA1100
7151da177e4SLinus Torvalds	bool "SA1100-based"
716234b6cedSRussell King	select CLKSRC_MMIO
717c750815eSRussell King	select CPU_SA1100
718f7e68bbfSRussell King	select ISA
71905944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
720034d2f5aSAl Viro	select ARCH_MTD_XIP
72189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7221937f5b9SRussell King	select CPU_FREQ
7233e238be2SRussell King	select GENERIC_CLOCKEVENTS
7249483a578SDavid Brownell	select HAVE_CLK
7255094b92fSRussell King	select HAVE_SCHED_CLOCK
7263e238be2SRussell King	select TICK_ONESHOT
7277444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
7280cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
729f999b8bdSMartin Michlmayr	help
730f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7311da177e4SLinus Torvalds
7321da177e4SLinus Torvaldsconfig ARCH_S3C2410
73363b1f51bSBen Dooks	bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
7340a938b97SDavid Brownell	select GENERIC_GPIO
7359d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
7369483a578SDavid Brownell	select HAVE_CLK
737e83626f2SThomas Abraham	select CLKDEV_LOOKUP
7385cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
73920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
7401da177e4SLinus Torvalds	help
7411da177e4SLinus Torvalds	  Samsung S3C2410X CPU based systems, such as the Simtec Electronics
7421da177e4SLinus Torvalds	  BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
743f6c8965aSMartin Michlmayr	  the Samsung SMDK2410 development board (and derivatives).
7441da177e4SLinus Torvalds
74563b1f51bSBen Dooks	  Note, the S3C2416 and the S3C2450 are so close that they even share
74625985edcSLucas De Marchi	  the same SoC ID code. This means that there is no separate machine
74763b1f51bSBen Dooks	  directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
74863b1f51bSBen Dooks
749a08ab637SBen Dooksconfig ARCH_S3C64XX
750a08ab637SBen Dooks	bool "Samsung S3C64XX"
75189f1fa08SBen Dooks	select PLAT_SAMSUNG
75289f0ce72SBen Dooks	select CPU_V6
75389f0ce72SBen Dooks	select ARM_VIC
754a08ab637SBen Dooks	select HAVE_CLK
755226e85f4SThomas Abraham	select CLKDEV_LOOKUP
75689f0ce72SBen Dooks	select NO_IOPORT
7575cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
75889c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
75989f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
76089f0ce72SBen Dooks	select SAMSUNG_CLKSRC
76189f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
76289f0ce72SBen Dooks	select SAMSUNG_IRQ_UART
76389f0ce72SBen Dooks	select S3C_GPIO_TRACK
76489f0ce72SBen Dooks	select S3C_GPIO_PULL_UPDOWN
76589f0ce72SBen Dooks	select S3C_GPIO_CFG_S3C24XX
76689f0ce72SBen Dooks	select S3C_GPIO_CFG_S3C64XX
76789f0ce72SBen Dooks	select S3C_DEV_NAND
76889f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
76989f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
77020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
771c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
772a08ab637SBen Dooks	help
773a08ab637SBen Dooks	  Samsung S3C64XX series based systems
774a08ab637SBen Dooks
77549b7a491SKukjin Kimconfig ARCH_S5P64X0
77649b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
777c4ffccddSKukjin Kim	select CPU_V6
778c4ffccddSKukjin Kim	select GENERIC_GPIO
779c4ffccddSKukjin Kim	select HAVE_CLK
780d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
7810665ccc4SChanwoo Choi	select CLKSRC_MMIO
782c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
7839e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
7849e65bbf2SSangbeom Kim	select HAVE_SCHED_CLOCK
78520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
786754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
787c4ffccddSKukjin Kim	help
78849b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
78949b7a491SKukjin Kim	  SMDK6450.
790c4ffccddSKukjin Kim
791acc84707SMarek Szyprowskiconfig ARCH_S5PC100
792acc84707SMarek Szyprowski	bool "Samsung S5PC100"
7935a7652f2SByungho Min	select GENERIC_GPIO
7945a7652f2SByungho Min	select HAVE_CLK
79529e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
7965a7652f2SByungho Min	select CPU_V7
797d6d502faSKukjin Kim	select ARM_L1_CACHE_SHIFT_6
798925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
79920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
800754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
801c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8025a7652f2SByungho Min	help
803acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8045a7652f2SByungho Min
805170f4e42SKukjin Kimconfig ARCH_S5PV210
806170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
807170f4e42SKukjin Kim	select CPU_V7
808eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8090f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
810170f4e42SKukjin Kim	select GENERIC_GPIO
811170f4e42SKukjin Kim	select HAVE_CLK
812b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8130665ccc4SChanwoo Choi	select CLKSRC_MMIO
814170f4e42SKukjin Kim	select ARM_L1_CACHE_SHIFT_6
815d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8169e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
8179e65bbf2SSangbeom Kim	select HAVE_SCHED_CLOCK
81820676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
819754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
820c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8210cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
822170f4e42SKukjin Kim	help
823170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
824170f4e42SKukjin Kim
82510606aadSKukjin Kimconfig ARCH_EXYNOS4
82610606aadSKukjin Kim	bool "Samsung EXYNOS4"
827cc0e72b8SChanghwan Youn	select CPU_V7
828f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8290f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
830cc0e72b8SChanghwan Youn	select GENERIC_GPIO
831cc0e72b8SChanghwan Youn	select HAVE_CLK
832badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
833b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
834cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
835754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
83620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
837c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8380cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
839cc0e72b8SChanghwan Youn	help
84010606aadSKukjin Kim	  Samsung EXYNOS4 series based systems
841cc0e72b8SChanghwan Youn
8421da177e4SLinus Torvaldsconfig ARCH_SHARK
8431da177e4SLinus Torvalds	bool "Shark"
844c750815eSRussell King	select CPU_SA110
845f7e68bbfSRussell King	select ISA
846f7e68bbfSRussell King	select ISA_DMA
8473bca103aSNicolas Pitre	select ZONE_DMA
848f7e68bbfSRussell King	select PCI
8495cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
8500cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
851f999b8bdSMartin Michlmayr	help
852f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
853f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
8541da177e4SLinus Torvalds
85583ef3338SHans J. Kochconfig ARCH_TCC_926
85683ef3338SHans J. Koch	bool "Telechips TCC ARM926-based systems"
857234b6cedSRussell King	select CLKSRC_MMIO
85883ef3338SHans J. Koch	select CPU_ARM926T
85983ef3338SHans J. Koch	select HAVE_CLK
8606d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
86183ef3338SHans J. Koch	select GENERIC_CLOCKEVENTS
86283ef3338SHans J. Koch	help
86383ef3338SHans J. Koch	  Support for Telechips TCC ARM926-based systems.
86483ef3338SHans J. Koch
865d98aac75SLinus Walleijconfig ARCH_U300
866d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
867d98aac75SLinus Walleij	depends on MMU
868234b6cedSRussell King	select CLKSRC_MMIO
869d98aac75SLinus Walleij	select CPU_ARM926T
8705c21b7caSRussell King	select HAVE_SCHED_CLOCK
871bc581770SLinus Walleij	select HAVE_TCM
872d98aac75SLinus Walleij	select ARM_AMBA
873d98aac75SLinus Walleij	select ARM_VIC
874d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
8756d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
876aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
877d98aac75SLinus Walleij	select GENERIC_GPIO
878cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
8790cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
880d98aac75SLinus Walleij	help
881d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
882d98aac75SLinus Walleij
883ccf50e23SRussell Kingconfig ARCH_U8500
884ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
885ccf50e23SRussell King	select CPU_V7
886ccf50e23SRussell King	select ARM_AMBA
887ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
8886d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
88994bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
8907c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
891ccf50e23SRussell King	help
892ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
893ccf50e23SRussell King
894ccf50e23SRussell Kingconfig ARCH_NOMADIK
895ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
896ccf50e23SRussell King	select ARM_AMBA
897ccf50e23SRussell King	select ARM_VIC
898ccf50e23SRussell King	select CPU_ARM926T
8996d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
900ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
901ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
902ccf50e23SRussell King	help
903ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
904ccf50e23SRussell King
9057c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9067c6337e2SKevin Hilman	bool "TI DaVinci"
9077c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
908dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9093bca103aSNicolas Pitre	select ZONE_DMA
9109232fcc9SKevin Hilman	select HAVE_IDE
9116d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
91220e9969bSDavid Brownell	select GENERIC_ALLOCATOR
913dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
914ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9157c6337e2SKevin Hilman	help
9167c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9177c6337e2SKevin Hilman
9183b938be6SRussell Kingconfig ARCH_OMAP
9193b938be6SRussell King	bool "TI OMAP"
9209483a578SDavid Brownell	select HAVE_CLK
9217444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
92289c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
923354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
92406cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
925dc548fbbSRussell King	select HAVE_SCHED_CLOCK
9269af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9273b938be6SRussell King	help
9286e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9293b938be6SRussell King
930cee37e50Sviresh kumarconfig PLAT_SPEAR
931cee37e50Sviresh kumar	bool "ST SPEAr"
932cee37e50Sviresh kumar	select ARM_AMBA
933cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9346d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
935d6e15d78SRussell King	select CLKSRC_MMIO
936cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
937cee37e50Sviresh kumar	select HAVE_CLK
938cee37e50Sviresh kumar	help
939cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
940cee37e50Sviresh kumar
94121f47fbcSAlexey Charkovconfig ARCH_VT8500
94221f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
94321f47fbcSAlexey Charkov	select CPU_ARM926T
94421f47fbcSAlexey Charkov	select GENERIC_GPIO
94521f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
94621f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
94721f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
94821f47fbcSAlexey Charkov	select HAVE_PWM
94921f47fbcSAlexey Charkov	help
95021f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
95102c981c0SBinghua Duan
952b85a3ef4SJohn Linnconfig ARCH_ZYNQ
953b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
95402c981c0SBinghua Duan	select CPU_V7
95502c981c0SBinghua Duan	select GENERIC_TIME
95602c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
95702c981c0SBinghua Duan	select CLKDEV_LOOKUP
958b85a3ef4SJohn Linn	select ARM_GIC
959b85a3ef4SJohn Linn	select ARM_AMBA
960b85a3ef4SJohn Linn	select ICST
96102c981c0SBinghua Duan	select USE_OF
96202c981c0SBinghua Duan	help
963b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
9641da177e4SLinus Torvaldsendchoice
9651da177e4SLinus Torvalds
966ccf50e23SRussell King#
967ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
968ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
969ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
970ccf50e23SRussell King#
97195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
97295b8f20fSRussell King
97395b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
97495b8f20fSRussell King
9751da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
9761da177e4SLinus Torvalds
977d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
978d94f944eSAnton Vorontsov
97995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
98095b8f20fSRussell King
98195b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
98295b8f20fSRussell King
983e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
984e7736d47SLennert Buytenhek
9851da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
9861da177e4SLinus Torvalds
98759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
98859d3a193SPaulius Zaleckas
98995b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
99095b8f20fSRussell King
9911da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
9921da177e4SLinus Torvalds
9933f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
9943f7e5815SLennert Buytenhek
9953f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
9961da177e4SLinus Torvalds
997285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
998285f5fa7SDan Williams
9991da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10001da177e4SLinus Torvalds
10011da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig"
10021da177e4SLinus Torvalds
1003c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig"
1004c4713074SLennert Buytenhek
100595b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
100695b8f20fSRussell King
100795b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
100895b8f20fSRussell King
100940805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig"
101040805949SKevin Wells
101195b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
101295b8f20fSRussell King
1013794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1014794d15b2SStanislav Samsonov
101595b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10161da177e4SLinus Torvalds
10171d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10181d3f33d5SShawn Guo
101995b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
102049cbe786SEric Miao
102195b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
102295b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
102395b8f20fSRussell King
1024d91a8910SRussell Kingsource "arch/arm/mach-nuc93x/Kconfig"
1025d91a8910SRussell King
1026d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1027d48af15eSTony Lindgren
1028d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10291da177e4SLinus Torvalds
10301dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10311dbae815STony Lindgren
10329dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1033585cf175STzachi Perelstein
103495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
103595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10361da177e4SLinus Torvalds
103795b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
103895b8f20fSRussell King
103995b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
104095b8f20fSRussell King
104195b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1042edabd38eSSaeed Bishara
1043cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1044a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1045c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig"
1046a21765a7SBen Dooks
1047cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1048a21765a7SBen Dooks
104983ef3338SHans J. Kochsource "arch/arm/plat-tcc/Kconfig"
105083ef3338SHans J. Koch
1051a21765a7SBen Dooksif ARCH_S3C2410
10521da177e4SLinus Torvaldssource "arch/arm/mach-s3c2410/Kconfig"
1053a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1054f1290a49SYauhen Kharuzhysource "arch/arm/mach-s3c2416/Kconfig"
1055a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1056e4d06e39SBen Dookssource "arch/arm/mach-s3c2443/Kconfig"
1057a21765a7SBen Dooksendif
10581da177e4SLinus Torvalds
1059a08ab637SBen Dooksif ARCH_S3C64XX
1060431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1061a08ab637SBen Dooksendif
1062a08ab637SBen Dooks
106349b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1064c4ffccddSKukjin Kim
10655a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
10665a7652f2SByungho Min
1067170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1068170f4e42SKukjin Kim
106910606aadSKukjin Kimsource "arch/arm/mach-exynos4/Kconfig"
1070cc0e72b8SChanghwan Youn
1071882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10721da177e4SLinus Torvalds
1073c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1074c5f80065SErik Gilling
107595b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
10761da177e4SLinus Torvalds
107795b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
10781da177e4SLinus Torvalds
10791da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
10801da177e4SLinus Torvalds
1081ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1082420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1083ceade897SRussell King
108421f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
108521f47fbcSAlexey Charkov
10867ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
10877ec80ddfSwanzongshun
10881da177e4SLinus Torvalds# Definitions to make life easier
10891da177e4SLinus Torvaldsconfig ARCH_ACORN
10901da177e4SLinus Torvalds	bool
10911da177e4SLinus Torvalds
10927ae1f7ecSLennert Buytenhekconfig PLAT_IOP
10937ae1f7ecSLennert Buytenhek	bool
1094469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
109508f26b1eSRussell King	select HAVE_SCHED_CLOCK
10967ae1f7ecSLennert Buytenhek
109769b02f6aSLennert Buytenhekconfig PLAT_ORION
109869b02f6aSLennert Buytenhek	bool
1099bfe45e0bSRussell King	select CLKSRC_MMIO
1100dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1101f06a1624SRussell King	select HAVE_SCHED_CLOCK
110269b02f6aSLennert Buytenhek
1103bd5ce433SEric Miaoconfig PLAT_PXA
1104bd5ce433SEric Miao	bool
1105bd5ce433SEric Miao
1106f4b8b319SRussell Kingconfig PLAT_VERSATILE
1107f4b8b319SRussell King	bool
1108f4b8b319SRussell King
1109e3887714SRussell Kingconfig ARM_TIMER_SP804
1110e3887714SRussell King	bool
1111bfe45e0bSRussell King	select CLKSRC_MMIO
1112e3887714SRussell King
11131da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11141da177e4SLinus Torvalds
1115afe4b25eSLennert Buytenhekconfig IWMMXT
1116afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1117ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1118ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1119afe4b25eSLennert Buytenhek	help
1120afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1121afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1122afe4b25eSLennert Buytenhek
11231da177e4SLinus Torvalds#  bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
11241da177e4SLinus Torvaldsconfig XSCALE_PMU
11251da177e4SLinus Torvalds	bool
11261da177e4SLinus Torvalds	depends on CPU_XSCALE && !XSCALE_PMU_TIMER
11271da177e4SLinus Torvalds	default y
11281da177e4SLinus Torvalds
11290f4f0672SJamie Ilesconfig CPU_HAS_PMU
1130e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11318954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11320f4f0672SJamie Iles	default y
11330f4f0672SJamie Iles	bool
11340f4f0672SJamie Iles
113552108641Seric miaoconfig MULTI_IRQ_HANDLER
113652108641Seric miao	bool
113752108641Seric miao	help
113852108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
113952108641Seric miao
11403b93e7b0SHyok S. Choiif !MMU
11413b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11423b93e7b0SHyok S. Choiendif
11433b93e7b0SHyok S. Choi
11449cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11459cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1146e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11479cba3cccSCatalin Marinas	help
11489cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
11499cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
11509cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11519cba3cccSCatalin Marinas	  recommended workaround.
11529cba3cccSCatalin Marinas
11537ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11547ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11557ce236fcSCatalin Marinas	depends on CPU_V7
11567ce236fcSCatalin Marinas	help
11577ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11587ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11597ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11607ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11617ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11627ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11637ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11647ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
11657ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
11667ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
11677ce236fcSCatalin Marinas	  available in non-secure mode.
11687ce236fcSCatalin Marinas
1169855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1170855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1171855c551fSCatalin Marinas	depends on CPU_V7
1172855c551fSCatalin Marinas	help
1173855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1174855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1175855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1176855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1177855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1178855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1179855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1180855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1181855c551fSCatalin Marinas
11820516e464SCatalin Marinasconfig ARM_ERRATA_460075
11830516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
11840516e464SCatalin Marinas	depends on CPU_V7
11850516e464SCatalin Marinas	help
11860516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
11870516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
11880516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
11890516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
11900516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
11910516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
11920516e464SCatalin Marinas	  may not be available in non-secure mode.
11930516e464SCatalin Marinas
11949f05027cSWill Deaconconfig ARM_ERRATA_742230
11959f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
11969f05027cSWill Deacon	depends on CPU_V7 && SMP
11979f05027cSWill Deacon	help
11989f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11999f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12009f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12019f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12029f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12039f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12049f05027cSWill Deacon	  the two writes.
12059f05027cSWill Deacon
1206a672e99bSWill Deaconconfig ARM_ERRATA_742231
1207a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1208a672e99bSWill Deacon	depends on CPU_V7 && SMP
1209a672e99bSWill Deacon	help
1210a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1211a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1212a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1213a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1214a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1215a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1216a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1217a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1218a672e99bSWill Deacon	  capabilities of the processor.
1219a672e99bSWill Deacon
12209e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
12219e65582aSSantosh Shilimkar	bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
12222839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12239e65582aSSantosh Shilimkar	help
12249e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12259e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12269e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12279e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12289e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12299e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12309e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12312839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1232cdf357f1SWill Deacon
1233cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1234cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1235cdf357f1SWill Deacon	depends on CPU_V7 && SMP
1236cdf357f1SWill Deacon	help
1237cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1238cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1239cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1240cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1241cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1242cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1243cdf357f1SWill Deacon	  entries regardless of the ASID.
1244475d92fcSWill Deacon
12451f0090a1SRussell Kingconfig PL310_ERRATA_727915
12461f0090a1SRussell King	bool "Background Clean & Invalidate by Way operation can cause data corruption"
12471f0090a1SRussell King	depends on CACHE_L2X0
12481f0090a1SRussell King	help
12491f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12501f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12511f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12521f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12531f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12541f0090a1SRussell King	  Invalidate by Way operation.
12551f0090a1SRussell King
1256475d92fcSWill Deaconconfig ARM_ERRATA_743622
1257475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1258475d92fcSWill Deacon	depends on CPU_V7
1259475d92fcSWill Deacon	help
1260475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1261475d92fcSWill Deacon	  (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1262475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1263475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1264475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1265475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1266475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1267475d92fcSWill Deacon	  processor.
1268475d92fcSWill Deacon
12699a27c27cSWill Deaconconfig ARM_ERRATA_751472
12709a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
12719a27c27cSWill Deacon	depends on CPU_V7 && SMP
12729a27c27cSWill Deacon	help
12739a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
12749a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
12759a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
12769a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
12779a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
12789a27c27cSWill Deacon
1279885028e4SSrinidhi Kasagarconfig ARM_ERRATA_753970
1280885028e4SSrinidhi Kasagar	bool "ARM errata: cache sync operation may be faulty"
1281885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1282885028e4SSrinidhi Kasagar	help
1283885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1284885028e4SSrinidhi Kasagar
1285885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1286885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1287885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1288885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1289885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1290885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1291885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1292885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1293885028e4SSrinidhi Kasagar
1294fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1295fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1296fcbdc5feSWill Deacon	depends on CPU_V7
1297fcbdc5feSWill Deacon	help
1298fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1299fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1300fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1301fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1302fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1303fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1304fcbdc5feSWill Deacon
13055dab26afSWill Deaconconfig ARM_ERRATA_754327
13065dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13075dab26afSWill Deacon	depends on CPU_V7 && SMP
13085dab26afSWill Deacon	help
13095dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13105dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13115dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13125dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13135dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13145dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13155dab26afSWill Deacon
1316145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1317145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1318145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1319145e10e1SCatalin Marinas	help
1320145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1321145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1322145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1323145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1324145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1325145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1326145e10e1SCatalin Marinas	  is not affected.
1327145e10e1SCatalin Marinas
1328f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1329f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1330f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1331f630c1bdSWill Deacon	help
1332f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1333f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1334f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1335f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1336f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1337f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1338f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1339f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1340f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1341f630c1bdSWill Deacon
13421da177e4SLinus Torvaldsendmenu
13431da177e4SLinus Torvalds
13441da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
13451da177e4SLinus Torvalds
13461da177e4SLinus Torvaldsmenu "Bus support"
13471da177e4SLinus Torvalds
13481da177e4SLinus Torvaldsconfig ARM_AMBA
13491da177e4SLinus Torvalds	bool
13501da177e4SLinus Torvalds
13511da177e4SLinus Torvaldsconfig ISA
13521da177e4SLinus Torvalds	bool
13531da177e4SLinus Torvalds	help
13541da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
13551da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
13561da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
13571da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
13581da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
13591da177e4SLinus Torvalds
1360065909b9SRussell King# Select ISA DMA controller support
13611da177e4SLinus Torvaldsconfig ISA_DMA
13621da177e4SLinus Torvalds	bool
1363065909b9SRussell King	select ISA_DMA_API
13641da177e4SLinus Torvalds
1365065909b9SRussell King# Select ISA DMA interface
13665cae841bSAl Viroconfig ISA_DMA_API
13675cae841bSAl Viro	bool
13685cae841bSAl Viro
13691da177e4SLinus Torvaldsconfig PCI
13700b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
13711da177e4SLinus Torvalds	help
13721da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
13731da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
13741da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
13751da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
13761da177e4SLinus Torvalds
137752882173SAnton Vorontsovconfig PCI_DOMAINS
137852882173SAnton Vorontsov	bool
137952882173SAnton Vorontsov	depends on PCI
138052882173SAnton Vorontsov
1381b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1382b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1383b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1384b080ac8aSMarcelo Roberto Jimenez	help
1385b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1386b080ac8aSMarcelo Roberto Jimenez
138736e23590SMatthew Wilcoxconfig PCI_SYSCALL
138836e23590SMatthew Wilcox	def_bool PCI
138936e23590SMatthew Wilcox
13901da177e4SLinus Torvalds# Select the host bridge type
13911da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
13921da177e4SLinus Torvalds	bool
13931da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
13941da177e4SLinus Torvalds	default y
13951da177e4SLinus Torvalds
1396a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1397a0113a99SMike Rapoport	bool
1398a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1399a0113a99SMike Rapoport	default y
1400a0113a99SMike Rapoport	select DMABOUNCE
1401a0113a99SMike Rapoport
14021da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14031da177e4SLinus Torvalds
14041da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14051da177e4SLinus Torvalds
14061da177e4SLinus Torvaldsendmenu
14071da177e4SLinus Torvalds
14081da177e4SLinus Torvaldsmenu "Kernel Features"
14091da177e4SLinus Torvalds
14100567a0c0SKevin Hilmansource "kernel/time/Kconfig"
14110567a0c0SKevin Hilman
14121da177e4SLinus Torvaldsconfig SMP
1413bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1414fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1415bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
1416971acb9bSRussell King	depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
1417971acb9bSRussell King		 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
141810606aadSKukjin Kim		 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
1419e9d728f5SPaul Mundt		 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
1420f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
142189c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
14221da177e4SLinus Torvalds	help
14231da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14241da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14251da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14261da177e4SLinus Torvalds
14271da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
14281da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14291da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
14301da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
14311da177e4SLinus Torvalds	  run faster if you say N here.
14321da177e4SLinus Torvalds
143303502faaSAdrian Bunk	  See also <file:Documentation/i386/IO-APIC.txt>,
14341da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
143550a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
14361da177e4SLinus Torvalds
14371da177e4SLinus Torvalds	  If you don't know what to do here, say N.
14381da177e4SLinus Torvalds
1439f00ec48fSRussell Kingconfig SMP_ON_UP
1440f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1441f00ec48fSRussell King	depends on EXPERIMENTAL
14424d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1443f00ec48fSRussell King	default y
1444f00ec48fSRussell King	help
1445f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1446f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1447f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1448f00ec48fSRussell King	  savings.
1449f00ec48fSRussell King
1450f00ec48fSRussell King	  If you don't know what to do here, say Y.
1451f00ec48fSRussell King
1452c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1453c9018aabSVincent Guittot	bool "Support cpu topology definition"
1454c9018aabSVincent Guittot	depends on SMP && CPU_V7
1455c9018aabSVincent Guittot	default y
1456c9018aabSVincent Guittot	help
1457c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1458c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1459c9018aabSVincent Guittot	  topology of an ARM System.
1460c9018aabSVincent Guittot
1461c9018aabSVincent Guittotconfig SCHED_MC
1462c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1463c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1464c9018aabSVincent Guittot	help
1465c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1466c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1467c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1468c9018aabSVincent Guittot
1469c9018aabSVincent Guittotconfig SCHED_SMT
1470c9018aabSVincent Guittot	bool "SMT scheduler support"
1471c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1472c9018aabSVincent Guittot	help
1473c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1474c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1475c9018aabSVincent Guittot	  places. If unsure say N here.
1476c9018aabSVincent Guittot
1477a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1478a8cbcd92SRussell King	bool
1479a8cbcd92SRussell King	help
1480a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1481a8cbcd92SRussell King
1482f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1483f32f4ce2SRussell King	bool
1484f32f4ce2SRussell King	depends on SMP
148515095bb0SRussell King	select TICK_ONESHOT
1486f32f4ce2SRussell King	help
1487f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1488f32f4ce2SRussell King
14898d5796d2SLennert Buytenhekchoice
14908d5796d2SLennert Buytenhek	prompt "Memory split"
14918d5796d2SLennert Buytenhek	default VMSPLIT_3G
14928d5796d2SLennert Buytenhek	help
14938d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14948d5796d2SLennert Buytenhek
14958d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14968d5796d2SLennert Buytenhek	  option alone!
14978d5796d2SLennert Buytenhek
14988d5796d2SLennert Buytenhek	config VMSPLIT_3G
14998d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15008d5796d2SLennert Buytenhek	config VMSPLIT_2G
15018d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15028d5796d2SLennert Buytenhek	config VMSPLIT_1G
15038d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15048d5796d2SLennert Buytenhekendchoice
15058d5796d2SLennert Buytenhek
15068d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15078d5796d2SLennert Buytenhek	hex
15088d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15098d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15108d5796d2SLennert Buytenhek	default 0xC0000000
15118d5796d2SLennert Buytenhek
15121da177e4SLinus Torvaldsconfig NR_CPUS
15131da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15141da177e4SLinus Torvalds	range 2 32
15151da177e4SLinus Torvalds	depends on SMP
15161da177e4SLinus Torvalds	default "4"
15171da177e4SLinus Torvalds
1518a054a811SRussell Kingconfig HOTPLUG_CPU
1519a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1520a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1521a054a811SRussell King	help
1522a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1523a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1524a054a811SRussell King
152537ee16aeSRussell Kingconfig LOCAL_TIMERS
152637ee16aeSRussell King	bool "Use local timer interrupts"
1527971acb9bSRussell King	depends on SMP
152837ee16aeSRussell King	default y
152930d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
153037ee16aeSRussell King	help
153137ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
153237ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
153337ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
153437ee16aeSRussell King	  "thundering herd" at every timer tick.
153537ee16aeSRussell King
1536d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15371da177e4SLinus Torvalds
1538f8065813SRussell Kingconfig HZ
1539f8065813SRussell King	int
154049b7a491SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
1541a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1542bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
15435248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
15445da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1545f8065813SRussell King	default 100
1546f8065813SRussell King
154716c79651SCatalin Marinasconfig THUMB2_KERNEL
15484a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1549e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
155016c79651SCatalin Marinas	select AEABI
155116c79651SCatalin Marinas	select ARM_ASM_UNIFIED
155216c79651SCatalin Marinas	help
155316c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
155416c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
155516c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
155616c79651SCatalin Marinas
155716c79651SCatalin Marinas	  If unsure, say N.
155816c79651SCatalin Marinas
15596f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15606f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15616f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15626f685c5cSDave Martin	default y
15636f685c5cSDave Martin	help
15646f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15656f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15666f685c5cSDave Martin	  branch instructions.
15676f685c5cSDave Martin
15686f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15696f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15706f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15716f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15726f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15736f685c5cSDave Martin	  support.
15746f685c5cSDave Martin
15756f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15766f685c5cSDave Martin	  relocation" error when loading some modules.
15776f685c5cSDave Martin
15786f685c5cSDave Martin	  Until fixed tools are available, passing
15796f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15806f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15816f685c5cSDave Martin	  stack usage in some cases.
15826f685c5cSDave Martin
15836f685c5cSDave Martin	  The problem is described in more detail at:
15846f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15856f685c5cSDave Martin
15866f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15876f685c5cSDave Martin
15886f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15896f685c5cSDave Martin
15900becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
15910becb088SCatalin Marinas	bool
15920becb088SCatalin Marinas
1593704bdda0SNicolas Pitreconfig AEABI
1594704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1595704bdda0SNicolas Pitre	help
1596704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1597704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1598704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1599704bdda0SNicolas Pitre
1600704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1601704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1602704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1603704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1604704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1605704bdda0SNicolas Pitre
1606704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1607704bdda0SNicolas Pitre
16086c90c872SNicolas Pitreconfig OABI_COMPAT
1609a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
16109bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
16116c90c872SNicolas Pitre	default y
16126c90c872SNicolas Pitre	help
16136c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16146c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16156c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16166c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16176c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16186c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
16196c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16206c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16216c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16226c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
16236c90c872SNicolas Pitre	  at all). If in doubt say Y.
16246c90c872SNicolas Pitre
1625eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1626e80d6a24SMel Gorman	bool
1627e80d6a24SMel Gorman
162805944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
162905944d74SRussell King	bool
163005944d74SRussell King
163107a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
163207a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
163307a2f737SRussell King
163405944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1635be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1636c80d79d7SYasunori Goto
16377b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16387b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16397b7bf499SWill Deacon
1640053a96caSNicolas Pitreconfig HIGHMEM
1641e8db89a2SRussell King	bool "High Memory Support"
1642e8db89a2SRussell King	depends on MMU
1643053a96caSNicolas Pitre	help
1644053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1645053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1646053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1647053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1648053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1649053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1650053a96caSNicolas Pitre
1651053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1652053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1653053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1654053a96caSNicolas Pitre
1655053a96caSNicolas Pitre	  If unsure, say n.
1656053a96caSNicolas Pitre
165765cec8e3SRussell Kingconfig HIGHPTE
165865cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
165965cec8e3SRussell King	depends on HIGHMEM
166065cec8e3SRussell King
16611b8873a0SJamie Ilesconfig HW_PERF_EVENTS
16621b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1663fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
16641b8873a0SJamie Iles	default y
16651b8873a0SJamie Iles	help
16661b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
16671b8873a0SJamie Iles	  disabled, perf events will use software events only.
16681b8873a0SJamie Iles
16693f22ab27SDave Hansensource "mm/Kconfig"
16703f22ab27SDave Hansen
1671c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1672c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1673c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1674c1b2d970SMagnus Damm	default "9" if SA1111
1675c1b2d970SMagnus Damm	default "11"
1676c1b2d970SMagnus Damm	help
1677c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1678c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1679c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1680c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1681c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1682c1b2d970SMagnus Damm	  increase this value.
1683c1b2d970SMagnus Damm
1684c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1685c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1686c1b2d970SMagnus Damm
16871da177e4SLinus Torvaldsconfig LEDS
16881da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1689e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
16908c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
16911da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
16921da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
169373a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
169425329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1695ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
16961da177e4SLinus Torvalds	help
16971da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
16981da177e4SLinus Torvalds	  to provide useful information about your current system status.
16991da177e4SLinus Torvalds
17001da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
17011da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
17021da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
17031da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
17041da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
17051da177e4SLinus Torvalds	  system, but the driver will do nothing.
17061da177e4SLinus Torvalds
17071da177e4SLinus Torvaldsconfig LEDS_TIMER
17081da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1709eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1710eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
17111da177e4SLinus Torvalds	depends on LEDS
17120567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
17131da177e4SLinus Torvalds	default y if ARCH_EBSA110
17141da177e4SLinus Torvalds	help
17151da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
17161da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
17171da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
17181da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
17191da177e4SLinus Torvalds	  debugging unstable kernels.
17201da177e4SLinus Torvalds
17211da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17221da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17231da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17241da177e4SLinus Torvalds
17251da177e4SLinus Torvaldsconfig LEDS_CPU
17261da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1727eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1728eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1729eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
17301da177e4SLinus Torvalds	depends on LEDS
17311da177e4SLinus Torvalds	help
17321da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
17331da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
17341da177e4SLinus Torvalds	  is not currently executing.
17351da177e4SLinus Torvalds
17361da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17371da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17381da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17391da177e4SLinus Torvalds
17401da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17411da177e4SLinus Torvalds	bool
1742f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17431da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1744e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17451da177e4SLinus Torvalds	help
17461da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17471da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17481da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17491da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17501da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17511da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17521da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17531da177e4SLinus Torvalds
175439ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
175539ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
175639ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
175739ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
175839ec58f3SLennert Buytenhek	help
175939ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
176039ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
176139ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
176239ec58f3SLennert Buytenhek
176339ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
176439ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
176539ec58f3SLennert Buytenhek	  such copy operations with large buffers.
176639ec58f3SLennert Buytenhek
176739ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
176839ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
176939ec58f3SLennert Buytenhek
177070c70d97SNicolas Pitreconfig SECCOMP
177170c70d97SNicolas Pitre	bool
177270c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
177370c70d97SNicolas Pitre	---help---
177470c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
177570c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
177670c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
177770c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
177870c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
177970c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
178070c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
178170c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
178270c70d97SNicolas Pitre	  defined by each seccomp mode.
178370c70d97SNicolas Pitre
1784c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1785c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
17864a50bfe3SRussell King	depends on EXPERIMENTAL
1787c743f380SNicolas Pitre	help
1788c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1789c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1790c743f380SNicolas Pitre	  the stack just before the return address, and validates
1791c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1792c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1793c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1794c743f380SNicolas Pitre	  neutralized via a kernel panic.
1795c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1796c743f380SNicolas Pitre
179773a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
179873a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
179973a65b3fSUwe Kleine-König	help
180073a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
180173a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
180273a65b3fSUwe Kleine-König
18031da177e4SLinus Torvaldsendmenu
18041da177e4SLinus Torvalds
18051da177e4SLinus Torvaldsmenu "Boot options"
18061da177e4SLinus Torvalds
18079eb8f674SGrant Likelyconfig USE_OF
18089eb8f674SGrant Likely	bool "Flattened Device Tree support"
18099eb8f674SGrant Likely	select OF
18109eb8f674SGrant Likely	select OF_EARLY_FLATTREE
181108a543adSGrant Likely	select IRQ_DOMAIN
18129eb8f674SGrant Likely	help
18139eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18149eb8f674SGrant Likely
18151da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18161da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18171da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18181da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18191da177e4SLinus Torvalds	default "0"
18201da177e4SLinus Torvalds	help
18211da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18221da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18231da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18241da177e4SLinus Torvalds	  value in their defconfig file.
18251da177e4SLinus Torvalds
18261da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18271da177e4SLinus Torvalds
18281da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18291da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18301da177e4SLinus Torvalds	default "0"
18311da177e4SLinus Torvalds	help
1832f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1833f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1834f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1835f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1836f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1837f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18381da177e4SLinus Torvalds
18391da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18401da177e4SLinus Torvalds
18411da177e4SLinus Torvaldsconfig ZBOOT_ROM
18421da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18431da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
18441da177e4SLinus Torvalds	help
18451da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18461da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18471da177e4SLinus Torvalds
1848090ab3ffSSimon Hormanchoice
1849090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1850090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1851090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1852090ab3ffSSimon Horman	help
1853090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
1854090ab3ffSSimon Horman	  With this enabled it is possible to write the the ROM-able zImage
1855090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1856090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
1857090ab3ffSSimon Horman	  the first part of the the ROM-able zImage which in turn loads the
1858090ab3ffSSimon Horman	  rest the kernel image to RAM.
1859090ab3ffSSimon Horman
1860090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1861090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1862090ab3ffSSimon Horman	help
1863090ab3ffSSimon Horman	  Do not load image from SD or MMC
1864090ab3ffSSimon Horman
1865f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1866f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1867f45b1149SSimon Horman	help
1868090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1869090ab3ffSSimon Horman
1870090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1871090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1872090ab3ffSSimon Horman	help
1873090ab3ffSSimon Horman	  Load image from SDHI hardware block
1874090ab3ffSSimon Horman
1875090ab3ffSSimon Hormanendchoice
1876f45b1149SSimon Horman
1877e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1878e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1879e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1880e2a6a3aaSJohn Bonesio	help
1881e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1882e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1883e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1884e2a6a3aaSJohn Bonesio
1885e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1886e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1887e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1888e2a6a3aaSJohn Bonesio
1889e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1890e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1891e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1892e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1893e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1894e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1895e2a6a3aaSJohn Bonesio	  to this option.
1896e2a6a3aaSJohn Bonesio
1897b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1898b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1899b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1900b90b9a38SNicolas Pitre	help
1901b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1902b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1903b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1904b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1905b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1906b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1907b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1908b90b9a38SNicolas Pitre
19091da177e4SLinus Torvaldsconfig CMDLINE
19101da177e4SLinus Torvalds	string "Default kernel command string"
19111da177e4SLinus Torvalds	default ""
19121da177e4SLinus Torvalds	help
19131da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19141da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19151da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19161da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19171da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19181da177e4SLinus Torvalds
19194394c124SVictor Boiviechoice
19204394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19214394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
19224394c124SVictor Boivie
19234394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19244394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19254394c124SVictor Boivie	help
19264394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19274394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19284394c124SVictor Boivie	  string provided in CMDLINE will be used.
19294394c124SVictor Boivie
19304394c124SVictor Boivieconfig CMDLINE_EXTEND
19314394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19324394c124SVictor Boivie	help
19334394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19344394c124SVictor Boivie	  appended to the default kernel command string.
19354394c124SVictor Boivie
193692d2040dSAlexander Hollerconfig CMDLINE_FORCE
193792d2040dSAlexander Holler	bool "Always use the default kernel command string"
193892d2040dSAlexander Holler	help
193992d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
194092d2040dSAlexander Holler	  loader passes other arguments to the kernel.
194192d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
194292d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19434394c124SVictor Boivieendchoice
194492d2040dSAlexander Holler
19451da177e4SLinus Torvaldsconfig XIP_KERNEL
19461da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
19471da177e4SLinus Torvalds	depends on !ZBOOT_ROM
19481da177e4SLinus Torvalds	help
19491da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19501da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19511da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19521da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19531da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19541da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19551da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19561da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19571da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19581da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19591da177e4SLinus Torvalds
19601da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19611da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19621da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19631da177e4SLinus Torvalds
19641da177e4SLinus Torvalds	  If unsure, say N.
19651da177e4SLinus Torvalds
19661da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19671da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19681da177e4SLinus Torvalds	depends on XIP_KERNEL
19691da177e4SLinus Torvalds	default "0x00080000"
19701da177e4SLinus Torvalds	help
19711da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19721da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
19731da177e4SLinus Torvalds	  own flash usage.
19741da177e4SLinus Torvalds
1975c587e4a6SRichard Purdieconfig KEXEC
1976c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
1977c587e4a6SRichard Purdie	depends on EXPERIMENTAL
1978c587e4a6SRichard Purdie	help
1979c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1980c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
198101dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1982c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1983c587e4a6SRichard Purdie
1984c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1985c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1986c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
1987c587e4a6SRichard Purdie	  support.
1988c587e4a6SRichard Purdie
19894cd9d6f7SRichard Purdieconfig ATAGS_PROC
19904cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1991b98d7291SUli Luckas	depends on KEXEC
1992b98d7291SUli Luckas	default y
19934cd9d6f7SRichard Purdie	help
19944cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
19954cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
19964cd9d6f7SRichard Purdie
1997cb5d39b3SMika Westerbergconfig CRASH_DUMP
1998cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1999cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2000cb5d39b3SMika Westerberg	help
2001cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2002cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2003cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2004cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2005cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2006cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2007cb5d39b3SMika Westerberg
2008cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2009cb5d39b3SMika Westerberg
2010e69edc79SEric Miaoconfig AUTO_ZRELADDR
2011e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2012e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2013e69edc79SEric Miao	help
2014e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2015e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2016e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2017e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2018e69edc79SEric Miao	  from start of memory.
2019e69edc79SEric Miao
20201da177e4SLinus Torvaldsendmenu
20211da177e4SLinus Torvalds
2022ac9d7efcSRussell Kingmenu "CPU Power Management"
20231da177e4SLinus Torvalds
202489c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
20251da177e4SLinus Torvalds
20261da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20271da177e4SLinus Torvalds
202864f102b6SYong Shenconfig CPU_FREQ_IMX
202964f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
203064f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
203164f102b6SYong Shen	help
203264f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
203364f102b6SYong Shen
20341da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
20351da177e4SLinus Torvalds	bool
20361da177e4SLinus Torvalds
20371da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
20381da177e4SLinus Torvalds	bool
20391da177e4SLinus Torvalds
20401da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
20411da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
20421da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
20431da177e4SLinus Torvalds	default y
20441da177e4SLinus Torvalds	help
20451da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
20461da177e4SLinus Torvalds
20471da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
20481da177e4SLinus Torvalds
20491da177e4SLinus Torvalds	  If in doubt, say Y.
20501da177e4SLinus Torvalds
20519e2697ffSRussell Kingconfig CPU_FREQ_PXA
20529e2697ffSRussell King	bool
20539e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
20549e2697ffSRussell King	default y
20559e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
20569e2697ffSRussell King
20579d56c02aSBen Dooksconfig CPU_FREQ_S3C
20589d56c02aSBen Dooks	bool
20599d56c02aSBen Dooks	help
20609d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
20619d56c02aSBen Dooks
20629d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
20634a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
20649d56c02aSBen Dooks	depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
20659d56c02aSBen Dooks	select CPU_FREQ_S3C
20669d56c02aSBen Dooks	help
20679d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
20689d56c02aSBen Dooks	  of CPUs.
20699d56c02aSBen Dooks
20709d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
20719d56c02aSBen Dooks
20729d56c02aSBen Dooks	  If in doubt, say N.
20739d56c02aSBen Dooks
20749d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
20754a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
20769d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
20779d56c02aSBen Dooks	help
20789d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
20799d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
20809d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
20819d56c02aSBen Dooks
20829d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
20839d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
20849d56c02aSBen Dooks
20859d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
20869d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
20879d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
20889d56c02aSBen Dooks	help
20899d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
20909d56c02aSBen Dooks
20919d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
20929d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
20939d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
20949d56c02aSBen Dooks	help
20959d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
20969d56c02aSBen Dooks
2097e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2098e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2099e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2100e6d197a6SBen Dooks	help
2101e6d197a6SBen Dooks	  Export status information via debugfs.
2102e6d197a6SBen Dooks
21031da177e4SLinus Torvaldsendif
21041da177e4SLinus Torvalds
2105ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2106ac9d7efcSRussell King
2107ac9d7efcSRussell Kingendmenu
2108ac9d7efcSRussell King
21091da177e4SLinus Torvaldsmenu "Floating point emulation"
21101da177e4SLinus Torvalds
21111da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21121da177e4SLinus Torvalds
21131da177e4SLinus Torvaldsconfig FPE_NWFPE
21141da177e4SLinus Torvalds	bool "NWFPE math emulation"
2115593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21161da177e4SLinus Torvalds	---help---
21171da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21181da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21191da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21201da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21211da177e4SLinus Torvalds
21221da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21231da177e4SLinus Torvalds	  early in the bootup.
21241da177e4SLinus Torvalds
21251da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21261da177e4SLinus Torvalds	bool "Support extended precision"
2127bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21281da177e4SLinus Torvalds	help
21291da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21301da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21311da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21321da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21331da177e4SLinus Torvalds	  floating point emulator without any good reason.
21341da177e4SLinus Torvalds
21351da177e4SLinus Torvalds	  You almost surely want to say N here.
21361da177e4SLinus Torvalds
21371da177e4SLinus Torvaldsconfig FPE_FASTFPE
21381da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
21398993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
21401da177e4SLinus Torvalds	---help---
21411da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21421da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21431da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21441da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21451da177e4SLinus Torvalds
21461da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21471da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21481da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21491da177e4SLinus Torvalds	  choose NWFPE.
21501da177e4SLinus Torvalds
21511da177e4SLinus Torvaldsconfig VFP
21521da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2153e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21541da177e4SLinus Torvalds	help
21551da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21561da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21571da177e4SLinus Torvalds
21581da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21591da177e4SLinus Torvalds	  release notes and additional status information.
21601da177e4SLinus Torvalds
21611da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21621da177e4SLinus Torvalds
216325ebee02SCatalin Marinasconfig VFPv3
216425ebee02SCatalin Marinas	bool
216525ebee02SCatalin Marinas	depends on VFP
216625ebee02SCatalin Marinas	default y if CPU_V7
216725ebee02SCatalin Marinas
2168b5872db4SCatalin Marinasconfig NEON
2169b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2170b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2171b5872db4SCatalin Marinas	help
2172b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2173b5872db4SCatalin Marinas	  Extension.
2174b5872db4SCatalin Marinas
21751da177e4SLinus Torvaldsendmenu
21761da177e4SLinus Torvalds
21771da177e4SLinus Torvaldsmenu "Userspace binary formats"
21781da177e4SLinus Torvalds
21791da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21801da177e4SLinus Torvalds
21811da177e4SLinus Torvaldsconfig ARTHUR
21821da177e4SLinus Torvalds	tristate "RISC OS personality"
2183704bdda0SNicolas Pitre	depends on !AEABI
21841da177e4SLinus Torvalds	help
21851da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
21861da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
21871da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
21881da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
21891da177e4SLinus Torvalds	  will be called arthur).
21901da177e4SLinus Torvalds
21911da177e4SLinus Torvaldsendmenu
21921da177e4SLinus Torvalds
21931da177e4SLinus Torvaldsmenu "Power management options"
21941da177e4SLinus Torvalds
2195eceab4acSRussell Kingsource "kernel/power/Kconfig"
21961da177e4SLinus Torvalds
2197f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
2198586893ebSRussell King	depends on !ARCH_S5P64X0 && !ARCH_S5PC100
21996a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
22006a786182SRussell King		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
2201f4cb5700SJohannes Berg	def_bool y
2202f4cb5700SJohannes Berg
22031da177e4SLinus Torvaldsendmenu
22041da177e4SLinus Torvalds
2205d5950b43SSam Ravnborgsource "net/Kconfig"
2206d5950b43SSam Ravnborg
2207ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22081da177e4SLinus Torvalds
22091da177e4SLinus Torvaldssource "fs/Kconfig"
22101da177e4SLinus Torvalds
22111da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22121da177e4SLinus Torvalds
22131da177e4SLinus Torvaldssource "security/Kconfig"
22141da177e4SLinus Torvalds
22151da177e4SLinus Torvaldssource "crypto/Kconfig"
22161da177e4SLinus Torvalds
22171da177e4SLinus Torvaldssource "lib/Kconfig"
2218