1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 51d8f51d4SScott Wood select ARCH_CLOCKSOURCE_DATA 6ec80eb46SArnd Bergmann select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC 7c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 821266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 92b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 10ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 1175851720SDmitry Vyukov select ARCH_HAS_KCOV 12e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 133010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 14ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 1575851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 16ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 17ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 183d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 19171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 20957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 21d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 22ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 23ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 244badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 25017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 260cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 27b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 28ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 29171b3f0dSRussell King select CLONE_BACKWARDS 30b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 31dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 32002e6745SChristoph Hellwig select DMA_DIRECT_OPS if !MMU 33b01aec9bSBorislav Petkov select EDAC_SUPPORT 34b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 3536d0fd21SLaura Abbott select GENERIC_ALLOCATOR 362ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 374477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 38b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 39ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 402937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 41171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 42b1b3f49cSRussell King select GENERIC_IRQ_PROBE 43b1b3f49cSRussell King select GENERIC_IRQ_SHOW 447c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 45b1b3f49cSRussell King select GENERIC_PCI_IOMAP 4638ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 47b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 48b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 49b1b3f49cSRussell King select GENERIC_STRNLEN_USER 50a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 51b1b3f49cSRussell King select HARDIRQS_SW_RESEND 527a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 530b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 54437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 55437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 56e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 5791702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 5808626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 590693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 60b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 6139c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 62171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 63b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 64b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 65b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 66437682eeSArnd Bergmann select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU 67620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 68dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 695f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 70b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 71b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 72b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 736b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 74b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 75b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 76b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 7787c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 78b1b3f49cSRussell King select HAVE_KERNEL_GZIP 79f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 80b1b3f49cSRussell King select HAVE_KERNEL_LZMA 81b1b3f49cSRussell King select HAVE_KERNEL_LZO 82b1b3f49cSRussell King select HAVE_KERNEL_XZ 83cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 849edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 857d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 8642a0bb3fSPetr Mladek select HAVE_NMI 87b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 880dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 897ada189fSJamie Iles select HAVE_PERF_EVENTS 9049863894SWill Deacon select HAVE_PERF_REGS 9149863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 92a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 93e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 949800b9dcSMathieu Desnoyers select HAVE_RSEQ 95d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 96b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 97af1839ebSCatalin Marinas select HAVE_UID16 9831c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 99da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 100171b3f0dSRussell King select MODULES_USE_ELF_REL 101f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 102aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 103aa7d5f18SArnd Bergmann select OF_RESERVED_MEM if OF 104171b3f0dSRussell King select OLD_SIGACTION 105171b3f0dSRussell King select OLD_SIGSUSPEND3 106*20f1b79dSChristoph Hellwig select PCI_SYSCALL if PCI 107b1b3f49cSRussell King select PERF_USE_VMALLOC 108b26d07a0SJinbum Park select REFCOUNT_FULL 109b1b3f49cSRussell King select RTC_LIB 110b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 111171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 112171b3f0dSRussell King # according to that. Thanks. 1131da177e4SLinus Torvalds help 1141da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 115f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1161da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1171da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1181da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1191da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1201da177e4SLinus Torvalds 12174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 122308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 12374facffeSRussell King bool 12474facffeSRussell King 1254ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1264ce63fcdSMarek Szyprowski bool 127b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 128b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1294ce63fcdSMarek Szyprowski 13060460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 13160460abfSSeung-Woo Kim 13260460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 13360460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 13460460abfSSeung-Woo Kim range 4 9 13560460abfSSeung-Woo Kim default 8 13660460abfSSeung-Woo Kim help 13760460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 13860460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 13960460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 14060460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 14160460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 14260460abfSSeung-Woo Kim virtual space with just a few allocations. 14360460abfSSeung-Woo Kim 14460460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 14560460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 14660460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 14760460abfSSeung-Woo Kim by the PAGE_SIZE. 14860460abfSSeung-Woo Kim 14960460abfSSeung-Woo Kimendif 15060460abfSSeung-Woo Kim 15175e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 15275e7153aSRalf Baechle bool 15375e7153aSRalf Baechle 154bc581770SLinus Walleijconfig HAVE_TCM 155bc581770SLinus Walleij bool 156bc581770SLinus Walleij select GENERIC_ALLOCATOR 157bc581770SLinus Walleij 158e119bfffSRussell Kingconfig HAVE_PROC_CPU 159e119bfffSRussell King bool 160e119bfffSRussell King 161ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1625ea81769SAl Viro bool 1635ea81769SAl Viro 1641da177e4SLinus Torvaldsconfig EISA 1651da177e4SLinus Torvalds bool 1661da177e4SLinus Torvalds ---help--- 1671da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1681da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1691da177e4SLinus Torvalds 1701da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1711da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1721da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1731da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1741da177e4SLinus Torvalds 1751da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1761da177e4SLinus Torvalds 1771da177e4SLinus Torvalds Otherwise, say N. 1781da177e4SLinus Torvalds 1791da177e4SLinus Torvaldsconfig SBUS 1801da177e4SLinus Torvalds bool 1811da177e4SLinus Torvalds 182f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 183f16fb1ecSRussell King bool 184f16fb1ecSRussell King default y 185f16fb1ecSRussell King 186f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 187f16fb1ecSRussell King bool 188f16fb1ecSRussell King default y 189f16fb1ecSRussell King 1907ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1917ad1bcb2SRussell King bool 192cb1293e2SArnd Bergmann default !CPU_V7M 1937ad1bcb2SRussell King 1941da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1951da177e4SLinus Torvalds bool 1968a87411bSWill Deacon default y 1971da177e4SLinus Torvalds 198f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 199f0d1b0b3SDavid Howells bool 200f0d1b0b3SDavid Howells 201f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 202f0d1b0b3SDavid Howells bool 203f0d1b0b3SDavid Howells 2044a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 2054a1b5733SEduardo Valentin bool 2064a1b5733SEduardo Valentin 207a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 208a5f4c561SStefan Agner def_bool y if MMU 209a5f4c561SStefan Agner 210b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 211b89c3b16SAkinobu Mita bool 212b89c3b16SAkinobu Mita default y 213b89c3b16SAkinobu Mita 2141da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2151da177e4SLinus Torvalds bool 2161da177e4SLinus Torvalds default y 2171da177e4SLinus Torvalds 218a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 219a08b6b79Sviro@ZenIV.linux.org.uk bool 220a08b6b79Sviro@ZenIV.linux.org.uk 2215ac6da66SChristoph Lameterconfig ZONE_DMA 2225ac6da66SChristoph Lameter bool 2235ac6da66SChristoph Lameter 224c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 225c7edc9e3SDavid A. Long def_bool y 226c7edc9e3SDavid A. Long 22758af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 22858af4a24SRob Herring bool 22958af4a24SRob Herring 2301da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2311da177e4SLinus Torvalds bool 2321da177e4SLinus Torvalds 2331da177e4SLinus Torvaldsconfig FIQ 2341da177e4SLinus Torvalds bool 2351da177e4SLinus Torvalds 23613a5045dSRob Herringconfig NEED_RET_TO_USER 23713a5045dSRob Herring bool 23813a5045dSRob Herring 239034d2f5aSAl Viroconfig ARCH_MTD_XIP 240034d2f5aSAl Viro bool 241034d2f5aSAl Viro 242dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 243c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 244c1becedcSRussell King default y 245b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 246dc21af99SRussell King help 247111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 248111e9a5cSRussell King boot and module load time according to the position of the 249111e9a5cSRussell King kernel in system memory. 250dc21af99SRussell King 251111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 252daece596SNicolas Pitre of physical memory is at a 16MB boundary. 253dc21af99SRussell King 254c1becedcSRussell King Only disable this option if you know that you do not require 255c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 256c1becedcSRussell King you need to shrink the kernel to the minimal size. 257c1becedcSRussell King 258c334bc15SRob Herringconfig NEED_MACH_IO_H 259c334bc15SRob Herring bool 260c334bc15SRob Herring help 261c334bc15SRob Herring Select this when mach/io.h is required to provide special 262c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 263c334bc15SRob Herring be avoided when possible. 264c334bc15SRob Herring 2650cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2661b9f95f8SNicolas Pitre bool 267111e9a5cSRussell King help 2680cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2690cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2700cdc8b92SNicolas Pitre be avoided when possible. 2711b9f95f8SNicolas Pitre 2721b9f95f8SNicolas Pitreconfig PHYS_OFFSET 273974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 274c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 275974c0724SNicolas Pitre default DRAM_BASE if !MMU 276c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 277c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 278c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 279c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 280c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 2818f2c0062SLinus Walleij ARCH_REALVIEW 282c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 283c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 284b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2851b9f95f8SNicolas Pitre help 2861b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2871b9f95f8SNicolas Pitre location of main memory in your system. 288cada3c08SRussell King 28987e040b6SSimon Glassconfig GENERIC_BUG 29087e040b6SSimon Glass def_bool y 29187e040b6SSimon Glass depends on BUG 29287e040b6SSimon Glass 2931bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2941bcad26eSKirill A. Shutemov int 2951bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2961bcad26eSKirill A. Shutemov default 2 2971bcad26eSKirill A. Shutemov 2981da177e4SLinus Torvaldsmenu "System Type" 2991da177e4SLinus Torvalds 3003c427975SHyok S. Choiconfig MMU 3013c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3023c427975SHyok S. Choi default y 3033c427975SHyok S. Choi help 3043c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3053c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3063c427975SHyok S. Choi 307e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 308e0c25d95SDaniel Cashman default 8 309e0c25d95SDaniel Cashman 310e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 311e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 312e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 313e0c25d95SDaniel Cashman default 16 314e0c25d95SDaniel Cashman 315ccf50e23SRussell King# 316ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 317ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 318ccf50e23SRussell King# 3191da177e4SLinus Torvaldschoice 3201da177e4SLinus Torvalds prompt "ARM system type" 32170722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3221420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3231da177e4SLinus Torvalds 324387798b3SRob Herringconfig ARCH_MULTIPLATFORM 325387798b3SRob Herring bool "Allow multiple platforms to be selected" 326b1b3f49cSRussell King depends on MMU 32742dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 328387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 329387798b3SRob Herring select AUTO_ZRELADDR 330bb0eb050SDaniel Lezcano select TIMER_OF 33166314223SDinh Nguyen select COMMON_CLK 332ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 3334c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 334eb01d42aSChristoph Hellwig select HAVE_PCI 3352eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 33666314223SDinh Nguyen select SPARSE_IRQ 33766314223SDinh Nguyen select USE_OF 33866314223SDinh Nguyen 3399c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3409c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3419c77bc43SStefan Agner depends on !MMU 3429c77bc43SStefan Agner select ARM_NVIC 343499f1640SStefan Agner select AUTO_ZRELADDR 344bb0eb050SDaniel Lezcano select TIMER_OF 3459c77bc43SStefan Agner select COMMON_CLK 3469c77bc43SStefan Agner select CPU_V7M 3479c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3489c77bc43SStefan Agner select NO_IOPORT_MAP 3499c77bc43SStefan Agner select SPARSE_IRQ 3509c77bc43SStefan Agner select USE_OF 3519c77bc43SStefan Agner 3521da177e4SLinus Torvaldsconfig ARCH_EBSA110 3531da177e4SLinus Torvalds bool "EBSA-110" 354b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 355c750815eSRussell King select CPU_SA110 356f7e68bbfSRussell King select ISA 357c334bc15SRob Herring select NEED_MACH_IO_H 3580cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 359ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3601da177e4SLinus Torvalds help 3611da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 362f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3631da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3641da177e4SLinus Torvalds parallel port. 3651da177e4SLinus Torvalds 366e7736d47SLennert Buytenhekconfig ARCH_EP93XX 367e7736d47SLennert Buytenhek bool "EP93xx-based" 36880320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 369e7736d47SLennert Buytenhek select ARM_AMBA 370cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 371e7736d47SLennert Buytenhek select ARM_VIC 372b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3736d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 374000bc178SLinus Walleij select CLKSRC_MMIO 375b1b3f49cSRussell King select CPU_ARM920T 376000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3775c34a4e8SLinus Walleij select GPIOLIB 378e7736d47SLennert Buytenhek help 379e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 380e7736d47SLennert Buytenhek 3811da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3821da177e4SLinus Torvalds bool "FootBridge" 383c750815eSRussell King select CPU_SA110 3841da177e4SLinus Torvalds select FOOTBRIDGE 3854e8d7637SRussell King select GENERIC_CLOCKEVENTS 386d0ee9f40SArnd Bergmann select HAVE_IDE 3878ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3880cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 389f999b8bdSMartin Michlmayr help 390f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 391f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3921da177e4SLinus Torvalds 3934af6fee1SDeepak Saxenaconfig ARCH_NETX 3944af6fee1SDeepak Saxena bool "Hilscher NetX based" 395b1b3f49cSRussell King select ARM_VIC 396234b6cedSRussell King select CLKSRC_MMIO 397c750815eSRussell King select CPU_ARM926T 3982fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 399f999b8bdSMartin Michlmayr help 4004af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4014af6fee1SDeepak Saxena 4023b938be6SRussell Kingconfig ARCH_IOP13XX 4033b938be6SRussell King bool "IOP13xx-based" 4043b938be6SRussell King depends on MMU 405b1b3f49cSRussell King select CPU_XSC3 4060cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 40713a5045dSRob Herring select NEED_RET_TO_USER 408eb01d42aSChristoph Hellwig select FORCE_PCI 409b1b3f49cSRussell King select PLAT_IOP 410b1b3f49cSRussell King select VMSPLIT_1G 41137ebbcffSThomas Gleixner select SPARSE_IRQ 4123b938be6SRussell King help 4133b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4143b938be6SRussell King 4153f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4163f7e5815SLennert Buytenhek bool "IOP32x-based" 417a4f7e763SRussell King depends on MMU 418c750815eSRussell King select CPU_XSCALE 419e9004f50SLinus Walleij select GPIO_IOP 4205c34a4e8SLinus Walleij select GPIOLIB 42113a5045dSRob Herring select NEED_RET_TO_USER 422eb01d42aSChristoph Hellwig select FORCE_PCI 423b1b3f49cSRussell King select PLAT_IOP 424f999b8bdSMartin Michlmayr help 4253f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4263f7e5815SLennert Buytenhek processors. 4273f7e5815SLennert Buytenhek 4283f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4293f7e5815SLennert Buytenhek bool "IOP33x-based" 4303f7e5815SLennert Buytenhek depends on MMU 431c750815eSRussell King select CPU_XSCALE 432e9004f50SLinus Walleij select GPIO_IOP 4335c34a4e8SLinus Walleij select GPIOLIB 43413a5045dSRob Herring select NEED_RET_TO_USER 435eb01d42aSChristoph Hellwig select FORCE_PCI 436b1b3f49cSRussell King select PLAT_IOP 4373f7e5815SLennert Buytenhek help 4383f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4391da177e4SLinus Torvalds 4403b938be6SRussell Kingconfig ARCH_IXP4XX 4413b938be6SRussell King bool "IXP4xx-based" 442a4f7e763SRussell King depends on MMU 44358af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 44451aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 445234b6cedSRussell King select CLKSRC_MMIO 446c750815eSRussell King select CPU_XSCALE 447b1b3f49cSRussell King select DMABOUNCE if PCI 4483b938be6SRussell King select GENERIC_CLOCKEVENTS 4495c34a4e8SLinus Walleij select GPIOLIB 450eb01d42aSChristoph Hellwig select HAVE_PCI 451c334bc15SRob Herring select NEED_MACH_IO_H 4529296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 453171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 454c4713074SLennert Buytenhek help 4553b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 456c4713074SLennert Buytenhek 457edabd38eSSaeed Bisharaconfig ARCH_DOVE 458edabd38eSSaeed Bishara bool "Marvell Dove" 459756b2531SSebastian Hesselbarth select CPU_PJ4 460edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4614c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4625c34a4e8SLinus Walleij select GPIOLIB 463eb01d42aSChristoph Hellwig select HAVE_PCI 464171b3f0dSRussell King select MVEBU_MBUS 4659139acd1SSebastian Hesselbarth select PINCTRL 4669139acd1SSebastian Hesselbarth select PINCTRL_DOVE 467abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4685cdbe5d2SArnd Bergmann select SPARSE_IRQ 469c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 470edabd38eSSaeed Bishara help 471edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 472edabd38eSSaeed Bishara 473c53c9cf6SAndrew Victorconfig ARCH_KS8695 474c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 475c7e783d6SLinus Walleij select CLKSRC_MMIO 476b1b3f49cSRussell King select CPU_ARM922T 477c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 4785c34a4e8SLinus Walleij select GPIOLIB 479b1b3f49cSRussell King select NEED_MACH_MEMORY_H 480c53c9cf6SAndrew Victor help 481c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 482c53c9cf6SAndrew Victor System-on-Chip devices. 483c53c9cf6SAndrew Victor 484788c9700SRussell Kingconfig ARCH_W90X900 485788c9700SRussell King bool "Nuvoton W90X900 CPU" 4866d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4876fa5d5f7SRussell King select CLKSRC_MMIO 488b1b3f49cSRussell King select CPU_ARM926T 48958b5369eSwanzongshun select GENERIC_CLOCKEVENTS 4905c34a4e8SLinus Walleij select GPIOLIB 491777f9bebSLennert Buytenhek help 492a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 493a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 494a8bc4eadSwanzongshun the ARM series product line, you can login the following 495a8bc4eadSwanzongshun link address to know more. 496a8bc4eadSwanzongshun 497a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 498a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 499585cf175STzachi Perelstein 50093e22567SRussell Kingconfig ARCH_LPC32XX 50193e22567SRussell King bool "NXP LPC32XX" 50293e22567SRussell King select ARM_AMBA 5034073723aSRussell King select CLKDEV_LOOKUP 504c227f127SVladimir Zapolskiy select CLKSRC_LPC32XX 505c227f127SVladimir Zapolskiy select COMMON_CLK 50693e22567SRussell King select CPU_ARM926T 50793e22567SRussell King select GENERIC_CLOCKEVENTS 5084c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5095c34a4e8SLinus Walleij select GPIOLIB 5108cb17b5eSVladimir Zapolskiy select SPARSE_IRQ 51193e22567SRussell King select USE_OF 51293e22567SRussell King help 51393e22567SRussell King Support for the NXP LPC32XX family of processors 51493e22567SRussell King 5151da177e4SLinus Torvaldsconfig ARCH_PXA 5162c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 517a4f7e763SRussell King depends on MMU 518b1b3f49cSRussell King select ARCH_MTD_XIP 519b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 520b1b3f49cSRussell King select AUTO_ZRELADDR 521a1c0a6adSRobert Jarzmik select COMMON_CLK 5226d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 523389d9b58SDaniel Lezcano select CLKSRC_PXA 524234b6cedSRussell King select CLKSRC_MMIO 525bb0eb050SDaniel Lezcano select TIMER_OF 5262f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 527981d0f39SEric Miao select GENERIC_CLOCKEVENTS 5284c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 529157d2644SHaojian Zhuang select GPIO_PXA 5305c34a4e8SLinus Walleij select GPIOLIB 531b1b3f49cSRussell King select HAVE_IDE 532d6cf30caSRobert Jarzmik select IRQ_DOMAIN 533bd5ce433SEric Miao select PLAT_PXA 5346ac6b817SHaojian Zhuang select SPARSE_IRQ 535f999b8bdSMartin Michlmayr help 5362c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 5371da177e4SLinus Torvalds 5381da177e4SLinus Torvaldsconfig ARCH_RPC 5391da177e4SLinus Torvalds bool "RiscPC" 540868e87ccSRussell King depends on MMU 5411da177e4SLinus Torvalds select ARCH_ACORN 542a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 54307f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 5445cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 545fa04e209SArnd Bergmann select CPU_SA110 546b1b3f49cSRussell King select FIQ 547d0ee9f40SArnd Bergmann select HAVE_IDE 548b1b3f49cSRussell King select HAVE_PATA_PLATFORM 549b1b3f49cSRussell King select ISA_DMA_API 550c334bc15SRob Herring select NEED_MACH_IO_H 5510cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 552ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 5531da177e4SLinus Torvalds help 5541da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 5551da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 5561da177e4SLinus Torvalds 5571da177e4SLinus Torvaldsconfig ARCH_SA1100 5581da177e4SLinus Torvalds bool "SA1100-based" 559b1b3f49cSRussell King select ARCH_MTD_XIP 560b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 561b1b3f49cSRussell King select CLKDEV_LOOKUP 562b1b3f49cSRussell King select CLKSRC_MMIO 563389d9b58SDaniel Lezcano select CLKSRC_PXA 564bb0eb050SDaniel Lezcano select TIMER_OF if OF 565b1b3f49cSRussell King select CPU_FREQ 566b1b3f49cSRussell King select CPU_SA1100 567b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 5684c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5695c34a4e8SLinus Walleij select GPIOLIB 570d0ee9f40SArnd Bergmann select HAVE_IDE 5711eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 572b1b3f49cSRussell King select ISA 5730cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 574375dec92SRussell King select SPARSE_IRQ 575f999b8bdSMartin Michlmayr help 576f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 5771da177e4SLinus Torvalds 578b130d5c2SKukjin Kimconfig ARCH_S3C24XX 579b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 580335cce74SArnd Bergmann select ATAGS 581b1b3f49cSRussell King select CLKDEV_LOOKUP 5824280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 5837f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 584880cf071STomasz Figa select GPIO_SAMSUNG 5855c34a4e8SLinus Walleij select GPIOLIB 5864c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 58720676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 588b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 589b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 590c334bc15SRob Herring select NEED_MACH_IO_H 591cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 592ea04d6b4SMasahiro Yamada select USE_OF 5931da177e4SLinus Torvalds help 594b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 595b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 596b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 597b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 59863b1f51bSBen Dooks 5997c6337e2SKevin Hilmanconfig ARCH_DAVINCI 6007c6337e2SKevin Hilman bool "TI DaVinci" 601b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 60227823278SDavid Lechner select COMMON_CLK 603ce32c5c5SArnd Bergmann select CPU_ARM926T 60420e9969bSDavid Brownell select GENERIC_ALLOCATOR 605b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 606dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 6075c34a4e8SLinus Walleij select GPIOLIB 608b1b3f49cSRussell King select HAVE_IDE 60927823278SDavid Lechner select PM_GENERIC_DOMAINS if PM 61027823278SDavid Lechner select PM_GENERIC_DOMAINS_OF if PM && OF 61127823278SDavid Lechner select RESET_CONTROLLER 612689e331fSSekhar Nori select USE_OF 613b1b3f49cSRussell King select ZONE_DMA 6147c6337e2SKevin Hilman help 6157c6337e2SKevin Hilman Support for TI's DaVinci platform. 6167c6337e2SKevin Hilman 617a0694861STony Lindgrenconfig ARCH_OMAP1 618a0694861STony Lindgren bool "TI OMAP1" 61900a36698SArnd Bergmann depends on MMU 620b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 621a0694861STony Lindgren select ARCH_OMAP 622e9a91de7STony Prisk select CLKDEV_LOOKUP 623cee37e50Sviresh kumar select CLKSRC_MMIO 624b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 625a0694861STony Lindgren select GENERIC_IRQ_CHIP 6264c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 6275c34a4e8SLinus Walleij select GPIOLIB 628a0694861STony Lindgren select HAVE_IDE 629a0694861STony Lindgren select IRQ_DOMAIN 630a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 631a0694861STony Lindgren select NEED_MACH_MEMORY_H 632685e2d08STony Lindgren select SPARSE_IRQ 63321f47fbcSAlexey Charkov help 634a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 63502c981c0SBinghua Duan 6361da177e4SLinus Torvaldsendchoice 6371da177e4SLinus Torvalds 638387798b3SRob Herringmenu "Multiple platform selection" 639387798b3SRob Herring depends on ARCH_MULTIPLATFORM 640387798b3SRob Herring 641387798b3SRob Herringcomment "CPU Core family selection" 642387798b3SRob Herring 643f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 644f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 645f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 646f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 647f8afae40SArnd Bergmann select CPU_FA526 648f8afae40SArnd Bergmann 649387798b3SRob Herringconfig ARCH_MULTI_V4T 650387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 651387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 652b1b3f49cSRussell King select ARCH_MULTI_V4_V5 65324e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 65424e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 65524e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 656387798b3SRob Herring 657387798b3SRob Herringconfig ARCH_MULTI_V5 658387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 659387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 660b1b3f49cSRussell King select ARCH_MULTI_V4_V5 66112567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 66224e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 66324e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 664387798b3SRob Herring 665387798b3SRob Herringconfig ARCH_MULTI_V4_V5 666387798b3SRob Herring bool 667387798b3SRob Herring 668387798b3SRob Herringconfig ARCH_MULTI_V6 6698dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 670387798b3SRob Herring select ARCH_MULTI_V6_V7 67142f4754aSRob Herring select CPU_V6K 672387798b3SRob Herring 673387798b3SRob Herringconfig ARCH_MULTI_V7 6748dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 675387798b3SRob Herring default y 676387798b3SRob Herring select ARCH_MULTI_V6_V7 677b1b3f49cSRussell King select CPU_V7 67890bc8ac7SRob Herring select HAVE_SMP 679387798b3SRob Herring 680387798b3SRob Herringconfig ARCH_MULTI_V6_V7 681387798b3SRob Herring bool 6829352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 683387798b3SRob Herring 684387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 685387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 686387798b3SRob Herring select ARCH_MULTI_V5 687387798b3SRob Herring 688387798b3SRob Herringendmenu 689387798b3SRob Herring 69005e2a3deSRob Herringconfig ARCH_VIRT 691e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 692e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 6934b8b5f25SRob Herring select ARM_AMBA 69405e2a3deSRob Herring select ARM_GIC 6953ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 6960b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 697bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 69805e2a3deSRob Herring select ARM_PSCI 6994b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 7008e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 70105e2a3deSRob Herring 702ccf50e23SRussell King# 703ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 704ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 705ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 706ccf50e23SRussell King# 7076bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 7086bb8536cSAndreas Färber 709445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 710445d9b30STsahee Zidenberg 711590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 712590b460cSLars Persson 713d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 714d9bfc86dSOleksij Rempel 715a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 716a66c51f9SAlexandre Belloni 71795b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 71895b8f20fSRussell King 7191d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 7201d22924eSAnders Berg 7218ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 7228ac49e04SChristian Daudt 7231c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 7241c37fa10SSebastian Hesselbarth 7251da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 7261da177e4SLinus Torvalds 727d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 728d94f944eSAnton Vorontsov 72995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 73095b8f20fSRussell King 731df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 732df8d742eSBaruch Siach 73395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 73495b8f20fSRussell King 735e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 736e7736d47SLennert Buytenhek 737a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 738a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig" 739a66c51f9SAlexandre Belloni 7401da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 7411da177e4SLinus Torvalds 74259d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 74359d3a193SPaulius Zaleckas 744387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 745387798b3SRob Herring 746389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 747389ee0c2SHaojian Zhuang 748a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 749a66c51f9SAlexandre Belloni 7501da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 7511da177e4SLinus Torvalds 752a66c51f9SAlexandre Bellonisource "arch/arm/mach-iop13xx/Kconfig" 753a66c51f9SAlexandre Belloni 7543f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 7553f7e5815SLennert Buytenhek 7563f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 7571da177e4SLinus Torvalds 7581da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 7591da177e4SLinus Torvalds 760828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 761828989adSSantosh Shilimkar 76295b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 76395b8f20fSRussell King 764a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 765a66c51f9SAlexandre Belloni 7663b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 7673b8f5030SCarlo Caione 768a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 769a66c51f9SAlexandre Belloni 77017723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 77117723fd3SJonas Jensen 772794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 773794d15b2SStanislav Samsonov 774a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 775f682a218SMatthias Brugger 7761d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 7771d3f33d5SShawn Guo 77895b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 77949cbe786SEric Miao 78095b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 78195b8f20fSRussell King 7827bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 7837bffa14cSBrendan Higgins 7849851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 7859851ca57SDaniel Tang 786d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 787d48af15eSTony Lindgren 788d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 7891da177e4SLinus Torvalds 7901dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 7911dbae815STony Lindgren 7929dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 793585cf175STzachi Perelstein 794a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 795a66c51f9SAlexandre Belloni 796387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 797387798b3SRob Herring 798a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig" 799a66c51f9SAlexandre Belloni 80095b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 80195b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 8021da177e4SLinus Torvalds 8038fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 8048fc1b0f8SKumar Gala 80595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 80695b8f20fSRussell King 807d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 808d63dc051SHeiko Stuebner 809a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig" 810a66c51f9SAlexandre Belloni 811a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig" 812a66c51f9SAlexandre Belloni 813a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 814a66c51f9SAlexandre Belloni 81595b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 816edabd38eSSaeed Bishara 817a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 818a66c51f9SAlexandre Belloni 819387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 820387798b3SRob Herring 821a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 822a21765a7SBen Dooks 82365ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 82465ebcc11SSrinivas Kandagatla 825bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 826bcb84fb4SAlexandre TORGUE 8273b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 8283b52634fSMaxime Ripard 829d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 830d6de5b02SMarc Gonzalez 831c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 832c5f80065SErik Gilling 83395b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 8341da177e4SLinus Torvalds 835ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 836ba56a987SMasahiro Yamada 83795b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 8381da177e4SLinus Torvalds 8391da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 8401da177e4SLinus Torvalds 841ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 842420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 843ceade897SRussell King 8446f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 8456f35f9a9STony Prisk 8467ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 8477ec80ddfSwanzongshun 848acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 849acede515SJun Nie 8509a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 8519a45eb69SJosh Cartwright 852499f1640SStefan Agner# ARMv7-M architecture 853499f1640SStefan Agnerconfig ARCH_EFM32 854499f1640SStefan Agner bool "Energy Micro efm32" 855499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 8565c34a4e8SLinus Walleij select GPIOLIB 857499f1640SStefan Agner help 858499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 859499f1640SStefan Agner processors. 860499f1640SStefan Agner 861499f1640SStefan Agnerconfig ARCH_LPC18XX 862499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 863499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 864499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 865499f1640SStefan Agner select ARM_AMBA 866499f1640SStefan Agner select CLKSRC_LPC32XX 867499f1640SStefan Agner select PINCTRL 868499f1640SStefan Agner help 869499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 870499f1640SStefan Agner high performance microcontrollers. 871499f1640SStefan Agner 8721847119dSVladimir Murzinconfig ARCH_MPS2 87317bd274eSBaruch Siach bool "ARM MPS2 platform" 8741847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 8751847119dSVladimir Murzin select ARM_AMBA 8761847119dSVladimir Murzin select CLKSRC_MPS2 8771847119dSVladimir Murzin help 8781847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 8791847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 8801847119dSVladimir Murzin 8811847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 8821847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 8831847119dSVladimir Murzin 8841da177e4SLinus Torvalds# Definitions to make life easier 8851da177e4SLinus Torvaldsconfig ARCH_ACORN 8861da177e4SLinus Torvalds bool 8871da177e4SLinus Torvalds 8887ae1f7ecSLennert Buytenhekconfig PLAT_IOP 8897ae1f7ecSLennert Buytenhek bool 890469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 8917ae1f7ecSLennert Buytenhek 89269b02f6aSLennert Buytenhekconfig PLAT_ORION 89369b02f6aSLennert Buytenhek bool 894bfe45e0bSRussell King select CLKSRC_MMIO 895b1b3f49cSRussell King select COMMON_CLK 896dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 897278b45b0SAndrew Lunn select IRQ_DOMAIN 89869b02f6aSLennert Buytenhek 899abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 900abcda1dcSThomas Petazzoni bool 901abcda1dcSThomas Petazzoni select PLAT_ORION 902abcda1dcSThomas Petazzoni 903bd5ce433SEric Miaoconfig PLAT_PXA 904bd5ce433SEric Miao bool 905bd5ce433SEric Miao 906f4b8b319SRussell Kingconfig PLAT_VERSATILE 907f4b8b319SRussell King bool 908f4b8b319SRussell King 909d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 910d9a1beaaSAlexandre Courbot 9111da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 9121da177e4SLinus Torvalds 913afe4b25eSLennert Buytenhekconfig IWMMXT 914d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 915d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 916d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 917afe4b25eSLennert Buytenhek help 918afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 919afe4b25eSLennert Buytenhek running on a CPU that supports it. 920afe4b25eSLennert Buytenhek 9213b93e7b0SHyok S. Choiif !MMU 9223b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 9233b93e7b0SHyok S. Choiendif 9243b93e7b0SHyok S. Choi 9253e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 9263e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 9273e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 9283e0a07f8SGregory CLEMENT default y 9293e0a07f8SGregory CLEMENT help 9303e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 9313e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 9323e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 9333e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 9343e0a07f8SGregory CLEMENT Workaround: 9353e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 9363e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 9373e0a07f8SGregory CLEMENT instruction 9383e0a07f8SGregory CLEMENT 939f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 940f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 941f0c4b8d6SWill Deacon depends on CPU_V6 942f0c4b8d6SWill Deacon help 943f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 944f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 945f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 946f0c4b8d6SWill Deacon causing the faulting task to livelock. 947f0c4b8d6SWill Deacon 9489cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 9499cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 950e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 9519cba3cccSCatalin Marinas help 9529cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 9539cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 9549cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 9559cba3cccSCatalin Marinas recommended workaround. 9569cba3cccSCatalin Marinas 9577ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 9587ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 9597ce236fcSCatalin Marinas depends on CPU_V7 9607ce236fcSCatalin Marinas help 9617ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 96279403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 9637ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 9647ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 9657ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 9667ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 9677ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 9687ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 9697ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 9707ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 9717ce236fcSCatalin Marinas available in non-secure mode. 9727ce236fcSCatalin Marinas 973855c551fSCatalin Marinasconfig ARM_ERRATA_458693 974855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 975855c551fSCatalin Marinas depends on CPU_V7 97662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 977855c551fSCatalin Marinas help 978855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 979855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 980855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 981855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 982855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 983855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 984855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 985855c551fSCatalin Marinas register may not be available in non-secure mode. 986855c551fSCatalin Marinas 9870516e464SCatalin Marinasconfig ARM_ERRATA_460075 9880516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 9890516e464SCatalin Marinas depends on CPU_V7 99062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9910516e464SCatalin Marinas help 9920516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 9930516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 9940516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 9950516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 9960516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 9970516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 9980516e464SCatalin Marinas may not be available in non-secure mode. 9990516e464SCatalin Marinas 10009f05027cSWill Deaconconfig ARM_ERRATA_742230 10019f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 10029f05027cSWill Deacon depends on CPU_V7 && SMP 100362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10049f05027cSWill Deacon help 10059f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 10069f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 10079f05027cSWill Deacon between two write operations may not ensure the correct visibility 10089f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 10099f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 10109f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 10119f05027cSWill Deacon the two writes. 10129f05027cSWill Deacon 1013a672e99bSWill Deaconconfig ARM_ERRATA_742231 1014a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1015a672e99bSWill Deacon depends on CPU_V7 && SMP 101662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1017a672e99bSWill Deacon help 1018a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1019a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1020a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1021a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1022a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1023a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1024a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1025a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1026a672e99bSWill Deacon capabilities of the processor. 1027a672e99bSWill Deacon 102869155794SJon Medhurstconfig ARM_ERRATA_643719 102969155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 103069155794SJon Medhurst depends on CPU_V7 && SMP 1031e5a5de44SRussell King default y 103269155794SJon Medhurst help 103369155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 103469155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 103569155794SJon Medhurst register returns zero when it should return one. The workaround 103669155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 103769155794SJon Medhurst it behave as intended and avoiding data corruption. 103869155794SJon Medhurst 1039cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1040cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1041e66dc745SDave Martin depends on CPU_V7 1042cdf357f1SWill Deacon help 1043cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1044cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1045cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1046cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1047cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1048cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1049cdf357f1SWill Deacon entries regardless of the ASID. 1050475d92fcSWill Deacon 1051475d92fcSWill Deaconconfig ARM_ERRATA_743622 1052475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1053475d92fcSWill Deacon depends on CPU_V7 105462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1055475d92fcSWill Deacon help 1056475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1057efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1058475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1059475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1060475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1061475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1062475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1063475d92fcSWill Deacon processor. 1064475d92fcSWill Deacon 10659a27c27cSWill Deaconconfig ARM_ERRATA_751472 10669a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1067ba90c516SDave Martin depends on CPU_V7 106862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10699a27c27cSWill Deacon help 10709a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 10719a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 10729a27c27cSWill Deacon completion of a following broadcasted operation if the second 10739a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 10749a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 10759a27c27cSWill Deacon 1076fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1077fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1078fcbdc5feSWill Deacon depends on CPU_V7 1079fcbdc5feSWill Deacon help 1080fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1081fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1082fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1083fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1084fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1085fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1086fcbdc5feSWill Deacon 10875dab26afSWill Deaconconfig ARM_ERRATA_754327 10885dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 10895dab26afSWill Deacon depends on CPU_V7 && SMP 10905dab26afSWill Deacon help 10915dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 10925dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 10935dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 10945dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 10955dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 10965dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 10975dab26afSWill Deacon 1098145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1099145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1100fd832478SFabio Estevam depends on CPU_V6 1101145e10e1SCatalin Marinas help 1102145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1103145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1104145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1105145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1106145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1107145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1108145e10e1SCatalin Marinas is not affected. 1109145e10e1SCatalin Marinas 1110f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1111f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1112f630c1bdSWill Deacon depends on CPU_V7 && SMP 1113f630c1bdSWill Deacon help 1114f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1115f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1116f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1117f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1118f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1119f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1120f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1121f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1122f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1123f630c1bdSWill Deacon 11247253b85cSSimon Hormanconfig ARM_ERRATA_775420 11257253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 11267253b85cSSimon Horman depends on CPU_V7 11277253b85cSSimon Horman help 11287253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 11297253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 11307253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 11317253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 11327253b85cSSimon Horman an abort may occur on cache maintenance. 11337253b85cSSimon Horman 113493dc6887SCatalin Marinasconfig ARM_ERRATA_798181 113593dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 113693dc6887SCatalin Marinas depends on CPU_V7 && SMP 113793dc6887SCatalin Marinas help 113893dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 113993dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 114093dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 114193dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 114293dc6887SCatalin Marinas as the one being invalidated. 114393dc6887SCatalin Marinas 114484b6504fSWill Deaconconfig ARM_ERRATA_773022 114584b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 114684b6504fSWill Deacon depends on CPU_V7 114784b6504fSWill Deacon help 114884b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 114984b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 115084b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 115184b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 115284b6504fSWill Deacon 115362c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 115462c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 115562c0f4a5SDoug Anderson depends on CPU_V7 115662c0f4a5SDoug Anderson help 115762c0f4a5SDoug Anderson This option enables the workaround for: 115862c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 115962c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 116062c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 116162c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 116262c0f4a5SDoug Anderson any Cortex-A12 cores yet. 116362c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 116462c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 116562c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 116662c0f4a5SDoug Anderson 1167416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1168416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1169416bcf21SDoug Anderson depends on CPU_V7 1170416bcf21SDoug Anderson help 1171416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1172416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1173416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1174416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1175416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1176416bcf21SDoug Anderson 11779f6f9354SDoug Andersonconfig ARM_ERRATA_825619 11789f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 11799f6f9354SDoug Anderson depends on CPU_V7 11809f6f9354SDoug Anderson help 11819f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 11829f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 11839f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 11849f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 11859f6f9354SDoug Anderson 11869f6f9354SDoug Andersonconfig ARM_ERRATA_852421 11879f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 11889f6f9354SDoug Anderson depends on CPU_V7 11899f6f9354SDoug Anderson help 11909f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 11919f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 11929f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 11939f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 11949f6f9354SDoug Anderson 119562c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 119662c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 119762c0f4a5SDoug Anderson depends on CPU_V7 119862c0f4a5SDoug Anderson help 119962c0f4a5SDoug Anderson This option enables the workaround for: 120062c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 120162c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 120262c0f4a5SDoug Anderson any Cortex-A17 cores yet. 120362c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 120462c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 120562c0f4a5SDoug Anderson for and handled. 120662c0f4a5SDoug Anderson 12071da177e4SLinus Torvaldsendmenu 12081da177e4SLinus Torvalds 12091da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12101da177e4SLinus Torvalds 12111da177e4SLinus Torvaldsmenu "Bus support" 12121da177e4SLinus Torvalds 12131da177e4SLinus Torvaldsconfig ISA 12141da177e4SLinus Torvalds bool 12151da177e4SLinus Torvalds help 12161da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12171da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12181da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12191da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12201da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12211da177e4SLinus Torvalds 1222065909b9SRussell King# Select ISA DMA controller support 12231da177e4SLinus Torvaldsconfig ISA_DMA 12241da177e4SLinus Torvalds bool 1225065909b9SRussell King select ISA_DMA_API 12261da177e4SLinus Torvalds 1227065909b9SRussell King# Select ISA DMA interface 12285cae841bSAl Viroconfig ISA_DMA_API 12295cae841bSAl Viro bool 12305cae841bSAl Viro 1231b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1232b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1233b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1234b080ac8aSMarcelo Roberto Jimenez help 1235b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1236b080ac8aSMarcelo Roberto Jimenez 1237a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1238a0113a99SMike Rapoport bool 1239a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1240a0113a99SMike Rapoport default y 1241a0113a99SMike Rapoport select DMABOUNCE 1242a0113a99SMike Rapoport 12431da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 12441da177e4SLinus Torvalds 12451da177e4SLinus Torvaldsendmenu 12461da177e4SLinus Torvalds 12471da177e4SLinus Torvaldsmenu "Kernel Features" 12481da177e4SLinus Torvalds 12493b55658aSDave Martinconfig HAVE_SMP 12503b55658aSDave Martin bool 12513b55658aSDave Martin help 12523b55658aSDave Martin This option should be selected by machines which have an SMP- 12533b55658aSDave Martin capable CPU. 12543b55658aSDave Martin 12553b55658aSDave Martin The only effect of this option is to make the SMP-related 12563b55658aSDave Martin options available to the user for configuration. 12573b55658aSDave Martin 12581da177e4SLinus Torvaldsconfig SMP 1259bb2d8130SRussell King bool "Symmetric Multi-Processing" 1260fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1261bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 12623b55658aSDave Martin depends on HAVE_SMP 1263801bb21cSJonathan Austin depends on MMU || ARM_MPU 12640361748fSArnd Bergmann select IRQ_WORK 12651da177e4SLinus Torvalds help 12661da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 12674a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 12684a474157SRobert Graffham than one CPU, say Y. 12691da177e4SLinus Torvalds 12704a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 12711da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 12724a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 12734a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 12744a474157SRobert Graffham will run faster if you say N here. 12751da177e4SLinus Torvalds 1276395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 1277ecf38679SMauro Carvalho Chehab <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at 127850a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 12791da177e4SLinus Torvalds 12801da177e4SLinus Torvalds If you don't know what to do here, say N. 12811da177e4SLinus Torvalds 1282f00ec48fSRussell Kingconfig SMP_ON_UP 12835744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1284801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1285f00ec48fSRussell King default y 1286f00ec48fSRussell King help 1287f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1288f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1289f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1290f00ec48fSRussell King savings. 1291f00ec48fSRussell King 1292f00ec48fSRussell King If you don't know what to do here, say Y. 1293f00ec48fSRussell King 1294c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1295c9018aabSVincent Guittot bool "Support cpu topology definition" 1296c9018aabSVincent Guittot depends on SMP && CPU_V7 1297c9018aabSVincent Guittot default y 1298c9018aabSVincent Guittot help 1299c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1300c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1301c9018aabSVincent Guittot topology of an ARM System. 1302c9018aabSVincent Guittot 1303c9018aabSVincent Guittotconfig SCHED_MC 1304c9018aabSVincent Guittot bool "Multi-core scheduler support" 1305c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1306c9018aabSVincent Guittot help 1307c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1308c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1309c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1310c9018aabSVincent Guittot 1311c9018aabSVincent Guittotconfig SCHED_SMT 1312c9018aabSVincent Guittot bool "SMT scheduler support" 1313c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1314c9018aabSVincent Guittot help 1315c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1316c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1317c9018aabSVincent Guittot places. If unsure say N here. 1318c9018aabSVincent Guittot 1319a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1320a8cbcd92SRussell King bool 1321a8cbcd92SRussell King help 1322a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1323a8cbcd92SRussell King 13248a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1325022c03a2SMarc Zyngier bool "Architected timer support" 1326022c03a2SMarc Zyngier depends on CPU_V7 13278a4da6e3SMark Rutland select ARM_ARCH_TIMER 13280c403462SWill Deacon select GENERIC_CLOCKEVENTS 1329022c03a2SMarc Zyngier help 1330022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1331022c03a2SMarc Zyngier 1332f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1333f32f4ce2SRussell King bool 1334bb0eb050SDaniel Lezcano select TIMER_OF if OF 1335f32f4ce2SRussell King help 1336f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1337f32f4ce2SRussell King 1338e8db288eSNicolas Pitreconfig MCPM 1339e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1340e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1341e8db288eSNicolas Pitre help 1342e8db288eSNicolas Pitre This option provides the common power management infrastructure 1343e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1344e8db288eSNicolas Pitre systems. 1345e8db288eSNicolas Pitre 1346ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1347ebf4a5c5SHaojian Zhuang bool 1348ebf4a5c5SHaojian Zhuang depends on MCPM 1349ebf4a5c5SHaojian Zhuang help 1350ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1351ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1352ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1353ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1354ebf4a5c5SHaojian Zhuang 13551c33be57SNicolas Pitreconfig BIG_LITTLE 13561c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 13571c33be57SNicolas Pitre depends on CPU_V7 && SMP 13581c33be57SNicolas Pitre select MCPM 13591c33be57SNicolas Pitre help 13601c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 13611c33be57SNicolas Pitre system architecture. 13621c33be57SNicolas Pitre 13631c33be57SNicolas Pitreconfig BL_SWITCHER 13641c33be57SNicolas Pitre bool "big.LITTLE switcher support" 13656c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 136651aaf81fSRussell King select CPU_PM 13671c33be57SNicolas Pitre help 13681c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 13691c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 13701c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 13711c33be57SNicolas Pitre 1372b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1373b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1374b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1375b22537c6SNicolas Pitre help 1376b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1377b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1378b22537c6SNicolas Pitre debugging purposes only. 1379b22537c6SNicolas Pitre 13808d5796d2SLennert Buytenhekchoice 13818d5796d2SLennert Buytenhek prompt "Memory split" 1382006fa259SRussell King depends on MMU 13838d5796d2SLennert Buytenhek default VMSPLIT_3G 13848d5796d2SLennert Buytenhek help 13858d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 13868d5796d2SLennert Buytenhek 13878d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 13888d5796d2SLennert Buytenhek option alone! 13898d5796d2SLennert Buytenhek 13908d5796d2SLennert Buytenhek config VMSPLIT_3G 13918d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 139263ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1393bbeedfdaSYisheng Xie depends on !ARM_LPAE 139463ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 13958d5796d2SLennert Buytenhek config VMSPLIT_2G 13968d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 13978d5796d2SLennert Buytenhek config VMSPLIT_1G 13988d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 13998d5796d2SLennert Buytenhekendchoice 14008d5796d2SLennert Buytenhek 14018d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14028d5796d2SLennert Buytenhek hex 1403006fa259SRussell King default PHYS_OFFSET if !MMU 14048d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14058d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 140663ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 14078d5796d2SLennert Buytenhek default 0xC0000000 14088d5796d2SLennert Buytenhek 14091da177e4SLinus Torvaldsconfig NR_CPUS 14101da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14111da177e4SLinus Torvalds range 2 32 14121da177e4SLinus Torvalds depends on SMP 14131da177e4SLinus Torvalds default "4" 14141da177e4SLinus Torvalds 1415a054a811SRussell Kingconfig HOTPLUG_CPU 141600b7dedeSRussell King bool "Support for hot-pluggable CPUs" 141740b31360SStephen Rothwell depends on SMP 1418a054a811SRussell King help 1419a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1420a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1421a054a811SRussell King 14222bdd424fSWill Deaconconfig ARM_PSCI 14232bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1424e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1425be120397SMark Rutland select ARM_PSCI_FW 14262bdd424fSWill Deacon help 14272bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14282bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14292bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14302bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14312bdd424fSWill Deacon ARM processors"). 14322bdd424fSWill Deacon 14332a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14342a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14352a6ad871SMaxime Ripard# selected platforms. 143644986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 143744986ab0SPeter De Schrijver (NVIDIA) int 1438139358beSMarek Vasut default 2048 if ARCH_SOCFPGA 1439d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1440b35d2e56SGregory Fong ARCH_ZYNQ 1441aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1442aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1443eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 144406b851e5SOlof Johansson default 392 if ARCH_U8500 144501bb914cSTony Prisk default 352 if ARCH_VT8500 14467b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 14472a6ad871SMaxime Ripard default 264 if MACH_H4700 144844986ab0SPeter De Schrijver (NVIDIA) default 0 144944986ab0SPeter De Schrijver (NVIDIA) help 145044986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 145144986ab0SPeter De Schrijver (NVIDIA) 145244986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 145344986ab0SPeter De Schrijver (NVIDIA) 1454c9218b16SRussell Kingconfig HZ_FIXED 1455f8065813SRussell King int 1456da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 14571164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 145847d84682SRussell King default 0 1459c9218b16SRussell King 1460c9218b16SRussell Kingchoice 146147d84682SRussell King depends on HZ_FIXED = 0 1462c9218b16SRussell King prompt "Timer frequency" 1463c9218b16SRussell King 1464c9218b16SRussell Kingconfig HZ_100 1465c9218b16SRussell King bool "100 Hz" 1466c9218b16SRussell King 1467c9218b16SRussell Kingconfig HZ_200 1468c9218b16SRussell King bool "200 Hz" 1469c9218b16SRussell King 1470c9218b16SRussell Kingconfig HZ_250 1471c9218b16SRussell King bool "250 Hz" 1472c9218b16SRussell King 1473c9218b16SRussell Kingconfig HZ_300 1474c9218b16SRussell King bool "300 Hz" 1475c9218b16SRussell King 1476c9218b16SRussell Kingconfig HZ_500 1477c9218b16SRussell King bool "500 Hz" 1478c9218b16SRussell King 1479c9218b16SRussell Kingconfig HZ_1000 1480c9218b16SRussell King bool "1000 Hz" 1481c9218b16SRussell King 1482c9218b16SRussell Kingendchoice 1483c9218b16SRussell King 1484c9218b16SRussell Kingconfig HZ 1485c9218b16SRussell King int 148647d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1487c9218b16SRussell King default 100 if HZ_100 1488c9218b16SRussell King default 200 if HZ_200 1489c9218b16SRussell King default 250 if HZ_250 1490c9218b16SRussell King default 300 if HZ_300 1491c9218b16SRussell King default 500 if HZ_500 1492c9218b16SRussell King default 1000 1493c9218b16SRussell King 1494c9218b16SRussell Kingconfig SCHED_HRTICK 1495c9218b16SRussell King def_bool HIGH_RES_TIMERS 1496f8065813SRussell King 149716c79651SCatalin Marinasconfig THUMB2_KERNEL 1498bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 14994477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1500bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 150189bace65SArnd Bergmann select ARM_UNWIND 150216c79651SCatalin Marinas help 150316c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 150475fea300SNicolas Pitre Thumb-2 mode. 150516c79651SCatalin Marinas 150616c79651SCatalin Marinas If unsure, say N. 150716c79651SCatalin Marinas 15086f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15096f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15106f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15116f685c5cSDave Martin default y 15126f685c5cSDave Martin help 15136f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15146f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15156f685c5cSDave Martin branch instructions. 15166f685c5cSDave Martin 15176f685c5cSDave Martin This is a problem, because there's no guarantee the final 15186f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15196f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15206f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15216f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15226f685c5cSDave Martin support. 15236f685c5cSDave Martin 15246f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15256f685c5cSDave Martin relocation" error when loading some modules. 15266f685c5cSDave Martin 15276f685c5cSDave Martin Until fixed tools are available, passing 15286f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15296f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15306f685c5cSDave Martin stack usage in some cases. 15316f685c5cSDave Martin 15326f685c5cSDave Martin The problem is described in more detail at: 15336f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15346f685c5cSDave Martin 15356f685c5cSDave Martin Only Thumb-2 kernels are affected. 15366f685c5cSDave Martin 15376f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15386f685c5cSDave Martin 153942f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 154042f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 154142f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 154242f25bddSNicolas Pitre default y 154342f25bddSNicolas Pitre help 154442f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 154542f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 154642f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 154742f25bddSNicolas Pitre and udiv instructions that can be used to implement those 154842f25bddSNicolas Pitre functions. 154942f25bddSNicolas Pitre 155042f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 155142f25bddSNicolas Pitre replace the first two instructions of these library functions 155242f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 155342f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 155442f25bddSNicolas Pitre and less power intensive than running the original library 155542f25bddSNicolas Pitre code to do integer division. 155642f25bddSNicolas Pitre 1557704bdda0SNicolas Pitreconfig AEABI 155849460970SRussell King bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K 155949460970SRussell King default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K 1560704bdda0SNicolas Pitre help 1561704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1562704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1563704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1564704bdda0SNicolas Pitre 1565704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1566704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1567704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1568704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1569704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1570704bdda0SNicolas Pitre 1571704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1572704bdda0SNicolas Pitre 15736c90c872SNicolas Pitreconfig OABI_COMPAT 1574a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1575d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 15766c90c872SNicolas Pitre help 15776c90c872SNicolas Pitre This option preserves the old syscall interface along with the 15786c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 15796c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 15806c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 15816c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 15826c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 158391702175SKees Cook 158491702175SKees Cook The seccomp filter system will not be available when this is 158591702175SKees Cook selected, since there is no way yet to sensibly distinguish 158691702175SKees Cook between calling conventions during filtering. 158791702175SKees Cook 15886c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 15896c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 15906c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 15916c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1592b02f8467SKees Cook at all). If in doubt say N. 15936c90c872SNicolas Pitre 1594eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1595e80d6a24SMel Gorman bool 1596e80d6a24SMel Gorman 159705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 159805944d74SRussell King bool 159905944d74SRussell King 160007a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 160107a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 160207a2f737SRussell King 160305944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1604be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1605c80d79d7SYasunori Goto 16067b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16077b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16087b7bf499SWill Deacon 1609e585513bSKirill A. Shutemovconfig HAVE_GENERIC_GUP 1610b8cd51afSSteve Capper def_bool y 1611b8cd51afSSteve Capper depends on ARM_LPAE 1612b8cd51afSSteve Capper 1613053a96caSNicolas Pitreconfig HIGHMEM 1614e8db89a2SRussell King bool "High Memory Support" 1615e8db89a2SRussell King depends on MMU 1616053a96caSNicolas Pitre help 1617053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1618053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1619053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1620053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1621053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1622053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1623053a96caSNicolas Pitre 1624053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1625053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1626053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1627053a96caSNicolas Pitre 1628053a96caSNicolas Pitre If unsure, say n. 1629053a96caSNicolas Pitre 163065cec8e3SRussell Kingconfig HIGHPTE 16319a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 163265cec8e3SRussell King depends on HIGHMEM 16339a431bd5SRussell King default y 1634b4d103d1SRussell King help 1635b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1636b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1637b4d103d1SRussell King precious low memory, eventually leading to low memory being 1638b4d103d1SRussell King consumed by page tables. Setting this option will allow 1639b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 164065cec8e3SRussell King 1641a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1642a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1643a5e090acSRussell King depends on MMU && !ARM_LPAE 16441b8873a0SJamie Iles default y 16451b8873a0SJamie Iles help 1646a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1647a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1648a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1649a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1650a5e090acSRussell King fault when dereferenced. 1651a5e090acSRussell King 1652a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1653a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1654a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 16551da177e4SLinus Torvalds 16561da177e4SLinus Torvaldsconfig HW_PERF_EVENTS 1657fa8ad788SMark Rutland def_bool y 1658fa8ad788SMark Rutland depends on ARM_PMU 16591b8873a0SJamie Iles 16601355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 16611355e2a6SCatalin Marinas def_bool y 16621355e2a6SCatalin Marinas depends on ARM_LPAE 16631355e2a6SCatalin Marinas 16648d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 16658d962507SCatalin Marinas def_bool y 16668d962507SCatalin Marinas depends on ARM_LPAE 16678d962507SCatalin Marinas 16684bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 16694bfab203SSteven Capper def_bool y 16704bfab203SSteven Capper 16717d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 16727d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 16737d485f64SArd Biesheuvel depends on MODULES 1674e7229f7dSAnders Roxell default y 16757d485f64SArd Biesheuvel help 16767d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 16777d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 16787d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 16797d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 16807d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 16817d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 16827d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 16837d485f64SArd Biesheuvel the same. 16847d485f64SArd Biesheuvel 1685e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1686e7229f7dSAnders Roxell configurations. If unsure, say y. 16877d485f64SArd Biesheuvel 1688c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 168936d6c928SUlrich Hecht int "Maximum zone order" 1690898f08e1SYegor Yefremov default "12" if SOC_AM33XX 16916d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1692c1b2d970SMagnus Damm default "11" 1693c1b2d970SMagnus Damm help 1694c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1695c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1696c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1697c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1698c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1699c1b2d970SMagnus Damm increase this value. 1700c1b2d970SMagnus Damm 1701c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1702c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1703c1b2d970SMagnus Damm 17041da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17051da177e4SLinus Torvalds bool 1706f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17071da177e4SLinus Torvalds default y if !ARCH_EBSA110 1708e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17091da177e4SLinus Torvalds help 17101da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17111da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17121da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17131da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17141da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17151da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17161da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17171da177e4SLinus Torvalds 171839ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 171938ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 172038ef2ad5SLinus Walleij depends on MMU 172139ec58f3SLennert Buytenhek default y if CPU_FEROCEON 172239ec58f3SLennert Buytenhek help 172339ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 172439ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 172539ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 172639ec58f3SLennert Buytenhek 172739ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 172839ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 172939ec58f3SLennert Buytenhek such copy operations with large buffers. 173039ec58f3SLennert Buytenhek 173139ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 173239ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 173339ec58f3SLennert Buytenhek 173470c70d97SNicolas Pitreconfig SECCOMP 173570c70d97SNicolas Pitre bool 173670c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 173770c70d97SNicolas Pitre ---help--- 173870c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 173970c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 174070c70d97SNicolas Pitre execution. By using pipes or other transports made available to 174170c70d97SNicolas Pitre the process as file descriptors supporting the read/write 174270c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 174370c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 174470c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 174570c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 174670c70d97SNicolas Pitre defined by each seccomp mode. 174770c70d97SNicolas Pitre 174802c2433bSStefano Stabelliniconfig PARAVIRT 174902c2433bSStefano Stabellini bool "Enable paravirtualization code" 175002c2433bSStefano Stabellini help 175102c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 175202c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 175302c2433bSStefano Stabellini over full virtualization. 175402c2433bSStefano Stabellini 175502c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 175602c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 175702c2433bSStefano Stabellini select PARAVIRT 175802c2433bSStefano Stabellini default n 175902c2433bSStefano Stabellini help 176002c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 176102c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 176202c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 176302c2433bSStefano Stabellini that, there can be a small performance impact. 176402c2433bSStefano Stabellini 176502c2433bSStefano Stabellini If in doubt, say N here. 176602c2433bSStefano Stabellini 1767eff8d644SStefano Stabelliniconfig XEN_DOM0 1768eff8d644SStefano Stabellini def_bool y 1769eff8d644SStefano Stabellini depends on XEN 1770eff8d644SStefano Stabellini 1771eff8d644SStefano Stabelliniconfig XEN 1772c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 177385323a99SIan Campbell depends on ARM && AEABI && OF 1774f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 177585323a99SIan Campbell depends on !GENERIC_ATOMIC64 17767693deccSUwe Kleine-König depends on MMU 177751aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 177817b7ab80SStefano Stabellini select ARM_PSCI 1779f21254cdSChristoph Hellwig select SWIOTLB 178083862ccfSStefano Stabellini select SWIOTLB_XEN 178102c2433bSStefano Stabellini select PARAVIRT 1782eff8d644SStefano Stabellini help 1783eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1784eff8d644SStefano Stabellini 17851da177e4SLinus Torvaldsendmenu 17861da177e4SLinus Torvalds 17871da177e4SLinus Torvaldsmenu "Boot options" 17881da177e4SLinus Torvalds 17899eb8f674SGrant Likelyconfig USE_OF 17909eb8f674SGrant Likely bool "Flattened Device Tree support" 1791b1b3f49cSRussell King select IRQ_DOMAIN 17929eb8f674SGrant Likely select OF 17939eb8f674SGrant Likely help 17949eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 17959eb8f674SGrant Likely 1796bd51e2f5SNicolas Pitreconfig ATAGS 1797bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1798bd51e2f5SNicolas Pitre default y 1799bd51e2f5SNicolas Pitre help 1800bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1801bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1802bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1803bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1804bd51e2f5SNicolas Pitre leave this to y. 1805bd51e2f5SNicolas Pitre 1806bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1807bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1808bd51e2f5SNicolas Pitre depends on ATAGS 1809bd51e2f5SNicolas Pitre help 1810bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1811bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1812bd51e2f5SNicolas Pitre 18131da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18141da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18151da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18161da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18171da177e4SLinus Torvalds default "0" 18181da177e4SLinus Torvalds help 18191da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18201da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18211da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18221da177e4SLinus Torvalds value in their defconfig file. 18231da177e4SLinus Torvalds 18241da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18251da177e4SLinus Torvalds 18261da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18271da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18281da177e4SLinus Torvalds default "0" 18291da177e4SLinus Torvalds help 1830f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1831f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1832f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1833f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1834f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1835f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18361da177e4SLinus Torvalds 18371da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18381da177e4SLinus Torvalds 18391da177e4SLinus Torvaldsconfig ZBOOT_ROM 18401da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18411da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 184210968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18431da177e4SLinus Torvalds help 18441da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18451da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18461da177e4SLinus Torvalds 1847e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1848e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 184910968131SRussell King depends on OF 1850e2a6a3aaSJohn Bonesio help 1851e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1852e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1853e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1854e2a6a3aaSJohn Bonesio 1855e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1856e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1857e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1858e2a6a3aaSJohn Bonesio 1859e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1860e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1861e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1862e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1863e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1864e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1865e2a6a3aaSJohn Bonesio to this option. 1866e2a6a3aaSJohn Bonesio 1867b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1868b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1869b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1870b90b9a38SNicolas Pitre help 1871b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1872b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1873b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1874b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1875b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1876b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1877b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1878b90b9a38SNicolas Pitre 1879d0f34a11SGenoud Richardchoice 1880d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1881d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1882d0f34a11SGenoud Richard 1883d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1884d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1885d0f34a11SGenoud Richard help 1886d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1887d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1888d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1889d0f34a11SGenoud Richard 1890d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1891d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1892d0f34a11SGenoud Richard help 1893d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1894d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1895d0f34a11SGenoud Richard 1896d0f34a11SGenoud Richardendchoice 1897d0f34a11SGenoud Richard 18981da177e4SLinus Torvaldsconfig CMDLINE 18991da177e4SLinus Torvalds string "Default kernel command string" 19001da177e4SLinus Torvalds default "" 19011da177e4SLinus Torvalds help 19021da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19031da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19041da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19051da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19061da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19071da177e4SLinus Torvalds 19084394c124SVictor Boiviechoice 19094394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19104394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1911bd51e2f5SNicolas Pitre depends on ATAGS 19124394c124SVictor Boivie 19134394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19144394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19154394c124SVictor Boivie help 19164394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19174394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19184394c124SVictor Boivie string provided in CMDLINE will be used. 19194394c124SVictor Boivie 19204394c124SVictor Boivieconfig CMDLINE_EXTEND 19214394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19224394c124SVictor Boivie help 19234394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19244394c124SVictor Boivie appended to the default kernel command string. 19254394c124SVictor Boivie 192692d2040dSAlexander Hollerconfig CMDLINE_FORCE 192792d2040dSAlexander Holler bool "Always use the default kernel command string" 192892d2040dSAlexander Holler help 192992d2040dSAlexander Holler Always use the default kernel command string, even if the boot 193092d2040dSAlexander Holler loader passes other arguments to the kernel. 193192d2040dSAlexander Holler This is useful if you cannot or don't want to change the 193292d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19334394c124SVictor Boivieendchoice 193492d2040dSAlexander Holler 19351da177e4SLinus Torvaldsconfig XIP_KERNEL 19361da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 193710968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19381da177e4SLinus Torvalds help 19391da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19401da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19411da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19421da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19431da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19441da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19451da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19461da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19471da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19481da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19491da177e4SLinus Torvalds 19501da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19511da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19521da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19531da177e4SLinus Torvalds 19541da177e4SLinus Torvalds If unsure, say N. 19551da177e4SLinus Torvalds 19561da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19571da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19581da177e4SLinus Torvalds depends on XIP_KERNEL 19591da177e4SLinus Torvalds default "0x00080000" 19601da177e4SLinus Torvalds help 19611da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19621da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19631da177e4SLinus Torvalds own flash usage. 19641da177e4SLinus Torvalds 1965ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 1966ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 1967ca8b5d97SNicolas Pitre depends on XIP_KERNEL 1968ca8b5d97SNicolas Pitre select ZLIB_INFLATE 1969ca8b5d97SNicolas Pitre help 1970ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 1971ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 1972ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 1973ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 1974ca8b5d97SNicolas Pitre slightly longer boot delay. 1975ca8b5d97SNicolas Pitre 1976c587e4a6SRichard Purdieconfig KEXEC 1977c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 197819ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 1979cb1293e2SArnd Bergmann depends on !CPU_V7M 19802965faa5SDave Young select KEXEC_CORE 1981c587e4a6SRichard Purdie help 1982c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1983c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 198401dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1985c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1986c587e4a6SRichard Purdie 1987c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1988c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1989bf220695SGeert Uytterhoeven initially work for you. 1990c587e4a6SRichard Purdie 19914cd9d6f7SRichard Purdieconfig ATAGS_PROC 19924cd9d6f7SRichard Purdie bool "Export atags in procfs" 1993bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1994b98d7291SUli Luckas default y 19954cd9d6f7SRichard Purdie help 19964cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 19974cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 19984cd9d6f7SRichard Purdie 1999cb5d39b3SMika Westerbergconfig CRASH_DUMP 2000cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2001cb5d39b3SMika Westerberg help 2002cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2003cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2004cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2005cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2006cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2007cb5d39b3SMika Westerberg memory address not used by the main kernel 2008cb5d39b3SMika Westerberg 2009cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2010cb5d39b3SMika Westerberg 2011e69edc79SEric Miaoconfig AUTO_ZRELADDR 2012e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2013e69edc79SEric Miao help 2014e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2015e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2016e69edc79SEric Miao will be determined at run-time by masking the current IP with 2017e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2018e69edc79SEric Miao from start of memory. 2019e69edc79SEric Miao 202081a0bc39SRoy Franzconfig EFI_STUB 202181a0bc39SRoy Franz bool 202281a0bc39SRoy Franz 202381a0bc39SRoy Franzconfig EFI 202481a0bc39SRoy Franz bool "UEFI runtime support" 202581a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 202681a0bc39SRoy Franz select UCS2_STRING 202781a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 202881a0bc39SRoy Franz select EFI_STUB 202981a0bc39SRoy Franz select EFI_ARMSTUB 203081a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 203181a0bc39SRoy Franz ---help--- 203281a0bc39SRoy Franz This option provides support for runtime services provided 203381a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 203481a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 203581a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 203681a0bc39SRoy Franz is only useful for kernels that may run on systems that have 203781a0bc39SRoy Franz UEFI firmware. 203881a0bc39SRoy Franz 2039bb817befSArd Biesheuvelconfig DMI 2040bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 2041bb817befSArd Biesheuvel depends on EFI 2042bb817befSArd Biesheuvel default y 2043bb817befSArd Biesheuvel help 2044bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 2045bb817befSArd Biesheuvel 2046bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 2047bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 2048bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 2049bb817befSArd Biesheuvel 2050bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 2051bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 2052bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 2053bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 2054bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 2055bb817befSArd Biesheuvel 20561da177e4SLinus Torvaldsendmenu 20571da177e4SLinus Torvalds 2058ac9d7efcSRussell Kingmenu "CPU Power Management" 20591da177e4SLinus Torvalds 20601da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20611da177e4SLinus Torvalds 2062ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2063ac9d7efcSRussell King 2064ac9d7efcSRussell Kingendmenu 2065ac9d7efcSRussell King 20661da177e4SLinus Torvaldsmenu "Floating point emulation" 20671da177e4SLinus Torvalds 20681da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20691da177e4SLinus Torvalds 20701da177e4SLinus Torvaldsconfig FPE_NWFPE 20711da177e4SLinus Torvalds bool "NWFPE math emulation" 2072593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20731da177e4SLinus Torvalds ---help--- 20741da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20751da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20761da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20771da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20781da177e4SLinus Torvalds 20791da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20801da177e4SLinus Torvalds early in the bootup. 20811da177e4SLinus Torvalds 20821da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20831da177e4SLinus Torvalds bool "Support extended precision" 2084bedf142bSLennert Buytenhek depends on FPE_NWFPE 20851da177e4SLinus Torvalds help 20861da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20871da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20881da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20891da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20901da177e4SLinus Torvalds floating point emulator without any good reason. 20911da177e4SLinus Torvalds 20921da177e4SLinus Torvalds You almost surely want to say N here. 20931da177e4SLinus Torvalds 20941da177e4SLinus Torvaldsconfig FPE_FASTFPE 20951da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2096d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 20971da177e4SLinus Torvalds ---help--- 20981da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20991da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21001da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21011da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21021da177e4SLinus Torvalds 21031da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21041da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21051da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21061da177e4SLinus Torvalds choose NWFPE. 21071da177e4SLinus Torvalds 21081da177e4SLinus Torvaldsconfig VFP 21091da177e4SLinus Torvalds bool "VFP-format floating point maths" 2110e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21111da177e4SLinus Torvalds help 21121da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21131da177e4SLinus Torvalds if your hardware includes a VFP unit. 21141da177e4SLinus Torvalds 21151da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21161da177e4SLinus Torvalds release notes and additional status information. 21171da177e4SLinus Torvalds 21181da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21191da177e4SLinus Torvalds 212025ebee02SCatalin Marinasconfig VFPv3 212125ebee02SCatalin Marinas bool 212225ebee02SCatalin Marinas depends on VFP 212325ebee02SCatalin Marinas default y if CPU_V7 212425ebee02SCatalin Marinas 2125b5872db4SCatalin Marinasconfig NEON 2126b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2127b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2128b5872db4SCatalin Marinas help 2129b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2130b5872db4SCatalin Marinas Extension. 2131b5872db4SCatalin Marinas 213273c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 213373c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2134c4a30c3bSRussell King depends on NEON && AEABI 213573c132c1SArd Biesheuvel help 213673c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 213773c132c1SArd Biesheuvel 21381da177e4SLinus Torvaldsendmenu 21391da177e4SLinus Torvalds 21401da177e4SLinus Torvaldsmenu "Power management options" 21411da177e4SLinus Torvalds 2142eceab4acSRussell Kingsource "kernel/power/Kconfig" 21431da177e4SLinus Torvalds 2144f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 214519a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2146f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2147f4cb5700SJohannes Berg def_bool y 2148f4cb5700SJohannes Berg 214915e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 21508b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 21511b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 215215e0d9e3SArnd Bergmann 2153603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2154603fb42aSSebastian Capella bool 2155603fb42aSSebastian Capella depends on MMU 2156603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2157603fb42aSSebastian Capella 21581da177e4SLinus Torvaldsendmenu 21591da177e4SLinus Torvalds 2160916f743dSKumar Galasource "drivers/firmware/Kconfig" 2161916f743dSKumar Gala 2162652ccae5SArd Biesheuvelif CRYPTO 2163652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2164652ccae5SArd Biesheuvelendif 21651da177e4SLinus Torvalds 2166749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2167