11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4e17c6d56SDavid Woodhouse select HAVE_AOUT 524056f52SRussell King select HAVE_DMA_API_DEBUG 62064c946SAdrian Bunk select HAVE_IDE 72778f620SRussell King select HAVE_MEMBLOCK 812b824fbSAlessandro Zummo select RTC_LIB 975e7153aSRalf Baechle select SYS_SUPPORTS_APM_EMULATION 10a41297a0SRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 11fe166148SWill Deacon select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 125cbad0ebSJason Wessel select HAVE_ARCH_KGDB 13856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 149edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 15606576ceSSteven Rostedt select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 1680be7a7fSRabin Vincent select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 1780be7a7fSRabin Vincent select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 180e341af8SRabin Vincent select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 191fe53268SDmitry Baryshkov select HAVE_GENERIC_DMA_COHERENT 20e7db7b42SAlbin Tonnerre select HAVE_KERNEL_GZIP 21e7db7b42SAlbin Tonnerre select HAVE_KERNEL_LZO 226e8699f7SAlbin Tonnerre select HAVE_KERNEL_LZMA 23e360adbeSPeter Zijlstra select HAVE_IRQ_WORK 247ada189fSJamie Iles select HAVE_PERF_EVENTS 257ada189fSJamie Iles select PERF_USE_VMALLOC 26e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 27e399b1a4SRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 28ed60453fSRabin Vincent select HAVE_C_RECORDMCOUNT 29e2a93eccSLennert Buytenhek select HAVE_GENERIC_HARDIRQS 30e2a93eccSLennert Buytenhek select HAVE_SPARSE_IRQ 3125a5662aSThomas Gleixner select GENERIC_IRQ_SHOW 32*1fb90263SSantosh Shilimkar select CPU_PM if (SUSPEND || CPU_IDLE) 331da177e4SLinus Torvalds help 341da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 35f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 361da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 371da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 381da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 391da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 401da177e4SLinus Torvalds 4174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 4274facffeSRussell King bool 4374facffeSRussell King 441a189b97SRussell Kingconfig HAVE_PWM 451a189b97SRussell King bool 461a189b97SRussell King 470b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 480b05da72SHans Ulli Kroll bool 490b05da72SHans Ulli Kroll 5075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 5175e7153aSRalf Baechle bool 5275e7153aSRalf Baechle 53112f38a4SRussell Kingconfig HAVE_SCHED_CLOCK 54112f38a4SRussell King bool 55112f38a4SRussell King 560a938b97SDavid Brownellconfig GENERIC_GPIO 570a938b97SDavid Brownell bool 580a938b97SDavid Brownell 595cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET 605cfc8ee0SJohn Stultz bool 615cfc8ee0SJohn Stultz default n 62746140c7SKevin Hilman 630567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS 640567a0c0SKevin Hilman bool 650567a0c0SKevin Hilman 66a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST 67a8655e83SCatalin Marinas bool 68a8655e83SCatalin Marinas depends on GENERIC_CLOCKEVENTS 695388a6b2SRussell King default y if SMP 70a8655e83SCatalin Marinas 71bf9dd360SRob Herringconfig KTIME_SCALAR 72bf9dd360SRob Herring bool 73bf9dd360SRob Herring default y 74bf9dd360SRob Herring 75bc581770SLinus Walleijconfig HAVE_TCM 76bc581770SLinus Walleij bool 77bc581770SLinus Walleij select GENERIC_ALLOCATOR 78bc581770SLinus Walleij 79e119bfffSRussell Kingconfig HAVE_PROC_CPU 80e119bfffSRussell King bool 81e119bfffSRussell King 825ea81769SAl Viroconfig NO_IOPORT 835ea81769SAl Viro bool 845ea81769SAl Viro 851da177e4SLinus Torvaldsconfig EISA 861da177e4SLinus Torvalds bool 871da177e4SLinus Torvalds ---help--- 881da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 891da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 901da177e4SLinus Torvalds 911da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 921da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 931da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 941da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 951da177e4SLinus Torvalds 961da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 971da177e4SLinus Torvalds 981da177e4SLinus Torvalds Otherwise, say N. 991da177e4SLinus Torvalds 1001da177e4SLinus Torvaldsconfig SBUS 1011da177e4SLinus Torvalds bool 1021da177e4SLinus Torvalds 1031da177e4SLinus Torvaldsconfig MCA 1041da177e4SLinus Torvalds bool 1051da177e4SLinus Torvalds help 1061da177e4SLinus Torvalds MicroChannel Architecture is found in some IBM PS/2 machines and 1071da177e4SLinus Torvalds laptops. It is a bus system similar to PCI or ISA. See 1081da177e4SLinus Torvalds <file:Documentation/mca.txt> (and especially the web page given 1091da177e4SLinus Torvalds there) before attempting to build an MCA bus kernel. 1101da177e4SLinus Torvalds 111f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 112f16fb1ecSRussell King bool 113f16fb1ecSRussell King default y 114f16fb1ecSRussell King 115f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 116f76e9154SNicolas Pitre bool 117f76e9154SNicolas Pitre depends on !SMP 118f76e9154SNicolas Pitre default y 119f76e9154SNicolas Pitre 120f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 121f16fb1ecSRussell King bool 122f16fb1ecSRussell King default y 123f16fb1ecSRussell King 1247ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1257ad1bcb2SRussell King bool 1267ad1bcb2SRussell King default y 1277ad1bcb2SRussell King 1284a2581a0SThomas Gleixnerconfig HARDIRQS_SW_RESEND 1294a2581a0SThomas Gleixner bool 1304a2581a0SThomas Gleixner default y 1314a2581a0SThomas Gleixner 1324a2581a0SThomas Gleixnerconfig GENERIC_IRQ_PROBE 1334a2581a0SThomas Gleixner bool 1344a2581a0SThomas Gleixner default y 1354a2581a0SThomas Gleixner 13695c354feSNick Pigginconfig GENERIC_LOCKBREAK 13795c354feSNick Piggin bool 13895c354feSNick Piggin default y 13995c354feSNick Piggin depends on SMP && PREEMPT 14095c354feSNick Piggin 1411da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1421da177e4SLinus Torvalds bool 1431da177e4SLinus Torvalds default y 1441da177e4SLinus Torvalds 1451da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1461da177e4SLinus Torvalds bool 1471da177e4SLinus Torvalds 148f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 149f0d1b0b3SDavid Howells bool 150f0d1b0b3SDavid Howells 151f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 152f0d1b0b3SDavid Howells bool 153f0d1b0b3SDavid Howells 15489c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 15589c52ed4SBen Dooks bool 15689c52ed4SBen Dooks help 15789c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 15889c52ed4SBen Dooks and that the relevant menu configurations are displayed for 15989c52ed4SBen Dooks it. 16089c52ed4SBen Dooks 161c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT 162c7b0aff4SKevin Hilman def_bool y 163c7b0aff4SKevin Hilman 164b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 165b89c3b16SAkinobu Mita bool 166b89c3b16SAkinobu Mita default y 167b89c3b16SAkinobu Mita 1681da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1691da177e4SLinus Torvalds bool 1701da177e4SLinus Torvalds default y 1711da177e4SLinus Torvalds 172a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 173a08b6b79Sviro@ZenIV.linux.org.uk bool 174a08b6b79Sviro@ZenIV.linux.org.uk 1755ac6da66SChristoph Lameterconfig ZONE_DMA 1765ac6da66SChristoph Lameter bool 1775ac6da66SChristoph Lameter 178ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 179ccd7ab7fSFUJITA Tomonori def_bool y 180ccd7ab7fSFUJITA Tomonori 1811da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1821da177e4SLinus Torvalds bool 1831da177e4SLinus Torvalds 1841da177e4SLinus Torvaldsconfig FIQ 1851da177e4SLinus Torvalds bool 1861da177e4SLinus Torvalds 187034d2f5aSAl Viroconfig ARCH_MTD_XIP 188034d2f5aSAl Viro bool 189034d2f5aSAl Viro 190c760fc19SHyok S. Choiconfig VECTORS_BASE 191c760fc19SHyok S. Choi hex 1926afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 193c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 194c760fc19SHyok S. Choi default 0x00000000 195c760fc19SHyok S. Choi help 196c760fc19SHyok S. Choi The base address of exception vectors. 197c760fc19SHyok S. Choi 198dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 1994eb979d4SRussell King bool "Patch physical to virtual translations at runtime" 200b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 201dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 202dc21af99SRussell King help 203111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 204111e9a5cSRussell King boot and module load time according to the position of the 205111e9a5cSRussell King kernel in system memory. 206dc21af99SRussell King 207111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 208111e9a5cSRussell King of physical memory is at a 16MB boundary, or theoretically 64K 209111e9a5cSRussell King for the MSM machine class. 210dc21af99SRussell King 211cada3c08SRussell Kingconfig ARM_PATCH_PHYS_VIRT_16BIT 212cada3c08SRussell King def_bool y 213cada3c08SRussell King depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM 214111e9a5cSRussell King help 215111e9a5cSRussell King This option extends the physical to virtual translation patching 216111e9a5cSRussell King to allow physical memory down to a theoretical minimum of 64K 217111e9a5cSRussell King boundaries. 218cada3c08SRussell King 2191da177e4SLinus Torvaldssource "init/Kconfig" 2201da177e4SLinus Torvalds 221dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 222dc52ddc0SMatt Helsley 2231da177e4SLinus Torvaldsmenu "System Type" 2241da177e4SLinus Torvalds 2253c427975SHyok S. Choiconfig MMU 2263c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2273c427975SHyok S. Choi default y 2283c427975SHyok S. Choi help 2293c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2303c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2313c427975SHyok S. Choi 232ccf50e23SRussell King# 233ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 234ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 235ccf50e23SRussell King# 2361da177e4SLinus Torvaldschoice 2371da177e4SLinus Torvalds prompt "ARM system type" 2386a0e2430SCatalin Marinas default ARCH_VERSATILE 2391da177e4SLinus Torvalds 2404af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 2414af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 2424af6fee1SDeepak Saxena select ARM_AMBA 24389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 2446d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 245aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 246c5a0adb5SRussell King select ICST 24713edd86dSRussell King select GENERIC_CLOCKEVENTS 248f4b8b319SRussell King select PLAT_VERSATILE 249c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 2504af6fee1SDeepak Saxena help 2514af6fee1SDeepak Saxena Support for ARM's Integrator platform. 2524af6fee1SDeepak Saxena 2534af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 2544af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 2554af6fee1SDeepak Saxena select ARM_AMBA 2566d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 257aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 258c5a0adb5SRussell King select ICST 259ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 260eb7fffa3SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 261f4b8b319SRussell King select PLAT_VERSATILE 2623cb5ee49SRussell King select PLAT_VERSATILE_CLCD 263e3887714SRussell King select ARM_TIMER_SP804 264b56ba8aaSColin Tuckley select GPIO_PL061 if GPIOLIB 2654af6fee1SDeepak Saxena help 2664af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 2674af6fee1SDeepak Saxena 2684af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 2694af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 2704af6fee1SDeepak Saxena select ARM_AMBA 2714af6fee1SDeepak Saxena select ARM_VIC 2726d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 273aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 274c5a0adb5SRussell King select ICST 27589df1272SKevin Hilman select GENERIC_CLOCKEVENTS 276bbeddc43SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 277f4b8b319SRussell King select PLAT_VERSATILE 2783414ba8cSRussell King select PLAT_VERSATILE_CLCD 279c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 280e3887714SRussell King select ARM_TIMER_SP804 2814af6fee1SDeepak Saxena help 2824af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 2834af6fee1SDeepak Saxena 284ceade897SRussell Kingconfig ARCH_VEXPRESS 285ceade897SRussell King bool "ARM Ltd. Versatile Express family" 286ceade897SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 287ceade897SRussell King select ARM_AMBA 288ceade897SRussell King select ARM_TIMER_SP804 2896d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 290aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 291ceade897SRussell King select GENERIC_CLOCKEVENTS 292ceade897SRussell King select HAVE_CLK 29395c34f83SNick Bowler select HAVE_PATA_PLATFORM 294ceade897SRussell King select ICST 295ceade897SRussell King select PLAT_VERSATILE 2960fb44b91SRussell King select PLAT_VERSATILE_CLCD 297ceade897SRussell King help 298ceade897SRussell King This enables support for the ARM Ltd Versatile Express boards. 299ceade897SRussell King 3008fc5ffa0SAndrew Victorconfig ARCH_AT91 3018fc5ffa0SAndrew Victor bool "Atmel AT91" 302f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 30393686ae8SDavid Brownell select HAVE_CLK 304bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 3053d51f259SJean-Christophe PLAGNIOL-VILLARD select ARM_PATCH_PHYS_VIRT if MMU 3064af6fee1SDeepak Saxena help 3072b3b3516SAndrew Victor This enables support for systems based on the Atmel AT91RM9200, 3082b3b3516SAndrew Victor AT91SAM9 and AT91CAP9 processors. 3094af6fee1SDeepak Saxena 310ccf50e23SRussell Kingconfig ARCH_BCMRING 311ccf50e23SRussell King bool "Broadcom BCMRING" 312ccf50e23SRussell King depends on MMU 313ccf50e23SRussell King select CPU_V6 314ccf50e23SRussell King select ARM_AMBA 31582d63734SRussell King select ARM_TIMER_SP804 3166d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 317ccf50e23SRussell King select GENERIC_CLOCKEVENTS 318ccf50e23SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 319ccf50e23SRussell King help 320ccf50e23SRussell King Support for Broadcom's BCMRing platform. 321ccf50e23SRussell King 3221da177e4SLinus Torvaldsconfig ARCH_CLPS711X 3234af6fee1SDeepak Saxena bool "Cirrus Logic CLPS711x/EP721x-based" 324c750815eSRussell King select CPU_ARM720T 3255cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 326f999b8bdSMartin Michlmayr help 327f999b8bdSMartin Michlmayr Support for Cirrus Logic 711x/721x based boards. 3281da177e4SLinus Torvalds 329d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX 330d94f944eSAnton Vorontsov bool "Cavium Networks CNS3XXX family" 33100d2711dSImre Kaloz select CPU_V6K 332d94f944eSAnton Vorontsov select GENERIC_CLOCKEVENTS 333d94f944eSAnton Vorontsov select ARM_GIC 3340b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 3355f32f7a0SAnton Vorontsov select PCI_DOMAINS if PCI 336d94f944eSAnton Vorontsov help 337d94f944eSAnton Vorontsov Support for Cavium Networks CNS3XXX platform. 338d94f944eSAnton Vorontsov 339788c9700SRussell Kingconfig ARCH_GEMINI 340788c9700SRussell King bool "Cortina Systems Gemini" 341788c9700SRussell King select CPU_FA526 342788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3435cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 344788c9700SRussell King help 345788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 346788c9700SRussell King 3473a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2 3483a6cb8ceSArnd Bergmann bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform" 3493a6cb8ceSArnd Bergmann select CPU_V7 3503a6cb8ceSArnd Bergmann select GENERIC_TIME 3513a6cb8ceSArnd Bergmann select NO_IOPORT 3523a6cb8ceSArnd Bergmann select GENERIC_CLOCKEVENTS 3533a6cb8ceSArnd Bergmann select CLKDEV_LOOKUP 3543a6cb8ceSArnd Bergmann select GENERIC_IRQ_CHIP 3553a6cb8ceSArnd Bergmann select USE_OF 3563a6cb8ceSArnd Bergmann select ZONE_DMA 3573a6cb8ceSArnd Bergmann help 3583a6cb8ceSArnd Bergmann Support for CSR SiRFSoC ARM Cortex A9 Platform 3593a6cb8ceSArnd Bergmann 3601da177e4SLinus Torvaldsconfig ARCH_EBSA110 3611da177e4SLinus Torvalds bool "EBSA-110" 362c750815eSRussell King select CPU_SA110 363f7e68bbfSRussell King select ISA 364c5eb2a2bSRussell King select NO_IOPORT 3655cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 3661da177e4SLinus Torvalds help 3671da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 368f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3691da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3701da177e4SLinus Torvalds parallel port. 3711da177e4SLinus Torvalds 372e7736d47SLennert Buytenhekconfig ARCH_EP93XX 373e7736d47SLennert Buytenhek bool "EP93xx-based" 374c750815eSRussell King select CPU_ARM920T 375e7736d47SLennert Buytenhek select ARM_AMBA 376e7736d47SLennert Buytenhek select ARM_VIC 3776d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 3787444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 379eb33575cSMel Gorman select ARCH_HAS_HOLES_MEMORYMODEL 3805cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 381e7736d47SLennert Buytenhek help 382e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 383e7736d47SLennert Buytenhek 3841da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3851da177e4SLinus Torvalds bool "FootBridge" 386c750815eSRussell King select CPU_SA110 3871da177e4SLinus Torvalds select FOOTBRIDGE 3884e8d7637SRussell King select GENERIC_CLOCKEVENTS 389f999b8bdSMartin Michlmayr help 390f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 391f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3921da177e4SLinus Torvalds 393788c9700SRussell Kingconfig ARCH_MXC 394788c9700SRussell King bool "Freescale MXC/iMX-based" 395788c9700SRussell King select GENERIC_CLOCKEVENTS 396788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3976d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 398234b6cedSRussell King select CLKSRC_MMIO 3998b6c44f1SShawn Guo select GENERIC_IRQ_CHIP 400c124befcSJan Weitzel select HAVE_SCHED_CLOCK 401788c9700SRussell King help 402788c9700SRussell King Support for Freescale MXC/iMX-based family of processors 403788c9700SRussell King 4041d3f33d5SShawn Guoconfig ARCH_MXS 4051d3f33d5SShawn Guo bool "Freescale MXS-based" 4061d3f33d5SShawn Guo select GENERIC_CLOCKEVENTS 4071d3f33d5SShawn Guo select ARCH_REQUIRE_GPIOLIB 408b9214b97SSascha Hauer select CLKDEV_LOOKUP 4095c61ddcfSRussell King select CLKSRC_MMIO 4101d3f33d5SShawn Guo help 4111d3f33d5SShawn Guo Support for Freescale MXS-based family of processors 4121d3f33d5SShawn Guo 4134af6fee1SDeepak Saxenaconfig ARCH_NETX 4144af6fee1SDeepak Saxena bool "Hilscher NetX based" 415234b6cedSRussell King select CLKSRC_MMIO 416c750815eSRussell King select CPU_ARM926T 4174af6fee1SDeepak Saxena select ARM_VIC 4182fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 419f999b8bdSMartin Michlmayr help 4204af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4214af6fee1SDeepak Saxena 4224af6fee1SDeepak Saxenaconfig ARCH_H720X 4234af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 424c750815eSRussell King select CPU_ARM720T 4254af6fee1SDeepak Saxena select ISA_DMA_API 4265cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4274af6fee1SDeepak Saxena help 4284af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 4294af6fee1SDeepak Saxena 4303b938be6SRussell Kingconfig ARCH_IOP13XX 4313b938be6SRussell King bool "IOP13xx-based" 4323b938be6SRussell King depends on MMU 433c750815eSRussell King select CPU_XSC3 4343b938be6SRussell King select PLAT_IOP 4353b938be6SRussell King select PCI 4363b938be6SRussell King select ARCH_SUPPORTS_MSI 4378d5796d2SLennert Buytenhek select VMSPLIT_1G 4383b938be6SRussell King help 4393b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4403b938be6SRussell King 4413f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4423f7e5815SLennert Buytenhek bool "IOP32x-based" 443a4f7e763SRussell King depends on MMU 444c750815eSRussell King select CPU_XSCALE 4457ae1f7ecSLennert Buytenhek select PLAT_IOP 446f7e68bbfSRussell King select PCI 447bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 448f999b8bdSMartin Michlmayr help 4493f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4503f7e5815SLennert Buytenhek processors. 4513f7e5815SLennert Buytenhek 4523f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4533f7e5815SLennert Buytenhek bool "IOP33x-based" 4543f7e5815SLennert Buytenhek depends on MMU 455c750815eSRussell King select CPU_XSCALE 4567ae1f7ecSLennert Buytenhek select PLAT_IOP 4573f7e5815SLennert Buytenhek select PCI 458bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 4593f7e5815SLennert Buytenhek help 4603f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4611da177e4SLinus Torvalds 4623b938be6SRussell Kingconfig ARCH_IXP23XX 4633b938be6SRussell King bool "IXP23XX-based" 464588ef769SDan Williams depends on MMU 465c750815eSRussell King select CPU_XSC3 466285f5fa7SDan Williams select PCI 4675cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 468285f5fa7SDan Williams help 4693b938be6SRussell King Support for Intel's IXP23xx (XScale) family of processors. 4701da177e4SLinus Torvalds 4711da177e4SLinus Torvaldsconfig ARCH_IXP2000 4721da177e4SLinus Torvalds bool "IXP2400/2800-based" 473a4f7e763SRussell King depends on MMU 474c750815eSRussell King select CPU_XSCALE 475f7e68bbfSRussell King select PCI 4765cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 477f999b8bdSMartin Michlmayr help 478f999b8bdSMartin Michlmayr Support for Intel's IXP2400/2800 (XScale) family of processors. 4791da177e4SLinus Torvalds 4803b938be6SRussell Kingconfig ARCH_IXP4XX 4813b938be6SRussell King bool "IXP4xx-based" 482a4f7e763SRussell King depends on MMU 483234b6cedSRussell King select CLKSRC_MMIO 484c750815eSRussell King select CPU_XSCALE 4858858e9afSMilan Svoboda select GENERIC_GPIO 4863b938be6SRussell King select GENERIC_CLOCKEVENTS 4875b0d495cSRussell King select HAVE_SCHED_CLOCK 4880b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 489485bdde7SRussell King select DMABOUNCE if PCI 490c4713074SLennert Buytenhek help 4913b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 492c4713074SLennert Buytenhek 493edabd38eSSaeed Bisharaconfig ARCH_DOVE 494edabd38eSSaeed Bishara bool "Marvell Dove" 4957b769bb3SKonstantin Porotchkin select CPU_V7 496edabd38eSSaeed Bishara select PCI 497edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 498edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 499edabd38eSSaeed Bishara select PLAT_ORION 500edabd38eSSaeed Bishara help 501edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 502edabd38eSSaeed Bishara 503651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 504651c74c7SSaeed Bishara bool "Marvell Kirkwood" 505c750815eSRussell King select CPU_FEROCEON 506651c74c7SSaeed Bishara select PCI 507a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 508651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 509651c74c7SSaeed Bishara select PLAT_ORION 510651c74c7SSaeed Bishara help 511651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 512651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 513651c74c7SSaeed Bishara 51440805949SKevin Wellsconfig ARCH_LPC32XX 51540805949SKevin Wells bool "NXP LPC32XX" 516234b6cedSRussell King select CLKSRC_MMIO 51740805949SKevin Wells select CPU_ARM926T 51840805949SKevin Wells select ARCH_REQUIRE_GPIOLIB 51940805949SKevin Wells select HAVE_IDE 52040805949SKevin Wells select ARM_AMBA 52140805949SKevin Wells select USB_ARCH_HAS_OHCI 5226d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 52340805949SKevin Wells select GENERIC_TIME 52440805949SKevin Wells select GENERIC_CLOCKEVENTS 52540805949SKevin Wells help 52640805949SKevin Wells Support for the NXP LPC32XX family of processors 52740805949SKevin Wells 528788c9700SRussell Kingconfig ARCH_MV78XX0 529788c9700SRussell King bool "Marvell MV78xx0" 530788c9700SRussell King select CPU_FEROCEON 531788c9700SRussell King select PCI 532a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 533788c9700SRussell King select GENERIC_CLOCKEVENTS 534788c9700SRussell King select PLAT_ORION 535788c9700SRussell King help 536788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 537788c9700SRussell King MV781x0, MV782x0. 538788c9700SRussell King 539788c9700SRussell Kingconfig ARCH_ORION5X 540788c9700SRussell King bool "Marvell Orion" 541788c9700SRussell King depends on MMU 542788c9700SRussell King select CPU_FEROCEON 543788c9700SRussell King select PCI 544a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 545788c9700SRussell King select GENERIC_CLOCKEVENTS 546788c9700SRussell King select PLAT_ORION 547788c9700SRussell King help 548788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 549788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 550788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 551788c9700SRussell King 552788c9700SRussell Kingconfig ARCH_MMP 5532f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 554788c9700SRussell King depends on MMU 555788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5566d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 557788c9700SRussell King select GENERIC_CLOCKEVENTS 55828bb7bc6SRussell King select HAVE_SCHED_CLOCK 559788c9700SRussell King select TICK_ONESHOT 560788c9700SRussell King select PLAT_PXA 5610bd86961SHaojian Zhuang select SPARSE_IRQ 562788c9700SRussell King help 5632f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 564788c9700SRussell King 565c53c9cf6SAndrew Victorconfig ARCH_KS8695 566c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 567c750815eSRussell King select CPU_ARM922T 56872880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 5695cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 570c53c9cf6SAndrew Victor help 571c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 572c53c9cf6SAndrew Victor System-on-Chip devices. 573c53c9cf6SAndrew Victor 574788c9700SRussell Kingconfig ARCH_W90X900 575788c9700SRussell King bool "Nuvoton W90X900 CPU" 576788c9700SRussell King select CPU_ARM926T 577c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5786d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5796fa5d5f7SRussell King select CLKSRC_MMIO 58058b5369eSwanzongshun select GENERIC_CLOCKEVENTS 581777f9bebSLennert Buytenhek help 582a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 583a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 584a8bc4eadSwanzongshun the ARM series product line, you can login the following 585a8bc4eadSwanzongshun link address to know more. 586a8bc4eadSwanzongshun 587a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 588a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 589585cf175STzachi Perelstein 590a62e9030Swanzongshunconfig ARCH_NUC93X 591a62e9030Swanzongshun bool "Nuvoton NUC93X CPU" 592a62e9030Swanzongshun select CPU_ARM926T 5936d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 594a62e9030Swanzongshun help 595a62e9030Swanzongshun Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a 596a62e9030Swanzongshun low-power and high performance MPEG-4/JPEG multimedia controller chip. 597a62e9030Swanzongshun 598c5f80065SErik Gillingconfig ARCH_TEGRA 599c5f80065SErik Gilling bool "NVIDIA Tegra" 6004073723aSRussell King select CLKDEV_LOOKUP 601234b6cedSRussell King select CLKSRC_MMIO 602c5f80065SErik Gilling select GENERIC_TIME 603c5f80065SErik Gilling select GENERIC_CLOCKEVENTS 604c5f80065SErik Gilling select GENERIC_GPIO 605c5f80065SErik Gilling select HAVE_CLK 606e3f4c0abSRussell King select HAVE_SCHED_CLOCK 6077056d423SColin Cross select ARCH_HAS_CPUFREQ 608c5f80065SErik Gilling help 609c5f80065SErik Gilling This enables support for NVIDIA Tegra based systems (Tegra APX, 610c5f80065SErik Gilling Tegra 6xx and Tegra 2 series). 611c5f80065SErik Gilling 6124af6fee1SDeepak Saxenaconfig ARCH_PNX4008 6134af6fee1SDeepak Saxena bool "Philips Nexperia PNX4008 Mobile" 614c750815eSRussell King select CPU_ARM926T 6156d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6165cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6174af6fee1SDeepak Saxena help 6184af6fee1SDeepak Saxena This enables support for Philips PNX4008 mobile platform. 6194af6fee1SDeepak Saxena 6201da177e4SLinus Torvaldsconfig ARCH_PXA 6212c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 622a4f7e763SRussell King depends on MMU 623034d2f5aSAl Viro select ARCH_MTD_XIP 62489c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 6256d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 626234b6cedSRussell King select CLKSRC_MMIO 6277444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 628981d0f39SEric Miao select GENERIC_CLOCKEVENTS 6297ce83018SRussell King select HAVE_SCHED_CLOCK 630a88264c2SRussell King select TICK_ONESHOT 631bd5ce433SEric Miao select PLAT_PXA 6326ac6b817SHaojian Zhuang select SPARSE_IRQ 6334e234cc0SEric Miao select AUTO_ZRELADDR 6348a97ae2fSEric Miao select MULTI_IRQ_HANDLER 635f999b8bdSMartin Michlmayr help 6362c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6371da177e4SLinus Torvalds 638788c9700SRussell Kingconfig ARCH_MSM 639788c9700SRussell King bool "Qualcomm MSM" 6404b536b8dSSteve Muckle select HAVE_CLK 64149cbe786SEric Miao select GENERIC_CLOCKEVENTS 642923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 643bd32344aSStephen Boyd select CLKDEV_LOOKUP 64449cbe786SEric Miao help 6454b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6464b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6474b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6484b53eb4fSDaniel Walker stack and controls some vital subsystems 6494b53eb4fSDaniel Walker (clock and power control, etc). 65049cbe786SEric Miao 651c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 6526d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 6536d72ad35SPaul Mundt select HAVE_CLK 6545e93c6b4SPaul Mundt select CLKDEV_LOOKUP 655aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6566d72ad35SPaul Mundt select GENERIC_CLOCKEVENTS 6576d72ad35SPaul Mundt select NO_IOPORT 6586d72ad35SPaul Mundt select SPARSE_IRQ 65960f1435cSMagnus Damm select MULTI_IRQ_HANDLER 660e3e01091SRafael J. Wysocki select PM_GENERIC_DOMAINS if PM 661c793c1b0SMagnus Damm help 6626d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 663c793c1b0SMagnus Damm 6641da177e4SLinus Torvaldsconfig ARCH_RPC 6651da177e4SLinus Torvalds bool "RiscPC" 6661da177e4SLinus Torvalds select ARCH_ACORN 6671da177e4SLinus Torvalds select FIQ 6681da177e4SLinus Torvalds select TIMER_ACORN 669a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 670341eb781SBen Dooks select HAVE_PATA_PLATFORM 671065909b9SRussell King select ISA_DMA_API 6725ea81769SAl Viro select NO_IOPORT 67307f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6745cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6751da177e4SLinus Torvalds help 6761da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6771da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6781da177e4SLinus Torvalds 6791da177e4SLinus Torvaldsconfig ARCH_SA1100 6801da177e4SLinus Torvalds bool "SA1100-based" 681234b6cedSRussell King select CLKSRC_MMIO 682c750815eSRussell King select CPU_SA1100 683f7e68bbfSRussell King select ISA 68405944d74SRussell King select ARCH_SPARSEMEM_ENABLE 685034d2f5aSAl Viro select ARCH_MTD_XIP 68689c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 6871937f5b9SRussell King select CPU_FREQ 6883e238be2SRussell King select GENERIC_CLOCKEVENTS 6899483a578SDavid Brownell select HAVE_CLK 6905094b92fSRussell King select HAVE_SCHED_CLOCK 6913e238be2SRussell King select TICK_ONESHOT 6927444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 693f999b8bdSMartin Michlmayr help 694f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6951da177e4SLinus Torvalds 6961da177e4SLinus Torvaldsconfig ARCH_S3C2410 69763b1f51bSBen Dooks bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450" 6980a938b97SDavid Brownell select GENERIC_GPIO 6999d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 7009483a578SDavid Brownell select HAVE_CLK 701e83626f2SThomas Abraham select CLKDEV_LOOKUP 7025cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 70320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 7041da177e4SLinus Torvalds help 7051da177e4SLinus Torvalds Samsung S3C2410X CPU based systems, such as the Simtec Electronics 7061da177e4SLinus Torvalds BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or 707f6c8965aSMartin Michlmayr the Samsung SMDK2410 development board (and derivatives). 7081da177e4SLinus Torvalds 70963b1f51bSBen Dooks Note, the S3C2416 and the S3C2450 are so close that they even share 71025985edcSLucas De Marchi the same SoC ID code. This means that there is no separate machine 71163b1f51bSBen Dooks directory (no arch/arm/mach-s3c2450) as the S3C2416 was first. 71263b1f51bSBen Dooks 713a08ab637SBen Dooksconfig ARCH_S3C64XX 714a08ab637SBen Dooks bool "Samsung S3C64XX" 71589f1fa08SBen Dooks select PLAT_SAMSUNG 71689f0ce72SBen Dooks select CPU_V6 71789f0ce72SBen Dooks select ARM_VIC 718a08ab637SBen Dooks select HAVE_CLK 719226e85f4SThomas Abraham select CLKDEV_LOOKUP 72089f0ce72SBen Dooks select NO_IOPORT 7215cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 72289c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 72389f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 72489f0ce72SBen Dooks select SAMSUNG_CLKSRC 72589f0ce72SBen Dooks select SAMSUNG_IRQ_VIC_TIMER 72689f0ce72SBen Dooks select SAMSUNG_IRQ_UART 72789f0ce72SBen Dooks select S3C_GPIO_TRACK 72889f0ce72SBen Dooks select S3C_GPIO_PULL_UPDOWN 72989f0ce72SBen Dooks select S3C_GPIO_CFG_S3C24XX 73089f0ce72SBen Dooks select S3C_GPIO_CFG_S3C64XX 73189f0ce72SBen Dooks select S3C_DEV_NAND 73289f0ce72SBen Dooks select USB_ARCH_HAS_OHCI 73389f0ce72SBen Dooks select SAMSUNG_GPIOLIB_4BIT 73420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 735c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 736a08ab637SBen Dooks help 737a08ab637SBen Dooks Samsung S3C64XX series based systems 738a08ab637SBen Dooks 73949b7a491SKukjin Kimconfig ARCH_S5P64X0 74049b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 741c4ffccddSKukjin Kim select CPU_V6 742c4ffccddSKukjin Kim select GENERIC_GPIO 743c4ffccddSKukjin Kim select HAVE_CLK 744d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7450665ccc4SChanwoo Choi select CLKSRC_MMIO 746c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 7479e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 7489e65bbf2SSangbeom Kim select HAVE_SCHED_CLOCK 74920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 750754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 751c4ffccddSKukjin Kim help 75249b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 75349b7a491SKukjin Kim SMDK6450. 754c4ffccddSKukjin Kim 755acc84707SMarek Szyprowskiconfig ARCH_S5PC100 756acc84707SMarek Szyprowski bool "Samsung S5PC100" 7575a7652f2SByungho Min select GENERIC_GPIO 7585a7652f2SByungho Min select HAVE_CLK 75929e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7605a7652f2SByungho Min select CPU_V7 761d6d502faSKukjin Kim select ARM_L1_CACHE_SHIFT_6 762925c68cdSBen Dooks select ARCH_USES_GETTIMEOFFSET 76320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 764754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 765c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 7665a7652f2SByungho Min help 767acc84707SMarek Szyprowski Samsung S5PC100 series based systems 7685a7652f2SByungho Min 769170f4e42SKukjin Kimconfig ARCH_S5PV210 770170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 771170f4e42SKukjin Kim select CPU_V7 772eecb6a84SKyungmin Park select ARCH_SPARSEMEM_ENABLE 7730f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 774170f4e42SKukjin Kim select GENERIC_GPIO 775170f4e42SKukjin Kim select HAVE_CLK 776b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 7770665ccc4SChanwoo Choi select CLKSRC_MMIO 778170f4e42SKukjin Kim select ARM_L1_CACHE_SHIFT_6 779d8144aeaSJaecheol Lee select ARCH_HAS_CPUFREQ 7809e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 7819e65bbf2SSangbeom Kim select HAVE_SCHED_CLOCK 78220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 783754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 784c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 785170f4e42SKukjin Kim help 786170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 787170f4e42SKukjin Kim 78810606aadSKukjin Kimconfig ARCH_EXYNOS4 78910606aadSKukjin Kim bool "Samsung EXYNOS4" 790cc0e72b8SChanghwan Youn select CPU_V7 791f567fa6fSKyungmin Park select ARCH_SPARSEMEM_ENABLE 7920f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 793cc0e72b8SChanghwan Youn select GENERIC_GPIO 794cc0e72b8SChanghwan Youn select HAVE_CLK 795badc4f2dSThomas Abraham select CLKDEV_LOOKUP 796b333fb16SSunyoung Kang select ARCH_HAS_CPUFREQ 797cc0e72b8SChanghwan Youn select GENERIC_CLOCKEVENTS 798754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 79920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 800c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 801cc0e72b8SChanghwan Youn help 80210606aadSKukjin Kim Samsung EXYNOS4 series based systems 803cc0e72b8SChanghwan Youn 8041da177e4SLinus Torvaldsconfig ARCH_SHARK 8051da177e4SLinus Torvalds bool "Shark" 806c750815eSRussell King select CPU_SA110 807f7e68bbfSRussell King select ISA 808f7e68bbfSRussell King select ISA_DMA 8093bca103aSNicolas Pitre select ZONE_DMA 810f7e68bbfSRussell King select PCI 8115cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 812f999b8bdSMartin Michlmayr help 813f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 814f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8151da177e4SLinus Torvalds 81683ef3338SHans J. Kochconfig ARCH_TCC_926 81783ef3338SHans J. Koch bool "Telechips TCC ARM926-based systems" 818234b6cedSRussell King select CLKSRC_MMIO 81983ef3338SHans J. Koch select CPU_ARM926T 82083ef3338SHans J. Koch select HAVE_CLK 8216d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 82283ef3338SHans J. Koch select GENERIC_CLOCKEVENTS 82383ef3338SHans J. Koch help 82483ef3338SHans J. Koch Support for Telechips TCC ARM926-based systems. 82583ef3338SHans J. Koch 826d98aac75SLinus Walleijconfig ARCH_U300 827d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 828d98aac75SLinus Walleij depends on MMU 829234b6cedSRussell King select CLKSRC_MMIO 830d98aac75SLinus Walleij select CPU_ARM926T 8315c21b7caSRussell King select HAVE_SCHED_CLOCK 832bc581770SLinus Walleij select HAVE_TCM 833d98aac75SLinus Walleij select ARM_AMBA 834d98aac75SLinus Walleij select ARM_VIC 835d98aac75SLinus Walleij select GENERIC_CLOCKEVENTS 8366d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 837aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 838d98aac75SLinus Walleij select GENERIC_GPIO 839d98aac75SLinus Walleij help 840d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 841d98aac75SLinus Walleij 842ccf50e23SRussell Kingconfig ARCH_U8500 843ccf50e23SRussell King bool "ST-Ericsson U8500 Series" 844ccf50e23SRussell King select CPU_V7 845ccf50e23SRussell King select ARM_AMBA 846ccf50e23SRussell King select GENERIC_CLOCKEVENTS 8476d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 84894bdc0e2SRabin Vincent select ARCH_REQUIRE_GPIOLIB 8497c1a70e9SMartin Persson select ARCH_HAS_CPUFREQ 850ccf50e23SRussell King help 851ccf50e23SRussell King Support for ST-Ericsson's Ux500 architecture 852ccf50e23SRussell King 853ccf50e23SRussell Kingconfig ARCH_NOMADIK 854ccf50e23SRussell King bool "STMicroelectronics Nomadik" 855ccf50e23SRussell King select ARM_AMBA 856ccf50e23SRussell King select ARM_VIC 857ccf50e23SRussell King select CPU_ARM926T 8586d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 859ccf50e23SRussell King select GENERIC_CLOCKEVENTS 860ccf50e23SRussell King select ARCH_REQUIRE_GPIOLIB 861ccf50e23SRussell King help 862ccf50e23SRussell King Support for the Nomadik platform by ST-Ericsson 863ccf50e23SRussell King 8647c6337e2SKevin Hilmanconfig ARCH_DAVINCI 8657c6337e2SKevin Hilman bool "TI DaVinci" 8667c6337e2SKevin Hilman select GENERIC_CLOCKEVENTS 867dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 8683bca103aSNicolas Pitre select ZONE_DMA 8699232fcc9SKevin Hilman select HAVE_IDE 8706d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 87120e9969bSDavid Brownell select GENERIC_ALLOCATOR 872dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 873ae88e05aSSekhar Nori select ARCH_HAS_HOLES_MEMORYMODEL 8747c6337e2SKevin Hilman help 8757c6337e2SKevin Hilman Support for TI's DaVinci platform. 8767c6337e2SKevin Hilman 8773b938be6SRussell Kingconfig ARCH_OMAP 8783b938be6SRussell King bool "TI OMAP" 8799483a578SDavid Brownell select HAVE_CLK 8807444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 88189c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 882354a183fSRussell King - ARM Linux select CLKSRC_MMIO 88306cad098SKevin Hilman select GENERIC_CLOCKEVENTS 884dc548fbbSRussell King select HAVE_SCHED_CLOCK 8859af915daSSriram select ARCH_HAS_HOLES_MEMORYMODEL 8863b938be6SRussell King help 8876e457bb0SLennert Buytenhek Support for TI's OMAP platform (OMAP1/2/3/4). 8883b938be6SRussell King 889cee37e50Sviresh kumarconfig PLAT_SPEAR 890cee37e50Sviresh kumar bool "ST SPEAr" 891cee37e50Sviresh kumar select ARM_AMBA 892cee37e50Sviresh kumar select ARCH_REQUIRE_GPIOLIB 8936d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 894d6e15d78SRussell King select CLKSRC_MMIO 895cee37e50Sviresh kumar select GENERIC_CLOCKEVENTS 896cee37e50Sviresh kumar select HAVE_CLK 897cee37e50Sviresh kumar help 898cee37e50Sviresh kumar Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 899cee37e50Sviresh kumar 90021f47fbcSAlexey Charkovconfig ARCH_VT8500 90121f47fbcSAlexey Charkov bool "VIA/WonderMedia 85xx" 90221f47fbcSAlexey Charkov select CPU_ARM926T 90321f47fbcSAlexey Charkov select GENERIC_GPIO 90421f47fbcSAlexey Charkov select ARCH_HAS_CPUFREQ 90521f47fbcSAlexey Charkov select GENERIC_CLOCKEVENTS 90621f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 90721f47fbcSAlexey Charkov select HAVE_PWM 90821f47fbcSAlexey Charkov help 90921f47fbcSAlexey Charkov Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. 91002c981c0SBinghua Duan 911b85a3ef4SJohn Linnconfig ARCH_ZYNQ 912b85a3ef4SJohn Linn bool "Xilinx Zynq ARM Cortex A9 Platform" 91302c981c0SBinghua Duan select CPU_V7 91402c981c0SBinghua Duan select GENERIC_TIME 91502c981c0SBinghua Duan select GENERIC_CLOCKEVENTS 91602c981c0SBinghua Duan select CLKDEV_LOOKUP 917b85a3ef4SJohn Linn select ARM_GIC 918b85a3ef4SJohn Linn select ARM_AMBA 919b85a3ef4SJohn Linn select ICST 92002c981c0SBinghua Duan select USE_OF 92102c981c0SBinghua Duan help 922b85a3ef4SJohn Linn Support for Xilinx Zynq ARM Cortex A9 Platform 9231da177e4SLinus Torvaldsendchoice 9241da177e4SLinus Torvalds 925ccf50e23SRussell King# 926ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 927ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 928ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 929ccf50e23SRussell King# 93095b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 93195b8f20fSRussell King 93295b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig" 93395b8f20fSRussell King 9341da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9351da177e4SLinus Torvalds 936d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 937d94f944eSAnton Vorontsov 93895b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 93995b8f20fSRussell King 94095b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 94195b8f20fSRussell King 942e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 943e7736d47SLennert Buytenhek 9441da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 9451da177e4SLinus Torvalds 94659d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 94759d3a193SPaulius Zaleckas 94895b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 94995b8f20fSRussell King 9501da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 9511da177e4SLinus Torvalds 9523f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 9533f7e5815SLennert Buytenhek 9543f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 9551da177e4SLinus Torvalds 956285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 957285f5fa7SDan Williams 9581da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 9591da177e4SLinus Torvalds 9601da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig" 9611da177e4SLinus Torvalds 962c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig" 963c4713074SLennert Buytenhek 96495b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 96595b8f20fSRussell King 96695b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 96795b8f20fSRussell King 96840805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig" 96940805949SKevin Wells 97095b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 97195b8f20fSRussell King 972794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 973794d15b2SStanislav Samsonov 97495b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig" 9751da177e4SLinus Torvalds 9761d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9771d3f33d5SShawn Guo 97895b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 97949cbe786SEric Miao 98095b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 98195b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig" 98295b8f20fSRussell King 983d91a8910SRussell Kingsource "arch/arm/mach-nuc93x/Kconfig" 984d91a8910SRussell King 985d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 986d48af15eSTony Lindgren 987d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 9881da177e4SLinus Torvalds 9891dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9901dbae815STony Lindgren 9919dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 992585cf175STzachi Perelstein 99395b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 99495b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9951da177e4SLinus Torvalds 99695b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 99795b8f20fSRussell King 99895b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 99995b8f20fSRussell King 100095b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1001edabd38eSSaeed Bishara 1002cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1003a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig" 1004c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig" 1005a21765a7SBen Dooks 1006cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig" 1007a21765a7SBen Dooks 100883ef3338SHans J. Kochsource "arch/arm/plat-tcc/Kconfig" 100983ef3338SHans J. Koch 1010a21765a7SBen Dooksif ARCH_S3C2410 10111da177e4SLinus Torvaldssource "arch/arm/mach-s3c2410/Kconfig" 1012a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig" 1013f1290a49SYauhen Kharuzhysource "arch/arm/mach-s3c2416/Kconfig" 1014a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig" 1015e4d06e39SBen Dookssource "arch/arm/mach-s3c2443/Kconfig" 1016a21765a7SBen Dooksendif 10171da177e4SLinus Torvalds 1018a08ab637SBen Dooksif ARCH_S3C64XX 1019431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1020a08ab637SBen Dooksendif 1021a08ab637SBen Dooks 102249b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1023c4ffccddSKukjin Kim 10245a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 10255a7652f2SByungho Min 1026170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1027170f4e42SKukjin Kim 102810606aadSKukjin Kimsource "arch/arm/mach-exynos4/Kconfig" 1029cc0e72b8SChanghwan Youn 1030882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10311da177e4SLinus Torvalds 1032c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1033c5f80065SErik Gilling 103495b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 10351da177e4SLinus Torvalds 103695b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 10371da177e4SLinus Torvalds 10381da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10391da177e4SLinus Torvalds 1040ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1041420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1042ceade897SRussell King 104321f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig" 104421f47fbcSAlexey Charkov 10457ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10467ec80ddfSwanzongshun 10471da177e4SLinus Torvalds# Definitions to make life easier 10481da177e4SLinus Torvaldsconfig ARCH_ACORN 10491da177e4SLinus Torvalds bool 10501da177e4SLinus Torvalds 10517ae1f7ecSLennert Buytenhekconfig PLAT_IOP 10527ae1f7ecSLennert Buytenhek bool 1053469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 105408f26b1eSRussell King select HAVE_SCHED_CLOCK 10557ae1f7ecSLennert Buytenhek 105669b02f6aSLennert Buytenhekconfig PLAT_ORION 105769b02f6aSLennert Buytenhek bool 1058bfe45e0bSRussell King select CLKSRC_MMIO 1059dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1060f06a1624SRussell King select HAVE_SCHED_CLOCK 106169b02f6aSLennert Buytenhek 1062bd5ce433SEric Miaoconfig PLAT_PXA 1063bd5ce433SEric Miao bool 1064bd5ce433SEric Miao 1065f4b8b319SRussell Kingconfig PLAT_VERSATILE 1066f4b8b319SRussell King bool 1067f4b8b319SRussell King 1068e3887714SRussell Kingconfig ARM_TIMER_SP804 1069e3887714SRussell King bool 1070bfe45e0bSRussell King select CLKSRC_MMIO 1071e3887714SRussell King 10721da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10731da177e4SLinus Torvalds 1074afe4b25eSLennert Buytenhekconfig IWMMXT 1075afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1076ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1077ef6c8445SHaojian Zhuang default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP 1078afe4b25eSLennert Buytenhek help 1079afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1080afe4b25eSLennert Buytenhek running on a CPU that supports it. 1081afe4b25eSLennert Buytenhek 10821da177e4SLinus Torvalds# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER 10831da177e4SLinus Torvaldsconfig XSCALE_PMU 10841da177e4SLinus Torvalds bool 10851da177e4SLinus Torvalds depends on CPU_XSCALE && !XSCALE_PMU_TIMER 10861da177e4SLinus Torvalds default y 10871da177e4SLinus Torvalds 10880f4f0672SJamie Ilesconfig CPU_HAS_PMU 1089e399b1a4SRussell King depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \ 10908954bb0dSWill Deacon (!ARCH_OMAP3 || OMAP3_EMU) 10910f4f0672SJamie Iles default y 10920f4f0672SJamie Iles bool 10930f4f0672SJamie Iles 109452108641Seric miaoconfig MULTI_IRQ_HANDLER 109552108641Seric miao bool 109652108641Seric miao help 109752108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 109852108641Seric miao 10993b93e7b0SHyok S. Choiif !MMU 11003b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11013b93e7b0SHyok S. Choiendif 11023b93e7b0SHyok S. Choi 11039cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11049cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1105e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11069cba3cccSCatalin Marinas help 11079cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11089cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11099cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11109cba3cccSCatalin Marinas recommended workaround. 11119cba3cccSCatalin Marinas 11127ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11137ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11147ce236fcSCatalin Marinas depends on CPU_V7 11157ce236fcSCatalin Marinas help 11167ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11177ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11187ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11197ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11207ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11217ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11227ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11237ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11247ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11257ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11267ce236fcSCatalin Marinas available in non-secure mode. 11277ce236fcSCatalin Marinas 1128855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1129855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1130855c551fSCatalin Marinas depends on CPU_V7 1131855c551fSCatalin Marinas help 1132855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1133855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1134855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1135855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1136855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1137855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1138855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1139855c551fSCatalin Marinas register may not be available in non-secure mode. 1140855c551fSCatalin Marinas 11410516e464SCatalin Marinasconfig ARM_ERRATA_460075 11420516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11430516e464SCatalin Marinas depends on CPU_V7 11440516e464SCatalin Marinas help 11450516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11460516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11470516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11480516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11490516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11500516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11510516e464SCatalin Marinas may not be available in non-secure mode. 11520516e464SCatalin Marinas 11539f05027cSWill Deaconconfig ARM_ERRATA_742230 11549f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11559f05027cSWill Deacon depends on CPU_V7 && SMP 11569f05027cSWill Deacon help 11579f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11589f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11599f05027cSWill Deacon between two write operations may not ensure the correct visibility 11609f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11619f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11629f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11639f05027cSWill Deacon the two writes. 11649f05027cSWill Deacon 1165a672e99bSWill Deaconconfig ARM_ERRATA_742231 1166a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1167a672e99bSWill Deacon depends on CPU_V7 && SMP 1168a672e99bSWill Deacon help 1169a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1170a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1171a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1172a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1173a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1174a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1175a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1176a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1177a672e99bSWill Deacon capabilities of the processor. 1178a672e99bSWill Deacon 11799e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 11809e65582aSSantosh Shilimkar bool "Clean & Invalidate maintenance operations do not invalidate clean lines" 11812839e06cSSantosh Shilimkar depends on CACHE_L2X0 11829e65582aSSantosh Shilimkar help 11839e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 11849e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 11859e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 11869e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 11879e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 11889e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 11899e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 11902839e06cSSantosh Shilimkar invalidated as a result of these operations. 1191cdf357f1SWill Deacon 1192cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1193cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1194cdf357f1SWill Deacon depends on CPU_V7 && SMP 1195cdf357f1SWill Deacon help 1196cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1197cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1198cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1199cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1200cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1201cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1202cdf357f1SWill Deacon entries regardless of the ASID. 1203475d92fcSWill Deacon 12041f0090a1SRussell Kingconfig PL310_ERRATA_727915 12051f0090a1SRussell King bool "Background Clean & Invalidate by Way operation can cause data corruption" 12061f0090a1SRussell King depends on CACHE_L2X0 12071f0090a1SRussell King help 12081f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12091f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12101f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12111f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12121f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12131f0090a1SRussell King Invalidate by Way operation. 12141f0090a1SRussell King 1215475d92fcSWill Deaconconfig ARM_ERRATA_743622 1216475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1217475d92fcSWill Deacon depends on CPU_V7 1218475d92fcSWill Deacon help 1219475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1220475d92fcSWill Deacon (r2p0..r2p2) erratum. Under very rare conditions, a faulty 1221475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1222475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1223475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1224475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1225475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1226475d92fcSWill Deacon processor. 1227475d92fcSWill Deacon 12289a27c27cSWill Deaconconfig ARM_ERRATA_751472 12299a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 12309a27c27cSWill Deacon depends on CPU_V7 && SMP 12319a27c27cSWill Deacon help 12329a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12339a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12349a27c27cSWill Deacon completion of a following broadcasted operation if the second 12359a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 12369a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 12379a27c27cSWill Deacon 1238885028e4SSrinidhi Kasagarconfig ARM_ERRATA_753970 1239885028e4SSrinidhi Kasagar bool "ARM errata: cache sync operation may be faulty" 1240885028e4SSrinidhi Kasagar depends on CACHE_PL310 1241885028e4SSrinidhi Kasagar help 1242885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1243885028e4SSrinidhi Kasagar 1244885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1245885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1246885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1247885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1248885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1249885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1250885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1251885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1252885028e4SSrinidhi Kasagar 1253fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1254fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1255fcbdc5feSWill Deacon depends on CPU_V7 1256fcbdc5feSWill Deacon help 1257fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1258fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1259fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1260fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1261fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1262fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1263fcbdc5feSWill Deacon 12645dab26afSWill Deaconconfig ARM_ERRATA_754327 12655dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 12665dab26afSWill Deacon depends on CPU_V7 && SMP 12675dab26afSWill Deacon help 12685dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 12695dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 12705dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 12715dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 12725dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 12735dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 12745dab26afSWill Deacon 1275145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1276145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1277145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1278145e10e1SCatalin Marinas help 1279145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1280145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1281145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1282145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1283145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1284145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1285145e10e1SCatalin Marinas is not affected. 1286145e10e1SCatalin Marinas 12871da177e4SLinus Torvaldsendmenu 12881da177e4SLinus Torvalds 12891da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12901da177e4SLinus Torvalds 12911da177e4SLinus Torvaldsmenu "Bus support" 12921da177e4SLinus Torvalds 12931da177e4SLinus Torvaldsconfig ARM_AMBA 12941da177e4SLinus Torvalds bool 12951da177e4SLinus Torvalds 12961da177e4SLinus Torvaldsconfig ISA 12971da177e4SLinus Torvalds bool 12981da177e4SLinus Torvalds help 12991da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 13001da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 13011da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 13021da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 13031da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 13041da177e4SLinus Torvalds 1305065909b9SRussell King# Select ISA DMA controller support 13061da177e4SLinus Torvaldsconfig ISA_DMA 13071da177e4SLinus Torvalds bool 1308065909b9SRussell King select ISA_DMA_API 13091da177e4SLinus Torvalds 1310065909b9SRussell King# Select ISA DMA interface 13115cae841bSAl Viroconfig ISA_DMA_API 13125cae841bSAl Viro bool 13135cae841bSAl Viro 13141da177e4SLinus Torvaldsconfig PCI 13150b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 13161da177e4SLinus Torvalds help 13171da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 13181da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 13191da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 13201da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 13211da177e4SLinus Torvalds 132252882173SAnton Vorontsovconfig PCI_DOMAINS 132352882173SAnton Vorontsov bool 132452882173SAnton Vorontsov depends on PCI 132552882173SAnton Vorontsov 1326b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1327b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1328b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1329b080ac8aSMarcelo Roberto Jimenez help 1330b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1331b080ac8aSMarcelo Roberto Jimenez 133236e23590SMatthew Wilcoxconfig PCI_SYSCALL 133336e23590SMatthew Wilcox def_bool PCI 133436e23590SMatthew Wilcox 13351da177e4SLinus Torvalds# Select the host bridge type 13361da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 13371da177e4SLinus Torvalds bool 13381da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 13391da177e4SLinus Torvalds default y 13401da177e4SLinus Torvalds 1341a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1342a0113a99SMike Rapoport bool 1343a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1344a0113a99SMike Rapoport default y 1345a0113a99SMike Rapoport select DMABOUNCE 1346a0113a99SMike Rapoport 13471da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13481da177e4SLinus Torvalds 13491da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13501da177e4SLinus Torvalds 13511da177e4SLinus Torvaldsendmenu 13521da177e4SLinus Torvalds 13531da177e4SLinus Torvaldsmenu "Kernel Features" 13541da177e4SLinus Torvalds 13550567a0c0SKevin Hilmansource "kernel/time/Kconfig" 13560567a0c0SKevin Hilman 13571da177e4SLinus Torvaldsconfig SMP 1358bb2d8130SRussell King bool "Symmetric Multi-Processing" 1359fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1360bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 1361971acb9bSRussell King depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \ 1362971acb9bSRussell King MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \ 136310606aadSKukjin Kim ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \ 1364e9d728f5SPaul Mundt ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE 1365f6dd9fa5SJens Axboe select USE_GENERIC_SMP_HELPERS 136689c3dedfSDaniel Walker select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 13671da177e4SLinus Torvalds help 13681da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13691da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 13701da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 13711da177e4SLinus Torvalds 13721da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 13731da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13741da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 13751da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 13761da177e4SLinus Torvalds run faster if you say N here. 13771da177e4SLinus Torvalds 137803502faaSAdrian Bunk See also <file:Documentation/i386/IO-APIC.txt>, 13791da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 138050a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13811da177e4SLinus Torvalds 13821da177e4SLinus Torvalds If you don't know what to do here, say N. 13831da177e4SLinus Torvalds 1384f00ec48fSRussell Kingconfig SMP_ON_UP 1385f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1386f00ec48fSRussell King depends on EXPERIMENTAL 13874d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1388f00ec48fSRussell King default y 1389f00ec48fSRussell King help 1390f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1391f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1392f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1393f00ec48fSRussell King savings. 1394f00ec48fSRussell King 1395f00ec48fSRussell King If you don't know what to do here, say Y. 1396f00ec48fSRussell King 1397a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1398a8cbcd92SRussell King bool 1399a8cbcd92SRussell King help 1400a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1401a8cbcd92SRussell King 1402f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1403f32f4ce2SRussell King bool 1404f32f4ce2SRussell King depends on SMP 140515095bb0SRussell King select TICK_ONESHOT 1406f32f4ce2SRussell King help 1407f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1408f32f4ce2SRussell King 14098d5796d2SLennert Buytenhekchoice 14108d5796d2SLennert Buytenhek prompt "Memory split" 14118d5796d2SLennert Buytenhek default VMSPLIT_3G 14128d5796d2SLennert Buytenhek help 14138d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14148d5796d2SLennert Buytenhek 14158d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14168d5796d2SLennert Buytenhek option alone! 14178d5796d2SLennert Buytenhek 14188d5796d2SLennert Buytenhek config VMSPLIT_3G 14198d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 14208d5796d2SLennert Buytenhek config VMSPLIT_2G 14218d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14228d5796d2SLennert Buytenhek config VMSPLIT_1G 14238d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14248d5796d2SLennert Buytenhekendchoice 14258d5796d2SLennert Buytenhek 14268d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14278d5796d2SLennert Buytenhek hex 14288d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14298d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 14308d5796d2SLennert Buytenhek default 0xC0000000 14318d5796d2SLennert Buytenhek 14321da177e4SLinus Torvaldsconfig NR_CPUS 14331da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14341da177e4SLinus Torvalds range 2 32 14351da177e4SLinus Torvalds depends on SMP 14361da177e4SLinus Torvalds default "4" 14371da177e4SLinus Torvalds 1438a054a811SRussell Kingconfig HOTPLUG_CPU 1439a054a811SRussell King bool "Support for hot-pluggable CPUs (EXPERIMENTAL)" 1440a054a811SRussell King depends on SMP && HOTPLUG && EXPERIMENTAL 1441a054a811SRussell King help 1442a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1443a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1444a054a811SRussell King 144537ee16aeSRussell Kingconfig LOCAL_TIMERS 144637ee16aeSRussell King bool "Use local timer interrupts" 1447971acb9bSRussell King depends on SMP 144837ee16aeSRussell King default y 144930d8beadSChanghwan Youn select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 145037ee16aeSRussell King help 145137ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 145237ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 145337ee16aeSRussell King accounting to be spread across the timer interval, preventing a 145437ee16aeSRussell King "thundering herd" at every timer tick. 145537ee16aeSRussell King 1456d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 14571da177e4SLinus Torvalds 1458f8065813SRussell Kingconfig HZ 1459f8065813SRussell King int 146049b7a491SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \ 1461a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 1462bfe65704SRussell King default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER 14635248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 14645da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1465f8065813SRussell King default 100 1466f8065813SRussell King 146716c79651SCatalin Marinasconfig THUMB2_KERNEL 14684a50bfe3SRussell King bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)" 1469e399b1a4SRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL 147016c79651SCatalin Marinas select AEABI 147116c79651SCatalin Marinas select ARM_ASM_UNIFIED 147216c79651SCatalin Marinas help 147316c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 147416c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 147516c79651SCatalin Marinas ARM-Thumb syntax is needed. 147616c79651SCatalin Marinas 147716c79651SCatalin Marinas If unsure, say N. 147816c79651SCatalin Marinas 14796f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 14806f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 14816f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 14826f685c5cSDave Martin default y 14836f685c5cSDave Martin help 14846f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 14856f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 14866f685c5cSDave Martin branch instructions. 14876f685c5cSDave Martin 14886f685c5cSDave Martin This is a problem, because there's no guarantee the final 14896f685c5cSDave Martin destination of the symbol, or any candidate locations for a 14906f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 14916f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 14926f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 14936f685c5cSDave Martin support. 14946f685c5cSDave Martin 14956f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 14966f685c5cSDave Martin relocation" error when loading some modules. 14976f685c5cSDave Martin 14986f685c5cSDave Martin Until fixed tools are available, passing 14996f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15006f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15016f685c5cSDave Martin stack usage in some cases. 15026f685c5cSDave Martin 15036f685c5cSDave Martin The problem is described in more detail at: 15046f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15056f685c5cSDave Martin 15066f685c5cSDave Martin Only Thumb-2 kernels are affected. 15076f685c5cSDave Martin 15086f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15096f685c5cSDave Martin 15100becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 15110becb088SCatalin Marinas bool 15120becb088SCatalin Marinas 1513704bdda0SNicolas Pitreconfig AEABI 1514704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1515704bdda0SNicolas Pitre help 1516704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1517704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1518704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1519704bdda0SNicolas Pitre 1520704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1521704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1522704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1523704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1524704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1525704bdda0SNicolas Pitre 1526704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1527704bdda0SNicolas Pitre 15286c90c872SNicolas Pitreconfig OABI_COMPAT 1529a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 15309bc433a1SDave Martin depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL 15316c90c872SNicolas Pitre default y 15326c90c872SNicolas Pitre help 15336c90c872SNicolas Pitre This option preserves the old syscall interface along with the 15346c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 15356c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 15366c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 15376c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 15386c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 15396c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 15406c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 15416c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 15426c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 15436c90c872SNicolas Pitre at all). If in doubt say Y. 15446c90c872SNicolas Pitre 1545eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1546e80d6a24SMel Gorman bool 1547e80d6a24SMel Gorman 154805944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 154905944d74SRussell King bool 155005944d74SRussell King 155107a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 155207a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 155307a2f737SRussell King 155405944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1555be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1556c80d79d7SYasunori Goto 15577b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 15587b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 15597b7bf499SWill Deacon 1560053a96caSNicolas Pitreconfig HIGHMEM 1561e8db89a2SRussell King bool "High Memory Support" 1562e8db89a2SRussell King depends on MMU 1563053a96caSNicolas Pitre help 1564053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1565053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1566053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1567053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1568053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1569053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1570053a96caSNicolas Pitre 1571053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1572053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1573053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1574053a96caSNicolas Pitre 1575053a96caSNicolas Pitre If unsure, say n. 1576053a96caSNicolas Pitre 157765cec8e3SRussell Kingconfig HIGHPTE 157865cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 157965cec8e3SRussell King depends on HIGHMEM 158065cec8e3SRussell King 15811b8873a0SJamie Ilesconfig HW_PERF_EVENTS 15821b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1583fe166148SWill Deacon depends on PERF_EVENTS && CPU_HAS_PMU 15841b8873a0SJamie Iles default y 15851b8873a0SJamie Iles help 15861b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 15871b8873a0SJamie Iles disabled, perf events will use software events only. 15881b8873a0SJamie Iles 15893f22ab27SDave Hansensource "mm/Kconfig" 15903f22ab27SDave Hansen 1591c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1592c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1593c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1594c1b2d970SMagnus Damm default "9" if SA1111 1595c1b2d970SMagnus Damm default "11" 1596c1b2d970SMagnus Damm help 1597c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1598c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1599c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1600c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1601c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1602c1b2d970SMagnus Damm increase this value. 1603c1b2d970SMagnus Damm 1604c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1605c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1606c1b2d970SMagnus Damm 16071da177e4SLinus Torvaldsconfig LEDS 16081da177e4SLinus Torvalds bool "Timer and CPU usage LEDs" 1609e055d5bfSAdrian Bunk depends on ARCH_CDB89712 || ARCH_EBSA110 || \ 16108c8fdbc9SSascha Hauer ARCH_EBSA285 || ARCH_INTEGRATOR || \ 16111da177e4SLinus Torvalds ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \ 16121da177e4SLinus Torvalds ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \ 161373a59c1cSSAN People ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \ 161425329671SJürgen Schindele ARCH_AT91 || ARCH_DAVINCI || \ 1615ff3042fbSColin Tuckley ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW 16161da177e4SLinus Torvalds help 16171da177e4SLinus Torvalds If you say Y here, the LEDs on your machine will be used 16181da177e4SLinus Torvalds to provide useful information about your current system status. 16191da177e4SLinus Torvalds 16201da177e4SLinus Torvalds If you are compiling a kernel for a NetWinder or EBSA-285, you will 16211da177e4SLinus Torvalds be able to select which LEDs are active using the options below. If 16221da177e4SLinus Torvalds you are compiling a kernel for the EBSA-110 or the LART however, the 16231da177e4SLinus Torvalds red LED will simply flash regularly to indicate that the system is 16241da177e4SLinus Torvalds still functional. It is safe to say Y here if you have a CATS 16251da177e4SLinus Torvalds system, but the driver will do nothing. 16261da177e4SLinus Torvalds 16271da177e4SLinus Torvaldsconfig LEDS_TIMER 16281da177e4SLinus Torvalds bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \ 1629eebdf7d7SDavid Brownell OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1630eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 16311da177e4SLinus Torvalds depends on LEDS 16320567a0c0SKevin Hilman depends on !GENERIC_CLOCKEVENTS 16331da177e4SLinus Torvalds default y if ARCH_EBSA110 16341da177e4SLinus Torvalds help 16351da177e4SLinus Torvalds If you say Y here, one of the system LEDs (the green one on the 16361da177e4SLinus Torvalds NetWinder, the amber one on the EBSA285, or the red one on the LART) 16371da177e4SLinus Torvalds will flash regularly to indicate that the system is still 16381da177e4SLinus Torvalds operational. This is mainly useful to kernel hackers who are 16391da177e4SLinus Torvalds debugging unstable kernels. 16401da177e4SLinus Torvalds 16411da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 16421da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 16431da177e4SLinus Torvalds will overrule the CPU usage LED. 16441da177e4SLinus Torvalds 16451da177e4SLinus Torvaldsconfig LEDS_CPU 16461da177e4SLinus Torvalds bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \ 1647eebdf7d7SDavid Brownell !ARCH_OMAP) \ 1648eebdf7d7SDavid Brownell || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1649eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 16501da177e4SLinus Torvalds depends on LEDS 16511da177e4SLinus Torvalds help 16521da177e4SLinus Torvalds If you say Y here, the red LED will be used to give a good real 16531da177e4SLinus Torvalds time indication of CPU usage, by lighting whenever the idle task 16541da177e4SLinus Torvalds is not currently executing. 16551da177e4SLinus Torvalds 16561da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 16571da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 16581da177e4SLinus Torvalds will overrule the CPU usage LED. 16591da177e4SLinus Torvalds 16601da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 16611da177e4SLinus Torvalds bool 1662f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 16631da177e4SLinus Torvalds default y if !ARCH_EBSA110 1664e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 16651da177e4SLinus Torvalds help 16661da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 16671da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 16681da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 16691da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 16701da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 16711da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 16721da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 16731da177e4SLinus Torvalds 167439ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 167539ec58f3SLennert Buytenhek bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)" 167639ec58f3SLennert Buytenhek depends on MMU && EXPERIMENTAL 167739ec58f3SLennert Buytenhek default y if CPU_FEROCEON 167839ec58f3SLennert Buytenhek help 167939ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 168039ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 168139ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 168239ec58f3SLennert Buytenhek 168339ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 168439ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 168539ec58f3SLennert Buytenhek such copy operations with large buffers. 168639ec58f3SLennert Buytenhek 168739ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 168839ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 168939ec58f3SLennert Buytenhek 169070c70d97SNicolas Pitreconfig SECCOMP 169170c70d97SNicolas Pitre bool 169270c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 169370c70d97SNicolas Pitre ---help--- 169470c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 169570c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 169670c70d97SNicolas Pitre execution. By using pipes or other transports made available to 169770c70d97SNicolas Pitre the process as file descriptors supporting the read/write 169870c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 169970c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 170070c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 170170c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 170270c70d97SNicolas Pitre defined by each seccomp mode. 170370c70d97SNicolas Pitre 1704c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1705c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 17064a50bfe3SRussell King depends on EXPERIMENTAL 1707c743f380SNicolas Pitre help 1708c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1709c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1710c743f380SNicolas Pitre the stack just before the return address, and validates 1711c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1712c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1713c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1714c743f380SNicolas Pitre neutralized via a kernel panic. 1715c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1716c743f380SNicolas Pitre 171773a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT 171873a65b3fSUwe Kleine-König bool "Provide old way to pass kernel parameters" 171973a65b3fSUwe Kleine-König help 172073a65b3fSUwe Kleine-König This was deprecated in 2001 and announced to live on for 5 years. 172173a65b3fSUwe Kleine-König Some old boot loaders still use this way. 172273a65b3fSUwe Kleine-König 17231da177e4SLinus Torvaldsendmenu 17241da177e4SLinus Torvalds 17251da177e4SLinus Torvaldsmenu "Boot options" 17261da177e4SLinus Torvalds 17279eb8f674SGrant Likelyconfig USE_OF 17289eb8f674SGrant Likely bool "Flattened Device Tree support" 17299eb8f674SGrant Likely select OF 17309eb8f674SGrant Likely select OF_EARLY_FLATTREE 173108a543adSGrant Likely select IRQ_DOMAIN 17329eb8f674SGrant Likely help 17339eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 17349eb8f674SGrant Likely 17351da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 17361da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 17371da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 17381da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 17391da177e4SLinus Torvalds default "0" 17401da177e4SLinus Torvalds help 17411da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 17421da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 17431da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 17441da177e4SLinus Torvalds value in their defconfig file. 17451da177e4SLinus Torvalds 17461da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 17471da177e4SLinus Torvalds 17481da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 17491da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 17501da177e4SLinus Torvalds default "0" 17511da177e4SLinus Torvalds help 1752f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1753f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1754f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1755f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1756f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1757f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 17581da177e4SLinus Torvalds 17591da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 17601da177e4SLinus Torvalds 17611da177e4SLinus Torvaldsconfig ZBOOT_ROM 17621da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 17631da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 17641da177e4SLinus Torvalds help 17651da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 17661da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 17671da177e4SLinus Torvalds 1768090ab3ffSSimon Hormanchoice 1769090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1770090ab3ffSSimon Horman depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL 1771090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1772090ab3ffSSimon Horman help 1773090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 1774090ab3ffSSimon Horman With this enabled it is possible to write the the ROM-able zImage 1775090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1776090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 1777090ab3ffSSimon Horman the first part of the the ROM-able zImage which in turn loads the 1778090ab3ffSSimon Horman rest the kernel image to RAM. 1779090ab3ffSSimon Horman 1780090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1781090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1782090ab3ffSSimon Horman help 1783090ab3ffSSimon Horman Do not load image from SD or MMC 1784090ab3ffSSimon Horman 1785f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1786f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1787f45b1149SSimon Horman help 1788090ab3ffSSimon Horman Load image from MMCIF hardware block. 1789090ab3ffSSimon Horman 1790090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1791090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1792090ab3ffSSimon Horman help 1793090ab3ffSSimon Horman Load image from SDHI hardware block 1794090ab3ffSSimon Horman 1795090ab3ffSSimon Hormanendchoice 1796f45b1149SSimon Horman 17971da177e4SLinus Torvaldsconfig CMDLINE 17981da177e4SLinus Torvalds string "Default kernel command string" 17991da177e4SLinus Torvalds default "" 18001da177e4SLinus Torvalds help 18011da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 18021da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 18031da177e4SLinus Torvalds architectures, you should supply some command-line options at build 18041da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 18051da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 18061da177e4SLinus Torvalds 18074394c124SVictor Boiviechoice 18084394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 18094394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 18104394c124SVictor Boivie 18114394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 18124394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 18134394c124SVictor Boivie help 18144394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 18154394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 18164394c124SVictor Boivie string provided in CMDLINE will be used. 18174394c124SVictor Boivie 18184394c124SVictor Boivieconfig CMDLINE_EXTEND 18194394c124SVictor Boivie bool "Extend bootloader kernel arguments" 18204394c124SVictor Boivie help 18214394c124SVictor Boivie The command-line arguments provided by the boot loader will be 18224394c124SVictor Boivie appended to the default kernel command string. 18234394c124SVictor Boivie 182492d2040dSAlexander Hollerconfig CMDLINE_FORCE 182592d2040dSAlexander Holler bool "Always use the default kernel command string" 182692d2040dSAlexander Holler help 182792d2040dSAlexander Holler Always use the default kernel command string, even if the boot 182892d2040dSAlexander Holler loader passes other arguments to the kernel. 182992d2040dSAlexander Holler This is useful if you cannot or don't want to change the 183092d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 18314394c124SVictor Boivieendchoice 183292d2040dSAlexander Holler 18331da177e4SLinus Torvaldsconfig XIP_KERNEL 18341da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 18351da177e4SLinus Torvalds depends on !ZBOOT_ROM 18361da177e4SLinus Torvalds help 18371da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 18381da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 18391da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 18401da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 18411da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 18421da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 18431da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 18441da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 18451da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 18461da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 18471da177e4SLinus Torvalds 18481da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 18491da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 18501da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 18511da177e4SLinus Torvalds 18521da177e4SLinus Torvalds If unsure, say N. 18531da177e4SLinus Torvalds 18541da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 18551da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 18561da177e4SLinus Torvalds depends on XIP_KERNEL 18571da177e4SLinus Torvalds default "0x00080000" 18581da177e4SLinus Torvalds help 18591da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 18601da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 18611da177e4SLinus Torvalds own flash usage. 18621da177e4SLinus Torvalds 1863c587e4a6SRichard Purdieconfig KEXEC 1864c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 1865c587e4a6SRichard Purdie depends on EXPERIMENTAL 1866c587e4a6SRichard Purdie help 1867c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1868c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 186901dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1870c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1871c587e4a6SRichard Purdie 1872c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1873c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1874c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 1875c587e4a6SRichard Purdie support. 1876c587e4a6SRichard Purdie 18774cd9d6f7SRichard Purdieconfig ATAGS_PROC 18784cd9d6f7SRichard Purdie bool "Export atags in procfs" 1879b98d7291SUli Luckas depends on KEXEC 1880b98d7291SUli Luckas default y 18814cd9d6f7SRichard Purdie help 18824cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 18834cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 18844cd9d6f7SRichard Purdie 1885cb5d39b3SMika Westerbergconfig CRASH_DUMP 1886cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 1887cb5d39b3SMika Westerberg depends on EXPERIMENTAL 1888cb5d39b3SMika Westerberg help 1889cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 1890cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 1891cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 1892cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 1893cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 1894cb5d39b3SMika Westerberg memory address not used by the main kernel 1895cb5d39b3SMika Westerberg 1896cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 1897cb5d39b3SMika Westerberg 1898e69edc79SEric Miaoconfig AUTO_ZRELADDR 1899e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 1900e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 1901e69edc79SEric Miao help 1902e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 1903e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 1904e69edc79SEric Miao will be determined at run-time by masking the current IP with 1905e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 1906e69edc79SEric Miao from start of memory. 1907e69edc79SEric Miao 19081da177e4SLinus Torvaldsendmenu 19091da177e4SLinus Torvalds 1910ac9d7efcSRussell Kingmenu "CPU Power Management" 19111da177e4SLinus Torvalds 191289c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 19131da177e4SLinus Torvalds 19141da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 19151da177e4SLinus Torvalds 191664f102b6SYong Shenconfig CPU_FREQ_IMX 191764f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 191864f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 191964f102b6SYong Shen help 192064f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 192164f102b6SYong Shen 19221da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 19231da177e4SLinus Torvalds bool 19241da177e4SLinus Torvalds 19251da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 19261da177e4SLinus Torvalds bool 19271da177e4SLinus Torvalds 19281da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 19291da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 19301da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 19311da177e4SLinus Torvalds default y 19321da177e4SLinus Torvalds help 19331da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 19341da177e4SLinus Torvalds 19351da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 19361da177e4SLinus Torvalds 19371da177e4SLinus Torvalds If in doubt, say Y. 19381da177e4SLinus Torvalds 19399e2697ffSRussell Kingconfig CPU_FREQ_PXA 19409e2697ffSRussell King bool 19419e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 19429e2697ffSRussell King default y 19439e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 19449e2697ffSRussell King 19459d56c02aSBen Dooksconfig CPU_FREQ_S3C 19469d56c02aSBen Dooks bool 19479d56c02aSBen Dooks help 19489d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 19499d56c02aSBen Dooks 19509d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 19514a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 19529d56c02aSBen Dooks depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL 19539d56c02aSBen Dooks select CPU_FREQ_S3C 19549d56c02aSBen Dooks help 19559d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 19569d56c02aSBen Dooks of CPUs. 19579d56c02aSBen Dooks 19589d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 19599d56c02aSBen Dooks 19609d56c02aSBen Dooks If in doubt, say N. 19619d56c02aSBen Dooks 19629d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 19634a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 19649d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX && EXPERIMENTAL 19659d56c02aSBen Dooks help 19669d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 19679d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 19689d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 19699d56c02aSBen Dooks 19709d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 19719d56c02aSBen Dooks be built which may increase the size of the kernel image. 19729d56c02aSBen Dooks 19739d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 19749d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 19759d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 19769d56c02aSBen Dooks help 19779d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 19789d56c02aSBen Dooks 19799d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 19809d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 19819d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 19829d56c02aSBen Dooks help 19839d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 19849d56c02aSBen Dooks 1985e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 1986e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 1987e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 1988e6d197a6SBen Dooks help 1989e6d197a6SBen Dooks Export status information via debugfs. 1990e6d197a6SBen Dooks 19911da177e4SLinus Torvaldsendif 19921da177e4SLinus Torvalds 1993ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 1994ac9d7efcSRussell King 1995ac9d7efcSRussell Kingendmenu 1996ac9d7efcSRussell King 19971da177e4SLinus Torvaldsmenu "Floating point emulation" 19981da177e4SLinus Torvalds 19991da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20001da177e4SLinus Torvalds 20011da177e4SLinus Torvaldsconfig FPE_NWFPE 20021da177e4SLinus Torvalds bool "NWFPE math emulation" 2003593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20041da177e4SLinus Torvalds ---help--- 20051da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20061da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20071da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20081da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20091da177e4SLinus Torvalds 20101da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20111da177e4SLinus Torvalds early in the bootup. 20121da177e4SLinus Torvalds 20131da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20141da177e4SLinus Torvalds bool "Support extended precision" 2015bedf142bSLennert Buytenhek depends on FPE_NWFPE 20161da177e4SLinus Torvalds help 20171da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20181da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20191da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20201da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20211da177e4SLinus Torvalds floating point emulator without any good reason. 20221da177e4SLinus Torvalds 20231da177e4SLinus Torvalds You almost surely want to say N here. 20241da177e4SLinus Torvalds 20251da177e4SLinus Torvaldsconfig FPE_FASTFPE 20261da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 20278993a44cSNicolas Pitre depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL 20281da177e4SLinus Torvalds ---help--- 20291da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20301da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20311da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20321da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20331da177e4SLinus Torvalds 20341da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20351da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20361da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20371da177e4SLinus Torvalds choose NWFPE. 20381da177e4SLinus Torvalds 20391da177e4SLinus Torvaldsconfig VFP 20401da177e4SLinus Torvalds bool "VFP-format floating point maths" 2041e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 20421da177e4SLinus Torvalds help 20431da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 20441da177e4SLinus Torvalds if your hardware includes a VFP unit. 20451da177e4SLinus Torvalds 20461da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 20471da177e4SLinus Torvalds release notes and additional status information. 20481da177e4SLinus Torvalds 20491da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 20501da177e4SLinus Torvalds 205125ebee02SCatalin Marinasconfig VFPv3 205225ebee02SCatalin Marinas bool 205325ebee02SCatalin Marinas depends on VFP 205425ebee02SCatalin Marinas default y if CPU_V7 205525ebee02SCatalin Marinas 2056b5872db4SCatalin Marinasconfig NEON 2057b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2058b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2059b5872db4SCatalin Marinas help 2060b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2061b5872db4SCatalin Marinas Extension. 2062b5872db4SCatalin Marinas 20631da177e4SLinus Torvaldsendmenu 20641da177e4SLinus Torvalds 20651da177e4SLinus Torvaldsmenu "Userspace binary formats" 20661da177e4SLinus Torvalds 20671da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 20681da177e4SLinus Torvalds 20691da177e4SLinus Torvaldsconfig ARTHUR 20701da177e4SLinus Torvalds tristate "RISC OS personality" 2071704bdda0SNicolas Pitre depends on !AEABI 20721da177e4SLinus Torvalds help 20731da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 20741da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 20751da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 20761da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 20771da177e4SLinus Torvalds will be called arthur). 20781da177e4SLinus Torvalds 20791da177e4SLinus Torvaldsendmenu 20801da177e4SLinus Torvalds 20811da177e4SLinus Torvaldsmenu "Power management options" 20821da177e4SLinus Torvalds 2083eceab4acSRussell Kingsource "kernel/power/Kconfig" 20841da177e4SLinus Torvalds 2085f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 2086586893ebSRussell King depends on !ARCH_S5P64X0 && !ARCH_S5PC100 20876a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 20886a786182SRussell King CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE 2089f4cb5700SJohannes Berg def_bool y 2090f4cb5700SJohannes Berg 20911da177e4SLinus Torvaldsendmenu 20921da177e4SLinus Torvalds 2093d5950b43SSam Ravnborgsource "net/Kconfig" 2094d5950b43SSam Ravnborg 2095ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 20961da177e4SLinus Torvalds 20971da177e4SLinus Torvaldssource "fs/Kconfig" 20981da177e4SLinus Torvalds 20991da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21001da177e4SLinus Torvalds 21011da177e4SLinus Torvaldssource "security/Kconfig" 21021da177e4SLinus Torvalds 21031da177e4SLinus Torvaldssource "crypto/Kconfig" 21041da177e4SLinus Torvalds 21051da177e4SLinus Torvaldssource "lib/Kconfig" 2106