11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 9d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 104badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 11017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 120cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 13b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 14ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 15171b3f0dSRussell King select CLONE_BACKWARDS 16b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 17dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 1836d0fd21SLaura Abbott select GENERIC_ALLOCATOR 194477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 20b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 21171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 22b1b3f49cSRussell King select GENERIC_IRQ_PROBE 23b1b3f49cSRussell King select GENERIC_IRQ_SHOW 24b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2538ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 26b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 27b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 28b1b3f49cSRussell King select GENERIC_STRNLEN_USER 29a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 30b1b3f49cSRussell King select HARDIRQS_SW_RESEND 317a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 320b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 3309f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 345cbad0ebSJason Wessel select HAVE_ARCH_KGDB 3591702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 360693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 37b1b3f49cSRussell King select HAVE_BPF_JIT 3851aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 39171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 40b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 41b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 42b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 43b1b3f49cSRussell King select HAVE_DMA_ATTRS 44b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 45b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 46dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 47b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 48b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 49b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 50b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 51b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 52b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 5387c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 54b1b3f49cSRussell King select HAVE_KERNEL_GZIP 55f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 56b1b3f49cSRussell King select HAVE_KERNEL_LZMA 57b1b3f49cSRussell King select HAVE_KERNEL_LZO 58b1b3f49cSRussell King select HAVE_KERNEL_XZ 59856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 609edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 61b1b3f49cSRussell King select HAVE_MEMBLOCK 62171b3f0dSRussell King select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 63b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 640dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 657ada189fSJamie Iles select HAVE_PERF_EVENTS 6649863894SWill Deacon select HAVE_PERF_REGS 6749863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 68a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 69e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 70b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 71af1839ebSCatalin Marinas select HAVE_UID16 7231c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 73da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 74171b3f0dSRussell King select MODULES_USE_ELF_REL 7584f452b1SSantosh Shilimkar select NO_BOOTMEM 76171b3f0dSRussell King select OLD_SIGACTION 77171b3f0dSRussell King select OLD_SIGSUSPEND3 78b1b3f49cSRussell King select PERF_USE_VMALLOC 79b1b3f49cSRussell King select RTC_LIB 80b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 81171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 82171b3f0dSRussell King # according to that. Thanks. 831da177e4SLinus Torvalds help 841da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 85f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 861da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 871da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 881da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 891da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 901da177e4SLinus Torvalds 9174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 92308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 9374facffeSRussell King bool 9474facffeSRussell King 954ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 964ce63fcdSMarek Szyprowski bool 974ce63fcdSMarek Szyprowski 984ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 994ce63fcdSMarek Szyprowski bool 100b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 101b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1024ce63fcdSMarek Szyprowski 10360460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 10460460abfSSeung-Woo Kim 10560460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 10660460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 10760460abfSSeung-Woo Kim range 4 9 10860460abfSSeung-Woo Kim default 8 10960460abfSSeung-Woo Kim help 11060460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 11160460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 11260460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 11360460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 11460460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 11560460abfSSeung-Woo Kim virtual space with just a few allocations. 11660460abfSSeung-Woo Kim 11760460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 11860460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 11960460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 12060460abfSSeung-Woo Kim by the PAGE_SIZE. 12160460abfSSeung-Woo Kim 12260460abfSSeung-Woo Kimendif 12360460abfSSeung-Woo Kim 1240b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1250b05da72SHans Ulli Kroll bool 1260b05da72SHans Ulli Kroll 12775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12875e7153aSRalf Baechle bool 12975e7153aSRalf Baechle 130bc581770SLinus Walleijconfig HAVE_TCM 131bc581770SLinus Walleij bool 132bc581770SLinus Walleij select GENERIC_ALLOCATOR 133bc581770SLinus Walleij 134e119bfffSRussell Kingconfig HAVE_PROC_CPU 135e119bfffSRussell King bool 136e119bfffSRussell King 137ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1385ea81769SAl Viro bool 1395ea81769SAl Viro 1401da177e4SLinus Torvaldsconfig EISA 1411da177e4SLinus Torvalds bool 1421da177e4SLinus Torvalds ---help--- 1431da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1441da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1451da177e4SLinus Torvalds 1461da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1471da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1481da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1491da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1501da177e4SLinus Torvalds 1511da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1521da177e4SLinus Torvalds 1531da177e4SLinus Torvalds Otherwise, say N. 1541da177e4SLinus Torvalds 1551da177e4SLinus Torvaldsconfig SBUS 1561da177e4SLinus Torvalds bool 1571da177e4SLinus Torvalds 158f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 159f16fb1ecSRussell King bool 160f16fb1ecSRussell King default y 161f16fb1ecSRussell King 162f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 163f76e9154SNicolas Pitre bool 164f76e9154SNicolas Pitre depends on !SMP 165f76e9154SNicolas Pitre default y 166f76e9154SNicolas Pitre 167f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 168f16fb1ecSRussell King bool 169f16fb1ecSRussell King default y 170f16fb1ecSRussell King 1717ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1727ad1bcb2SRussell King bool 1737ad1bcb2SRussell King default y 1747ad1bcb2SRussell King 1751da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1761da177e4SLinus Torvalds bool 1778a87411bSWill Deacon default y 1781da177e4SLinus Torvalds 179f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 180f0d1b0b3SDavid Howells bool 181f0d1b0b3SDavid Howells 182f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 183f0d1b0b3SDavid Howells bool 184f0d1b0b3SDavid Howells 1854a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1864a1b5733SEduardo Valentin bool 1874a1b5733SEduardo Valentin 188b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 189b89c3b16SAkinobu Mita bool 190b89c3b16SAkinobu Mita default y 191b89c3b16SAkinobu Mita 1921da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1931da177e4SLinus Torvalds bool 1941da177e4SLinus Torvalds default y 1951da177e4SLinus Torvalds 196a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 197a08b6b79Sviro@ZenIV.linux.org.uk bool 198a08b6b79Sviro@ZenIV.linux.org.uk 1995ac6da66SChristoph Lameterconfig ZONE_DMA 2005ac6da66SChristoph Lameter bool 2015ac6da66SChristoph Lameter 202ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 203ccd7ab7fSFUJITA Tomonori def_bool y 204ccd7ab7fSFUJITA Tomonori 205c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 206c7edc9e3SDavid A. Long def_bool y 207c7edc9e3SDavid A. Long 20858af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 20958af4a24SRob Herring bool 21058af4a24SRob Herring 2111da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2121da177e4SLinus Torvalds bool 2131da177e4SLinus Torvalds 2141da177e4SLinus Torvaldsconfig FIQ 2151da177e4SLinus Torvalds bool 2161da177e4SLinus Torvalds 21713a5045dSRob Herringconfig NEED_RET_TO_USER 21813a5045dSRob Herring bool 21913a5045dSRob Herring 220034d2f5aSAl Viroconfig ARCH_MTD_XIP 221034d2f5aSAl Viro bool 222034d2f5aSAl Viro 223c760fc19SHyok S. Choiconfig VECTORS_BASE 224c760fc19SHyok S. Choi hex 2256afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 226c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 227c760fc19SHyok S. Choi default 0x00000000 228c760fc19SHyok S. Choi help 22919accfd3SRussell King The base address of exception vectors. This must be two pages 23019accfd3SRussell King in size. 231c760fc19SHyok S. Choi 232dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 233c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 234c1becedcSRussell King default y 235b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 236dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 237dc21af99SRussell King help 238111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 239111e9a5cSRussell King boot and module load time according to the position of the 240111e9a5cSRussell King kernel in system memory. 241dc21af99SRussell King 242111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 243daece596SNicolas Pitre of physical memory is at a 16MB boundary. 244dc21af99SRussell King 245c1becedcSRussell King Only disable this option if you know that you do not require 246c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 247c1becedcSRussell King you need to shrink the kernel to the minimal size. 248c1becedcSRussell King 249c334bc15SRob Herringconfig NEED_MACH_IO_H 250c334bc15SRob Herring bool 251c334bc15SRob Herring help 252c334bc15SRob Herring Select this when mach/io.h is required to provide special 253c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 254c334bc15SRob Herring be avoided when possible. 255c334bc15SRob Herring 2560cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2571b9f95f8SNicolas Pitre bool 258111e9a5cSRussell King help 2590cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2600cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2610cdc8b92SNicolas Pitre be avoided when possible. 2621b9f95f8SNicolas Pitre 2631b9f95f8SNicolas Pitreconfig PHYS_OFFSET 264974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 265c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 266974c0724SNicolas Pitre default DRAM_BASE if !MMU 267c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 268c6f54a9bSUwe Kleine-König EP93XX_SDCE3_SYNC_PHYS_OFFSET || \ 269c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 270c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 271c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 272c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 273c6f54a9bSUwe Kleine-König (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET) 274c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 275c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 276c6f54a9bSUwe Kleine-König default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET 277c6f54a9bSUwe Kleine-König default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100 278c6f54a9bSUwe Kleine-König default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET 279c6f54a9bSUwe Kleine-König default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET 280c6f54a9bSUwe Kleine-König default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET 2811b9f95f8SNicolas Pitre help 2821b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2831b9f95f8SNicolas Pitre location of main memory in your system. 284cada3c08SRussell King 28587e040b6SSimon Glassconfig GENERIC_BUG 28687e040b6SSimon Glass def_bool y 28787e040b6SSimon Glass depends on BUG 28887e040b6SSimon Glass 289*1bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 290*1bcad26eSKirill A. Shutemov int 291*1bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 292*1bcad26eSKirill A. Shutemov default 2 293*1bcad26eSKirill A. Shutemov 2941da177e4SLinus Torvaldssource "init/Kconfig" 2951da177e4SLinus Torvalds 296dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 297dc52ddc0SMatt Helsley 2981da177e4SLinus Torvaldsmenu "System Type" 2991da177e4SLinus Torvalds 3003c427975SHyok S. Choiconfig MMU 3013c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3023c427975SHyok S. Choi default y 3033c427975SHyok S. Choi help 3043c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3053c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3063c427975SHyok S. Choi 307ccf50e23SRussell King# 308ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 309ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 310ccf50e23SRussell King# 3111da177e4SLinus Torvaldschoice 3121da177e4SLinus Torvalds prompt "ARM system type" 3131420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3141420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3151da177e4SLinus Torvalds 316387798b3SRob Herringconfig ARCH_MULTIPLATFORM 317387798b3SRob Herring bool "Allow multiple platforms to be selected" 318b1b3f49cSRussell King depends on MMU 319ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 32042dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 321387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 322387798b3SRob Herring select AUTO_ZRELADDR 3236d0add40SRob Herring select CLKSRC_OF 32466314223SDinh Nguyen select COMMON_CLK 325ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 32608d38bebSWill Deacon select MIGHT_HAVE_PCI 327387798b3SRob Herring select MULTI_IRQ_HANDLER 32866314223SDinh Nguyen select SPARSE_IRQ 32966314223SDinh Nguyen select USE_OF 33066314223SDinh Nguyen 3314af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3324af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 333b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3344af6fee1SDeepak Saxena select ARM_AMBA 335b1b3f49cSRussell King select ARM_TIMER_SP804 336f9a6aa43SLinus Walleij select COMMON_CLK 337f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 338ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 339b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 340b1b3f49cSRussell King select ICST 341b1b3f49cSRussell King select NEED_MACH_MEMORY_H 342f4b8b319SRussell King select PLAT_VERSATILE 34381cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3444af6fee1SDeepak Saxena help 3454af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3464af6fee1SDeepak Saxena 3474af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3484af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 349b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3504af6fee1SDeepak Saxena select ARM_AMBA 351b1b3f49cSRussell King select ARM_TIMER_SP804 3524af6fee1SDeepak Saxena select ARM_VIC 3536d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 354b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 355aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 356c5a0adb5SRussell King select ICST 357f4b8b319SRussell King select PLAT_VERSATILE 358b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 35981cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3602389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3614af6fee1SDeepak Saxena help 3624af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3634af6fee1SDeepak Saxena 3648fc5ffa0SAndrew Victorconfig ARCH_AT91 3658fc5ffa0SAndrew Victor bool "Atmel AT91" 366f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 367bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 368e261501dSNicolas Ferre select IRQ_DOMAIN 3691ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3706732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL 371d48346c1SNicolas Ferre select PINCTRL_AT91 372d48346c1SNicolas Ferre select USE_OF 3734af6fee1SDeepak Saxena help 374929e994fSNicolas Ferre This enables support for systems based on Atmel 37532963a8eSNicolas Ferre AT91RM9200, AT91SAM9 and SAMA5 processors. 3764af6fee1SDeepak Saxena 37793e22567SRussell Kingconfig ARCH_CLPS711X 37893e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 379a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 380ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 381c99f72adSAlexander Shiyan select CLKSRC_MMIO 38293e22567SRussell King select COMMON_CLK 38393e22567SRussell King select CPU_ARM720T 3844a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3856597619fSAlexander Shiyan select MFD_SYSCON 386e4e3a37dSAlexander Shiyan select SOC_BUS 38793e22567SRussell King help 38893e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 38993e22567SRussell King 390788c9700SRussell Kingconfig ARCH_GEMINI 391788c9700SRussell King bool "Cortina Systems Gemini" 392788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 393f3372c01SLinus Walleij select CLKSRC_MMIO 394b1b3f49cSRussell King select CPU_FA526 395f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 396788c9700SRussell King help 397788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 398788c9700SRussell King 3991da177e4SLinus Torvaldsconfig ARCH_EBSA110 4001da177e4SLinus Torvalds bool "EBSA-110" 401b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 402c750815eSRussell King select CPU_SA110 403f7e68bbfSRussell King select ISA 404c334bc15SRob Herring select NEED_MACH_IO_H 4050cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 406ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4071da177e4SLinus Torvalds help 4081da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 409f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4101da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4111da177e4SLinus Torvalds parallel port. 4121da177e4SLinus Torvalds 4136d85e2b0SUwe Kleine-Königconfig ARCH_EFM32 4146d85e2b0SUwe Kleine-König bool "Energy Micro efm32" 4156d85e2b0SUwe Kleine-König depends on !MMU 4166d85e2b0SUwe Kleine-König select ARCH_REQUIRE_GPIOLIB 4176d85e2b0SUwe Kleine-König select ARM_NVIC 41851aaf81fSRussell King select AUTO_ZRELADDR 4196d85e2b0SUwe Kleine-König select CLKSRC_OF 4206d85e2b0SUwe Kleine-König select COMMON_CLK 4216d85e2b0SUwe Kleine-König select CPU_V7M 4226d85e2b0SUwe Kleine-König select GENERIC_CLOCKEVENTS 4236d85e2b0SUwe Kleine-König select NO_DMA 424ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4256d85e2b0SUwe Kleine-König select SPARSE_IRQ 4266d85e2b0SUwe Kleine-König select USE_OF 4276d85e2b0SUwe Kleine-König help 4286d85e2b0SUwe Kleine-König Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 4296d85e2b0SUwe Kleine-König processors. 4306d85e2b0SUwe Kleine-König 431e7736d47SLennert Buytenhekconfig ARCH_EP93XX 432e7736d47SLennert Buytenhek bool "EP93xx-based" 433b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 434b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 435b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 436e7736d47SLennert Buytenhek select ARM_AMBA 437e7736d47SLennert Buytenhek select ARM_VIC 4386d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 439b1b3f49cSRussell King select CPU_ARM920T 440e7736d47SLennert Buytenhek help 441e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 442e7736d47SLennert Buytenhek 4431da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4441da177e4SLinus Torvalds bool "FootBridge" 445c750815eSRussell King select CPU_SA110 4461da177e4SLinus Torvalds select FOOTBRIDGE 4474e8d7637SRussell King select GENERIC_CLOCKEVENTS 448d0ee9f40SArnd Bergmann select HAVE_IDE 4498ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4500cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 451f999b8bdSMartin Michlmayr help 452f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 453f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4541da177e4SLinus Torvalds 4554af6fee1SDeepak Saxenaconfig ARCH_NETX 4564af6fee1SDeepak Saxena bool "Hilscher NetX based" 457b1b3f49cSRussell King select ARM_VIC 458234b6cedSRussell King select CLKSRC_MMIO 459c750815eSRussell King select CPU_ARM926T 4602fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 461f999b8bdSMartin Michlmayr help 4624af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4634af6fee1SDeepak Saxena 4643b938be6SRussell Kingconfig ARCH_IOP13XX 4653b938be6SRussell King bool "IOP13xx-based" 4663b938be6SRussell King depends on MMU 467b1b3f49cSRussell King select CPU_XSC3 4680cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 46913a5045dSRob Herring select NEED_RET_TO_USER 470b1b3f49cSRussell King select PCI 471b1b3f49cSRussell King select PLAT_IOP 472b1b3f49cSRussell King select VMSPLIT_1G 47337ebbcffSThomas Gleixner select SPARSE_IRQ 4743b938be6SRussell King help 4753b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4763b938be6SRussell King 4773f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4783f7e5815SLennert Buytenhek bool "IOP32x-based" 479a4f7e763SRussell King depends on MMU 480b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 481c750815eSRussell King select CPU_XSCALE 482e9004f50SLinus Walleij select GPIO_IOP 48313a5045dSRob Herring select NEED_RET_TO_USER 484f7e68bbfSRussell King select PCI 485b1b3f49cSRussell King select PLAT_IOP 486f999b8bdSMartin Michlmayr help 4873f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4883f7e5815SLennert Buytenhek processors. 4893f7e5815SLennert Buytenhek 4903f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4913f7e5815SLennert Buytenhek bool "IOP33x-based" 4923f7e5815SLennert Buytenhek depends on MMU 493b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 494c750815eSRussell King select CPU_XSCALE 495e9004f50SLinus Walleij select GPIO_IOP 49613a5045dSRob Herring select NEED_RET_TO_USER 4973f7e5815SLennert Buytenhek select PCI 498b1b3f49cSRussell King select PLAT_IOP 4993f7e5815SLennert Buytenhek help 5003f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5011da177e4SLinus Torvalds 5023b938be6SRussell Kingconfig ARCH_IXP4XX 5033b938be6SRussell King bool "IXP4xx-based" 504a4f7e763SRussell King depends on MMU 50558af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 506b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 50751aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 508234b6cedSRussell King select CLKSRC_MMIO 509c750815eSRussell King select CPU_XSCALE 510b1b3f49cSRussell King select DMABOUNCE if PCI 5113b938be6SRussell King select GENERIC_CLOCKEVENTS 5120b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 513c334bc15SRob Herring select NEED_MACH_IO_H 5149296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 515171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 516c4713074SLennert Buytenhek help 5173b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 518c4713074SLennert Buytenhek 519edabd38eSSaeed Bisharaconfig ARCH_DOVE 520edabd38eSSaeed Bishara bool "Marvell Dove" 521edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 522756b2531SSebastian Hesselbarth select CPU_PJ4 523edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5240f81bd43SRussell King select MIGHT_HAVE_PCI 525171b3f0dSRussell King select MVEBU_MBUS 5269139acd1SSebastian Hesselbarth select PINCTRL 5279139acd1SSebastian Hesselbarth select PINCTRL_DOVE 528abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 529edabd38eSSaeed Bishara help 530edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 531edabd38eSSaeed Bishara 532788c9700SRussell Kingconfig ARCH_MV78XX0 533788c9700SRussell King bool "Marvell MV78xx0" 534a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 535b1b3f49cSRussell King select CPU_FEROCEON 536788c9700SRussell King select GENERIC_CLOCKEVENTS 537171b3f0dSRussell King select MVEBU_MBUS 538b1b3f49cSRussell King select PCI 539abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 540788c9700SRussell King help 541788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 542788c9700SRussell King MV781x0, MV782x0. 543788c9700SRussell King 544788c9700SRussell Kingconfig ARCH_ORION5X 545788c9700SRussell King bool "Marvell Orion" 546788c9700SRussell King depends on MMU 547a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 548b1b3f49cSRussell King select CPU_FEROCEON 549788c9700SRussell King select GENERIC_CLOCKEVENTS 550171b3f0dSRussell King select MVEBU_MBUS 551b1b3f49cSRussell King select PCI 552abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 553788c9700SRussell King help 554788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 555788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 556788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 557788c9700SRussell King 558788c9700SRussell Kingconfig ARCH_MMP 5592f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 560788c9700SRussell King depends on MMU 561788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5626d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 563b1b3f49cSRussell King select GENERIC_ALLOCATOR 564788c9700SRussell King select GENERIC_CLOCKEVENTS 565157d2644SHaojian Zhuang select GPIO_PXA 566c24b3114SHaojian Zhuang select IRQ_DOMAIN 5670f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5687c8f86a4SAxel Lin select PINCTRL 569788c9700SRussell King select PLAT_PXA 5700bd86961SHaojian Zhuang select SPARSE_IRQ 571788c9700SRussell King help 5722f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 573788c9700SRussell King 574c53c9cf6SAndrew Victorconfig ARCH_KS8695 575c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 57672880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 577c7e783d6SLinus Walleij select CLKSRC_MMIO 578b1b3f49cSRussell King select CPU_ARM922T 579c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 580b1b3f49cSRussell King select NEED_MACH_MEMORY_H 581c53c9cf6SAndrew Victor help 582c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 583c53c9cf6SAndrew Victor System-on-Chip devices. 584c53c9cf6SAndrew Victor 585788c9700SRussell Kingconfig ARCH_W90X900 586788c9700SRussell King bool "Nuvoton W90X900 CPU" 587c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5886d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5896fa5d5f7SRussell King select CLKSRC_MMIO 590b1b3f49cSRussell King select CPU_ARM926T 59158b5369eSwanzongshun select GENERIC_CLOCKEVENTS 592777f9bebSLennert Buytenhek help 593a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 594a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 595a8bc4eadSwanzongshun the ARM series product line, you can login the following 596a8bc4eadSwanzongshun link address to know more. 597a8bc4eadSwanzongshun 598a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 599a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 600585cf175STzachi Perelstein 60193e22567SRussell Kingconfig ARCH_LPC32XX 60293e22567SRussell King bool "NXP LPC32XX" 60393e22567SRussell King select ARCH_REQUIRE_GPIOLIB 60493e22567SRussell King select ARM_AMBA 6054073723aSRussell King select CLKDEV_LOOKUP 606234b6cedSRussell King select CLKSRC_MMIO 60793e22567SRussell King select CPU_ARM926T 60893e22567SRussell King select GENERIC_CLOCKEVENTS 60993e22567SRussell King select HAVE_IDE 61093e22567SRussell King select USE_OF 61193e22567SRussell King help 61293e22567SRussell King Support for the NXP LPC32XX family of processors 61393e22567SRussell King 6141da177e4SLinus Torvaldsconfig ARCH_PXA 6152c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 616a4f7e763SRussell King depends on MMU 617b1b3f49cSRussell King select ARCH_MTD_XIP 618b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 619b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 620b1b3f49cSRussell King select AUTO_ZRELADDR 6216d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 622234b6cedSRussell King select CLKSRC_MMIO 6236f6caeaaSRobert Jarzmik select CLKSRC_OF 624981d0f39SEric Miao select GENERIC_CLOCKEVENTS 625157d2644SHaojian Zhuang select GPIO_PXA 626b1b3f49cSRussell King select HAVE_IDE 627d6cf30caSRobert Jarzmik select IRQ_DOMAIN 628b1b3f49cSRussell King select MULTI_IRQ_HANDLER 629bd5ce433SEric Miao select PLAT_PXA 6306ac6b817SHaojian Zhuang select SPARSE_IRQ 631f999b8bdSMartin Michlmayr help 6322c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6331da177e4SLinus Torvalds 6348fc1b0f8SKumar Galaconfig ARCH_MSM 6358fc1b0f8SKumar Gala bool "Qualcomm MSM (non-multiplatform)" 636923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 6378cc7f533SStephen Boyd select COMMON_CLK 638b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 63949cbe786SEric Miao help 6404b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6414b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6424b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6434b53eb4fSDaniel Walker stack and controls some vital subsystems 6444b53eb4fSDaniel Walker (clock and power control, etc). 64549cbe786SEric Miao 646bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY 6470d9fd616SLaurent Pinchart bool "Renesas ARM SoCs (non-multiplatform)" 648bf98c1eaSLaurent Pinchart select ARCH_SHMOBILE 64991942d17SUwe Kleine-König select ARM_PATCH_PHYS_VIRT if MMU 6505e93c6b4SPaul Mundt select CLKDEV_LOOKUP 6510ed82bc9SMagnus Damm select CPU_V7 652b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6534c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 654a894fcc2SStephen Boyd select HAVE_ARM_TWD if SMP 655aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6563b55658aSDave Martin select HAVE_SMP 657ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 65860f1435cSMagnus Damm select MULTI_IRQ_HANDLER 659ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 6602cd3c927SLaurent Pinchart select PINCTRL 661b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 6620cdc23dfSMagnus Damm select SH_CLK_CPG 663b1b3f49cSRussell King select SPARSE_IRQ 664c793c1b0SMagnus Damm help 6650d9fd616SLaurent Pinchart Support for Renesas ARM SoC platforms using a non-multiplatform 6660d9fd616SLaurent Pinchart kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car 6670d9fd616SLaurent Pinchart and RZ families. 668c793c1b0SMagnus Damm 6691da177e4SLinus Torvaldsconfig ARCH_RPC 6701da177e4SLinus Torvalds bool "RiscPC" 6711da177e4SLinus Torvalds select ARCH_ACORN 672a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 67307f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6745cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 675fa04e209SArnd Bergmann select CPU_SA110 676b1b3f49cSRussell King select FIQ 677d0ee9f40SArnd Bergmann select HAVE_IDE 678b1b3f49cSRussell King select HAVE_PATA_PLATFORM 679b1b3f49cSRussell King select ISA_DMA_API 680c334bc15SRob Herring select NEED_MACH_IO_H 6810cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 682ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 683b4811bacSArnd Bergmann select VIRT_TO_BUS 6841da177e4SLinus Torvalds help 6851da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6861da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6871da177e4SLinus Torvalds 6881da177e4SLinus Torvaldsconfig ARCH_SA1100 6891da177e4SLinus Torvalds bool "SA1100-based" 690b1b3f49cSRussell King select ARCH_MTD_XIP 6917444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 692b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 693b1b3f49cSRussell King select CLKDEV_LOOKUP 694b1b3f49cSRussell King select CLKSRC_MMIO 695b1b3f49cSRussell King select CPU_FREQ 696b1b3f49cSRussell King select CPU_SA1100 697b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 698d0ee9f40SArnd Bergmann select HAVE_IDE 6991eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 700b1b3f49cSRussell King select ISA 701affcab32SDmitry Eremin-Solenikov select MULTI_IRQ_HANDLER 7020cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 703375dec92SRussell King select SPARSE_IRQ 704f999b8bdSMartin Michlmayr help 705f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7061da177e4SLinus Torvalds 707b130d5c2SKukjin Kimconfig ARCH_S3C24XX 708b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 70953650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 710335cce74SArnd Bergmann select ATAGS 711b1b3f49cSRussell King select CLKDEV_LOOKUP 7124280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7137f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 714880cf071STomasz Figa select GPIO_SAMSUNG 71520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 716b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 717b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 71817453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 719c334bc15SRob Herring select NEED_MACH_IO_H 720cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7211da177e4SLinus Torvalds help 722b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 723b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 724b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 725b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 72663b1f51bSBen Dooks 727a08ab637SBen Dooksconfig ARCH_S3C64XX 728a08ab637SBen Dooks bool "Samsung S3C64XX" 72989f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 7301db0287aSTomasz Figa select ARM_AMBA 731b1b3f49cSRussell King select ARM_VIC 732335cce74SArnd Bergmann select ATAGS 733b1b3f49cSRussell King select CLKDEV_LOOKUP 7344280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 735ccecba3cSPankaj Dubey select COMMON_CLK_SAMSUNG 73670bacadbSTomasz Figa select CPU_V6K 73704a49b71SRomain Naour select GENERIC_CLOCKEVENTS 738880cf071STomasz Figa select GPIO_SAMSUNG 73920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 740c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 741b1b3f49cSRussell King select HAVE_TCM 742ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 743b1b3f49cSRussell King select PLAT_SAMSUNG 7444ab75a3fSArnd Bergmann select PM_GENERIC_DOMAINS if PM 745b1b3f49cSRussell King select S3C_DEV_NAND 746b1b3f49cSRussell King select S3C_GPIO_TRACK 747cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7486e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 74988f59738STomasz Figa select SAMSUNG_WDT_RESET 750a08ab637SBen Dooks help 751a08ab637SBen Dooks Samsung S3C64XX series based systems 752a08ab637SBen Dooks 7537c6337e2SKevin Hilmanconfig ARCH_DAVINCI 7547c6337e2SKevin Hilman bool "TI DaVinci" 755b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 756dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 7576d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 75820e9969bSDavid Brownell select GENERIC_ALLOCATOR 759b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 760dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 761b1b3f49cSRussell King select HAVE_IDE 7623ad7a42dSMatt Porter select TI_PRIV_EDMA 763689e331fSSekhar Nori select USE_OF 764b1b3f49cSRussell King select ZONE_DMA 7657c6337e2SKevin Hilman help 7667c6337e2SKevin Hilman Support for TI's DaVinci platform. 7677c6337e2SKevin Hilman 768a0694861STony Lindgrenconfig ARCH_OMAP1 769a0694861STony Lindgren bool "TI OMAP1" 77000a36698SArnd Bergmann depends on MMU 771b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 772a0694861STony Lindgren select ARCH_OMAP 77321f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 774e9a91de7STony Prisk select CLKDEV_LOOKUP 775cee37e50Sviresh kumar select CLKSRC_MMIO 776b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 777a0694861STony Lindgren select GENERIC_IRQ_CHIP 778a0694861STony Lindgren select HAVE_IDE 779a0694861STony Lindgren select IRQ_DOMAIN 780a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 781a0694861STony Lindgren select NEED_MACH_MEMORY_H 78221f47fbcSAlexey Charkov help 783a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 78402c981c0SBinghua Duan 7851da177e4SLinus Torvaldsendchoice 7861da177e4SLinus Torvalds 787387798b3SRob Herringmenu "Multiple platform selection" 788387798b3SRob Herring depends on ARCH_MULTIPLATFORM 789387798b3SRob Herring 790387798b3SRob Herringcomment "CPU Core family selection" 791387798b3SRob Herring 792f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 793f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 794f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 795f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 796f8afae40SArnd Bergmann select CPU_FA526 797f8afae40SArnd Bergmann 798387798b3SRob Herringconfig ARCH_MULTI_V4T 799387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 800387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 801b1b3f49cSRussell King select ARCH_MULTI_V4_V5 80224e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 80324e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 80424e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 805387798b3SRob Herring 806387798b3SRob Herringconfig ARCH_MULTI_V5 807387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 808387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 809b1b3f49cSRussell King select ARCH_MULTI_V4_V5 81012567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 81124e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 81224e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 813387798b3SRob Herring 814387798b3SRob Herringconfig ARCH_MULTI_V4_V5 815387798b3SRob Herring bool 816387798b3SRob Herring 817387798b3SRob Herringconfig ARCH_MULTI_V6 8188dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 819387798b3SRob Herring select ARCH_MULTI_V6_V7 82042f4754aSRob Herring select CPU_V6K 821387798b3SRob Herring 822387798b3SRob Herringconfig ARCH_MULTI_V7 8238dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 824387798b3SRob Herring default y 825387798b3SRob Herring select ARCH_MULTI_V6_V7 826b1b3f49cSRussell King select CPU_V7 82790bc8ac7SRob Herring select HAVE_SMP 828387798b3SRob Herring 829387798b3SRob Herringconfig ARCH_MULTI_V6_V7 830387798b3SRob Herring bool 8319352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 832387798b3SRob Herring 833387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 834387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 835387798b3SRob Herring select ARCH_MULTI_V5 836387798b3SRob Herring 837387798b3SRob Herringendmenu 838387798b3SRob Herring 83905e2a3deSRob Herringconfig ARCH_VIRT 84005e2a3deSRob Herring bool "Dummy Virtual Machine" if ARCH_MULTI_V7 8414b8b5f25SRob Herring select ARM_AMBA 84205e2a3deSRob Herring select ARM_GIC 84305e2a3deSRob Herring select ARM_PSCI 8444b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 84505e2a3deSRob Herring 846ccf50e23SRussell King# 847ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 848ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 849ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 850ccf50e23SRussell King# 8513e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 8523e93a22bSGregory CLEMENT 853d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 854d9bfc86dSOleksij Rempel 85595b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 85695b8f20fSRussell King 8571d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 8581d22924eSAnders Berg 8598ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 8608ac49e04SChristian Daudt 8611c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 8621c37fa10SSebastian Hesselbarth 8631da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 8641da177e4SLinus Torvalds 865d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 866d94f944eSAnton Vorontsov 86795b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 86895b8f20fSRussell King 869df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 870df8d742eSBaruch Siach 87195b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 87295b8f20fSRussell King 873e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 874e7736d47SLennert Buytenhek 8751da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 8761da177e4SLinus Torvalds 87759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 87859d3a193SPaulius Zaleckas 879387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 880387798b3SRob Herring 881389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 882389ee0c2SHaojian Zhuang 8831da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 8841da177e4SLinus Torvalds 8853f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 8863f7e5815SLennert Buytenhek 8873f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 8881da177e4SLinus Torvalds 889285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 890285f5fa7SDan Williams 8911da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 8921da177e4SLinus Torvalds 893828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 894828989adSSantosh Shilimkar 89595b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 89695b8f20fSRussell King 8973b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 8983b8f5030SCarlo Caione 89995b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 90095b8f20fSRussell King 90117723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 90217723fd3SJonas Jensen 903794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 904794d15b2SStanislav Samsonov 9053995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 9061da177e4SLinus Torvalds 907f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 908f682a218SMatthias Brugger 9091d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9101d3f33d5SShawn Guo 91195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 91249cbe786SEric Miao 91395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 91495b8f20fSRussell King 9159851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 9169851ca57SDaniel Tang 917d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 918d48af15eSTony Lindgren 919d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 9201da177e4SLinus Torvalds 9211dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9221dbae815STony Lindgren 9239dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 924585cf175STzachi Perelstein 925387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 926387798b3SRob Herring 92795b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 92895b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9291da177e4SLinus Torvalds 93095b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 93195b8f20fSRussell King 9328fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 9338fc1b0f8SKumar Gala 93495b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 93595b8f20fSRussell King 936d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 937d63dc051SHeiko Stuebner 93895b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 939edabd38eSSaeed Bishara 940387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 941387798b3SRob Herring 942a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 943a21765a7SBen Dooks 94465ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 94565ebcc11SSrinivas Kandagatla 94685fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9471da177e4SLinus Torvalds 948431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 949a08ab637SBen Dooks 950170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 951170f4e42SKukjin Kim 95283014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 953e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 954cc0e72b8SChanghwan Youn 955882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 9561da177e4SLinus Torvalds 9573b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 9583b52634fSMaxime Ripard 959156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 960156a0997SBarry Song 961c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 962c5f80065SErik Gilling 96395b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 9641da177e4SLinus Torvalds 96595b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 9661da177e4SLinus Torvalds 9671da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 9681da177e4SLinus Torvalds 969ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 970420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 971ceade897SRussell King 9726f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 9736f35f9a9STony Prisk 9747ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 9757ec80ddfSwanzongshun 9769a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 9779a45eb69SJosh Cartwright 9781da177e4SLinus Torvalds# Definitions to make life easier 9791da177e4SLinus Torvaldsconfig ARCH_ACORN 9801da177e4SLinus Torvalds bool 9811da177e4SLinus Torvalds 9827ae1f7ecSLennert Buytenhekconfig PLAT_IOP 9837ae1f7ecSLennert Buytenhek bool 984469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 9857ae1f7ecSLennert Buytenhek 98669b02f6aSLennert Buytenhekconfig PLAT_ORION 98769b02f6aSLennert Buytenhek bool 988bfe45e0bSRussell King select CLKSRC_MMIO 989b1b3f49cSRussell King select COMMON_CLK 990dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 991278b45b0SAndrew Lunn select IRQ_DOMAIN 99269b02f6aSLennert Buytenhek 993abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 994abcda1dcSThomas Petazzoni bool 995abcda1dcSThomas Petazzoni select PLAT_ORION 996abcda1dcSThomas Petazzoni 997bd5ce433SEric Miaoconfig PLAT_PXA 998bd5ce433SEric Miao bool 999bd5ce433SEric Miao 1000f4b8b319SRussell Kingconfig PLAT_VERSATILE 1001f4b8b319SRussell King bool 1002f4b8b319SRussell King 1003e3887714SRussell Kingconfig ARM_TIMER_SP804 1004e3887714SRussell King bool 1005bfe45e0bSRussell King select CLKSRC_MMIO 10067a0eca71SRob Herring select CLKSRC_OF if OF 1007e3887714SRussell King 1008d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 1009d9a1beaaSAlexandre Courbot 10101da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10111da177e4SLinus Torvalds 1012afe4b25eSLennert Buytenhekconfig IWMMXT 1013d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 1014d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 1015d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 1016afe4b25eSLennert Buytenhek help 1017afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1018afe4b25eSLennert Buytenhek running on a CPU that supports it. 1019afe4b25eSLennert Buytenhek 102052108641Seric miaoconfig MULTI_IRQ_HANDLER 102152108641Seric miao bool 102252108641Seric miao help 102352108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 102452108641Seric miao 10253b93e7b0SHyok S. Choiif !MMU 10263b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10273b93e7b0SHyok S. Choiendif 10283b93e7b0SHyok S. Choi 10293e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 10303e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 10313e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 10323e0a07f8SGregory CLEMENT default y 10333e0a07f8SGregory CLEMENT help 10343e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 10353e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 10363e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 10373e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 10383e0a07f8SGregory CLEMENT Workaround: 10393e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 10403e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 10413e0a07f8SGregory CLEMENT instruction 10423e0a07f8SGregory CLEMENT 1043f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1044f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1045f0c4b8d6SWill Deacon depends on CPU_V6 1046f0c4b8d6SWill Deacon help 1047f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1048f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1049f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1050f0c4b8d6SWill Deacon causing the faulting task to livelock. 1051f0c4b8d6SWill Deacon 10529cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 10539cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1054e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 10559cba3cccSCatalin Marinas help 10569cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 10579cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 10589cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 10599cba3cccSCatalin Marinas recommended workaround. 10609cba3cccSCatalin Marinas 10617ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 10627ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 10637ce236fcSCatalin Marinas depends on CPU_V7 10647ce236fcSCatalin Marinas help 10657ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 10667ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 10677ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 10687ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 10697ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 10707ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 10717ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 10727ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 10737ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 10747ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 10757ce236fcSCatalin Marinas available in non-secure mode. 10767ce236fcSCatalin Marinas 1077855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1078855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1079855c551fSCatalin Marinas depends on CPU_V7 108062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1081855c551fSCatalin Marinas help 1082855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1083855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1084855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1085855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1086855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1087855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1088855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1089855c551fSCatalin Marinas register may not be available in non-secure mode. 1090855c551fSCatalin Marinas 10910516e464SCatalin Marinasconfig ARM_ERRATA_460075 10920516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 10930516e464SCatalin Marinas depends on CPU_V7 109462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10950516e464SCatalin Marinas help 10960516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 10970516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 10980516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 10990516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11000516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11010516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11020516e464SCatalin Marinas may not be available in non-secure mode. 11030516e464SCatalin Marinas 11049f05027cSWill Deaconconfig ARM_ERRATA_742230 11059f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11069f05027cSWill Deacon depends on CPU_V7 && SMP 110762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11089f05027cSWill Deacon help 11099f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11109f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11119f05027cSWill Deacon between two write operations may not ensure the correct visibility 11129f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11139f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11149f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11159f05027cSWill Deacon the two writes. 11169f05027cSWill Deacon 1117a672e99bSWill Deaconconfig ARM_ERRATA_742231 1118a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1119a672e99bSWill Deacon depends on CPU_V7 && SMP 112062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1121a672e99bSWill Deacon help 1122a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1123a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1124a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1125a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1126a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1127a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1128a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1129a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1130a672e99bSWill Deacon capabilities of the processor. 1131a672e99bSWill Deacon 113269155794SJon Medhurstconfig ARM_ERRATA_643719 113369155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 113469155794SJon Medhurst depends on CPU_V7 && SMP 113569155794SJon Medhurst help 113669155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 113769155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 113869155794SJon Medhurst register returns zero when it should return one. The workaround 113969155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 114069155794SJon Medhurst it behave as intended and avoiding data corruption. 114169155794SJon Medhurst 1142cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1143cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1144e66dc745SDave Martin depends on CPU_V7 1145cdf357f1SWill Deacon help 1146cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1147cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1148cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1149cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1150cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1151cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1152cdf357f1SWill Deacon entries regardless of the ASID. 1153475d92fcSWill Deacon 1154475d92fcSWill Deaconconfig ARM_ERRATA_743622 1155475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1156475d92fcSWill Deacon depends on CPU_V7 115762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1158475d92fcSWill Deacon help 1159475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1160efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1161475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1162475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1163475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1164475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1165475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1166475d92fcSWill Deacon processor. 1167475d92fcSWill Deacon 11689a27c27cSWill Deaconconfig ARM_ERRATA_751472 11699a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1170ba90c516SDave Martin depends on CPU_V7 117162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11729a27c27cSWill Deacon help 11739a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 11749a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 11759a27c27cSWill Deacon completion of a following broadcasted operation if the second 11769a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 11779a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 11789a27c27cSWill Deacon 1179fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1180fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1181fcbdc5feSWill Deacon depends on CPU_V7 1182fcbdc5feSWill Deacon help 1183fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1184fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1185fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1186fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1187fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1188fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1189fcbdc5feSWill Deacon 11905dab26afSWill Deaconconfig ARM_ERRATA_754327 11915dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 11925dab26afSWill Deacon depends on CPU_V7 && SMP 11935dab26afSWill Deacon help 11945dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 11955dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 11965dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 11975dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 11985dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 11995dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 12005dab26afSWill Deacon 1201145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1202145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1203fd832478SFabio Estevam depends on CPU_V6 1204145e10e1SCatalin Marinas help 1205145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1206145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1207145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1208145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1209145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1210145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1211145e10e1SCatalin Marinas is not affected. 1212145e10e1SCatalin Marinas 1213f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1214f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1215f630c1bdSWill Deacon depends on CPU_V7 && SMP 1216f630c1bdSWill Deacon help 1217f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1218f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1219f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1220f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1221f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1222f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1223f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1224f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1225f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1226f630c1bdSWill Deacon 12277253b85cSSimon Hormanconfig ARM_ERRATA_775420 12287253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 12297253b85cSSimon Horman depends on CPU_V7 12307253b85cSSimon Horman help 12317253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 12327253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 12337253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 12347253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 12357253b85cSSimon Horman an abort may occur on cache maintenance. 12367253b85cSSimon Horman 123793dc6887SCatalin Marinasconfig ARM_ERRATA_798181 123893dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 123993dc6887SCatalin Marinas depends on CPU_V7 && SMP 124093dc6887SCatalin Marinas help 124193dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 124293dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 124393dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 124493dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 124593dc6887SCatalin Marinas as the one being invalidated. 124693dc6887SCatalin Marinas 124784b6504fSWill Deaconconfig ARM_ERRATA_773022 124884b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 124984b6504fSWill Deacon depends on CPU_V7 125084b6504fSWill Deacon help 125184b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 125284b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 125384b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 125484b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 125584b6504fSWill Deacon 12561da177e4SLinus Torvaldsendmenu 12571da177e4SLinus Torvalds 12581da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12591da177e4SLinus Torvalds 12601da177e4SLinus Torvaldsmenu "Bus support" 12611da177e4SLinus Torvalds 12621da177e4SLinus Torvaldsconfig ISA 12631da177e4SLinus Torvalds bool 12641da177e4SLinus Torvalds help 12651da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12661da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12671da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12681da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12691da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12701da177e4SLinus Torvalds 1271065909b9SRussell King# Select ISA DMA controller support 12721da177e4SLinus Torvaldsconfig ISA_DMA 12731da177e4SLinus Torvalds bool 1274065909b9SRussell King select ISA_DMA_API 12751da177e4SLinus Torvalds 1276065909b9SRussell King# Select ISA DMA interface 12775cae841bSAl Viroconfig ISA_DMA_API 12785cae841bSAl Viro bool 12795cae841bSAl Viro 12801da177e4SLinus Torvaldsconfig PCI 12810b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12821da177e4SLinus Torvalds help 12831da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12841da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12851da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12861da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12871da177e4SLinus Torvalds 128852882173SAnton Vorontsovconfig PCI_DOMAINS 128952882173SAnton Vorontsov bool 129052882173SAnton Vorontsov depends on PCI 129152882173SAnton Vorontsov 12928c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 12938c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 12948c7d1474SLorenzo Pieralisi 1295b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1296b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1297b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1298b080ac8aSMarcelo Roberto Jimenez help 1299b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1300b080ac8aSMarcelo Roberto Jimenez 130136e23590SMatthew Wilcoxconfig PCI_SYSCALL 130236e23590SMatthew Wilcox def_bool PCI 130336e23590SMatthew Wilcox 1304a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1305a0113a99SMike Rapoport bool 1306a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1307a0113a99SMike Rapoport default y 1308a0113a99SMike Rapoport select DMABOUNCE 1309a0113a99SMike Rapoport 13101da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13113f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 13121da177e4SLinus Torvalds 13131da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13141da177e4SLinus Torvalds 13151da177e4SLinus Torvaldsendmenu 13161da177e4SLinus Torvalds 13171da177e4SLinus Torvaldsmenu "Kernel Features" 13181da177e4SLinus Torvalds 13193b55658aSDave Martinconfig HAVE_SMP 13203b55658aSDave Martin bool 13213b55658aSDave Martin help 13223b55658aSDave Martin This option should be selected by machines which have an SMP- 13233b55658aSDave Martin capable CPU. 13243b55658aSDave Martin 13253b55658aSDave Martin The only effect of this option is to make the SMP-related 13263b55658aSDave Martin options available to the user for configuration. 13273b55658aSDave Martin 13281da177e4SLinus Torvaldsconfig SMP 1329bb2d8130SRussell King bool "Symmetric Multi-Processing" 1330fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1331bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 13323b55658aSDave Martin depends on HAVE_SMP 1333801bb21cSJonathan Austin depends on MMU || ARM_MPU 13341da177e4SLinus Torvalds help 13351da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13364a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 13374a474157SRobert Graffham than one CPU, say Y. 13381da177e4SLinus Torvalds 13394a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13401da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13414a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13424a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13434a474157SRobert Graffham will run faster if you say N here. 13441da177e4SLinus Torvalds 1345395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 13461da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 134750a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13481da177e4SLinus Torvalds 13491da177e4SLinus Torvalds If you don't know what to do here, say N. 13501da177e4SLinus Torvalds 1351f00ec48fSRussell Kingconfig SMP_ON_UP 1352f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1353801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1354f00ec48fSRussell King default y 1355f00ec48fSRussell King help 1356f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1357f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1358f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1359f00ec48fSRussell King savings. 1360f00ec48fSRussell King 1361f00ec48fSRussell King If you don't know what to do here, say Y. 1362f00ec48fSRussell King 1363c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1364c9018aabSVincent Guittot bool "Support cpu topology definition" 1365c9018aabSVincent Guittot depends on SMP && CPU_V7 1366c9018aabSVincent Guittot default y 1367c9018aabSVincent Guittot help 1368c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1369c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1370c9018aabSVincent Guittot topology of an ARM System. 1371c9018aabSVincent Guittot 1372c9018aabSVincent Guittotconfig SCHED_MC 1373c9018aabSVincent Guittot bool "Multi-core scheduler support" 1374c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1375c9018aabSVincent Guittot help 1376c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1377c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1378c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1379c9018aabSVincent Guittot 1380c9018aabSVincent Guittotconfig SCHED_SMT 1381c9018aabSVincent Guittot bool "SMT scheduler support" 1382c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1383c9018aabSVincent Guittot help 1384c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1385c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1386c9018aabSVincent Guittot places. If unsure say N here. 1387c9018aabSVincent Guittot 1388a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1389a8cbcd92SRussell King bool 1390a8cbcd92SRussell King help 1391a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1392a8cbcd92SRussell King 13938a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1394022c03a2SMarc Zyngier bool "Architected timer support" 1395022c03a2SMarc Zyngier depends on CPU_V7 13968a4da6e3SMark Rutland select ARM_ARCH_TIMER 13970c403462SWill Deacon select GENERIC_CLOCKEVENTS 1398022c03a2SMarc Zyngier help 1399022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1400022c03a2SMarc Zyngier 1401f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1402f32f4ce2SRussell King bool 1403f32f4ce2SRussell King depends on SMP 1404da4a686aSRob Herring select CLKSRC_OF if OF 1405f32f4ce2SRussell King help 1406f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1407f32f4ce2SRussell King 1408e8db288eSNicolas Pitreconfig MCPM 1409e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1410e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1411e8db288eSNicolas Pitre help 1412e8db288eSNicolas Pitre This option provides the common power management infrastructure 1413e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1414e8db288eSNicolas Pitre systems. 1415e8db288eSNicolas Pitre 1416ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1417ebf4a5c5SHaojian Zhuang bool 1418ebf4a5c5SHaojian Zhuang depends on MCPM 1419ebf4a5c5SHaojian Zhuang help 1420ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1421ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1422ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1423ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1424ebf4a5c5SHaojian Zhuang 14251c33be57SNicolas Pitreconfig BIG_LITTLE 14261c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 14271c33be57SNicolas Pitre depends on CPU_V7 && SMP 14281c33be57SNicolas Pitre select MCPM 14291c33be57SNicolas Pitre help 14301c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 14311c33be57SNicolas Pitre system architecture. 14321c33be57SNicolas Pitre 14331c33be57SNicolas Pitreconfig BL_SWITCHER 14341c33be57SNicolas Pitre bool "big.LITTLE switcher support" 14351c33be57SNicolas Pitre depends on BIG_LITTLE && MCPM && HOTPLUG_CPU 14361c33be57SNicolas Pitre select ARM_CPU_SUSPEND 143751aaf81fSRussell King select CPU_PM 14381c33be57SNicolas Pitre help 14391c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 14401c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 14411c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14421c33be57SNicolas Pitre 1443b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1444b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1445b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1446b22537c6SNicolas Pitre help 1447b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1448b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1449b22537c6SNicolas Pitre debugging purposes only. 1450b22537c6SNicolas Pitre 14518d5796d2SLennert Buytenhekchoice 14528d5796d2SLennert Buytenhek prompt "Memory split" 1453006fa259SRussell King depends on MMU 14548d5796d2SLennert Buytenhek default VMSPLIT_3G 14558d5796d2SLennert Buytenhek help 14568d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14578d5796d2SLennert Buytenhek 14588d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14598d5796d2SLennert Buytenhek option alone! 14608d5796d2SLennert Buytenhek 14618d5796d2SLennert Buytenhek config VMSPLIT_3G 14628d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 14638d5796d2SLennert Buytenhek config VMSPLIT_2G 14648d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14658d5796d2SLennert Buytenhek config VMSPLIT_1G 14668d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14678d5796d2SLennert Buytenhekendchoice 14688d5796d2SLennert Buytenhek 14698d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14708d5796d2SLennert Buytenhek hex 1471006fa259SRussell King default PHYS_OFFSET if !MMU 14728d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14738d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 14748d5796d2SLennert Buytenhek default 0xC0000000 14758d5796d2SLennert Buytenhek 14761da177e4SLinus Torvaldsconfig NR_CPUS 14771da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14781da177e4SLinus Torvalds range 2 32 14791da177e4SLinus Torvalds depends on SMP 14801da177e4SLinus Torvalds default "4" 14811da177e4SLinus Torvalds 1482a054a811SRussell Kingconfig HOTPLUG_CPU 148300b7dedeSRussell King bool "Support for hot-pluggable CPUs" 148440b31360SStephen Rothwell depends on SMP 1485a054a811SRussell King help 1486a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1487a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1488a054a811SRussell King 14892bdd424fSWill Deaconconfig ARM_PSCI 14902bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 14912bdd424fSWill Deacon depends on CPU_V7 14922bdd424fSWill Deacon help 14932bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14942bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14952bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14962bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14972bdd424fSWill Deacon ARM processors"). 14982bdd424fSWill Deacon 14992a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 15002a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 15012a6ad871SMaxime Ripard# selected platforms. 150244986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 150344986ab0SPeter De Schrijver (NVIDIA) int 15046a4d8f36SMichal Simek default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ 1505aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1506aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1507eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 150806b851e5SOlof Johansson default 392 if ARCH_U8500 150901bb914cSTony Prisk default 352 if ARCH_VT8500 15107b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 15112a6ad871SMaxime Ripard default 264 if MACH_H4700 151244986ab0SPeter De Schrijver (NVIDIA) default 0 151344986ab0SPeter De Schrijver (NVIDIA) help 151444986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 151544986ab0SPeter De Schrijver (NVIDIA) 151644986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 151744986ab0SPeter De Schrijver (NVIDIA) 1518d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15191da177e4SLinus Torvalds 1520c9218b16SRussell Kingconfig HZ_FIXED 1521f8065813SRussell King int 1522070b8b43SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \ 1523a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15245248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 1525bf98c1eaSLaurent Pinchart default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY 152647d84682SRussell King default 0 1527c9218b16SRussell King 1528c9218b16SRussell Kingchoice 152947d84682SRussell King depends on HZ_FIXED = 0 1530c9218b16SRussell King prompt "Timer frequency" 1531c9218b16SRussell King 1532c9218b16SRussell Kingconfig HZ_100 1533c9218b16SRussell King bool "100 Hz" 1534c9218b16SRussell King 1535c9218b16SRussell Kingconfig HZ_200 1536c9218b16SRussell King bool "200 Hz" 1537c9218b16SRussell King 1538c9218b16SRussell Kingconfig HZ_250 1539c9218b16SRussell King bool "250 Hz" 1540c9218b16SRussell King 1541c9218b16SRussell Kingconfig HZ_300 1542c9218b16SRussell King bool "300 Hz" 1543c9218b16SRussell King 1544c9218b16SRussell Kingconfig HZ_500 1545c9218b16SRussell King bool "500 Hz" 1546c9218b16SRussell King 1547c9218b16SRussell Kingconfig HZ_1000 1548c9218b16SRussell King bool "1000 Hz" 1549c9218b16SRussell King 1550c9218b16SRussell Kingendchoice 1551c9218b16SRussell King 1552c9218b16SRussell Kingconfig HZ 1553c9218b16SRussell King int 155447d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1555c9218b16SRussell King default 100 if HZ_100 1556c9218b16SRussell King default 200 if HZ_200 1557c9218b16SRussell King default 250 if HZ_250 1558c9218b16SRussell King default 300 if HZ_300 1559c9218b16SRussell King default 500 if HZ_500 1560c9218b16SRussell King default 1000 1561c9218b16SRussell King 1562c9218b16SRussell Kingconfig SCHED_HRTICK 1563c9218b16SRussell King def_bool HIGH_RES_TIMERS 1564f8065813SRussell King 156516c79651SCatalin Marinasconfig THUMB2_KERNEL 1566bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15674477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1568bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 156916c79651SCatalin Marinas select AEABI 157016c79651SCatalin Marinas select ARM_ASM_UNIFIED 157189bace65SArnd Bergmann select ARM_UNWIND 157216c79651SCatalin Marinas help 157316c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 157416c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 157516c79651SCatalin Marinas ARM-Thumb syntax is needed. 157616c79651SCatalin Marinas 157716c79651SCatalin Marinas If unsure, say N. 157816c79651SCatalin Marinas 15796f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15806f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15816f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15826f685c5cSDave Martin default y 15836f685c5cSDave Martin help 15846f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15856f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15866f685c5cSDave Martin branch instructions. 15876f685c5cSDave Martin 15886f685c5cSDave Martin This is a problem, because there's no guarantee the final 15896f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15906f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15916f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15926f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15936f685c5cSDave Martin support. 15946f685c5cSDave Martin 15956f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15966f685c5cSDave Martin relocation" error when loading some modules. 15976f685c5cSDave Martin 15986f685c5cSDave Martin Until fixed tools are available, passing 15996f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16006f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16016f685c5cSDave Martin stack usage in some cases. 16026f685c5cSDave Martin 16036f685c5cSDave Martin The problem is described in more detail at: 16046f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16056f685c5cSDave Martin 16066f685c5cSDave Martin Only Thumb-2 kernels are affected. 16076f685c5cSDave Martin 16086f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16096f685c5cSDave Martin 16100becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16110becb088SCatalin Marinas bool 16120becb088SCatalin Marinas 1613704bdda0SNicolas Pitreconfig AEABI 1614704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1615704bdda0SNicolas Pitre help 1616704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1617704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1618704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1619704bdda0SNicolas Pitre 1620704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1621704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1622704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1623704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1624704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1625704bdda0SNicolas Pitre 1626704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1627704bdda0SNicolas Pitre 16286c90c872SNicolas Pitreconfig OABI_COMPAT 1629a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1630d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16316c90c872SNicolas Pitre help 16326c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16336c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16346c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16356c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16366c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16376c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 163891702175SKees Cook 163991702175SKees Cook The seccomp filter system will not be available when this is 164091702175SKees Cook selected, since there is no way yet to sensibly distinguish 164191702175SKees Cook between calling conventions during filtering. 164291702175SKees Cook 16436c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16446c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16456c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16466c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1647b02f8467SKees Cook at all). If in doubt say N. 16486c90c872SNicolas Pitre 1649eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1650e80d6a24SMel Gorman bool 1651e80d6a24SMel Gorman 165205944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 165305944d74SRussell King bool 165405944d74SRussell King 165507a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 165607a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 165707a2f737SRussell King 165805944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1659be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1660c80d79d7SYasunori Goto 16617b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16627b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16637b7bf499SWill Deacon 1664b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP 1665b8cd51afSSteve Capper def_bool y 1666b8cd51afSSteve Capper depends on ARM_LPAE 1667b8cd51afSSteve Capper 1668053a96caSNicolas Pitreconfig HIGHMEM 1669e8db89a2SRussell King bool "High Memory Support" 1670e8db89a2SRussell King depends on MMU 1671053a96caSNicolas Pitre help 1672053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1673053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1674053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1675053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1676053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1677053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1678053a96caSNicolas Pitre 1679053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1680053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1681053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1682053a96caSNicolas Pitre 1683053a96caSNicolas Pitre If unsure, say n. 1684053a96caSNicolas Pitre 168565cec8e3SRussell Kingconfig HIGHPTE 168665cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 168765cec8e3SRussell King depends on HIGHMEM 168865cec8e3SRussell King 16891b8873a0SJamie Ilesconfig HW_PERF_EVENTS 16901b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1691f0d1bc47SWill Deacon depends on PERF_EVENTS 16921b8873a0SJamie Iles default y 16931b8873a0SJamie Iles help 16941b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 16951b8873a0SJamie Iles disabled, perf events will use software events only. 16961b8873a0SJamie Iles 16971355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 16981355e2a6SCatalin Marinas def_bool y 16991355e2a6SCatalin Marinas depends on ARM_LPAE 17001355e2a6SCatalin Marinas 17018d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 17028d962507SCatalin Marinas def_bool y 17038d962507SCatalin Marinas depends on ARM_LPAE 17048d962507SCatalin Marinas 17054bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 17064bfab203SSteven Capper def_bool y 17074bfab203SSteven Capper 17083f22ab27SDave Hansensource "mm/Kconfig" 17093f22ab27SDave Hansen 1710c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1711bf98c1eaSLaurent Pinchart int "Maximum zone order" if ARCH_SHMOBILE_LEGACY 1712bf98c1eaSLaurent Pinchart range 11 64 if ARCH_SHMOBILE_LEGACY 1713898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17146d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1715c1b2d970SMagnus Damm default "11" 1716c1b2d970SMagnus Damm help 1717c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1718c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1719c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1720c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1721c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1722c1b2d970SMagnus Damm increase this value. 1723c1b2d970SMagnus Damm 1724c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1725c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1726c1b2d970SMagnus Damm 17271da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17281da177e4SLinus Torvalds bool 1729f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17301da177e4SLinus Torvalds default y if !ARCH_EBSA110 1731e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17321da177e4SLinus Torvalds help 17331da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17341da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17351da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17361da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17371da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17381da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17391da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17401da177e4SLinus Torvalds 174139ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 174238ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 174338ef2ad5SLinus Walleij depends on MMU 174439ec58f3SLennert Buytenhek default y if CPU_FEROCEON 174539ec58f3SLennert Buytenhek help 174639ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 174739ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 174839ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 174939ec58f3SLennert Buytenhek 175039ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 175139ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 175239ec58f3SLennert Buytenhek such copy operations with large buffers. 175339ec58f3SLennert Buytenhek 175439ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 175539ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 175639ec58f3SLennert Buytenhek 175770c70d97SNicolas Pitreconfig SECCOMP 175870c70d97SNicolas Pitre bool 175970c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 176070c70d97SNicolas Pitre ---help--- 176170c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 176270c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 176370c70d97SNicolas Pitre execution. By using pipes or other transports made available to 176470c70d97SNicolas Pitre the process as file descriptors supporting the read/write 176570c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 176670c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 176770c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 176870c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 176970c70d97SNicolas Pitre defined by each seccomp mode. 177070c70d97SNicolas Pitre 177106e6295bSStefano Stabelliniconfig SWIOTLB 177206e6295bSStefano Stabellini def_bool y 177306e6295bSStefano Stabellini 177406e6295bSStefano Stabelliniconfig IOMMU_HELPER 177506e6295bSStefano Stabellini def_bool SWIOTLB 177606e6295bSStefano Stabellini 1777eff8d644SStefano Stabelliniconfig XEN_DOM0 1778eff8d644SStefano Stabellini def_bool y 1779eff8d644SStefano Stabellini depends on XEN 1780eff8d644SStefano Stabellini 1781eff8d644SStefano Stabelliniconfig XEN 1782c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 178385323a99SIan Campbell depends on ARM && AEABI && OF 1784f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 178585323a99SIan Campbell depends on !GENERIC_ATOMIC64 17867693deccSUwe Kleine-König depends on MMU 178751aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 178817b7ab80SStefano Stabellini select ARM_PSCI 178983862ccfSStefano Stabellini select SWIOTLB_XEN 1790eff8d644SStefano Stabellini help 1791eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1792eff8d644SStefano Stabellini 17931da177e4SLinus Torvaldsendmenu 17941da177e4SLinus Torvalds 17951da177e4SLinus Torvaldsmenu "Boot options" 17961da177e4SLinus Torvalds 17979eb8f674SGrant Likelyconfig USE_OF 17989eb8f674SGrant Likely bool "Flattened Device Tree support" 1799b1b3f49cSRussell King select IRQ_DOMAIN 18009eb8f674SGrant Likely select OF 18019eb8f674SGrant Likely select OF_EARLY_FLATTREE 1802bcedb5f9SMarek Szyprowski select OF_RESERVED_MEM 18039eb8f674SGrant Likely help 18049eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18059eb8f674SGrant Likely 1806bd51e2f5SNicolas Pitreconfig ATAGS 1807bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1808bd51e2f5SNicolas Pitre default y 1809bd51e2f5SNicolas Pitre help 1810bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1811bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1812bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1813bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1814bd51e2f5SNicolas Pitre leave this to y. 1815bd51e2f5SNicolas Pitre 1816bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1817bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1818bd51e2f5SNicolas Pitre depends on ATAGS 1819bd51e2f5SNicolas Pitre help 1820bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1821bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1822bd51e2f5SNicolas Pitre 18231da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18241da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18251da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18261da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18271da177e4SLinus Torvalds default "0" 18281da177e4SLinus Torvalds help 18291da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18301da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18311da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18321da177e4SLinus Torvalds value in their defconfig file. 18331da177e4SLinus Torvalds 18341da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18351da177e4SLinus Torvalds 18361da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18371da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18381da177e4SLinus Torvalds default "0" 18391da177e4SLinus Torvalds help 1840f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1841f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1842f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1843f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1844f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1845f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18461da177e4SLinus Torvalds 18471da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18481da177e4SLinus Torvalds 18491da177e4SLinus Torvaldsconfig ZBOOT_ROM 18501da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18511da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 185210968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18531da177e4SLinus Torvalds help 18541da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18551da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18561da177e4SLinus Torvalds 1857090ab3ffSSimon Hormanchoice 1858090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1859d6f94fa0SKees Cook depends on ZBOOT_ROM && ARCH_SH7372 1860090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1861090ab3ffSSimon Horman help 1862090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 186359bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1864090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1865090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 186659bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1867090ab3ffSSimon Horman rest the kernel image to RAM. 1868090ab3ffSSimon Horman 1869090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1870090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1871090ab3ffSSimon Horman help 1872090ab3ffSSimon Horman Do not load image from SD or MMC 1873090ab3ffSSimon Horman 1874f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1875f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1876f45b1149SSimon Horman help 1877090ab3ffSSimon Horman Load image from MMCIF hardware block. 1878090ab3ffSSimon Horman 1879090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1880090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1881090ab3ffSSimon Horman help 1882090ab3ffSSimon Horman Load image from SDHI hardware block 1883090ab3ffSSimon Horman 1884090ab3ffSSimon Hormanendchoice 1885f45b1149SSimon Horman 1886e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1887e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 188810968131SRussell King depends on OF 1889e2a6a3aaSJohn Bonesio help 1890e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1891e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1892e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1893e2a6a3aaSJohn Bonesio 1894e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1895e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1896e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1897e2a6a3aaSJohn Bonesio 1898e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1899e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1900e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1901e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1902e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1903e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1904e2a6a3aaSJohn Bonesio to this option. 1905e2a6a3aaSJohn Bonesio 1906b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1907b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1908b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1909b90b9a38SNicolas Pitre help 1910b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1911b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1912b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1913b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1914b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1915b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1916b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1917b90b9a38SNicolas Pitre 1918d0f34a11SGenoud Richardchoice 1919d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1920d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1921d0f34a11SGenoud Richard 1922d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1923d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1924d0f34a11SGenoud Richard help 1925d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1926d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1927d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1928d0f34a11SGenoud Richard 1929d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1930d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1931d0f34a11SGenoud Richard help 1932d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1933d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1934d0f34a11SGenoud Richard 1935d0f34a11SGenoud Richardendchoice 1936d0f34a11SGenoud Richard 19371da177e4SLinus Torvaldsconfig CMDLINE 19381da177e4SLinus Torvalds string "Default kernel command string" 19391da177e4SLinus Torvalds default "" 19401da177e4SLinus Torvalds help 19411da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19421da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19431da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19441da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19451da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19461da177e4SLinus Torvalds 19474394c124SVictor Boiviechoice 19484394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19494394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1950bd51e2f5SNicolas Pitre depends on ATAGS 19514394c124SVictor Boivie 19524394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19534394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19544394c124SVictor Boivie help 19554394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19564394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19574394c124SVictor Boivie string provided in CMDLINE will be used. 19584394c124SVictor Boivie 19594394c124SVictor Boivieconfig CMDLINE_EXTEND 19604394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19614394c124SVictor Boivie help 19624394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19634394c124SVictor Boivie appended to the default kernel command string. 19644394c124SVictor Boivie 196592d2040dSAlexander Hollerconfig CMDLINE_FORCE 196692d2040dSAlexander Holler bool "Always use the default kernel command string" 196792d2040dSAlexander Holler help 196892d2040dSAlexander Holler Always use the default kernel command string, even if the boot 196992d2040dSAlexander Holler loader passes other arguments to the kernel. 197092d2040dSAlexander Holler This is useful if you cannot or don't want to change the 197192d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19724394c124SVictor Boivieendchoice 197392d2040dSAlexander Holler 19741da177e4SLinus Torvaldsconfig XIP_KERNEL 19751da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 197610968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19771da177e4SLinus Torvalds help 19781da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19791da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19801da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19811da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19821da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19831da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19841da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19851da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19861da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19871da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19881da177e4SLinus Torvalds 19891da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19901da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19911da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19921da177e4SLinus Torvalds 19931da177e4SLinus Torvalds If unsure, say N. 19941da177e4SLinus Torvalds 19951da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19961da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19971da177e4SLinus Torvalds depends on XIP_KERNEL 19981da177e4SLinus Torvalds default "0x00080000" 19991da177e4SLinus Torvalds help 20001da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20011da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20021da177e4SLinus Torvalds own flash usage. 20031da177e4SLinus Torvalds 2004c587e4a6SRichard Purdieconfig KEXEC 2005c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 200619ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2007c587e4a6SRichard Purdie help 2008c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2009c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 201001dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2011c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2012c587e4a6SRichard Purdie 2013c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2014c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2015bf220695SGeert Uytterhoeven initially work for you. 2016c587e4a6SRichard Purdie 20174cd9d6f7SRichard Purdieconfig ATAGS_PROC 20184cd9d6f7SRichard Purdie bool "Export atags in procfs" 2019bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2020b98d7291SUli Luckas default y 20214cd9d6f7SRichard Purdie help 20224cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20234cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20244cd9d6f7SRichard Purdie 2025cb5d39b3SMika Westerbergconfig CRASH_DUMP 2026cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2027cb5d39b3SMika Westerberg help 2028cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2029cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2030cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2031cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2032cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2033cb5d39b3SMika Westerberg memory address not used by the main kernel 2034cb5d39b3SMika Westerberg 2035cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2036cb5d39b3SMika Westerberg 2037e69edc79SEric Miaoconfig AUTO_ZRELADDR 2038e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2039e69edc79SEric Miao help 2040e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2041e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2042e69edc79SEric Miao will be determined at run-time by masking the current IP with 2043e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2044e69edc79SEric Miao from start of memory. 2045e69edc79SEric Miao 20461da177e4SLinus Torvaldsendmenu 20471da177e4SLinus Torvalds 2048ac9d7efcSRussell Kingmenu "CPU Power Management" 20491da177e4SLinus Torvalds 20501da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20511da177e4SLinus Torvalds 2052ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2053ac9d7efcSRussell King 2054ac9d7efcSRussell Kingendmenu 2055ac9d7efcSRussell King 20561da177e4SLinus Torvaldsmenu "Floating point emulation" 20571da177e4SLinus Torvalds 20581da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20591da177e4SLinus Torvalds 20601da177e4SLinus Torvaldsconfig FPE_NWFPE 20611da177e4SLinus Torvalds bool "NWFPE math emulation" 2062593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20631da177e4SLinus Torvalds ---help--- 20641da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20651da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20661da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20671da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20681da177e4SLinus Torvalds 20691da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20701da177e4SLinus Torvalds early in the bootup. 20711da177e4SLinus Torvalds 20721da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20731da177e4SLinus Torvalds bool "Support extended precision" 2074bedf142bSLennert Buytenhek depends on FPE_NWFPE 20751da177e4SLinus Torvalds help 20761da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20771da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20781da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20791da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20801da177e4SLinus Torvalds floating point emulator without any good reason. 20811da177e4SLinus Torvalds 20821da177e4SLinus Torvalds You almost surely want to say N here. 20831da177e4SLinus Torvalds 20841da177e4SLinus Torvaldsconfig FPE_FASTFPE 20851da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2086d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 20871da177e4SLinus Torvalds ---help--- 20881da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20891da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20901da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20911da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20921da177e4SLinus Torvalds 20931da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20941da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20951da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20961da177e4SLinus Torvalds choose NWFPE. 20971da177e4SLinus Torvalds 20981da177e4SLinus Torvaldsconfig VFP 20991da177e4SLinus Torvalds bool "VFP-format floating point maths" 2100e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21011da177e4SLinus Torvalds help 21021da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21031da177e4SLinus Torvalds if your hardware includes a VFP unit. 21041da177e4SLinus Torvalds 21051da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21061da177e4SLinus Torvalds release notes and additional status information. 21071da177e4SLinus Torvalds 21081da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21091da177e4SLinus Torvalds 211025ebee02SCatalin Marinasconfig VFPv3 211125ebee02SCatalin Marinas bool 211225ebee02SCatalin Marinas depends on VFP 211325ebee02SCatalin Marinas default y if CPU_V7 211425ebee02SCatalin Marinas 2115b5872db4SCatalin Marinasconfig NEON 2116b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2117b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2118b5872db4SCatalin Marinas help 2119b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2120b5872db4SCatalin Marinas Extension. 2121b5872db4SCatalin Marinas 212273c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 212373c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2124c4a30c3bSRussell King depends on NEON && AEABI 212573c132c1SArd Biesheuvel help 212673c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 212773c132c1SArd Biesheuvel 21281da177e4SLinus Torvaldsendmenu 21291da177e4SLinus Torvalds 21301da177e4SLinus Torvaldsmenu "Userspace binary formats" 21311da177e4SLinus Torvalds 21321da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21331da177e4SLinus Torvalds 21341da177e4SLinus Torvaldsconfig ARTHUR 21351da177e4SLinus Torvalds tristate "RISC OS personality" 2136704bdda0SNicolas Pitre depends on !AEABI 21371da177e4SLinus Torvalds help 21381da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 21391da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 21401da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 21411da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 21421da177e4SLinus Torvalds will be called arthur). 21431da177e4SLinus Torvalds 21441da177e4SLinus Torvaldsendmenu 21451da177e4SLinus Torvalds 21461da177e4SLinus Torvaldsmenu "Power management options" 21471da177e4SLinus Torvalds 2148eceab4acSRussell Kingsource "kernel/power/Kconfig" 21491da177e4SLinus Torvalds 2150f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 215119a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2152f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2153f4cb5700SJohannes Berg def_bool y 2154f4cb5700SJohannes Berg 215515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 215615e0d9e3SArnd Bergmann def_bool PM_SLEEP 215715e0d9e3SArnd Bergmann 2158603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2159603fb42aSSebastian Capella bool 2160603fb42aSSebastian Capella depends on MMU 2161603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2162603fb42aSSebastian Capella 21631da177e4SLinus Torvaldsendmenu 21641da177e4SLinus Torvalds 2165d5950b43SSam Ravnborgsource "net/Kconfig" 2166d5950b43SSam Ravnborg 2167ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 21681da177e4SLinus Torvalds 21691da177e4SLinus Torvaldssource "fs/Kconfig" 21701da177e4SLinus Torvalds 21711da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21721da177e4SLinus Torvalds 21731da177e4SLinus Torvaldssource "security/Kconfig" 21741da177e4SLinus Torvalds 21751da177e4SLinus Torvaldssource "crypto/Kconfig" 21761da177e4SLinus Torvalds 21771da177e4SLinus Torvaldssource "lib/Kconfig" 2178749cf76cSChristoffer Dall 2179749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2180