xref: /linux/arch/arm/Kconfig (revision 19a0519d3642d140bfb1bd602a34dc4f98606b19)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4b1b3f49cSRussell King	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
57463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6b1b3f49cSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
73d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
9ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
10b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
1139b175a0SWill Deacon	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
124477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
13b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
15b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
16b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
1738ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
18b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
19f7b861b7SThomas Gleixner	select GENERIC_IDLE_POLL_SETUP
20b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
21b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
22b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
23b1b3f49cSRussell King	select HAVE_AOUT
2409f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
255cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
264095ccc3SWill Drewry	select HAVE_ARCH_SECCOMP_FILTER
270693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
28b1b3f49cSRussell King	select HAVE_BPF_JIT
29b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
30b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
31b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
32b1b3f49cSRussell King	select HAVE_DMA_ATTRS
33b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
34b1b3f49cSRussell King	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
35b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
36b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
37b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
38b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
39b1b3f49cSRussell King	select HAVE_GENERIC_HARDIRQS
40b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
41b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
4287c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
43b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
44f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
45b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
46b1b3f49cSRussell King	select HAVE_KERNEL_LZO
47b1b3f49cSRussell King	select HAVE_KERNEL_XZ
48856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
499edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
50b1b3f49cSRussell King	select HAVE_MEMBLOCK
51b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
527ada189fSJamie Iles	select HAVE_PERF_EVENTS
53e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
54b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
55af1839ebSCatalin Marinas	select HAVE_UID16
56da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
573d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
58b1b3f49cSRussell King	select PERF_USE_VMALLOC
59b1b3f49cSRussell King	select RTC_LIB
60b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
61786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
62786d35d4SDavid Howells	select MODULES_USE_ELF_REL
6338a61b6bSAl Viro	select CLONE_BACKWARDS
64b68fec24SAl Viro	select OLD_SIGSUSPEND3
6550bcb7e4SAl Viro	select OLD_SIGACTION
66b0088480SKevin Hilman	select HAVE_CONTEXT_TRACKING
671da177e4SLinus Torvalds	help
681da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
69f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
701da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
711da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
721da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
731da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
741da177e4SLinus Torvalds
7574facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
7674facffeSRussell King	bool
7774facffeSRussell King
784ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
794ce63fcdSMarek Szyprowski	bool
804ce63fcdSMarek Szyprowski
814ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
824ce63fcdSMarek Szyprowski	bool
83b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
84b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
854ce63fcdSMarek Szyprowski
8660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
8760460abfSSeung-Woo Kim
8860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
8960460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
9060460abfSSeung-Woo Kim	range 4 9
9160460abfSSeung-Woo Kim	default 8
9260460abfSSeung-Woo Kim	help
9360460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
9460460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
9560460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
9660460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
9760460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
9860460abfSSeung-Woo Kim	  virtual space with just a few allocations.
9960460abfSSeung-Woo Kim
10060460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
10160460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
10260460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
10360460abfSSeung-Woo Kim	  by the PAGE_SIZE.
10460460abfSSeung-Woo Kim
10560460abfSSeung-Woo Kimendif
10660460abfSSeung-Woo Kim
1071a189b97SRussell Kingconfig HAVE_PWM
1081a189b97SRussell King	bool
1091a189b97SRussell King
1100b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1110b05da72SHans Ulli Kroll	bool
1120b05da72SHans Ulli Kroll
11375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
11475e7153aSRalf Baechle	bool
11575e7153aSRalf Baechle
116bc581770SLinus Walleijconfig HAVE_TCM
117bc581770SLinus Walleij	bool
118bc581770SLinus Walleij	select GENERIC_ALLOCATOR
119bc581770SLinus Walleij
120e119bfffSRussell Kingconfig HAVE_PROC_CPU
121e119bfffSRussell King	bool
122e119bfffSRussell King
1235ea81769SAl Viroconfig NO_IOPORT
1245ea81769SAl Viro	bool
1255ea81769SAl Viro
1261da177e4SLinus Torvaldsconfig EISA
1271da177e4SLinus Torvalds	bool
1281da177e4SLinus Torvalds	---help---
1291da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1301da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1311da177e4SLinus Torvalds
1321da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1331da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1341da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1351da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1361da177e4SLinus Torvalds
1371da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1381da177e4SLinus Torvalds
1391da177e4SLinus Torvalds	  Otherwise, say N.
1401da177e4SLinus Torvalds
1411da177e4SLinus Torvaldsconfig SBUS
1421da177e4SLinus Torvalds	bool
1431da177e4SLinus Torvalds
144f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
145f16fb1ecSRussell King	bool
146f16fb1ecSRussell King	default y
147f16fb1ecSRussell King
148f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
149f76e9154SNicolas Pitre	bool
150f76e9154SNicolas Pitre	depends on !SMP
151f76e9154SNicolas Pitre	default y
152f76e9154SNicolas Pitre
153f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
154f16fb1ecSRussell King	bool
155f16fb1ecSRussell King	default y
156f16fb1ecSRussell King
1577ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1587ad1bcb2SRussell King	bool
1597ad1bcb2SRussell King	default y
1607ad1bcb2SRussell King
1611da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1621da177e4SLinus Torvalds	bool
1631da177e4SLinus Torvalds	default y
1641da177e4SLinus Torvalds
1651da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1661da177e4SLinus Torvalds	bool
1671da177e4SLinus Torvalds
168f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
169f0d1b0b3SDavid Howells	bool
170f0d1b0b3SDavid Howells
171f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
172f0d1b0b3SDavid Howells	bool
173f0d1b0b3SDavid Howells
17489c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
17589c52ed4SBen Dooks	bool
17689c52ed4SBen Dooks	help
17789c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
17889c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
17989c52ed4SBen Dooks	  it.
18089c52ed4SBen Dooks
1814a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1824a1b5733SEduardo Valentin	bool
1834a1b5733SEduardo Valentin
184b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
185b89c3b16SAkinobu Mita	bool
186b89c3b16SAkinobu Mita	default y
187b89c3b16SAkinobu Mita
1881da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1891da177e4SLinus Torvalds	bool
1901da177e4SLinus Torvalds	default y
1911da177e4SLinus Torvalds
192a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
193a08b6b79Sviro@ZenIV.linux.org.uk	bool
194a08b6b79Sviro@ZenIV.linux.org.uk
1955ac6da66SChristoph Lameterconfig ZONE_DMA
1965ac6da66SChristoph Lameter	bool
1975ac6da66SChristoph Lameter
198ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
199ccd7ab7fSFUJITA Tomonori       def_bool y
200ccd7ab7fSFUJITA Tomonori
20158af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
20258af4a24SRob Herring	bool
20358af4a24SRob Herring
2041da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2051da177e4SLinus Torvalds	bool
2061da177e4SLinus Torvalds
2071da177e4SLinus Torvaldsconfig FIQ
2081da177e4SLinus Torvalds	bool
2091da177e4SLinus Torvalds
21013a5045dSRob Herringconfig NEED_RET_TO_USER
21113a5045dSRob Herring	bool
21213a5045dSRob Herring
213034d2f5aSAl Viroconfig ARCH_MTD_XIP
214034d2f5aSAl Viro	bool
215034d2f5aSAl Viro
216c760fc19SHyok S. Choiconfig VECTORS_BASE
217c760fc19SHyok S. Choi	hex
2186afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
219c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
220c760fc19SHyok S. Choi	default 0x00000000
221c760fc19SHyok S. Choi	help
222c760fc19SHyok S. Choi	  The base address of exception vectors.
223c760fc19SHyok S. Choi
224dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
225c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
226c1becedcSRussell King	default y
227b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
228dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
229dc21af99SRussell King	help
230111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
231111e9a5cSRussell King	  boot and module load time according to the position of the
232111e9a5cSRussell King	  kernel in system memory.
233dc21af99SRussell King
234111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
235daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
236dc21af99SRussell King
237c1becedcSRussell King	  Only disable this option if you know that you do not require
238c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
239c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
240c1becedcSRussell King
24101464226SRob Herringconfig NEED_MACH_GPIO_H
24201464226SRob Herring	bool
24301464226SRob Herring	help
24401464226SRob Herring	  Select this when mach/gpio.h is required to provide special
24501464226SRob Herring	  definitions for this platform. The need for mach/gpio.h should
24601464226SRob Herring	  be avoided when possible.
24701464226SRob Herring
248c334bc15SRob Herringconfig NEED_MACH_IO_H
249c334bc15SRob Herring	bool
250c334bc15SRob Herring	help
251c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
252c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
253c334bc15SRob Herring	  be avoided when possible.
254c334bc15SRob Herring
2550cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2561b9f95f8SNicolas Pitre	bool
257111e9a5cSRussell King	help
2580cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2590cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2600cdc8b92SNicolas Pitre	  be avoided when possible.
2611b9f95f8SNicolas Pitre
2621b9f95f8SNicolas Pitreconfig PHYS_OFFSET
263974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2640cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
265974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2661b9f95f8SNicolas Pitre	help
2671b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2681b9f95f8SNicolas Pitre	  location of main memory in your system.
269cada3c08SRussell King
27087e040b6SSimon Glassconfig GENERIC_BUG
27187e040b6SSimon Glass	def_bool y
27287e040b6SSimon Glass	depends on BUG
27387e040b6SSimon Glass
2741da177e4SLinus Torvaldssource "init/Kconfig"
2751da177e4SLinus Torvalds
276dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
277dc52ddc0SMatt Helsley
2781da177e4SLinus Torvaldsmenu "System Type"
2791da177e4SLinus Torvalds
2803c427975SHyok S. Choiconfig MMU
2813c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2823c427975SHyok S. Choi	default y
2833c427975SHyok S. Choi	help
2843c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2853c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2863c427975SHyok S. Choi
287ccf50e23SRussell King#
288ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
289ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
290ccf50e23SRussell King#
2911da177e4SLinus Torvaldschoice
2921da177e4SLinus Torvalds	prompt "ARM system type"
2931420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
2941420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
2951da177e4SLinus Torvalds
296387798b3SRob Herringconfig ARCH_MULTIPLATFORM
297387798b3SRob Herring	bool "Allow multiple platforms to be selected"
298b1b3f49cSRussell King	depends on MMU
299387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
300387798b3SRob Herring	select AUTO_ZRELADDR
30166314223SDinh Nguyen	select COMMON_CLK
302387798b3SRob Herring	select MULTI_IRQ_HANDLER
30366314223SDinh Nguyen	select SPARSE_IRQ
30466314223SDinh Nguyen	select USE_OF
30566314223SDinh Nguyen
3064af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
3074af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
30889c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
309b1b3f49cSRussell King	select ARM_AMBA
310a613163dSLinus Walleij	select COMMON_CLK
311f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
312b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
3139904f793SLinus Walleij	select HAVE_TCM
314c5a0adb5SRussell King	select ICST
315b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
316b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
317f4b8b319SRussell King	select PLAT_VERSATILE
318695436e3SLinus Walleij	select SPARSE_IRQ
3192389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3204af6fee1SDeepak Saxena	help
3214af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
3224af6fee1SDeepak Saxena
3234af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3244af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
325b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3264af6fee1SDeepak Saxena	select ARM_AMBA
327b1b3f49cSRussell King	select ARM_TIMER_SP804
328f9a6aa43SLinus Walleij	select COMMON_CLK
329f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
330ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
331b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
332b1b3f49cSRussell King	select ICST
333b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
334f4b8b319SRussell King	select PLAT_VERSATILE
3353cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
3364af6fee1SDeepak Saxena	help
3374af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3384af6fee1SDeepak Saxena
3394af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3404af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
341b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3424af6fee1SDeepak Saxena	select ARM_AMBA
343b1b3f49cSRussell King	select ARM_TIMER_SP804
3444af6fee1SDeepak Saxena	select ARM_VIC
3456d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
346b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
347aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
348c5a0adb5SRussell King	select ICST
349f4b8b319SRussell King	select PLAT_VERSATILE
3503414ba8cSRussell King	select PLAT_VERSATILE_CLCD
351b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
3522389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3534af6fee1SDeepak Saxena	help
3544af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3554af6fee1SDeepak Saxena
3568fc5ffa0SAndrew Victorconfig ARCH_AT91
3578fc5ffa0SAndrew Victor	bool "Atmel AT91"
358f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
359bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
360b1b3f49cSRussell King	select HAVE_CLK
361e261501dSNicolas Ferre	select IRQ_DOMAIN
36201464226SRob Herring	select NEED_MACH_GPIO_H
3631ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3646732ae5cSJean-Christophe PLAGNIOL-VILLARD	select PINCTRL
3656732ae5cSJean-Christophe PLAGNIOL-VILLARD	select PINCTRL_AT91 if USE_OF
3664af6fee1SDeepak Saxena	help
367929e994fSNicolas Ferre	  This enables support for systems based on Atmel
368929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3694af6fee1SDeepak Saxena
37093e22567SRussell Kingconfig ARCH_CLPS711X
37193e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
372a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
373ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
37493e22567SRussell King	select CLKDEV_LOOKUP
375c99f72adSAlexander Shiyan	select CLKSRC_MMIO
37693e22567SRussell King	select COMMON_CLK
37793e22567SRussell King	select CPU_ARM720T
3784a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3796597619fSAlexander Shiyan	select MFD_SYSCON
38099f04c8fSAlexander Shiyan	select MULTI_IRQ_HANDLER
3810d8be81cSAlexander Shiyan	select SPARSE_IRQ
38293e22567SRussell King	help
38393e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
38493e22567SRussell King
385788c9700SRussell Kingconfig ARCH_GEMINI
386788c9700SRussell King	bool "Cortina Systems Gemini"
387788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3885cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
389662146b1SArnd Bergmann	select NEED_MACH_GPIO_H
390b1b3f49cSRussell King	select CPU_FA526
391788c9700SRussell King	help
392788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
393788c9700SRussell King
3941da177e4SLinus Torvaldsconfig ARCH_EBSA110
3951da177e4SLinus Torvalds	bool "EBSA-110"
396b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
397c750815eSRussell King	select CPU_SA110
398f7e68bbfSRussell King	select ISA
399c334bc15SRob Herring	select NEED_MACH_IO_H
4000cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
401b1b3f49cSRussell King	select NO_IOPORT
4021da177e4SLinus Torvalds	help
4031da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
404f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4051da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4061da177e4SLinus Torvalds	  parallel port.
4071da177e4SLinus Torvalds
408e7736d47SLennert Buytenhekconfig ARCH_EP93XX
409e7736d47SLennert Buytenhek	bool "EP93xx-based"
410b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
411b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
412b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
413e7736d47SLennert Buytenhek	select ARM_AMBA
414e7736d47SLennert Buytenhek	select ARM_VIC
4156d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
416b1b3f49cSRussell King	select CPU_ARM920T
4175725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
418e7736d47SLennert Buytenhek	help
419e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
420e7736d47SLennert Buytenhek
4211da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4221da177e4SLinus Torvalds	bool "FootBridge"
423c750815eSRussell King	select CPU_SA110
4241da177e4SLinus Torvalds	select FOOTBRIDGE
4254e8d7637SRussell King	select GENERIC_CLOCKEVENTS
426d0ee9f40SArnd Bergmann	select HAVE_IDE
4278ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4280cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
429f999b8bdSMartin Michlmayr	help
430f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
431f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4321da177e4SLinus Torvalds
4334af6fee1SDeepak Saxenaconfig ARCH_NETX
4344af6fee1SDeepak Saxena	bool "Hilscher NetX based"
435b1b3f49cSRussell King	select ARM_VIC
436234b6cedSRussell King	select CLKSRC_MMIO
437c750815eSRussell King	select CPU_ARM926T
4382fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
439f999b8bdSMartin Michlmayr	help
4404af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4414af6fee1SDeepak Saxena
4423b938be6SRussell Kingconfig ARCH_IOP13XX
4433b938be6SRussell King	bool "IOP13xx-based"
4443b938be6SRussell King	depends on MMU
4453b938be6SRussell King	select ARCH_SUPPORTS_MSI
446b1b3f49cSRussell King	select CPU_XSC3
4470cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
44813a5045dSRob Herring	select NEED_RET_TO_USER
449b1b3f49cSRussell King	select PCI
450b1b3f49cSRussell King	select PLAT_IOP
451b1b3f49cSRussell King	select VMSPLIT_1G
4523b938be6SRussell King	help
4533b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4543b938be6SRussell King
4553f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4563f7e5815SLennert Buytenhek	bool "IOP32x-based"
457a4f7e763SRussell King	depends on MMU
458b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
459c750815eSRussell King	select CPU_XSCALE
46001464226SRob Herring	select NEED_MACH_GPIO_H
46113a5045dSRob Herring	select NEED_RET_TO_USER
462f7e68bbfSRussell King	select PCI
463b1b3f49cSRussell King	select PLAT_IOP
464f999b8bdSMartin Michlmayr	help
4653f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4663f7e5815SLennert Buytenhek	  processors.
4673f7e5815SLennert Buytenhek
4683f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4693f7e5815SLennert Buytenhek	bool "IOP33x-based"
4703f7e5815SLennert Buytenhek	depends on MMU
471b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
472c750815eSRussell King	select CPU_XSCALE
47301464226SRob Herring	select NEED_MACH_GPIO_H
47413a5045dSRob Herring	select NEED_RET_TO_USER
4753f7e5815SLennert Buytenhek	select PCI
476b1b3f49cSRussell King	select PLAT_IOP
4773f7e5815SLennert Buytenhek	help
4783f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4791da177e4SLinus Torvalds
4803b938be6SRussell Kingconfig ARCH_IXP4XX
4813b938be6SRussell King	bool "IXP4xx-based"
482a4f7e763SRussell King	depends on MMU
48358af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
484b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
485234b6cedSRussell King	select CLKSRC_MMIO
486c750815eSRussell King	select CPU_XSCALE
487b1b3f49cSRussell King	select DMABOUNCE if PCI
4883b938be6SRussell King	select GENERIC_CLOCKEVENTS
4890b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
490c334bc15SRob Herring	select NEED_MACH_IO_H
4919296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_MMIO
4929296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
493c4713074SLennert Buytenhek	help
4943b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
495c4713074SLennert Buytenhek
496edabd38eSSaeed Bisharaconfig ARCH_DOVE
497edabd38eSSaeed Bishara	bool "Marvell Dove"
498edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
499756b2531SSebastian Hesselbarth	select CPU_PJ4
500edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5010f81bd43SRussell King	select MIGHT_HAVE_PCI
5029139acd1SSebastian Hesselbarth	select PINCTRL
5039139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
504abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
5050f81bd43SRussell King	select USB_ARCH_HAS_EHCI
5067d554902SThomas Petazzoni	select MVEBU_MBUS
507edabd38eSSaeed Bishara	help
508edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
509edabd38eSSaeed Bishara
510651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
511651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
5120e2ee0c0SAndrew Lunn	select ARCH_HAS_CPUFREQ
513a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
514b1b3f49cSRussell King	select CPU_FEROCEON
515651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
516b1b3f49cSRussell King	select PCI
5171dc831bfSJason Gunthorpe	select PCI_QUIRKS
518f9e75922SAndrew Lunn	select PINCTRL
519f9e75922SAndrew Lunn	select PINCTRL_KIRKWOOD
520abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
5215cc0673aSThomas Petazzoni	select MVEBU_MBUS
522651c74c7SSaeed Bishara	help
523651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
524651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
525651c74c7SSaeed Bishara
526788c9700SRussell Kingconfig ARCH_MV78XX0
527788c9700SRussell King	bool "Marvell MV78xx0"
528a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
529b1b3f49cSRussell King	select CPU_FEROCEON
530788c9700SRussell King	select GENERIC_CLOCKEVENTS
531b1b3f49cSRussell King	select PCI
532abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
53395b80e0aSThomas Petazzoni	select MVEBU_MBUS
534788c9700SRussell King	help
535788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
536788c9700SRussell King	  MV781x0, MV782x0.
537788c9700SRussell King
538788c9700SRussell Kingconfig ARCH_ORION5X
539788c9700SRussell King	bool "Marvell Orion"
540788c9700SRussell King	depends on MMU
541a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
542b1b3f49cSRussell King	select CPU_FEROCEON
543788c9700SRussell King	select GENERIC_CLOCKEVENTS
544b1b3f49cSRussell King	select PCI
545abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
5465d1190eaSThomas Petazzoni	select MVEBU_MBUS
547788c9700SRussell King	help
548788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
549788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
550788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
551788c9700SRussell King
552788c9700SRussell Kingconfig ARCH_MMP
5532f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
554788c9700SRussell King	depends on MMU
555788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5566d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
557b1b3f49cSRussell King	select GENERIC_ALLOCATOR
558788c9700SRussell King	select GENERIC_CLOCKEVENTS
559157d2644SHaojian Zhuang	select GPIO_PXA
560c24b3114SHaojian Zhuang	select IRQ_DOMAIN
561b1b3f49cSRussell King	select NEED_MACH_GPIO_H
5627c8f86a4SAxel Lin	select PINCTRL
563788c9700SRussell King	select PLAT_PXA
5640bd86961SHaojian Zhuang	select SPARSE_IRQ
565788c9700SRussell King	help
5662f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
567788c9700SRussell King
568c53c9cf6SAndrew Victorconfig ARCH_KS8695
569c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
57072880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
571c7e783d6SLinus Walleij	select CLKSRC_MMIO
572b1b3f49cSRussell King	select CPU_ARM922T
573c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
574b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
575c53c9cf6SAndrew Victor	help
576c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
577c53c9cf6SAndrew Victor	  System-on-Chip devices.
578c53c9cf6SAndrew Victor
579788c9700SRussell Kingconfig ARCH_W90X900
580788c9700SRussell King	bool "Nuvoton W90X900 CPU"
581c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5826d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5836fa5d5f7SRussell King	select CLKSRC_MMIO
584b1b3f49cSRussell King	select CPU_ARM926T
58558b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
586777f9bebSLennert Buytenhek	help
587a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
588a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
589a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
590a8bc4eadSwanzongshun	  link address to know more.
591a8bc4eadSwanzongshun
592a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
593a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
594585cf175STzachi Perelstein
59593e22567SRussell Kingconfig ARCH_LPC32XX
59693e22567SRussell King	bool "NXP LPC32XX"
59793e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
59893e22567SRussell King	select ARM_AMBA
5994073723aSRussell King	select CLKDEV_LOOKUP
600234b6cedSRussell King	select CLKSRC_MMIO
60193e22567SRussell King	select CPU_ARM926T
60293e22567SRussell King	select GENERIC_CLOCKEVENTS
60393e22567SRussell King	select HAVE_IDE
60493e22567SRussell King	select HAVE_PWM
60593e22567SRussell King	select USB_ARCH_HAS_OHCI
60693e22567SRussell King	select USE_OF
60793e22567SRussell King	help
60893e22567SRussell King	  Support for the NXP LPC32XX family of processors
60993e22567SRussell King
6101da177e4SLinus Torvaldsconfig ARCH_PXA
6112c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
612a4f7e763SRussell King	depends on MMU
61389c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
614b1b3f49cSRussell King	select ARCH_MTD_XIP
615b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
616b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
617b1b3f49cSRussell King	select AUTO_ZRELADDR
6186d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
619234b6cedSRussell King	select CLKSRC_MMIO
620981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
621157d2644SHaojian Zhuang	select GPIO_PXA
622b1b3f49cSRussell King	select HAVE_IDE
623b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
624b1b3f49cSRussell King	select NEED_MACH_GPIO_H
625bd5ce433SEric Miao	select PLAT_PXA
6266ac6b817SHaojian Zhuang	select SPARSE_IRQ
627f999b8bdSMartin Michlmayr	help
6282c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6291da177e4SLinus Torvalds
630788c9700SRussell Kingconfig ARCH_MSM
631788c9700SRussell King	bool "Qualcomm MSM"
632923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
633bd32344aSStephen Boyd	select CLKDEV_LOOKUP
6348cc7f533SStephen Boyd	select COMMON_CLK
635b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
63649cbe786SEric Miao	help
6374b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6384b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6394b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6404b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6414b53eb4fSDaniel Walker	  (clock and power control, etc).
64249cbe786SEric Miao
643c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
6446d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
64569469995SMagnus Damm	select ARM_PATCH_PHYS_VIRT
6465e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
647b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6484c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
6494c3ffffdSStephen Boyd	select HAVE_ARM_TWD if LOCAL_TIMERS
650b1b3f49cSRussell King	select HAVE_CLK
651aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
6523b55658aSDave Martin	select HAVE_SMP
653ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
65460f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
655b1b3f49cSRussell King	select NO_IOPORT
6562cd3c927SLaurent Pinchart	select PINCTRL
657b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
658b1b3f49cSRussell King	select SPARSE_IRQ
659c793c1b0SMagnus Damm	help
6606d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
661c793c1b0SMagnus Damm
6621da177e4SLinus Torvaldsconfig ARCH_RPC
6631da177e4SLinus Torvalds	bool "RiscPC"
6641da177e4SLinus Torvalds	select ARCH_ACORN
665a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
66607f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6675cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
668b1b3f49cSRussell King	select FIQ
669d0ee9f40SArnd Bergmann	select HAVE_IDE
670b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
671b1b3f49cSRussell King	select ISA_DMA_API
672c334bc15SRob Herring	select NEED_MACH_IO_H
6730cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
674b1b3f49cSRussell King	select NO_IOPORT
675b4811bacSArnd Bergmann	select VIRT_TO_BUS
6761da177e4SLinus Torvalds	help
6771da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6781da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6791da177e4SLinus Torvalds
6801da177e4SLinus Torvaldsconfig ARCH_SA1100
6811da177e4SLinus Torvalds	bool "SA1100-based"
68289c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
683b1b3f49cSRussell King	select ARCH_MTD_XIP
6847444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
685b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
686b1b3f49cSRussell King	select CLKDEV_LOOKUP
687b1b3f49cSRussell King	select CLKSRC_MMIO
688b1b3f49cSRussell King	select CPU_FREQ
689b1b3f49cSRussell King	select CPU_SA1100
690b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
691d0ee9f40SArnd Bergmann	select HAVE_IDE
692b1b3f49cSRussell King	select ISA
69301464226SRob Herring	select NEED_MACH_GPIO_H
6940cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
695375dec92SRussell King	select SPARSE_IRQ
696f999b8bdSMartin Michlmayr	help
697f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6981da177e4SLinus Torvalds
699b130d5c2SKukjin Kimconfig ARCH_S3C24XX
700b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
7019d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
70253650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
703b1b3f49cSRussell King	select CLKDEV_LOOKUP
7047f78b6ebSRomain Naour	select CLKSRC_MMIO
7057f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
706880cf071STomasz Figa	select GPIO_SAMSUNG
707b1b3f49cSRussell King	select HAVE_CLK
70820676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
709b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
710b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
71117453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
71201464226SRob Herring	select NEED_MACH_GPIO_H
713c334bc15SRob Herring	select NEED_MACH_IO_H
714cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7151da177e4SLinus Torvalds	help
716b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
717b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
718b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
719b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
72063b1f51bSBen Dooks
721a08ab637SBen Dooksconfig ARCH_S3C64XX
722a08ab637SBen Dooks	bool "Samsung S3C64XX"
72389c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
72489f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
725b1b3f49cSRussell King	select ARM_VIC
726b1b3f49cSRussell King	select CLKDEV_LOOKUP
72704a49b71SRomain Naour	select CLKSRC_MMIO
728b1b3f49cSRussell King	select CPU_V6
72904a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
730880cf071STomasz Figa	select GPIO_SAMSUNG
731b1b3f49cSRussell King	select HAVE_CLK
73220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
733c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
734b1b3f49cSRussell King	select HAVE_TCM
73501464226SRob Herring	select NEED_MACH_GPIO_H
736b1b3f49cSRussell King	select NO_IOPORT
737b1b3f49cSRussell King	select PLAT_SAMSUNG
738b1b3f49cSRussell King	select S3C_DEV_NAND
739b1b3f49cSRussell King	select S3C_GPIO_TRACK
740cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
741b1b3f49cSRussell King	select SAMSUNG_CLKSRC
742b1b3f49cSRussell King	select SAMSUNG_GPIOLIB_4BIT
743b1b3f49cSRussell King	select SAMSUNG_IRQ_VIC_TIMER
74488f59738STomasz Figa	select SAMSUNG_WDT_RESET
745b1b3f49cSRussell King	select USB_ARCH_HAS_OHCI
746a08ab637SBen Dooks	help
747a08ab637SBen Dooks	  Samsung S3C64XX series based systems
748a08ab637SBen Dooks
74949b7a491SKukjin Kimconfig ARCH_S5P64X0
75049b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
751d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
7520665ccc4SChanwoo Choi	select CLKSRC_MMIO
753b1b3f49cSRussell King	select CPU_V6
7549e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
755880cf071STomasz Figa	select GPIO_SAMSUNG
756b1b3f49cSRussell King	select HAVE_CLK
75720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
758b1b3f49cSRussell King	select HAVE_S3C2410_WATCHDOG if WATCHDOG
759754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
76001464226SRob Herring	select NEED_MACH_GPIO_H
76188f59738STomasz Figa	select SAMSUNG_WDT_RESET
762cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
763c4ffccddSKukjin Kim	help
76449b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
76549b7a491SKukjin Kim	  SMDK6450.
766c4ffccddSKukjin Kim
767acc84707SMarek Szyprowskiconfig ARCH_S5PC100
768acc84707SMarek Szyprowski	bool "Samsung S5PC100"
76953650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
77029e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
7716a5a2e3bSRomain Naour	select CLKSRC_MMIO
7725a7652f2SByungho Min	select CPU_V7
7736a5a2e3bSRomain Naour	select GENERIC_CLOCKEVENTS
774880cf071STomasz Figa	select GPIO_SAMSUNG
775b1b3f49cSRussell King	select HAVE_CLK
77620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
777c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
778b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
77901464226SRob Herring	select NEED_MACH_GPIO_H
78088f59738STomasz Figa	select SAMSUNG_WDT_RESET
781cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7825a7652f2SByungho Min	help
783acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
7845a7652f2SByungho Min
785170f4e42SKukjin Kimconfig ARCH_S5PV210
786170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
787b1b3f49cSRussell King	select ARCH_HAS_CPUFREQ
7880f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
789b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
790b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
7910665ccc4SChanwoo Choi	select CLKSRC_MMIO
792b1b3f49cSRussell King	select CPU_V7
7939e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
794880cf071STomasz Figa	select GPIO_SAMSUNG
795b1b3f49cSRussell King	select HAVE_CLK
79620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
797c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
798b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
79901464226SRob Herring	select NEED_MACH_GPIO_H
8000cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
801cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
802170f4e42SKukjin Kim	help
803170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
804170f4e42SKukjin Kim
80583014579SKukjin Kimconfig ARCH_EXYNOS
80693e22567SRussell King	bool "Samsung EXYNOS"
807b1b3f49cSRussell King	select ARCH_HAS_CPUFREQ
8080f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
809e245f969STomasz Figa	select ARCH_REQUIRE_GPIOLIB
810b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
811e245f969STomasz Figa	select ARM_GIC
812b1b3f49cSRussell King	select CLKDEV_LOOKUP
813340fcb5cSOlof Johansson	select COMMON_CLK
814b1b3f49cSRussell King	select CPU_V7
815b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
816cc0e72b8SChanghwan Youn	select HAVE_CLK
81720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
818c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
819b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
8200cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
8216e726ea4STomasz Figa	select SPARSE_IRQ
822f8b1ac01STomasz Figa	select USE_OF
823cc0e72b8SChanghwan Youn	help
82483014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
825cc0e72b8SChanghwan Youn
8261da177e4SLinus Torvaldsconfig ARCH_SHARK
8271da177e4SLinus Torvalds	bool "Shark"
828b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
829c750815eSRussell King	select CPU_SA110
830f7e68bbfSRussell King	select ISA
831f7e68bbfSRussell King	select ISA_DMA
8320cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
833b1b3f49cSRussell King	select PCI
834b4811bacSArnd Bergmann	select VIRT_TO_BUS
835b1b3f49cSRussell King	select ZONE_DMA
836f999b8bdSMartin Michlmayr	help
837f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
838f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
8391da177e4SLinus Torvalds
8407c6337e2SKevin Hilmanconfig ARCH_DAVINCI
8417c6337e2SKevin Hilman	bool "TI DaVinci"
842b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
843dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
8446d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
84520e9969bSDavid Brownell	select GENERIC_ALLOCATOR
846b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
847dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
848b1b3f49cSRussell King	select HAVE_IDE
84901464226SRob Herring	select NEED_MACH_GPIO_H
8503ad7a42dSMatt Porter	select TI_PRIV_EDMA
851689e331fSSekhar Nori	select USE_OF
852b1b3f49cSRussell King	select ZONE_DMA
8537c6337e2SKevin Hilman	help
8547c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
8557c6337e2SKevin Hilman
856a0694861STony Lindgrenconfig ARCH_OMAP1
857a0694861STony Lindgren	bool "TI OMAP1"
85800a36698SArnd Bergmann	depends on MMU
85989c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
860b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
861a0694861STony Lindgren	select ARCH_OMAP
86221f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
863e9a91de7STony Prisk	select CLKDEV_LOOKUP
864cee37e50Sviresh kumar	select CLKSRC_MMIO
865b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
866a0694861STony Lindgren	select GENERIC_IRQ_CHIP
867b1b3f49cSRussell King	select HAVE_CLK
868a0694861STony Lindgren	select HAVE_IDE
869a0694861STony Lindgren	select IRQ_DOMAIN
870a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
871a0694861STony Lindgren	select NEED_MACH_MEMORY_H
87221f47fbcSAlexey Charkov	help
873a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
87402c981c0SBinghua Duan
8751da177e4SLinus Torvaldsendchoice
8761da177e4SLinus Torvalds
877387798b3SRob Herringmenu "Multiple platform selection"
878387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
879387798b3SRob Herring
880387798b3SRob Herringcomment "CPU Core family selection"
881387798b3SRob Herring
882387798b3SRob Herringconfig ARCH_MULTI_V4T
883387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
884387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
885b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
88624e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
88724e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
88824e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
889387798b3SRob Herring
890387798b3SRob Herringconfig ARCH_MULTI_V5
891387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
892387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
893b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
89424e860fbSArnd Bergmann	select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
89524e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
89624e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
897387798b3SRob Herring
898387798b3SRob Herringconfig ARCH_MULTI_V4_V5
899387798b3SRob Herring	bool
900387798b3SRob Herring
901387798b3SRob Herringconfig ARCH_MULTI_V6
9028dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
903387798b3SRob Herring	select ARCH_MULTI_V6_V7
904b1b3f49cSRussell King	select CPU_V6
905387798b3SRob Herring
906387798b3SRob Herringconfig ARCH_MULTI_V7
9078dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
908387798b3SRob Herring	default y
909387798b3SRob Herring	select ARCH_MULTI_V6_V7
910b1b3f49cSRussell King	select CPU_V7
911387798b3SRob Herring
912387798b3SRob Herringconfig ARCH_MULTI_V6_V7
913387798b3SRob Herring	bool
914387798b3SRob Herring
915387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
916387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
917387798b3SRob Herring	select ARCH_MULTI_V5
918387798b3SRob Herring
919387798b3SRob Herringendmenu
920387798b3SRob Herring
921ccf50e23SRussell King#
922ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
923ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
924ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
925ccf50e23SRussell King#
9263e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
9273e93a22bSGregory CLEMENT
92895b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
92995b8f20fSRussell King
9308ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
9318ac49e04SChristian Daudt
932f1ac922dSStephen Warrensource "arch/arm/mach-bcm2835/Kconfig"
933f1ac922dSStephen Warren
9341da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
9351da177e4SLinus Torvalds
936d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
937d94f944eSAnton Vorontsov
93895b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
93995b8f20fSRussell King
94095b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
94195b8f20fSRussell King
942e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
943e7736d47SLennert Buytenhek
9441da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
9451da177e4SLinus Torvalds
94659d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
94759d3a193SPaulius Zaleckas
948387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
949387798b3SRob Herring
9501da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
9511da177e4SLinus Torvalds
9523f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
9533f7e5815SLennert Buytenhek
9543f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
9551da177e4SLinus Torvalds
956285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
957285f5fa7SDan Williams
9581da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
9591da177e4SLinus Torvalds
960828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
961828989adSSantosh Shilimkar
96295b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
96395b8f20fSRussell King
96495b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
96595b8f20fSRussell King
96695b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
96795b8f20fSRussell King
968794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
969794d15b2SStanislav Samsonov
9703995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
9711da177e4SLinus Torvalds
9721d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
9731d3f33d5SShawn Guo
97495b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
97549cbe786SEric Miao
97695b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
97795b8f20fSRussell King
9789851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
9799851ca57SDaniel Tang
980d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
981d48af15eSTony Lindgren
982d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
9831da177e4SLinus Torvalds
9841dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
9851dbae815STony Lindgren
9869dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
987585cf175STzachi Perelstein
988387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
989387798b3SRob Herring
99095b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
99195b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9921da177e4SLinus Torvalds
99395b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
99495b8f20fSRussell King
99595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
99695b8f20fSRussell King
997d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
998d63dc051SHeiko Stuebner
99995b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1000edabd38eSSaeed Bishara
1001cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1002a21765a7SBen Dooks
1003387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
1004387798b3SRob Herring
1005a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
1006a21765a7SBen Dooks
100765ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
100865ebcc11SSrinivas Kandagatla
100985fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
10101da177e4SLinus Torvalds
1011a08ab637SBen Dooksif ARCH_S3C64XX
1012431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1013a08ab637SBen Dooksendif
1014a08ab637SBen Dooks
101549b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1016c4ffccddSKukjin Kim
10175a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
10185a7652f2SByungho Min
1019170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1020170f4e42SKukjin Kim
102183014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1022cc0e72b8SChanghwan Youn
1023882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10241da177e4SLinus Torvalds
10253b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
10263b52634fSMaxime Ripard
1027156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
1028156a0997SBarry Song
1029c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1030c5f80065SErik Gilling
103195b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
10321da177e4SLinus Torvalds
103395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
10341da177e4SLinus Torvalds
10351da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
10361da177e4SLinus Torvalds
1037ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1038420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1039ceade897SRussell King
10402a0ba738SMarc Zyngiersource "arch/arm/mach-virt/Kconfig"
10412a0ba738SMarc Zyngier
10426f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
10436f35f9a9STony Prisk
10447ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
10457ec80ddfSwanzongshun
10469a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
10479a45eb69SJosh Cartwright
10481da177e4SLinus Torvalds# Definitions to make life easier
10491da177e4SLinus Torvaldsconfig ARCH_ACORN
10501da177e4SLinus Torvalds	bool
10511da177e4SLinus Torvalds
10527ae1f7ecSLennert Buytenhekconfig PLAT_IOP
10537ae1f7ecSLennert Buytenhek	bool
1054469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
10557ae1f7ecSLennert Buytenhek
105669b02f6aSLennert Buytenhekconfig PLAT_ORION
105769b02f6aSLennert Buytenhek	bool
1058bfe45e0bSRussell King	select CLKSRC_MMIO
1059b1b3f49cSRussell King	select COMMON_CLK
1060dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1061278b45b0SAndrew Lunn	select IRQ_DOMAIN
106269b02f6aSLennert Buytenhek
1063abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
1064abcda1dcSThomas Petazzoni	bool
1065abcda1dcSThomas Petazzoni	select PLAT_ORION
1066abcda1dcSThomas Petazzoni
1067bd5ce433SEric Miaoconfig PLAT_PXA
1068bd5ce433SEric Miao	bool
1069bd5ce433SEric Miao
1070f4b8b319SRussell Kingconfig PLAT_VERSATILE
1071f4b8b319SRussell King	bool
1072f4b8b319SRussell King
1073e3887714SRussell Kingconfig ARM_TIMER_SP804
1074e3887714SRussell King	bool
1075bfe45e0bSRussell King	select CLKSRC_MMIO
10767a0eca71SRob Herring	select CLKSRC_OF if OF
1077e3887714SRussell King
10781da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10791da177e4SLinus Torvalds
1080958cab0fSRussell Kingconfig ARM_NR_BANKS
1081958cab0fSRussell King	int
1082958cab0fSRussell King	default 16 if ARCH_EP93XX
1083958cab0fSRussell King	default 8
1084958cab0fSRussell King
1085afe4b25eSLennert Buytenhekconfig IWMMXT
1086698613b6SRussell King	bool "Enable iWMMXt support" if !CPU_PJ4
1087ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1088698613b6SRussell King	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1089afe4b25eSLennert Buytenhek	help
1090afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1091afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1092afe4b25eSLennert Buytenhek
10931da177e4SLinus Torvaldsconfig XSCALE_PMU
10941da177e4SLinus Torvalds	bool
1095bfc994b5SPaul Bolle	depends on CPU_XSCALE
10961da177e4SLinus Torvalds	default y
10971da177e4SLinus Torvalds
109852108641Seric miaoconfig MULTI_IRQ_HANDLER
109952108641Seric miao	bool
110052108641Seric miao	help
110152108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
110252108641Seric miao
11033b93e7b0SHyok S. Choiif !MMU
11043b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11053b93e7b0SHyok S. Choiendif
11063b93e7b0SHyok S. Choi
11073e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
11083e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
11093e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
11103e0a07f8SGregory CLEMENT	default y
11113e0a07f8SGregory CLEMENT	help
11123e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
11133e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
11143e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
11153e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
11163e0a07f8SGregory CLEMENT	  Workaround:
11173e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
11183e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
11193e0a07f8SGregory CLEMENT	  instruction
11203e0a07f8SGregory CLEMENT
1121f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1122f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1123f0c4b8d6SWill Deacon	depends on CPU_V6
1124f0c4b8d6SWill Deacon	help
1125f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1126f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1127f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1128f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1129f0c4b8d6SWill Deacon
11309cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11319cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1132e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11339cba3cccSCatalin Marinas	help
11349cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
11359cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
11369cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11379cba3cccSCatalin Marinas	  recommended workaround.
11389cba3cccSCatalin Marinas
11397ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11407ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11417ce236fcSCatalin Marinas	depends on CPU_V7
11427ce236fcSCatalin Marinas	help
11437ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11447ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11457ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11467ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11477ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11487ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11497ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11507ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
11517ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
11527ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
11537ce236fcSCatalin Marinas	  available in non-secure mode.
11547ce236fcSCatalin Marinas
1155855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1156855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1157855c551fSCatalin Marinas	depends on CPU_V7
115862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1159855c551fSCatalin Marinas	help
1160855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1161855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1162855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1163855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1164855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1165855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1166855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1167855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1168855c551fSCatalin Marinas
11690516e464SCatalin Marinasconfig ARM_ERRATA_460075
11700516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
11710516e464SCatalin Marinas	depends on CPU_V7
117262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11730516e464SCatalin Marinas	help
11740516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
11750516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
11760516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
11770516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
11780516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
11790516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
11800516e464SCatalin Marinas	  may not be available in non-secure mode.
11810516e464SCatalin Marinas
11829f05027cSWill Deaconconfig ARM_ERRATA_742230
11839f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
11849f05027cSWill Deacon	depends on CPU_V7 && SMP
118562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11869f05027cSWill Deacon	help
11879f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11889f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
11899f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
11909f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
11919f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
11929f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
11939f05027cSWill Deacon	  the two writes.
11949f05027cSWill Deacon
1195a672e99bSWill Deaconconfig ARM_ERRATA_742231
1196a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1197a672e99bSWill Deacon	depends on CPU_V7 && SMP
119862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1199a672e99bSWill Deacon	help
1200a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1201a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1202a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1203a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1204a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1205a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1206a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1207a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1208a672e99bSWill Deacon	  capabilities of the processor.
1209a672e99bSWill Deacon
12109e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1211fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12122839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12139e65582aSSantosh Shilimkar	help
12149e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12159e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12169e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12179e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12189e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12199e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12209e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12212839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1222cdf357f1SWill Deacon
122369155794SJon Medhurstconfig ARM_ERRATA_643719
122469155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
122569155794SJon Medhurst	depends on CPU_V7 && SMP
122669155794SJon Medhurst	help
122769155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
122869155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
122969155794SJon Medhurst	  register returns zero when it should return one. The workaround
123069155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
123169155794SJon Medhurst	  it behave as intended and avoiding data corruption.
123269155794SJon Medhurst
1233cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1234cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1235e66dc745SDave Martin	depends on CPU_V7
1236cdf357f1SWill Deacon	help
1237cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1238cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1239cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1240cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1241cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1242cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1243cdf357f1SWill Deacon	  entries regardless of the ASID.
1244475d92fcSWill Deacon
12451f0090a1SRussell Kingconfig PL310_ERRATA_727915
1246fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
12471f0090a1SRussell King	depends on CACHE_L2X0
12481f0090a1SRussell King	help
12491f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12501f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12511f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12521f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12531f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12541f0090a1SRussell King	  Invalidate by Way operation.
12551f0090a1SRussell King
1256475d92fcSWill Deaconconfig ARM_ERRATA_743622
1257475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1258475d92fcSWill Deacon	depends on CPU_V7
125962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1260475d92fcSWill Deacon	help
1261475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1262efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1263475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1264475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1265475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1266475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1267475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1268475d92fcSWill Deacon	  processor.
1269475d92fcSWill Deacon
12709a27c27cSWill Deaconconfig ARM_ERRATA_751472
12719a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1272ba90c516SDave Martin	depends on CPU_V7
127362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
12749a27c27cSWill Deacon	help
12759a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
12769a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
12779a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
12789a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
12799a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
12809a27c27cSWill Deacon
1281fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1282fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1283885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1284885028e4SSrinidhi Kasagar	help
1285885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1286885028e4SSrinidhi Kasagar
1287885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1288885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1289885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1290885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1291885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1292885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1293885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1294885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1295885028e4SSrinidhi Kasagar
1296fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1297fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1298fcbdc5feSWill Deacon	depends on CPU_V7
1299fcbdc5feSWill Deacon	help
1300fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1301fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1302fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1303fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1304fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1305fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1306fcbdc5feSWill Deacon
13075dab26afSWill Deaconconfig ARM_ERRATA_754327
13085dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13095dab26afSWill Deacon	depends on CPU_V7 && SMP
13105dab26afSWill Deacon	help
13115dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13125dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13135dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13145dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13155dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13165dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13175dab26afSWill Deacon
1318145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1319145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1320fd832478SFabio Estevam	depends on CPU_V6
1321145e10e1SCatalin Marinas	help
1322145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1323145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1324145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1325145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1326145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1327145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1328145e10e1SCatalin Marinas	  is not affected.
1329145e10e1SCatalin Marinas
1330f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1331f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1332f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1333f630c1bdSWill Deacon	help
1334f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1335f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1336f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1337f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1338f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1339f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1340f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1341f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1342f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1343f630c1bdSWill Deacon
134411ed0ba1SWill Deaconconfig PL310_ERRATA_769419
134511ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
134611ed0ba1SWill Deacon	depends on CACHE_L2X0
134711ed0ba1SWill Deacon	help
134811ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
134911ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
135011ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
135111ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
135211ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
135311ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
135411ed0ba1SWill Deacon	  explicitly.
135511ed0ba1SWill Deacon
13567253b85cSSimon Hormanconfig ARM_ERRATA_775420
13577253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
13587253b85cSSimon Horman       depends on CPU_V7
13597253b85cSSimon Horman       help
13607253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
13617253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
13627253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
13637253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
13647253b85cSSimon Horman	 an abort may occur on cache maintenance.
13657253b85cSSimon Horman
136693dc6887SCatalin Marinasconfig ARM_ERRATA_798181
136793dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
136893dc6887SCatalin Marinas	depends on CPU_V7 && SMP
136993dc6887SCatalin Marinas	help
137093dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
137193dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
137293dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
137393dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
137493dc6887SCatalin Marinas	  as the one being invalidated.
137593dc6887SCatalin Marinas
13761da177e4SLinus Torvaldsendmenu
13771da177e4SLinus Torvalds
13781da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
13791da177e4SLinus Torvalds
13801da177e4SLinus Torvaldsmenu "Bus support"
13811da177e4SLinus Torvalds
13821da177e4SLinus Torvaldsconfig ARM_AMBA
13831da177e4SLinus Torvalds	bool
13841da177e4SLinus Torvalds
13851da177e4SLinus Torvaldsconfig ISA
13861da177e4SLinus Torvalds	bool
13871da177e4SLinus Torvalds	help
13881da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
13891da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
13901da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
13911da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
13921da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
13931da177e4SLinus Torvalds
1394065909b9SRussell King# Select ISA DMA controller support
13951da177e4SLinus Torvaldsconfig ISA_DMA
13961da177e4SLinus Torvalds	bool
1397065909b9SRussell King	select ISA_DMA_API
13981da177e4SLinus Torvalds
1399065909b9SRussell King# Select ISA DMA interface
14005cae841bSAl Viroconfig ISA_DMA_API
14015cae841bSAl Viro	bool
14025cae841bSAl Viro
14031da177e4SLinus Torvaldsconfig PCI
14040b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14051da177e4SLinus Torvalds	help
14061da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14071da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14081da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14091da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14101da177e4SLinus Torvalds
141152882173SAnton Vorontsovconfig PCI_DOMAINS
141252882173SAnton Vorontsov	bool
141352882173SAnton Vorontsov	depends on PCI
141452882173SAnton Vorontsov
1415b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1416b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1417b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1418b080ac8aSMarcelo Roberto Jimenez	help
1419b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1420b080ac8aSMarcelo Roberto Jimenez
142136e23590SMatthew Wilcoxconfig PCI_SYSCALL
142236e23590SMatthew Wilcox	def_bool PCI
142336e23590SMatthew Wilcox
14241da177e4SLinus Torvalds# Select the host bridge type
14251da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14261da177e4SLinus Torvalds	bool
14271da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14281da177e4SLinus Torvalds	default y
14291da177e4SLinus Torvalds
1430a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1431a0113a99SMike Rapoport	bool
1432a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1433a0113a99SMike Rapoport	default y
1434a0113a99SMike Rapoport	select DMABOUNCE
1435a0113a99SMike Rapoport
14361da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14373f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
14381da177e4SLinus Torvalds
14391da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14401da177e4SLinus Torvalds
14411da177e4SLinus Torvaldsendmenu
14421da177e4SLinus Torvalds
14431da177e4SLinus Torvaldsmenu "Kernel Features"
14441da177e4SLinus Torvalds
14453b55658aSDave Martinconfig HAVE_SMP
14463b55658aSDave Martin	bool
14473b55658aSDave Martin	help
14483b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14493b55658aSDave Martin	  capable CPU.
14503b55658aSDave Martin
14513b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14523b55658aSDave Martin	  options available to the user for configuration.
14533b55658aSDave Martin
14541da177e4SLinus Torvaldsconfig SMP
1455bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1456fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1457bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14583b55658aSDave Martin	depends on HAVE_SMP
1459801bb21cSJonathan Austin	depends on MMU || ARM_MPU
1460b1b3f49cSRussell King	select USE_GENERIC_SMP_HELPERS
14611da177e4SLinus Torvalds	help
14621da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14631da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14641da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14651da177e4SLinus Torvalds
14661da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
14671da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14681da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
14691da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
14701da177e4SLinus Torvalds	  run faster if you say N here.
14711da177e4SLinus Torvalds
1472395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
14731da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
147450a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
14751da177e4SLinus Torvalds
14761da177e4SLinus Torvalds	  If you don't know what to do here, say N.
14771da177e4SLinus Torvalds
1478f00ec48fSRussell Kingconfig SMP_ON_UP
1479f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1480801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1481f00ec48fSRussell King	default y
1482f00ec48fSRussell King	help
1483f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1484f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1485f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1486f00ec48fSRussell King	  savings.
1487f00ec48fSRussell King
1488f00ec48fSRussell King	  If you don't know what to do here, say Y.
1489f00ec48fSRussell King
1490c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1491c9018aabSVincent Guittot	bool "Support cpu topology definition"
1492c9018aabSVincent Guittot	depends on SMP && CPU_V7
1493c9018aabSVincent Guittot	default y
1494c9018aabSVincent Guittot	help
1495c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1496c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1497c9018aabSVincent Guittot	  topology of an ARM System.
1498c9018aabSVincent Guittot
1499c9018aabSVincent Guittotconfig SCHED_MC
1500c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1501c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1502c9018aabSVincent Guittot	help
1503c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1504c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1505c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1506c9018aabSVincent Guittot
1507c9018aabSVincent Guittotconfig SCHED_SMT
1508c9018aabSVincent Guittot	bool "SMT scheduler support"
1509c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1510c9018aabSVincent Guittot	help
1511c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1512c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1513c9018aabSVincent Guittot	  places. If unsure say N here.
1514c9018aabSVincent Guittot
1515a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1516a8cbcd92SRussell King	bool
1517a8cbcd92SRussell King	help
1518a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1519a8cbcd92SRussell King
15208a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1521022c03a2SMarc Zyngier	bool "Architected timer support"
1522022c03a2SMarc Zyngier	depends on CPU_V7
15238a4da6e3SMark Rutland	select ARM_ARCH_TIMER
1524022c03a2SMarc Zyngier	help
1525022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1526022c03a2SMarc Zyngier
1527f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1528f32f4ce2SRussell King	bool
1529f32f4ce2SRussell King	depends on SMP
1530da4a686aSRob Herring	select CLKSRC_OF if OF
1531f32f4ce2SRussell King	help
1532f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1533f32f4ce2SRussell King
1534e8db288eSNicolas Pitreconfig MCPM
1535e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1536e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1537e8db288eSNicolas Pitre	help
1538e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1539e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1540e8db288eSNicolas Pitre	  systems.
1541e8db288eSNicolas Pitre
15428d5796d2SLennert Buytenhekchoice
15438d5796d2SLennert Buytenhek	prompt "Memory split"
15448d5796d2SLennert Buytenhek	default VMSPLIT_3G
15458d5796d2SLennert Buytenhek	help
15468d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15478d5796d2SLennert Buytenhek
15488d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15498d5796d2SLennert Buytenhek	  option alone!
15508d5796d2SLennert Buytenhek
15518d5796d2SLennert Buytenhek	config VMSPLIT_3G
15528d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15538d5796d2SLennert Buytenhek	config VMSPLIT_2G
15548d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15558d5796d2SLennert Buytenhek	config VMSPLIT_1G
15568d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15578d5796d2SLennert Buytenhekendchoice
15588d5796d2SLennert Buytenhek
15598d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15608d5796d2SLennert Buytenhek	hex
15618d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15628d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15638d5796d2SLennert Buytenhek	default 0xC0000000
15648d5796d2SLennert Buytenhek
15651da177e4SLinus Torvaldsconfig NR_CPUS
15661da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15671da177e4SLinus Torvalds	range 2 32
15681da177e4SLinus Torvalds	depends on SMP
15691da177e4SLinus Torvalds	default "4"
15701da177e4SLinus Torvalds
1571a054a811SRussell Kingconfig HOTPLUG_CPU
157200b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
157340b31360SStephen Rothwell	depends on SMP
1574a054a811SRussell King	help
1575a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1576a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1577a054a811SRussell King
15782bdd424fSWill Deaconconfig ARM_PSCI
15792bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
15802bdd424fSWill Deacon	depends on CPU_V7
15812bdd424fSWill Deacon	help
15822bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
15832bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
15842bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
15852bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
15862bdd424fSWill Deacon	  ARM processors").
15872bdd424fSWill Deacon
158837ee16aeSRussell Kingconfig LOCAL_TIMERS
158937ee16aeSRussell King	bool "Use local timer interrupts"
1590971acb9bSRussell King	depends on SMP
159137ee16aeSRussell King	default y
159237ee16aeSRussell King	help
159337ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
159437ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
159537ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
159637ee16aeSRussell King	  "thundering herd" at every timer tick.
159737ee16aeSRussell King
15982a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
15992a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
16002a6ad871SMaxime Ripard# selected platforms.
160144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
160244986ab0SPeter De Schrijver (NVIDIA)	int
16033dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
160439f47d9fSTarun Kanti DebBarma	default 512 if SOC_OMAP5
1605828989adSSantosh Shilimkar	default 512 if ARCH_KEYSTONE
160606b851e5SOlof Johansson	default 392 if ARCH_U8500
160701bb914cSTony Prisk	default 352 if ARCH_VT8500
160801bb914cSTony Prisk	default 288 if ARCH_SUNXI
16092a6ad871SMaxime Ripard	default 264 if MACH_H4700
161044986ab0SPeter De Schrijver (NVIDIA)	default 0
161144986ab0SPeter De Schrijver (NVIDIA)	help
161244986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
161344986ab0SPeter De Schrijver (NVIDIA)
161444986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
161544986ab0SPeter De Schrijver (NVIDIA)
1616d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16171da177e4SLinus Torvalds
1618c9218b16SRussell Kingconfig HZ_FIXED
1619f8065813SRussell King	int
1620b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1621a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
16225248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16235da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1624c9218b16SRussell King
1625c9218b16SRussell Kingchoice
1626c9218b16SRussell King	depends on !HZ_FIXED
1627c9218b16SRussell King	prompt "Timer frequency"
1628c9218b16SRussell King
1629c9218b16SRussell Kingconfig HZ_100
1630c9218b16SRussell King	bool "100 Hz"
1631c9218b16SRussell King
1632c9218b16SRussell Kingconfig HZ_200
1633c9218b16SRussell King	bool "200 Hz"
1634c9218b16SRussell King
1635c9218b16SRussell Kingconfig HZ_250
1636c9218b16SRussell King	bool "250 Hz"
1637c9218b16SRussell King
1638c9218b16SRussell Kingconfig HZ_300
1639c9218b16SRussell King	bool "300 Hz"
1640c9218b16SRussell King
1641c9218b16SRussell Kingconfig HZ_500
1642c9218b16SRussell King	bool "500 Hz"
1643c9218b16SRussell King
1644c9218b16SRussell Kingconfig HZ_1000
1645c9218b16SRussell King	bool "1000 Hz"
1646c9218b16SRussell King
1647c9218b16SRussell Kingendchoice
1648c9218b16SRussell King
1649c9218b16SRussell Kingconfig HZ
1650c9218b16SRussell King	int
1651c9218b16SRussell King	default HZ_FIXED if HZ_FIXED
1652c9218b16SRussell King	default 100 if HZ_100
1653c9218b16SRussell King	default 200 if HZ_200
1654c9218b16SRussell King	default 250 if HZ_250
1655c9218b16SRussell King	default 300 if HZ_300
1656c9218b16SRussell King	default 500 if HZ_500
1657c9218b16SRussell King	default 1000
1658c9218b16SRussell King
1659c9218b16SRussell Kingconfig SCHED_HRTICK
1660c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1661f8065813SRussell King
1662b28748fbSRussell Kingconfig SCHED_HRTICK
1663b28748fbSRussell King	def_bool HIGH_RES_TIMERS
1664b28748fbSRussell King
166516c79651SCatalin Marinasconfig THUMB2_KERNEL
1666bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
16674477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1668bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
166916c79651SCatalin Marinas	select AEABI
167016c79651SCatalin Marinas	select ARM_ASM_UNIFIED
167189bace65SArnd Bergmann	select ARM_UNWIND
167216c79651SCatalin Marinas	help
167316c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
167416c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
167516c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
167616c79651SCatalin Marinas
167716c79651SCatalin Marinas	  If unsure, say N.
167816c79651SCatalin Marinas
16796f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16806f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16816f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16826f685c5cSDave Martin	default y
16836f685c5cSDave Martin	help
16846f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16856f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16866f685c5cSDave Martin	  branch instructions.
16876f685c5cSDave Martin
16886f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16896f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16906f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16916f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16926f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16936f685c5cSDave Martin	  support.
16946f685c5cSDave Martin
16956f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16966f685c5cSDave Martin	  relocation" error when loading some modules.
16976f685c5cSDave Martin
16986f685c5cSDave Martin	  Until fixed tools are available, passing
16996f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
17006f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
17016f685c5cSDave Martin	  stack usage in some cases.
17026f685c5cSDave Martin
17036f685c5cSDave Martin	  The problem is described in more detail at:
17046f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
17056f685c5cSDave Martin
17066f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
17076f685c5cSDave Martin
17086f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
17096f685c5cSDave Martin
17100becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
17110becb088SCatalin Marinas	bool
17120becb088SCatalin Marinas
1713704bdda0SNicolas Pitreconfig AEABI
1714704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1715704bdda0SNicolas Pitre	help
1716704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1717704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1718704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1719704bdda0SNicolas Pitre
1720704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1721704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1722704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1723704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1724704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1725704bdda0SNicolas Pitre
1726704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1727704bdda0SNicolas Pitre
17286c90c872SNicolas Pitreconfig OABI_COMPAT
1729a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1730d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
17316c90c872SNicolas Pitre	default y
17326c90c872SNicolas Pitre	help
17336c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
17346c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
17356c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
17366c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
17376c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
17386c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
17396c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
17406c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
17416c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
17426c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
17436c90c872SNicolas Pitre	  at all). If in doubt say Y.
17446c90c872SNicolas Pitre
1745eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1746e80d6a24SMel Gorman	bool
1747e80d6a24SMel Gorman
174805944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
174905944d74SRussell King	bool
175005944d74SRussell King
175107a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
175207a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
175307a2f737SRussell King
175405944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1755be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1756c80d79d7SYasunori Goto
17577b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17587b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17597b7bf499SWill Deacon
1760053a96caSNicolas Pitreconfig HIGHMEM
1761e8db89a2SRussell King	bool "High Memory Support"
1762e8db89a2SRussell King	depends on MMU
1763053a96caSNicolas Pitre	help
1764053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1765053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1766053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1767053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1768053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1769053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1770053a96caSNicolas Pitre
1771053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1772053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1773053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1774053a96caSNicolas Pitre
1775053a96caSNicolas Pitre	  If unsure, say n.
1776053a96caSNicolas Pitre
177765cec8e3SRussell Kingconfig HIGHPTE
177865cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
177965cec8e3SRussell King	depends on HIGHMEM
178065cec8e3SRussell King
17811b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17821b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1783f0d1bc47SWill Deacon	depends on PERF_EVENTS
17841b8873a0SJamie Iles	default y
17851b8873a0SJamie Iles	help
17861b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17871b8873a0SJamie Iles	  disabled, perf events will use software events only.
17881b8873a0SJamie Iles
17891355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
17901355e2a6SCatalin Marinas       def_bool y
17911355e2a6SCatalin Marinas       depends on ARM_LPAE
17921355e2a6SCatalin Marinas
17938d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
17948d962507SCatalin Marinas       def_bool y
17958d962507SCatalin Marinas       depends on ARM_LPAE
17968d962507SCatalin Marinas
17974bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
17984bfab203SSteven Capper	def_bool y
17994bfab203SSteven Capper
18003f22ab27SDave Hansensource "mm/Kconfig"
18013f22ab27SDave Hansen
1802c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1803c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1804c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1805898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
1806c1b2d970SMagnus Damm	default "9" if SA1111
1807c1b2d970SMagnus Damm	default "11"
1808c1b2d970SMagnus Damm	help
1809c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1810c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1811c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1812c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1813c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1814c1b2d970SMagnus Damm	  increase this value.
1815c1b2d970SMagnus Damm
1816c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1817c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1818c1b2d970SMagnus Damm
18191da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18201da177e4SLinus Torvalds	bool
1821f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18221da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1823e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18241da177e4SLinus Torvalds	help
18251da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18261da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18271da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18281da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18291da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18301da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18311da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18321da177e4SLinus Torvalds
183339ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
183438ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
183538ef2ad5SLinus Walleij	depends on MMU
183639ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
183739ec58f3SLennert Buytenhek	help
183839ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
183939ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
184039ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
184139ec58f3SLennert Buytenhek
184239ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
184339ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
184439ec58f3SLennert Buytenhek	  such copy operations with large buffers.
184539ec58f3SLennert Buytenhek
184639ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
184739ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
184839ec58f3SLennert Buytenhek
184970c70d97SNicolas Pitreconfig SECCOMP
185070c70d97SNicolas Pitre	bool
185170c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
185270c70d97SNicolas Pitre	---help---
185370c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
185470c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
185570c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
185670c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
185770c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
185870c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
185970c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
186070c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
186170c70d97SNicolas Pitre	  defined by each seccomp mode.
186270c70d97SNicolas Pitre
1863c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1864c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1865c743f380SNicolas Pitre	help
1866c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1867c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1868c743f380SNicolas Pitre	  the stack just before the return address, and validates
1869c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1870c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1871c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1872c743f380SNicolas Pitre	  neutralized via a kernel panic.
1873c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1874c743f380SNicolas Pitre
1875eff8d644SStefano Stabelliniconfig XEN_DOM0
1876eff8d644SStefano Stabellini	def_bool y
1877eff8d644SStefano Stabellini	depends on XEN
1878eff8d644SStefano Stabellini
1879eff8d644SStefano Stabelliniconfig XEN
1880eff8d644SStefano Stabellini	bool "Xen guest support on ARM (EXPERIMENTAL)"
188185323a99SIan Campbell	depends on ARM && AEABI && OF
1882f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
188385323a99SIan Campbell	depends on !GENERIC_ATOMIC64
188417b7ab80SStefano Stabellini	select ARM_PSCI
1885eff8d644SStefano Stabellini	help
1886eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1887eff8d644SStefano Stabellini
18881da177e4SLinus Torvaldsendmenu
18891da177e4SLinus Torvalds
18901da177e4SLinus Torvaldsmenu "Boot options"
18911da177e4SLinus Torvalds
18929eb8f674SGrant Likelyconfig USE_OF
18939eb8f674SGrant Likely	bool "Flattened Device Tree support"
1894b1b3f49cSRussell King	select IRQ_DOMAIN
18959eb8f674SGrant Likely	select OF
18969eb8f674SGrant Likely	select OF_EARLY_FLATTREE
18979eb8f674SGrant Likely	help
18989eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18999eb8f674SGrant Likely
1900bd51e2f5SNicolas Pitreconfig ATAGS
1901bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1902bd51e2f5SNicolas Pitre	default y
1903bd51e2f5SNicolas Pitre	help
1904bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1905bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1906bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1907bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1908bd51e2f5SNicolas Pitre	  leave this to y.
1909bd51e2f5SNicolas Pitre
1910bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1911bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1912bd51e2f5SNicolas Pitre	depends on ATAGS
1913bd51e2f5SNicolas Pitre	help
1914bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1915bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1916bd51e2f5SNicolas Pitre
19171da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
19181da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
19191da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
19201da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
19211da177e4SLinus Torvalds	default "0"
19221da177e4SLinus Torvalds	help
19231da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
19241da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
19251da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
19261da177e4SLinus Torvalds	  value in their defconfig file.
19271da177e4SLinus Torvalds
19281da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19291da177e4SLinus Torvalds
19301da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
19311da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
19321da177e4SLinus Torvalds	default "0"
19331da177e4SLinus Torvalds	help
1934f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1935f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1936f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1937f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1938f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1939f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19401da177e4SLinus Torvalds
19411da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19421da177e4SLinus Torvalds
19431da177e4SLinus Torvaldsconfig ZBOOT_ROM
19441da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19451da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19461da177e4SLinus Torvalds	help
19471da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19481da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19491da177e4SLinus Torvalds
1950090ab3ffSSimon Hormanchoice
1951090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1952d6f94fa0SKees Cook	depends on ZBOOT_ROM && ARCH_SH7372
1953090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1954090ab3ffSSimon Horman	help
1955090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
195659bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1957090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1958090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
195959bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1960090ab3ffSSimon Horman	  rest the kernel image to RAM.
1961090ab3ffSSimon Horman
1962090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1963090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1964090ab3ffSSimon Horman	help
1965090ab3ffSSimon Horman	  Do not load image from SD or MMC
1966090ab3ffSSimon Horman
1967f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1968f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1969f45b1149SSimon Horman	help
1970090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1971090ab3ffSSimon Horman
1972090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1973090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1974090ab3ffSSimon Horman	help
1975090ab3ffSSimon Horman	  Load image from SDHI hardware block
1976090ab3ffSSimon Horman
1977090ab3ffSSimon Hormanendchoice
1978f45b1149SSimon Horman
1979e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1980e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1981d6f94fa0SKees Cook	depends on OF && !ZBOOT_ROM
1982e2a6a3aaSJohn Bonesio	help
1983e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1984e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1985e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1986e2a6a3aaSJohn Bonesio
1987e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1988e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1989e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1990e2a6a3aaSJohn Bonesio
1991e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1992e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1993e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1994e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1995e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1996e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1997e2a6a3aaSJohn Bonesio	  to this option.
1998e2a6a3aaSJohn Bonesio
1999b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
2000b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
2001b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
2002b90b9a38SNicolas Pitre	help
2003b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
2004b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
2005b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
2006b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
2007b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
2008b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
2009b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
2010b90b9a38SNicolas Pitre
2011d0f34a11SGenoud Richardchoice
2012d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2013d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2014d0f34a11SGenoud Richard
2015d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2016d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
2017d0f34a11SGenoud Richard	help
2018d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
2019d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
2020d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
2021d0f34a11SGenoud Richard
2022d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2023d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
2024d0f34a11SGenoud Richard	help
2025d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
2026d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
2027d0f34a11SGenoud Richard
2028d0f34a11SGenoud Richardendchoice
2029d0f34a11SGenoud Richard
20301da177e4SLinus Torvaldsconfig CMDLINE
20311da177e4SLinus Torvalds	string "Default kernel command string"
20321da177e4SLinus Torvalds	default ""
20331da177e4SLinus Torvalds	help
20341da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
20351da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
20361da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
20371da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
20381da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
20391da177e4SLinus Torvalds
20404394c124SVictor Boiviechoice
20414394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
20424394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
2043bd51e2f5SNicolas Pitre	depends on ATAGS
20444394c124SVictor Boivie
20454394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
20464394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
20474394c124SVictor Boivie	help
20484394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
20494394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
20504394c124SVictor Boivie	  string provided in CMDLINE will be used.
20514394c124SVictor Boivie
20524394c124SVictor Boivieconfig CMDLINE_EXTEND
20534394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20544394c124SVictor Boivie	help
20554394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20564394c124SVictor Boivie	  appended to the default kernel command string.
20574394c124SVictor Boivie
205892d2040dSAlexander Hollerconfig CMDLINE_FORCE
205992d2040dSAlexander Holler	bool "Always use the default kernel command string"
206092d2040dSAlexander Holler	help
206192d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
206292d2040dSAlexander Holler	  loader passes other arguments to the kernel.
206392d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
206492d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20654394c124SVictor Boivieendchoice
206692d2040dSAlexander Holler
20671da177e4SLinus Torvaldsconfig XIP_KERNEL
20681da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2069387798b3SRob Herring	depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
20701da177e4SLinus Torvalds	help
20711da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20721da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20731da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20741da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20751da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20761da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20771da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20781da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20791da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20801da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20811da177e4SLinus Torvalds
20821da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20831da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20841da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20851da177e4SLinus Torvalds
20861da177e4SLinus Torvalds	  If unsure, say N.
20871da177e4SLinus Torvalds
20881da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20891da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20901da177e4SLinus Torvalds	depends on XIP_KERNEL
20911da177e4SLinus Torvalds	default "0x00080000"
20921da177e4SLinus Torvalds	help
20931da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20941da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20951da177e4SLinus Torvalds	  own flash usage.
20961da177e4SLinus Torvalds
2097c587e4a6SRichard Purdieconfig KEXEC
2098c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
209919ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2100c587e4a6SRichard Purdie	help
2101c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2102c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
210301dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2104c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2105c587e4a6SRichard Purdie
2106c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2107c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2108c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2109c587e4a6SRichard Purdie	  support.
2110c587e4a6SRichard Purdie
21114cd9d6f7SRichard Purdieconfig ATAGS_PROC
21124cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2113bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2114b98d7291SUli Luckas	default y
21154cd9d6f7SRichard Purdie	help
21164cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
21174cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
21184cd9d6f7SRichard Purdie
2119cb5d39b3SMika Westerbergconfig CRASH_DUMP
2120cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2121cb5d39b3SMika Westerberg	help
2122cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2123cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2124cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2125cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2126cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2127cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2128cb5d39b3SMika Westerberg
2129cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2130cb5d39b3SMika Westerberg
2131e69edc79SEric Miaoconfig AUTO_ZRELADDR
2132e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2133e1b31445SLinus Walleij	depends on !ZBOOT_ROM
2134e69edc79SEric Miao	help
2135e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2136e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2137e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2138e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2139e69edc79SEric Miao	  from start of memory.
2140e69edc79SEric Miao
21411da177e4SLinus Torvaldsendmenu
21421da177e4SLinus Torvalds
2143ac9d7efcSRussell Kingmenu "CPU Power Management"
21441da177e4SLinus Torvalds
214589c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
21461da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
21471da177e4SLinus Torvaldsendif
21481da177e4SLinus Torvalds
2149ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2150ac9d7efcSRussell King
2151ac9d7efcSRussell Kingendmenu
2152ac9d7efcSRussell King
21531da177e4SLinus Torvaldsmenu "Floating point emulation"
21541da177e4SLinus Torvalds
21551da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21561da177e4SLinus Torvalds
21571da177e4SLinus Torvaldsconfig FPE_NWFPE
21581da177e4SLinus Torvalds	bool "NWFPE math emulation"
2159593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21601da177e4SLinus Torvalds	---help---
21611da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21621da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21631da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21641da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21651da177e4SLinus Torvalds
21661da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21671da177e4SLinus Torvalds	  early in the bootup.
21681da177e4SLinus Torvalds
21691da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21701da177e4SLinus Torvalds	bool "Support extended precision"
2171bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21721da177e4SLinus Torvalds	help
21731da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21741da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21751da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21761da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21771da177e4SLinus Torvalds	  floating point emulator without any good reason.
21781da177e4SLinus Torvalds
21791da177e4SLinus Torvalds	  You almost surely want to say N here.
21801da177e4SLinus Torvalds
21811da177e4SLinus Torvaldsconfig FPE_FASTFPE
21821da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2183d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
21841da177e4SLinus Torvalds	---help---
21851da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21861da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21871da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21881da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21891da177e4SLinus Torvalds
21901da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21911da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21921da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21931da177e4SLinus Torvalds	  choose NWFPE.
21941da177e4SLinus Torvalds
21951da177e4SLinus Torvaldsconfig VFP
21961da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2197e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21981da177e4SLinus Torvalds	help
21991da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22001da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22011da177e4SLinus Torvalds
22021da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22031da177e4SLinus Torvalds	  release notes and additional status information.
22041da177e4SLinus Torvalds
22051da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22061da177e4SLinus Torvalds
220725ebee02SCatalin Marinasconfig VFPv3
220825ebee02SCatalin Marinas	bool
220925ebee02SCatalin Marinas	depends on VFP
221025ebee02SCatalin Marinas	default y if CPU_V7
221125ebee02SCatalin Marinas
2212b5872db4SCatalin Marinasconfig NEON
2213b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2214b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2215b5872db4SCatalin Marinas	help
2216b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2217b5872db4SCatalin Marinas	  Extension.
2218b5872db4SCatalin Marinas
22191da177e4SLinus Torvaldsendmenu
22201da177e4SLinus Torvalds
22211da177e4SLinus Torvaldsmenu "Userspace binary formats"
22221da177e4SLinus Torvalds
22231da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22241da177e4SLinus Torvalds
22251da177e4SLinus Torvaldsconfig ARTHUR
22261da177e4SLinus Torvalds	tristate "RISC OS personality"
2227704bdda0SNicolas Pitre	depends on !AEABI
22281da177e4SLinus Torvalds	help
22291da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22301da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22311da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22321da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22331da177e4SLinus Torvalds	  will be called arthur).
22341da177e4SLinus Torvalds
22351da177e4SLinus Torvaldsendmenu
22361da177e4SLinus Torvalds
22371da177e4SLinus Torvaldsmenu "Power management options"
22381da177e4SLinus Torvalds
2239eceab4acSRussell Kingsource "kernel/power/Kconfig"
22401da177e4SLinus Torvalds
2241f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22424b1082caSStephen Warren	depends on !ARCH_S5PC100
2243*19a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
22443f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2245f4cb5700SJohannes Berg	def_bool y
2246f4cb5700SJohannes Berg
224715e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
224815e0d9e3SArnd Bergmann	def_bool PM_SLEEP
224915e0d9e3SArnd Bergmann
22501da177e4SLinus Torvaldsendmenu
22511da177e4SLinus Torvalds
2252d5950b43SSam Ravnborgsource "net/Kconfig"
2253d5950b43SSam Ravnborg
2254ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22551da177e4SLinus Torvalds
22561da177e4SLinus Torvaldssource "fs/Kconfig"
22571da177e4SLinus Torvalds
22581da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22591da177e4SLinus Torvalds
22601da177e4SLinus Torvaldssource "security/Kconfig"
22611da177e4SLinus Torvalds
22621da177e4SLinus Torvaldssource "crypto/Kconfig"
22631da177e4SLinus Torvalds
22641da177e4SLinus Torvaldssource "lib/Kconfig"
2265749cf76cSChristoffer Dall
2266749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2267