1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 51d8f51d4SScott Wood select ARCH_CLOCKSOURCE_DATA 6ec80eb46SArnd Bergmann select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC 7c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 821266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 92b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 10ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 1175851720SDmitry Vyukov select ARCH_HAS_KCOV 12e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 133010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 14ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 1575851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 16ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 17ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 183d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 19171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 20957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 21d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 22ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 23ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 244badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 25017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 260cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 27b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 28ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 29171b3f0dSRussell King select CLONE_BACKWARDS 30b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 31dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 32002e6745SChristoph Hellwig select DMA_DIRECT_OPS if !MMU 33b01aec9bSBorislav Petkov select EDAC_SUPPORT 34b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 3536d0fd21SLaura Abbott select GENERIC_ALLOCATOR 362ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 374477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 38b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 39ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 402937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 41171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 42b1b3f49cSRussell King select GENERIC_IRQ_PROBE 43b1b3f49cSRussell King select GENERIC_IRQ_SHOW 447c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 45b1b3f49cSRussell King select GENERIC_PCI_IOMAP 4638ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 47b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 48b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 49b1b3f49cSRussell King select GENERIC_STRNLEN_USER 50a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 51b1b3f49cSRussell King select HARDIRQS_SW_RESEND 527a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 530b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 54437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 55437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 56e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 5791702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 5808626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 590693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 60b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 6139c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 62171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 63b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 64b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 65b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 66437682eeSArnd Bergmann select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU 67620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 68dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 695f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 70b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 71b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 72b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 736b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 74b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 75b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 76b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 7787c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 78b1b3f49cSRussell King select HAVE_KERNEL_GZIP 79f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 80b1b3f49cSRussell King select HAVE_KERNEL_LZMA 81b1b3f49cSRussell King select HAVE_KERNEL_LZO 82b1b3f49cSRussell King select HAVE_KERNEL_XZ 83cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 849edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 857d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 8642a0bb3fSPetr Mladek select HAVE_NMI 87b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 880dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 897ada189fSJamie Iles select HAVE_PERF_EVENTS 9049863894SWill Deacon select HAVE_PERF_REGS 9149863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 92a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 93e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 949800b9dcSMathieu Desnoyers select HAVE_RSEQ 95d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 96b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 97af1839ebSCatalin Marinas select HAVE_UID16 9831c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 99da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 100171b3f0dSRussell King select MODULES_USE_ELF_REL 101f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 102aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 103aa7d5f18SArnd Bergmann select OF_RESERVED_MEM if OF 104171b3f0dSRussell King select OLD_SIGACTION 105171b3f0dSRussell King select OLD_SIGSUSPEND3 106b1b3f49cSRussell King select PERF_USE_VMALLOC 107b26d07a0SJinbum Park select REFCOUNT_FULL 108b1b3f49cSRussell King select RTC_LIB 109b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 110171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 111171b3f0dSRussell King # according to that. Thanks. 1121da177e4SLinus Torvalds help 1131da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 114f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1151da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1161da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1171da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1181da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1191da177e4SLinus Torvalds 12074facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 121308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 12274facffeSRussell King bool 12374facffeSRussell King 1244ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1254ce63fcdSMarek Szyprowski bool 126b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 127b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1284ce63fcdSMarek Szyprowski 12960460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 13060460abfSSeung-Woo Kim 13160460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 13260460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 13360460abfSSeung-Woo Kim range 4 9 13460460abfSSeung-Woo Kim default 8 13560460abfSSeung-Woo Kim help 13660460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 13760460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 13860460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 13960460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 14060460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 14160460abfSSeung-Woo Kim virtual space with just a few allocations. 14260460abfSSeung-Woo Kim 14360460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 14460460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 14560460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 14660460abfSSeung-Woo Kim by the PAGE_SIZE. 14760460abfSSeung-Woo Kim 14860460abfSSeung-Woo Kimendif 14960460abfSSeung-Woo Kim 1500b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1510b05da72SHans Ulli Kroll bool 1520b05da72SHans Ulli Kroll 15375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 15475e7153aSRalf Baechle bool 15575e7153aSRalf Baechle 156bc581770SLinus Walleijconfig HAVE_TCM 157bc581770SLinus Walleij bool 158bc581770SLinus Walleij select GENERIC_ALLOCATOR 159bc581770SLinus Walleij 160e119bfffSRussell Kingconfig HAVE_PROC_CPU 161e119bfffSRussell King bool 162e119bfffSRussell King 163ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1645ea81769SAl Viro bool 1655ea81769SAl Viro 1661da177e4SLinus Torvaldsconfig EISA 1671da177e4SLinus Torvalds bool 1681da177e4SLinus Torvalds ---help--- 1691da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1701da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1711da177e4SLinus Torvalds 1721da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1731da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1741da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1751da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1761da177e4SLinus Torvalds 1771da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1781da177e4SLinus Torvalds 1791da177e4SLinus Torvalds Otherwise, say N. 1801da177e4SLinus Torvalds 1811da177e4SLinus Torvaldsconfig SBUS 1821da177e4SLinus Torvalds bool 1831da177e4SLinus Torvalds 184f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 185f16fb1ecSRussell King bool 186f16fb1ecSRussell King default y 187f16fb1ecSRussell King 188f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 189f16fb1ecSRussell King bool 190f16fb1ecSRussell King default y 191f16fb1ecSRussell King 1927ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1937ad1bcb2SRussell King bool 194cb1293e2SArnd Bergmann default !CPU_V7M 1957ad1bcb2SRussell King 1961da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1971da177e4SLinus Torvalds bool 1988a87411bSWill Deacon default y 1991da177e4SLinus Torvalds 200f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 201f0d1b0b3SDavid Howells bool 202f0d1b0b3SDavid Howells 203f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 204f0d1b0b3SDavid Howells bool 205f0d1b0b3SDavid Howells 2064a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 2074a1b5733SEduardo Valentin bool 2084a1b5733SEduardo Valentin 209a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 210a5f4c561SStefan Agner def_bool y if MMU 211a5f4c561SStefan Agner 212b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 213b89c3b16SAkinobu Mita bool 214b89c3b16SAkinobu Mita default y 215b89c3b16SAkinobu Mita 2161da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2171da177e4SLinus Torvalds bool 2181da177e4SLinus Torvalds default y 2191da177e4SLinus Torvalds 220a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 221a08b6b79Sviro@ZenIV.linux.org.uk bool 222a08b6b79Sviro@ZenIV.linux.org.uk 2235ac6da66SChristoph Lameterconfig ZONE_DMA 2245ac6da66SChristoph Lameter bool 2255ac6da66SChristoph Lameter 226c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 227c7edc9e3SDavid A. Long def_bool y 228c7edc9e3SDavid A. Long 22958af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 23058af4a24SRob Herring bool 23158af4a24SRob Herring 2321da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2331da177e4SLinus Torvalds bool 2341da177e4SLinus Torvalds 2351da177e4SLinus Torvaldsconfig FIQ 2361da177e4SLinus Torvalds bool 2371da177e4SLinus Torvalds 23813a5045dSRob Herringconfig NEED_RET_TO_USER 23913a5045dSRob Herring bool 24013a5045dSRob Herring 241034d2f5aSAl Viroconfig ARCH_MTD_XIP 242034d2f5aSAl Viro bool 243034d2f5aSAl Viro 244dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 245c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 246c1becedcSRussell King default y 247b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 248dc21af99SRussell King help 249111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 250111e9a5cSRussell King boot and module load time according to the position of the 251111e9a5cSRussell King kernel in system memory. 252dc21af99SRussell King 253111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 254daece596SNicolas Pitre of physical memory is at a 16MB boundary. 255dc21af99SRussell King 256c1becedcSRussell King Only disable this option if you know that you do not require 257c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 258c1becedcSRussell King you need to shrink the kernel to the minimal size. 259c1becedcSRussell King 260c334bc15SRob Herringconfig NEED_MACH_IO_H 261c334bc15SRob Herring bool 262c334bc15SRob Herring help 263c334bc15SRob Herring Select this when mach/io.h is required to provide special 264c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 265c334bc15SRob Herring be avoided when possible. 266c334bc15SRob Herring 2670cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2681b9f95f8SNicolas Pitre bool 269111e9a5cSRussell King help 2700cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2710cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2720cdc8b92SNicolas Pitre be avoided when possible. 2731b9f95f8SNicolas Pitre 2741b9f95f8SNicolas Pitreconfig PHYS_OFFSET 275974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 276c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 277974c0724SNicolas Pitre default DRAM_BASE if !MMU 278c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 279c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 280c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 281c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 282c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 2838f2c0062SLinus Walleij ARCH_REALVIEW 284c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 285c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 286b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2871b9f95f8SNicolas Pitre help 2881b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2891b9f95f8SNicolas Pitre location of main memory in your system. 290cada3c08SRussell King 29187e040b6SSimon Glassconfig GENERIC_BUG 29287e040b6SSimon Glass def_bool y 29387e040b6SSimon Glass depends on BUG 29487e040b6SSimon Glass 2951bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2961bcad26eSKirill A. Shutemov int 2971bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2981bcad26eSKirill A. Shutemov default 2 2991bcad26eSKirill A. Shutemov 3001da177e4SLinus Torvaldsmenu "System Type" 3011da177e4SLinus Torvalds 3023c427975SHyok S. Choiconfig MMU 3033c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3043c427975SHyok S. Choi default y 3053c427975SHyok S. Choi help 3063c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3073c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3083c427975SHyok S. Choi 309e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 310e0c25d95SDaniel Cashman default 8 311e0c25d95SDaniel Cashman 312e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 313e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 314e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 315e0c25d95SDaniel Cashman default 16 316e0c25d95SDaniel Cashman 317ccf50e23SRussell King# 318ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 319ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 320ccf50e23SRussell King# 3211da177e4SLinus Torvaldschoice 3221da177e4SLinus Torvalds prompt "ARM system type" 32370722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3241420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3251da177e4SLinus Torvalds 326387798b3SRob Herringconfig ARCH_MULTIPLATFORM 327387798b3SRob Herring bool "Allow multiple platforms to be selected" 328b1b3f49cSRussell King depends on MMU 32942dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 330387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 331387798b3SRob Herring select AUTO_ZRELADDR 332bb0eb050SDaniel Lezcano select TIMER_OF 33366314223SDinh Nguyen select COMMON_CLK 334ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 3354c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 33608d38bebSWill Deacon select MIGHT_HAVE_PCI 337e13688feSKishon Vijay Abraham I select PCI_DOMAINS if PCI 33866314223SDinh Nguyen select SPARSE_IRQ 33966314223SDinh Nguyen select USE_OF 34066314223SDinh Nguyen 3419c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3429c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3439c77bc43SStefan Agner depends on !MMU 3449c77bc43SStefan Agner select ARM_NVIC 345499f1640SStefan Agner select AUTO_ZRELADDR 346bb0eb050SDaniel Lezcano select TIMER_OF 3479c77bc43SStefan Agner select COMMON_CLK 3489c77bc43SStefan Agner select CPU_V7M 3499c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3509c77bc43SStefan Agner select NO_IOPORT_MAP 3519c77bc43SStefan Agner select SPARSE_IRQ 3529c77bc43SStefan Agner select USE_OF 3539c77bc43SStefan Agner 3541da177e4SLinus Torvaldsconfig ARCH_EBSA110 3551da177e4SLinus Torvalds bool "EBSA-110" 356b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 357c750815eSRussell King select CPU_SA110 358f7e68bbfSRussell King select ISA 359c334bc15SRob Herring select NEED_MACH_IO_H 3600cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 361ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3621da177e4SLinus Torvalds help 3631da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 364f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3651da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3661da177e4SLinus Torvalds parallel port. 3671da177e4SLinus Torvalds 368e7736d47SLennert Buytenhekconfig ARCH_EP93XX 369e7736d47SLennert Buytenhek bool "EP93xx-based" 37080320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 371e7736d47SLennert Buytenhek select ARM_AMBA 372cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 373e7736d47SLennert Buytenhek select ARM_VIC 374b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3756d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 376000bc178SLinus Walleij select CLKSRC_MMIO 377b1b3f49cSRussell King select CPU_ARM920T 378000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3795c34a4e8SLinus Walleij select GPIOLIB 380e7736d47SLennert Buytenhek help 381e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 382e7736d47SLennert Buytenhek 3831da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3841da177e4SLinus Torvalds bool "FootBridge" 385c750815eSRussell King select CPU_SA110 3861da177e4SLinus Torvalds select FOOTBRIDGE 3874e8d7637SRussell King select GENERIC_CLOCKEVENTS 388d0ee9f40SArnd Bergmann select HAVE_IDE 3898ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3900cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 391f999b8bdSMartin Michlmayr help 392f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 393f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3941da177e4SLinus Torvalds 3954af6fee1SDeepak Saxenaconfig ARCH_NETX 3964af6fee1SDeepak Saxena bool "Hilscher NetX based" 397b1b3f49cSRussell King select ARM_VIC 398234b6cedSRussell King select CLKSRC_MMIO 399c750815eSRussell King select CPU_ARM926T 4002fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 401f999b8bdSMartin Michlmayr help 4024af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4034af6fee1SDeepak Saxena 4043b938be6SRussell Kingconfig ARCH_IOP13XX 4053b938be6SRussell King bool "IOP13xx-based" 4063b938be6SRussell King depends on MMU 407b1b3f49cSRussell King select CPU_XSC3 4080cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 40913a5045dSRob Herring select NEED_RET_TO_USER 410b1b3f49cSRussell King select PCI 411b1b3f49cSRussell King select PLAT_IOP 412b1b3f49cSRussell King select VMSPLIT_1G 41337ebbcffSThomas Gleixner select SPARSE_IRQ 4143b938be6SRussell King help 4153b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4163b938be6SRussell King 4173f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4183f7e5815SLennert Buytenhek bool "IOP32x-based" 419a4f7e763SRussell King depends on MMU 420c750815eSRussell King select CPU_XSCALE 421e9004f50SLinus Walleij select GPIO_IOP 4225c34a4e8SLinus Walleij select GPIOLIB 42313a5045dSRob Herring select NEED_RET_TO_USER 424f7e68bbfSRussell King select PCI 425b1b3f49cSRussell King select PLAT_IOP 426f999b8bdSMartin Michlmayr help 4273f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4283f7e5815SLennert Buytenhek processors. 4293f7e5815SLennert Buytenhek 4303f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4313f7e5815SLennert Buytenhek bool "IOP33x-based" 4323f7e5815SLennert Buytenhek depends on MMU 433c750815eSRussell King select CPU_XSCALE 434e9004f50SLinus Walleij select GPIO_IOP 4355c34a4e8SLinus Walleij select GPIOLIB 43613a5045dSRob Herring select NEED_RET_TO_USER 4373f7e5815SLennert Buytenhek select PCI 438b1b3f49cSRussell King select PLAT_IOP 4393f7e5815SLennert Buytenhek help 4403f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4411da177e4SLinus Torvalds 4423b938be6SRussell Kingconfig ARCH_IXP4XX 4433b938be6SRussell King bool "IXP4xx-based" 444a4f7e763SRussell King depends on MMU 44558af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 44651aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 447234b6cedSRussell King select CLKSRC_MMIO 448c750815eSRussell King select CPU_XSCALE 449b1b3f49cSRussell King select DMABOUNCE if PCI 4503b938be6SRussell King select GENERIC_CLOCKEVENTS 4515c34a4e8SLinus Walleij select GPIOLIB 4520b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 453c334bc15SRob Herring select NEED_MACH_IO_H 4549296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 455171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 456c4713074SLennert Buytenhek help 4573b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 458c4713074SLennert Buytenhek 459edabd38eSSaeed Bisharaconfig ARCH_DOVE 460edabd38eSSaeed Bishara bool "Marvell Dove" 461756b2531SSebastian Hesselbarth select CPU_PJ4 462edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4634c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4645c34a4e8SLinus Walleij select GPIOLIB 4650f81bd43SRussell King select MIGHT_HAVE_PCI 466171b3f0dSRussell King select MVEBU_MBUS 4679139acd1SSebastian Hesselbarth select PINCTRL 4689139acd1SSebastian Hesselbarth select PINCTRL_DOVE 469abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4705cdbe5d2SArnd Bergmann select SPARSE_IRQ 471c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 472edabd38eSSaeed Bishara help 473edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 474edabd38eSSaeed Bishara 475c53c9cf6SAndrew Victorconfig ARCH_KS8695 476c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 477c7e783d6SLinus Walleij select CLKSRC_MMIO 478b1b3f49cSRussell King select CPU_ARM922T 479c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 4805c34a4e8SLinus Walleij select GPIOLIB 481b1b3f49cSRussell King select NEED_MACH_MEMORY_H 482c53c9cf6SAndrew Victor help 483c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 484c53c9cf6SAndrew Victor System-on-Chip devices. 485c53c9cf6SAndrew Victor 486788c9700SRussell Kingconfig ARCH_W90X900 487788c9700SRussell King bool "Nuvoton W90X900 CPU" 4886d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4896fa5d5f7SRussell King select CLKSRC_MMIO 490b1b3f49cSRussell King select CPU_ARM926T 49158b5369eSwanzongshun select GENERIC_CLOCKEVENTS 4925c34a4e8SLinus Walleij select GPIOLIB 493777f9bebSLennert Buytenhek help 494a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 495a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 496a8bc4eadSwanzongshun the ARM series product line, you can login the following 497a8bc4eadSwanzongshun link address to know more. 498a8bc4eadSwanzongshun 499a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 500a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 501585cf175STzachi Perelstein 50293e22567SRussell Kingconfig ARCH_LPC32XX 50393e22567SRussell King bool "NXP LPC32XX" 50493e22567SRussell King select ARM_AMBA 5054073723aSRussell King select CLKDEV_LOOKUP 506c227f127SVladimir Zapolskiy select CLKSRC_LPC32XX 507c227f127SVladimir Zapolskiy select COMMON_CLK 50893e22567SRussell King select CPU_ARM926T 50993e22567SRussell King select GENERIC_CLOCKEVENTS 5104c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5115c34a4e8SLinus Walleij select GPIOLIB 5128cb17b5eSVladimir Zapolskiy select SPARSE_IRQ 51393e22567SRussell King select USE_OF 51493e22567SRussell King help 51593e22567SRussell King Support for the NXP LPC32XX family of processors 51693e22567SRussell King 5171da177e4SLinus Torvaldsconfig ARCH_PXA 5182c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 519a4f7e763SRussell King depends on MMU 520b1b3f49cSRussell King select ARCH_MTD_XIP 521b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 522b1b3f49cSRussell King select AUTO_ZRELADDR 523a1c0a6adSRobert Jarzmik select COMMON_CLK 5246d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 525389d9b58SDaniel Lezcano select CLKSRC_PXA 526234b6cedSRussell King select CLKSRC_MMIO 527bb0eb050SDaniel Lezcano select TIMER_OF 5282f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 529981d0f39SEric Miao select GENERIC_CLOCKEVENTS 5304c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 531157d2644SHaojian Zhuang select GPIO_PXA 5325c34a4e8SLinus Walleij select GPIOLIB 533b1b3f49cSRussell King select HAVE_IDE 534d6cf30caSRobert Jarzmik select IRQ_DOMAIN 535bd5ce433SEric Miao select PLAT_PXA 5366ac6b817SHaojian Zhuang select SPARSE_IRQ 537f999b8bdSMartin Michlmayr help 5382c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 5391da177e4SLinus Torvalds 5401da177e4SLinus Torvaldsconfig ARCH_RPC 5411da177e4SLinus Torvalds bool "RiscPC" 542868e87ccSRussell King depends on MMU 5431da177e4SLinus Torvalds select ARCH_ACORN 544a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 54507f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 5465cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 547fa04e209SArnd Bergmann select CPU_SA110 548b1b3f49cSRussell King select FIQ 549d0ee9f40SArnd Bergmann select HAVE_IDE 550b1b3f49cSRussell King select HAVE_PATA_PLATFORM 551b1b3f49cSRussell King select ISA_DMA_API 552c334bc15SRob Herring select NEED_MACH_IO_H 5530cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 554ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 5551da177e4SLinus Torvalds help 5561da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 5571da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 5581da177e4SLinus Torvalds 5591da177e4SLinus Torvaldsconfig ARCH_SA1100 5601da177e4SLinus Torvalds bool "SA1100-based" 561b1b3f49cSRussell King select ARCH_MTD_XIP 562b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 563b1b3f49cSRussell King select CLKDEV_LOOKUP 564b1b3f49cSRussell King select CLKSRC_MMIO 565389d9b58SDaniel Lezcano select CLKSRC_PXA 566bb0eb050SDaniel Lezcano select TIMER_OF if OF 567b1b3f49cSRussell King select CPU_FREQ 568b1b3f49cSRussell King select CPU_SA1100 569b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 5704c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5715c34a4e8SLinus Walleij select GPIOLIB 572d0ee9f40SArnd Bergmann select HAVE_IDE 5731eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 574b1b3f49cSRussell King select ISA 5750cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 576375dec92SRussell King select SPARSE_IRQ 577f999b8bdSMartin Michlmayr help 578f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 5791da177e4SLinus Torvalds 580b130d5c2SKukjin Kimconfig ARCH_S3C24XX 581b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 582335cce74SArnd Bergmann select ATAGS 583b1b3f49cSRussell King select CLKDEV_LOOKUP 5844280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 5857f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 586880cf071STomasz Figa select GPIO_SAMSUNG 5875c34a4e8SLinus Walleij select GPIOLIB 5884c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 58920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 590b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 591b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 592c334bc15SRob Herring select NEED_MACH_IO_H 593cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 594ea04d6b4SMasahiro Yamada select USE_OF 5951da177e4SLinus Torvalds help 596b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 597b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 598b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 599b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 60063b1f51bSBen Dooks 6017c6337e2SKevin Hilmanconfig ARCH_DAVINCI 6027c6337e2SKevin Hilman bool "TI DaVinci" 603b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 60427823278SDavid Lechner select COMMON_CLK 605ce32c5c5SArnd Bergmann select CPU_ARM926T 60620e9969bSDavid Brownell select GENERIC_ALLOCATOR 607b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 608dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 6095c34a4e8SLinus Walleij select GPIOLIB 610b1b3f49cSRussell King select HAVE_IDE 61127823278SDavid Lechner select PM_GENERIC_DOMAINS if PM 61227823278SDavid Lechner select PM_GENERIC_DOMAINS_OF if PM && OF 61327823278SDavid Lechner select RESET_CONTROLLER 614689e331fSSekhar Nori select USE_OF 615b1b3f49cSRussell King select ZONE_DMA 6167c6337e2SKevin Hilman help 6177c6337e2SKevin Hilman Support for TI's DaVinci platform. 6187c6337e2SKevin Hilman 619a0694861STony Lindgrenconfig ARCH_OMAP1 620a0694861STony Lindgren bool "TI OMAP1" 62100a36698SArnd Bergmann depends on MMU 622b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 623a0694861STony Lindgren select ARCH_OMAP 624e9a91de7STony Prisk select CLKDEV_LOOKUP 625cee37e50Sviresh kumar select CLKSRC_MMIO 626b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 627a0694861STony Lindgren select GENERIC_IRQ_CHIP 6284c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 6295c34a4e8SLinus Walleij select GPIOLIB 630a0694861STony Lindgren select HAVE_IDE 631a0694861STony Lindgren select IRQ_DOMAIN 632a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 633a0694861STony Lindgren select NEED_MACH_MEMORY_H 634685e2d08STony Lindgren select SPARSE_IRQ 63521f47fbcSAlexey Charkov help 636a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 63702c981c0SBinghua Duan 6381da177e4SLinus Torvaldsendchoice 6391da177e4SLinus Torvalds 640387798b3SRob Herringmenu "Multiple platform selection" 641387798b3SRob Herring depends on ARCH_MULTIPLATFORM 642387798b3SRob Herring 643387798b3SRob Herringcomment "CPU Core family selection" 644387798b3SRob Herring 645f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 646f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 647f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 648f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 649f8afae40SArnd Bergmann select CPU_FA526 650f8afae40SArnd Bergmann 651387798b3SRob Herringconfig ARCH_MULTI_V4T 652387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 653387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 654b1b3f49cSRussell King select ARCH_MULTI_V4_V5 65524e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 65624e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 65724e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 658387798b3SRob Herring 659387798b3SRob Herringconfig ARCH_MULTI_V5 660387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 661387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 662b1b3f49cSRussell King select ARCH_MULTI_V4_V5 66312567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 66424e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 66524e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 666387798b3SRob Herring 667387798b3SRob Herringconfig ARCH_MULTI_V4_V5 668387798b3SRob Herring bool 669387798b3SRob Herring 670387798b3SRob Herringconfig ARCH_MULTI_V6 6718dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 672387798b3SRob Herring select ARCH_MULTI_V6_V7 67342f4754aSRob Herring select CPU_V6K 674387798b3SRob Herring 675387798b3SRob Herringconfig ARCH_MULTI_V7 6768dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 677387798b3SRob Herring default y 678387798b3SRob Herring select ARCH_MULTI_V6_V7 679b1b3f49cSRussell King select CPU_V7 68090bc8ac7SRob Herring select HAVE_SMP 681387798b3SRob Herring 682387798b3SRob Herringconfig ARCH_MULTI_V6_V7 683387798b3SRob Herring bool 6849352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 685387798b3SRob Herring 686387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 687387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 688387798b3SRob Herring select ARCH_MULTI_V5 689387798b3SRob Herring 690387798b3SRob Herringendmenu 691387798b3SRob Herring 69205e2a3deSRob Herringconfig ARCH_VIRT 693e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 694e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 6954b8b5f25SRob Herring select ARM_AMBA 69605e2a3deSRob Herring select ARM_GIC 6973ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 6980b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 699bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 70005e2a3deSRob Herring select ARM_PSCI 7014b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 7028e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 70305e2a3deSRob Herring 704ccf50e23SRussell King# 705ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 706ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 707ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 708ccf50e23SRussell King# 7096bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 7106bb8536cSAndreas Färber 711445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 712445d9b30STsahee Zidenberg 713590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 714590b460cSLars Persson 715d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 716d9bfc86dSOleksij Rempel 717a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 718a66c51f9SAlexandre Belloni 71995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 72095b8f20fSRussell King 7211d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 7221d22924eSAnders Berg 7238ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 7248ac49e04SChristian Daudt 7251c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 7261c37fa10SSebastian Hesselbarth 7271da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 7281da177e4SLinus Torvalds 729d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 730d94f944eSAnton Vorontsov 73195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 73295b8f20fSRussell King 733df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 734df8d742eSBaruch Siach 73595b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 73695b8f20fSRussell King 737e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 738e7736d47SLennert Buytenhek 739a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 740a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig" 741a66c51f9SAlexandre Belloni 7421da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 7431da177e4SLinus Torvalds 74459d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 74559d3a193SPaulius Zaleckas 746387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 747387798b3SRob Herring 748389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 749389ee0c2SHaojian Zhuang 750a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 751a66c51f9SAlexandre Belloni 7521da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 7531da177e4SLinus Torvalds 754a66c51f9SAlexandre Bellonisource "arch/arm/mach-iop13xx/Kconfig" 755a66c51f9SAlexandre Belloni 7563f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 7573f7e5815SLennert Buytenhek 7583f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 7591da177e4SLinus Torvalds 7601da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 7611da177e4SLinus Torvalds 762828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 763828989adSSantosh Shilimkar 76495b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 76595b8f20fSRussell King 766a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 767a66c51f9SAlexandre Belloni 7683b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 7693b8f5030SCarlo Caione 770a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 771a66c51f9SAlexandre Belloni 77217723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 77317723fd3SJonas Jensen 774794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 775794d15b2SStanislav Samsonov 776a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 777f682a218SMatthias Brugger 7781d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 7791d3f33d5SShawn Guo 78095b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 78149cbe786SEric Miao 78295b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 78395b8f20fSRussell King 7847bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 7857bffa14cSBrendan Higgins 7869851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 7879851ca57SDaniel Tang 788d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 789d48af15eSTony Lindgren 790d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 7911da177e4SLinus Torvalds 7921dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 7931dbae815STony Lindgren 7949dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 795585cf175STzachi Perelstein 796a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 797a66c51f9SAlexandre Belloni 798387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 799387798b3SRob Herring 800a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig" 801a66c51f9SAlexandre Belloni 80295b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 80395b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 8041da177e4SLinus Torvalds 8058fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 8068fc1b0f8SKumar Gala 80795b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 80895b8f20fSRussell King 809d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 810d63dc051SHeiko Stuebner 811a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig" 812a66c51f9SAlexandre Belloni 813a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig" 814a66c51f9SAlexandre Belloni 815a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 816a66c51f9SAlexandre Belloni 81795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 818edabd38eSSaeed Bishara 819a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 820a66c51f9SAlexandre Belloni 821387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 822387798b3SRob Herring 823a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 824a21765a7SBen Dooks 82565ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 82665ebcc11SSrinivas Kandagatla 827bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 828bcb84fb4SAlexandre TORGUE 8293b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 8303b52634fSMaxime Ripard 831d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 832d6de5b02SMarc Gonzalez 833c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 834c5f80065SErik Gilling 83595b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 8361da177e4SLinus Torvalds 837ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 838ba56a987SMasahiro Yamada 83995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 8401da177e4SLinus Torvalds 8411da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 8421da177e4SLinus Torvalds 843ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 844420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 845ceade897SRussell King 8466f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 8476f35f9a9STony Prisk 8487ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 8497ec80ddfSwanzongshun 850acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 851acede515SJun Nie 8529a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 8539a45eb69SJosh Cartwright 854499f1640SStefan Agner# ARMv7-M architecture 855499f1640SStefan Agnerconfig ARCH_EFM32 856499f1640SStefan Agner bool "Energy Micro efm32" 857499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 8585c34a4e8SLinus Walleij select GPIOLIB 859499f1640SStefan Agner help 860499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 861499f1640SStefan Agner processors. 862499f1640SStefan Agner 863499f1640SStefan Agnerconfig ARCH_LPC18XX 864499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 865499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 866499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 867499f1640SStefan Agner select ARM_AMBA 868499f1640SStefan Agner select CLKSRC_LPC32XX 869499f1640SStefan Agner select PINCTRL 870499f1640SStefan Agner help 871499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 872499f1640SStefan Agner high performance microcontrollers. 873499f1640SStefan Agner 8741847119dSVladimir Murzinconfig ARCH_MPS2 87517bd274eSBaruch Siach bool "ARM MPS2 platform" 8761847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 8771847119dSVladimir Murzin select ARM_AMBA 8781847119dSVladimir Murzin select CLKSRC_MPS2 8791847119dSVladimir Murzin help 8801847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 8811847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 8821847119dSVladimir Murzin 8831847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 8841847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 8851847119dSVladimir Murzin 8861da177e4SLinus Torvalds# Definitions to make life easier 8871da177e4SLinus Torvaldsconfig ARCH_ACORN 8881da177e4SLinus Torvalds bool 8891da177e4SLinus Torvalds 8907ae1f7ecSLennert Buytenhekconfig PLAT_IOP 8917ae1f7ecSLennert Buytenhek bool 892469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 8937ae1f7ecSLennert Buytenhek 89469b02f6aSLennert Buytenhekconfig PLAT_ORION 89569b02f6aSLennert Buytenhek bool 896bfe45e0bSRussell King select CLKSRC_MMIO 897b1b3f49cSRussell King select COMMON_CLK 898dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 899278b45b0SAndrew Lunn select IRQ_DOMAIN 90069b02f6aSLennert Buytenhek 901abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 902abcda1dcSThomas Petazzoni bool 903abcda1dcSThomas Petazzoni select PLAT_ORION 904abcda1dcSThomas Petazzoni 905bd5ce433SEric Miaoconfig PLAT_PXA 906bd5ce433SEric Miao bool 907bd5ce433SEric Miao 908f4b8b319SRussell Kingconfig PLAT_VERSATILE 909f4b8b319SRussell King bool 910f4b8b319SRussell King 911d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 912d9a1beaaSAlexandre Courbot 9131da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 9141da177e4SLinus Torvalds 915afe4b25eSLennert Buytenhekconfig IWMMXT 916d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 917d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 918d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 919afe4b25eSLennert Buytenhek help 920afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 921afe4b25eSLennert Buytenhek running on a CPU that supports it. 922afe4b25eSLennert Buytenhek 9233b93e7b0SHyok S. Choiif !MMU 9243b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 9253b93e7b0SHyok S. Choiendif 9263b93e7b0SHyok S. Choi 9273e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 9283e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 9293e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 9303e0a07f8SGregory CLEMENT default y 9313e0a07f8SGregory CLEMENT help 9323e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 9333e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 9343e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 9353e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 9363e0a07f8SGregory CLEMENT Workaround: 9373e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 9383e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 9393e0a07f8SGregory CLEMENT instruction 9403e0a07f8SGregory CLEMENT 941f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 942f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 943f0c4b8d6SWill Deacon depends on CPU_V6 944f0c4b8d6SWill Deacon help 945f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 946f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 947f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 948f0c4b8d6SWill Deacon causing the faulting task to livelock. 949f0c4b8d6SWill Deacon 9509cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 9519cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 952e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 9539cba3cccSCatalin Marinas help 9549cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 9559cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 9569cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 9579cba3cccSCatalin Marinas recommended workaround. 9589cba3cccSCatalin Marinas 9597ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 9607ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 9617ce236fcSCatalin Marinas depends on CPU_V7 9627ce236fcSCatalin Marinas help 9637ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 96479403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 9657ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 9667ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 9677ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 9687ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 9697ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 9707ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 9717ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 9727ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 9737ce236fcSCatalin Marinas available in non-secure mode. 9747ce236fcSCatalin Marinas 975855c551fSCatalin Marinasconfig ARM_ERRATA_458693 976855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 977855c551fSCatalin Marinas depends on CPU_V7 97862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 979855c551fSCatalin Marinas help 980855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 981855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 982855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 983855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 984855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 985855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 986855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 987855c551fSCatalin Marinas register may not be available in non-secure mode. 988855c551fSCatalin Marinas 9890516e464SCatalin Marinasconfig ARM_ERRATA_460075 9900516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 9910516e464SCatalin Marinas depends on CPU_V7 99262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9930516e464SCatalin Marinas help 9940516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 9950516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 9960516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 9970516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 9980516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 9990516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 10000516e464SCatalin Marinas may not be available in non-secure mode. 10010516e464SCatalin Marinas 10029f05027cSWill Deaconconfig ARM_ERRATA_742230 10039f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 10049f05027cSWill Deacon depends on CPU_V7 && SMP 100562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10069f05027cSWill Deacon help 10079f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 10089f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 10099f05027cSWill Deacon between two write operations may not ensure the correct visibility 10109f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 10119f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 10129f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 10139f05027cSWill Deacon the two writes. 10149f05027cSWill Deacon 1015a672e99bSWill Deaconconfig ARM_ERRATA_742231 1016a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1017a672e99bSWill Deacon depends on CPU_V7 && SMP 101862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1019a672e99bSWill Deacon help 1020a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1021a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1022a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1023a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1024a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1025a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1026a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1027a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1028a672e99bSWill Deacon capabilities of the processor. 1029a672e99bSWill Deacon 103069155794SJon Medhurstconfig ARM_ERRATA_643719 103169155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 103269155794SJon Medhurst depends on CPU_V7 && SMP 1033e5a5de44SRussell King default y 103469155794SJon Medhurst help 103569155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 103669155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 103769155794SJon Medhurst register returns zero when it should return one. The workaround 103869155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 103969155794SJon Medhurst it behave as intended and avoiding data corruption. 104069155794SJon Medhurst 1041cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1042cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1043e66dc745SDave Martin depends on CPU_V7 1044cdf357f1SWill Deacon help 1045cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1046cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1047cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1048cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1049cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1050cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1051cdf357f1SWill Deacon entries regardless of the ASID. 1052475d92fcSWill Deacon 1053475d92fcSWill Deaconconfig ARM_ERRATA_743622 1054475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1055475d92fcSWill Deacon depends on CPU_V7 105662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1057475d92fcSWill Deacon help 1058475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1059efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1060475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1061475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1062475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1063475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1064475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1065475d92fcSWill Deacon processor. 1066475d92fcSWill Deacon 10679a27c27cSWill Deaconconfig ARM_ERRATA_751472 10689a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1069ba90c516SDave Martin depends on CPU_V7 107062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10719a27c27cSWill Deacon help 10729a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 10739a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 10749a27c27cSWill Deacon completion of a following broadcasted operation if the second 10759a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 10769a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 10779a27c27cSWill Deacon 1078fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1079fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1080fcbdc5feSWill Deacon depends on CPU_V7 1081fcbdc5feSWill Deacon help 1082fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1083fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1084fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1085fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1086fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1087fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1088fcbdc5feSWill Deacon 10895dab26afSWill Deaconconfig ARM_ERRATA_754327 10905dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 10915dab26afSWill Deacon depends on CPU_V7 && SMP 10925dab26afSWill Deacon help 10935dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 10945dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 10955dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 10965dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 10975dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 10985dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 10995dab26afSWill Deacon 1100145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1101145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1102fd832478SFabio Estevam depends on CPU_V6 1103145e10e1SCatalin Marinas help 1104145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1105145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1106145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1107145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1108145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1109145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1110145e10e1SCatalin Marinas is not affected. 1111145e10e1SCatalin Marinas 1112f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1113f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1114f630c1bdSWill Deacon depends on CPU_V7 && SMP 1115f630c1bdSWill Deacon help 1116f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1117f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1118f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1119f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1120f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1121f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1122f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1123f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1124f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1125f630c1bdSWill Deacon 11267253b85cSSimon Hormanconfig ARM_ERRATA_775420 11277253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 11287253b85cSSimon Horman depends on CPU_V7 11297253b85cSSimon Horman help 11307253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 11317253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 11327253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 11337253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 11347253b85cSSimon Horman an abort may occur on cache maintenance. 11357253b85cSSimon Horman 113693dc6887SCatalin Marinasconfig ARM_ERRATA_798181 113793dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 113893dc6887SCatalin Marinas depends on CPU_V7 && SMP 113993dc6887SCatalin Marinas help 114093dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 114193dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 114293dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 114393dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 114493dc6887SCatalin Marinas as the one being invalidated. 114593dc6887SCatalin Marinas 114684b6504fSWill Deaconconfig ARM_ERRATA_773022 114784b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 114884b6504fSWill Deacon depends on CPU_V7 114984b6504fSWill Deacon help 115084b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 115184b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 115284b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 115384b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 115484b6504fSWill Deacon 115562c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 115662c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 115762c0f4a5SDoug Anderson depends on CPU_V7 115862c0f4a5SDoug Anderson help 115962c0f4a5SDoug Anderson This option enables the workaround for: 116062c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 116162c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 116262c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 116362c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 116462c0f4a5SDoug Anderson any Cortex-A12 cores yet. 116562c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 116662c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 116762c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 116862c0f4a5SDoug Anderson 1169416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1170416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1171416bcf21SDoug Anderson depends on CPU_V7 1172416bcf21SDoug Anderson help 1173416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1174416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1175416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1176416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1177416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1178416bcf21SDoug Anderson 11799f6f9354SDoug Andersonconfig ARM_ERRATA_825619 11809f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 11819f6f9354SDoug Anderson depends on CPU_V7 11829f6f9354SDoug Anderson help 11839f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 11849f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 11859f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 11869f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 11879f6f9354SDoug Anderson 11889f6f9354SDoug Andersonconfig ARM_ERRATA_852421 11899f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 11909f6f9354SDoug Anderson depends on CPU_V7 11919f6f9354SDoug Anderson help 11929f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 11939f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 11949f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 11959f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 11969f6f9354SDoug Anderson 119762c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 119862c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 119962c0f4a5SDoug Anderson depends on CPU_V7 120062c0f4a5SDoug Anderson help 120162c0f4a5SDoug Anderson This option enables the workaround for: 120262c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 120362c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 120462c0f4a5SDoug Anderson any Cortex-A17 cores yet. 120562c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 120662c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 120762c0f4a5SDoug Anderson for and handled. 120862c0f4a5SDoug Anderson 12091da177e4SLinus Torvaldsendmenu 12101da177e4SLinus Torvalds 12111da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12121da177e4SLinus Torvalds 12131da177e4SLinus Torvaldsmenu "Bus support" 12141da177e4SLinus Torvalds 12151da177e4SLinus Torvaldsconfig ISA 12161da177e4SLinus Torvalds bool 12171da177e4SLinus Torvalds help 12181da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12191da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12201da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12211da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12221da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12231da177e4SLinus Torvalds 1224065909b9SRussell King# Select ISA DMA controller support 12251da177e4SLinus Torvaldsconfig ISA_DMA 12261da177e4SLinus Torvalds bool 1227065909b9SRussell King select ISA_DMA_API 12281da177e4SLinus Torvalds 1229065909b9SRussell King# Select ISA DMA interface 12305cae841bSAl Viroconfig ISA_DMA_API 12315cae841bSAl Viro bool 12325cae841bSAl Viro 12331da177e4SLinus Torvaldsconfig PCI 12340b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12351da177e4SLinus Torvalds help 12361da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12371da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12381da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12391da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12401da177e4SLinus Torvalds 124152882173SAnton Vorontsovconfig PCI_DOMAINS 1242925d3166SLorenzo Pieralisi bool "Support for multiple PCI domains" 124352882173SAnton Vorontsov depends on PCI 1244925d3166SLorenzo Pieralisi help 1245925d3166SLorenzo Pieralisi Enable PCI domains kernel management. Say Y if your machine 1246925d3166SLorenzo Pieralisi has a PCI bus hierarchy that requires more than one PCI 1247925d3166SLorenzo Pieralisi domain (aka segment) to be correctly managed. Say N otherwise. 1248925d3166SLorenzo Pieralisi 1249925d3166SLorenzo Pieralisi If you don't know what to do here, say N. 125052882173SAnton Vorontsov 12518c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 12528c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 12538c7d1474SLorenzo Pieralisi 1254b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1255b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1256b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1257b080ac8aSMarcelo Roberto Jimenez help 1258b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1259b080ac8aSMarcelo Roberto Jimenez 126036e23590SMatthew Wilcoxconfig PCI_SYSCALL 126136e23590SMatthew Wilcox def_bool PCI 126236e23590SMatthew Wilcox 1263a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1264a0113a99SMike Rapoport bool 1265a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1266a0113a99SMike Rapoport default y 1267a0113a99SMike Rapoport select DMABOUNCE 1268a0113a99SMike Rapoport 12691da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 12701da177e4SLinus Torvalds 12711da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 12721da177e4SLinus Torvalds 12731da177e4SLinus Torvaldsendmenu 12741da177e4SLinus Torvalds 12751da177e4SLinus Torvaldsmenu "Kernel Features" 12761da177e4SLinus Torvalds 12773b55658aSDave Martinconfig HAVE_SMP 12783b55658aSDave Martin bool 12793b55658aSDave Martin help 12803b55658aSDave Martin This option should be selected by machines which have an SMP- 12813b55658aSDave Martin capable CPU. 12823b55658aSDave Martin 12833b55658aSDave Martin The only effect of this option is to make the SMP-related 12843b55658aSDave Martin options available to the user for configuration. 12853b55658aSDave Martin 12861da177e4SLinus Torvaldsconfig SMP 1287bb2d8130SRussell King bool "Symmetric Multi-Processing" 1288fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1289bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 12903b55658aSDave Martin depends on HAVE_SMP 1291801bb21cSJonathan Austin depends on MMU || ARM_MPU 12920361748fSArnd Bergmann select IRQ_WORK 12931da177e4SLinus Torvalds help 12941da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 12954a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 12964a474157SRobert Graffham than one CPU, say Y. 12971da177e4SLinus Torvalds 12984a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 12991da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13004a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13014a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13024a474157SRobert Graffham will run faster if you say N here. 13031da177e4SLinus Torvalds 1304395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 1305ecf38679SMauro Carvalho Chehab <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at 130650a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13071da177e4SLinus Torvalds 13081da177e4SLinus Torvalds If you don't know what to do here, say N. 13091da177e4SLinus Torvalds 1310f00ec48fSRussell Kingconfig SMP_ON_UP 13115744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1312801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1313f00ec48fSRussell King default y 1314f00ec48fSRussell King help 1315f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1316f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1317f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1318f00ec48fSRussell King savings. 1319f00ec48fSRussell King 1320f00ec48fSRussell King If you don't know what to do here, say Y. 1321f00ec48fSRussell King 1322c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1323c9018aabSVincent Guittot bool "Support cpu topology definition" 1324c9018aabSVincent Guittot depends on SMP && CPU_V7 1325c9018aabSVincent Guittot default y 1326c9018aabSVincent Guittot help 1327c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1328c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1329c9018aabSVincent Guittot topology of an ARM System. 1330c9018aabSVincent Guittot 1331c9018aabSVincent Guittotconfig SCHED_MC 1332c9018aabSVincent Guittot bool "Multi-core scheduler support" 1333c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1334c9018aabSVincent Guittot help 1335c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1336c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1337c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1338c9018aabSVincent Guittot 1339c9018aabSVincent Guittotconfig SCHED_SMT 1340c9018aabSVincent Guittot bool "SMT scheduler support" 1341c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1342c9018aabSVincent Guittot help 1343c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1344c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1345c9018aabSVincent Guittot places. If unsure say N here. 1346c9018aabSVincent Guittot 1347a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1348a8cbcd92SRussell King bool 1349a8cbcd92SRussell King help 1350a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1351a8cbcd92SRussell King 13528a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1353022c03a2SMarc Zyngier bool "Architected timer support" 1354022c03a2SMarc Zyngier depends on CPU_V7 13558a4da6e3SMark Rutland select ARM_ARCH_TIMER 13560c403462SWill Deacon select GENERIC_CLOCKEVENTS 1357022c03a2SMarc Zyngier help 1358022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1359022c03a2SMarc Zyngier 1360f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1361f32f4ce2SRussell King bool 1362bb0eb050SDaniel Lezcano select TIMER_OF if OF 1363f32f4ce2SRussell King help 1364f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1365f32f4ce2SRussell King 1366e8db288eSNicolas Pitreconfig MCPM 1367e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1368e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1369e8db288eSNicolas Pitre help 1370e8db288eSNicolas Pitre This option provides the common power management infrastructure 1371e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1372e8db288eSNicolas Pitre systems. 1373e8db288eSNicolas Pitre 1374ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1375ebf4a5c5SHaojian Zhuang bool 1376ebf4a5c5SHaojian Zhuang depends on MCPM 1377ebf4a5c5SHaojian Zhuang help 1378ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1379ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1380ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1381ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1382ebf4a5c5SHaojian Zhuang 13831c33be57SNicolas Pitreconfig BIG_LITTLE 13841c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 13851c33be57SNicolas Pitre depends on CPU_V7 && SMP 13861c33be57SNicolas Pitre select MCPM 13871c33be57SNicolas Pitre help 13881c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 13891c33be57SNicolas Pitre system architecture. 13901c33be57SNicolas Pitre 13911c33be57SNicolas Pitreconfig BL_SWITCHER 13921c33be57SNicolas Pitre bool "big.LITTLE switcher support" 13936c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 139451aaf81fSRussell King select CPU_PM 13951c33be57SNicolas Pitre help 13961c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 13971c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 13981c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 13991c33be57SNicolas Pitre 1400b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1401b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1402b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1403b22537c6SNicolas Pitre help 1404b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1405b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1406b22537c6SNicolas Pitre debugging purposes only. 1407b22537c6SNicolas Pitre 14088d5796d2SLennert Buytenhekchoice 14098d5796d2SLennert Buytenhek prompt "Memory split" 1410006fa259SRussell King depends on MMU 14118d5796d2SLennert Buytenhek default VMSPLIT_3G 14128d5796d2SLennert Buytenhek help 14138d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14148d5796d2SLennert Buytenhek 14158d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14168d5796d2SLennert Buytenhek option alone! 14178d5796d2SLennert Buytenhek 14188d5796d2SLennert Buytenhek config VMSPLIT_3G 14198d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 142063ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1421bbeedfdaSYisheng Xie depends on !ARM_LPAE 142263ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 14238d5796d2SLennert Buytenhek config VMSPLIT_2G 14248d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14258d5796d2SLennert Buytenhek config VMSPLIT_1G 14268d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14278d5796d2SLennert Buytenhekendchoice 14288d5796d2SLennert Buytenhek 14298d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14308d5796d2SLennert Buytenhek hex 1431006fa259SRussell King default PHYS_OFFSET if !MMU 14328d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14338d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 143463ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 14358d5796d2SLennert Buytenhek default 0xC0000000 14368d5796d2SLennert Buytenhek 14371da177e4SLinus Torvaldsconfig NR_CPUS 14381da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14391da177e4SLinus Torvalds range 2 32 14401da177e4SLinus Torvalds depends on SMP 14411da177e4SLinus Torvalds default "4" 14421da177e4SLinus Torvalds 1443a054a811SRussell Kingconfig HOTPLUG_CPU 144400b7dedeSRussell King bool "Support for hot-pluggable CPUs" 144540b31360SStephen Rothwell depends on SMP 1446a054a811SRussell King help 1447a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1448a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1449a054a811SRussell King 14502bdd424fSWill Deaconconfig ARM_PSCI 14512bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1452e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1453be120397SMark Rutland select ARM_PSCI_FW 14542bdd424fSWill Deacon help 14552bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14562bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14572bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14582bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14592bdd424fSWill Deacon ARM processors"). 14602bdd424fSWill Deacon 14612a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14622a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14632a6ad871SMaxime Ripard# selected platforms. 146444986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 146544986ab0SPeter De Schrijver (NVIDIA) int 1466139358beSMarek Vasut default 2048 if ARCH_SOCFPGA 1467d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1468b35d2e56SGregory Fong ARCH_ZYNQ 1469aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1470aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1471eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 147206b851e5SOlof Johansson default 392 if ARCH_U8500 147301bb914cSTony Prisk default 352 if ARCH_VT8500 14747b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 14752a6ad871SMaxime Ripard default 264 if MACH_H4700 147644986ab0SPeter De Schrijver (NVIDIA) default 0 147744986ab0SPeter De Schrijver (NVIDIA) help 147844986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 147944986ab0SPeter De Schrijver (NVIDIA) 148044986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 148144986ab0SPeter De Schrijver (NVIDIA) 1482c9218b16SRussell Kingconfig HZ_FIXED 1483f8065813SRussell King int 1484da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 14851164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 148647d84682SRussell King default 0 1487c9218b16SRussell King 1488c9218b16SRussell Kingchoice 148947d84682SRussell King depends on HZ_FIXED = 0 1490c9218b16SRussell King prompt "Timer frequency" 1491c9218b16SRussell King 1492c9218b16SRussell Kingconfig HZ_100 1493c9218b16SRussell King bool "100 Hz" 1494c9218b16SRussell King 1495c9218b16SRussell Kingconfig HZ_200 1496c9218b16SRussell King bool "200 Hz" 1497c9218b16SRussell King 1498c9218b16SRussell Kingconfig HZ_250 1499c9218b16SRussell King bool "250 Hz" 1500c9218b16SRussell King 1501c9218b16SRussell Kingconfig HZ_300 1502c9218b16SRussell King bool "300 Hz" 1503c9218b16SRussell King 1504c9218b16SRussell Kingconfig HZ_500 1505c9218b16SRussell King bool "500 Hz" 1506c9218b16SRussell King 1507c9218b16SRussell Kingconfig HZ_1000 1508c9218b16SRussell King bool "1000 Hz" 1509c9218b16SRussell King 1510c9218b16SRussell Kingendchoice 1511c9218b16SRussell King 1512c9218b16SRussell Kingconfig HZ 1513c9218b16SRussell King int 151447d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1515c9218b16SRussell King default 100 if HZ_100 1516c9218b16SRussell King default 200 if HZ_200 1517c9218b16SRussell King default 250 if HZ_250 1518c9218b16SRussell King default 300 if HZ_300 1519c9218b16SRussell King default 500 if HZ_500 1520c9218b16SRussell King default 1000 1521c9218b16SRussell King 1522c9218b16SRussell Kingconfig SCHED_HRTICK 1523c9218b16SRussell King def_bool HIGH_RES_TIMERS 1524f8065813SRussell King 152516c79651SCatalin Marinasconfig THUMB2_KERNEL 1526bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15274477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1528bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 152989bace65SArnd Bergmann select ARM_UNWIND 153016c79651SCatalin Marinas help 153116c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 153275fea300SNicolas Pitre Thumb-2 mode. 153316c79651SCatalin Marinas 153416c79651SCatalin Marinas If unsure, say N. 153516c79651SCatalin Marinas 15366f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15376f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15386f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15396f685c5cSDave Martin default y 15406f685c5cSDave Martin help 15416f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15426f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15436f685c5cSDave Martin branch instructions. 15446f685c5cSDave Martin 15456f685c5cSDave Martin This is a problem, because there's no guarantee the final 15466f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15476f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15486f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15496f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15506f685c5cSDave Martin support. 15516f685c5cSDave Martin 15526f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15536f685c5cSDave Martin relocation" error when loading some modules. 15546f685c5cSDave Martin 15556f685c5cSDave Martin Until fixed tools are available, passing 15566f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15576f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15586f685c5cSDave Martin stack usage in some cases. 15596f685c5cSDave Martin 15606f685c5cSDave Martin The problem is described in more detail at: 15616f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15626f685c5cSDave Martin 15636f685c5cSDave Martin Only Thumb-2 kernels are affected. 15646f685c5cSDave Martin 15656f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15666f685c5cSDave Martin 156742f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 156842f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 156942f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 157042f25bddSNicolas Pitre default y 157142f25bddSNicolas Pitre help 157242f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 157342f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 157442f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 157542f25bddSNicolas Pitre and udiv instructions that can be used to implement those 157642f25bddSNicolas Pitre functions. 157742f25bddSNicolas Pitre 157842f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 157942f25bddSNicolas Pitre replace the first two instructions of these library functions 158042f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 158142f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 158242f25bddSNicolas Pitre and less power intensive than running the original library 158342f25bddSNicolas Pitre code to do integer division. 158442f25bddSNicolas Pitre 1585704bdda0SNicolas Pitreconfig AEABI 158649460970SRussell King bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K 158749460970SRussell King default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K 1588704bdda0SNicolas Pitre help 1589704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1590704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1591704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1592704bdda0SNicolas Pitre 1593704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1594704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1595704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1596704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1597704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1598704bdda0SNicolas Pitre 1599704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1600704bdda0SNicolas Pitre 16016c90c872SNicolas Pitreconfig OABI_COMPAT 1602a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1603d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16046c90c872SNicolas Pitre help 16056c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16066c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16076c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16086c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16096c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16106c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 161191702175SKees Cook 161291702175SKees Cook The seccomp filter system will not be available when this is 161391702175SKees Cook selected, since there is no way yet to sensibly distinguish 161491702175SKees Cook between calling conventions during filtering. 161591702175SKees Cook 16166c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16176c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16186c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16196c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1620b02f8467SKees Cook at all). If in doubt say N. 16216c90c872SNicolas Pitre 1622eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1623e80d6a24SMel Gorman bool 1624e80d6a24SMel Gorman 162505944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 162605944d74SRussell King bool 162705944d74SRussell King 162807a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 162907a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 163007a2f737SRussell King 163105944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1632be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1633c80d79d7SYasunori Goto 16347b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16357b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16367b7bf499SWill Deacon 1637e585513bSKirill A. Shutemovconfig HAVE_GENERIC_GUP 1638b8cd51afSSteve Capper def_bool y 1639b8cd51afSSteve Capper depends on ARM_LPAE 1640b8cd51afSSteve Capper 1641053a96caSNicolas Pitreconfig HIGHMEM 1642e8db89a2SRussell King bool "High Memory Support" 1643e8db89a2SRussell King depends on MMU 1644053a96caSNicolas Pitre help 1645053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1646053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1647053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1648053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1649053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1650053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1651053a96caSNicolas Pitre 1652053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1653053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1654053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1655053a96caSNicolas Pitre 1656053a96caSNicolas Pitre If unsure, say n. 1657053a96caSNicolas Pitre 165865cec8e3SRussell Kingconfig HIGHPTE 16599a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 166065cec8e3SRussell King depends on HIGHMEM 16619a431bd5SRussell King default y 1662b4d103d1SRussell King help 1663b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1664b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1665b4d103d1SRussell King precious low memory, eventually leading to low memory being 1666b4d103d1SRussell King consumed by page tables. Setting this option will allow 1667b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 166865cec8e3SRussell King 1669a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1670a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1671a5e090acSRussell King depends on MMU && !ARM_LPAE 16721b8873a0SJamie Iles default y 16731b8873a0SJamie Iles help 1674a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1675a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1676a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1677a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1678a5e090acSRussell King fault when dereferenced. 1679a5e090acSRussell King 1680a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1681a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1682a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 16831da177e4SLinus Torvalds 16841da177e4SLinus Torvaldsconfig HW_PERF_EVENTS 1685fa8ad788SMark Rutland def_bool y 1686fa8ad788SMark Rutland depends on ARM_PMU 16871b8873a0SJamie Iles 16881355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 16891355e2a6SCatalin Marinas def_bool y 16901355e2a6SCatalin Marinas depends on ARM_LPAE 16911355e2a6SCatalin Marinas 16928d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 16938d962507SCatalin Marinas def_bool y 16948d962507SCatalin Marinas depends on ARM_LPAE 16958d962507SCatalin Marinas 16964bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 16974bfab203SSteven Capper def_bool y 16984bfab203SSteven Capper 16997d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 17007d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 17017d485f64SArd Biesheuvel depends on MODULES 1702e7229f7dSAnders Roxell default y 17037d485f64SArd Biesheuvel help 17047d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 17057d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 17067d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 17077d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 17087d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 17097d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 17107d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 17117d485f64SArd Biesheuvel the same. 17127d485f64SArd Biesheuvel 1713e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1714e7229f7dSAnders Roxell configurations. If unsure, say y. 17157d485f64SArd Biesheuvel 1716c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 171736d6c928SUlrich Hecht int "Maximum zone order" 1718898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17196d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1720c1b2d970SMagnus Damm default "11" 1721c1b2d970SMagnus Damm help 1722c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1723c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1724c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1725c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1726c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1727c1b2d970SMagnus Damm increase this value. 1728c1b2d970SMagnus Damm 1729c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1730c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1731c1b2d970SMagnus Damm 17321da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17331da177e4SLinus Torvalds bool 1734f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17351da177e4SLinus Torvalds default y if !ARCH_EBSA110 1736e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17371da177e4SLinus Torvalds help 17381da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17391da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17401da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17411da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17421da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17431da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17441da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17451da177e4SLinus Torvalds 174639ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 174738ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 174838ef2ad5SLinus Walleij depends on MMU 174939ec58f3SLennert Buytenhek default y if CPU_FEROCEON 175039ec58f3SLennert Buytenhek help 175139ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 175239ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 175339ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 175439ec58f3SLennert Buytenhek 175539ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 175639ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 175739ec58f3SLennert Buytenhek such copy operations with large buffers. 175839ec58f3SLennert Buytenhek 175939ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 176039ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 176139ec58f3SLennert Buytenhek 176270c70d97SNicolas Pitreconfig SECCOMP 176370c70d97SNicolas Pitre bool 176470c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 176570c70d97SNicolas Pitre ---help--- 176670c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 176770c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 176870c70d97SNicolas Pitre execution. By using pipes or other transports made available to 176970c70d97SNicolas Pitre the process as file descriptors supporting the read/write 177070c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 177170c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 177270c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 177370c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 177470c70d97SNicolas Pitre defined by each seccomp mode. 177570c70d97SNicolas Pitre 177602c2433bSStefano Stabelliniconfig PARAVIRT 177702c2433bSStefano Stabellini bool "Enable paravirtualization code" 177802c2433bSStefano Stabellini help 177902c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 178002c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 178102c2433bSStefano Stabellini over full virtualization. 178202c2433bSStefano Stabellini 178302c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 178402c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 178502c2433bSStefano Stabellini select PARAVIRT 178602c2433bSStefano Stabellini default n 178702c2433bSStefano Stabellini help 178802c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 178902c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 179002c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 179102c2433bSStefano Stabellini that, there can be a small performance impact. 179202c2433bSStefano Stabellini 179302c2433bSStefano Stabellini If in doubt, say N here. 179402c2433bSStefano Stabellini 1795eff8d644SStefano Stabelliniconfig XEN_DOM0 1796eff8d644SStefano Stabellini def_bool y 1797eff8d644SStefano Stabellini depends on XEN 1798eff8d644SStefano Stabellini 1799eff8d644SStefano Stabelliniconfig XEN 1800c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 180185323a99SIan Campbell depends on ARM && AEABI && OF 1802f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 180385323a99SIan Campbell depends on !GENERIC_ATOMIC64 18047693deccSUwe Kleine-König depends on MMU 180551aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 180617b7ab80SStefano Stabellini select ARM_PSCI 1807f21254cdSChristoph Hellwig select SWIOTLB 180883862ccfSStefano Stabellini select SWIOTLB_XEN 180902c2433bSStefano Stabellini select PARAVIRT 1810eff8d644SStefano Stabellini help 1811eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1812eff8d644SStefano Stabellini 1813*189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK 1814*189af465SArd Biesheuvel bool "Use a unique stack canary value for each task" 1815*189af465SArd Biesheuvel depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA 1816*189af465SArd Biesheuvel select GCC_PLUGIN_ARM_SSP_PER_TASK 1817*189af465SArd Biesheuvel default y 1818*189af465SArd Biesheuvel help 1819*189af465SArd Biesheuvel Due to the fact that GCC uses an ordinary symbol reference from 1820*189af465SArd Biesheuvel which to load the value of the stack canary, this value can only 1821*189af465SArd Biesheuvel change at reboot time on SMP systems, and all tasks running in the 1822*189af465SArd Biesheuvel kernel's address space are forced to use the same canary value for 1823*189af465SArd Biesheuvel the entire duration that the system is up. 1824*189af465SArd Biesheuvel 1825*189af465SArd Biesheuvel Enable this option to switch to a different method that uses a 1826*189af465SArd Biesheuvel different canary value for each task. 1827*189af465SArd Biesheuvel 18281da177e4SLinus Torvaldsendmenu 18291da177e4SLinus Torvalds 18301da177e4SLinus Torvaldsmenu "Boot options" 18311da177e4SLinus Torvalds 18329eb8f674SGrant Likelyconfig USE_OF 18339eb8f674SGrant Likely bool "Flattened Device Tree support" 1834b1b3f49cSRussell King select IRQ_DOMAIN 18359eb8f674SGrant Likely select OF 18369eb8f674SGrant Likely help 18379eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18389eb8f674SGrant Likely 1839bd51e2f5SNicolas Pitreconfig ATAGS 1840bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1841bd51e2f5SNicolas Pitre default y 1842bd51e2f5SNicolas Pitre help 1843bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1844bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1845bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1846bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1847bd51e2f5SNicolas Pitre leave this to y. 1848bd51e2f5SNicolas Pitre 1849bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1850bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1851bd51e2f5SNicolas Pitre depends on ATAGS 1852bd51e2f5SNicolas Pitre help 1853bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1854bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1855bd51e2f5SNicolas Pitre 18561da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18571da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18581da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18591da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18601da177e4SLinus Torvalds default "0" 18611da177e4SLinus Torvalds help 18621da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18631da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18641da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18651da177e4SLinus Torvalds value in their defconfig file. 18661da177e4SLinus Torvalds 18671da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18681da177e4SLinus Torvalds 18691da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18701da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18711da177e4SLinus Torvalds default "0" 18721da177e4SLinus Torvalds help 1873f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1874f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1875f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1876f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1877f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1878f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18791da177e4SLinus Torvalds 18801da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18811da177e4SLinus Torvalds 18821da177e4SLinus Torvaldsconfig ZBOOT_ROM 18831da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18841da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 188510968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18861da177e4SLinus Torvalds help 18871da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18881da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18891da177e4SLinus Torvalds 1890e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1891e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 189210968131SRussell King depends on OF 1893e2a6a3aaSJohn Bonesio help 1894e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1895e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1896e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1897e2a6a3aaSJohn Bonesio 1898e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1899e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1900e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1901e2a6a3aaSJohn Bonesio 1902e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1903e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1904e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1905e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1906e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1907e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1908e2a6a3aaSJohn Bonesio to this option. 1909e2a6a3aaSJohn Bonesio 1910b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1911b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1912b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1913b90b9a38SNicolas Pitre help 1914b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1915b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1916b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1917b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1918b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1919b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1920b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1921b90b9a38SNicolas Pitre 1922d0f34a11SGenoud Richardchoice 1923d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1924d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1925d0f34a11SGenoud Richard 1926d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1927d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1928d0f34a11SGenoud Richard help 1929d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1930d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1931d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1932d0f34a11SGenoud Richard 1933d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1934d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1935d0f34a11SGenoud Richard help 1936d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1937d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1938d0f34a11SGenoud Richard 1939d0f34a11SGenoud Richardendchoice 1940d0f34a11SGenoud Richard 19411da177e4SLinus Torvaldsconfig CMDLINE 19421da177e4SLinus Torvalds string "Default kernel command string" 19431da177e4SLinus Torvalds default "" 19441da177e4SLinus Torvalds help 19451da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19461da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19471da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19481da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19491da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19501da177e4SLinus Torvalds 19514394c124SVictor Boiviechoice 19524394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19534394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1954bd51e2f5SNicolas Pitre depends on ATAGS 19554394c124SVictor Boivie 19564394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19574394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19584394c124SVictor Boivie help 19594394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19604394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19614394c124SVictor Boivie string provided in CMDLINE will be used. 19624394c124SVictor Boivie 19634394c124SVictor Boivieconfig CMDLINE_EXTEND 19644394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19654394c124SVictor Boivie help 19664394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19674394c124SVictor Boivie appended to the default kernel command string. 19684394c124SVictor Boivie 196992d2040dSAlexander Hollerconfig CMDLINE_FORCE 197092d2040dSAlexander Holler bool "Always use the default kernel command string" 197192d2040dSAlexander Holler help 197292d2040dSAlexander Holler Always use the default kernel command string, even if the boot 197392d2040dSAlexander Holler loader passes other arguments to the kernel. 197492d2040dSAlexander Holler This is useful if you cannot or don't want to change the 197592d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19764394c124SVictor Boivieendchoice 197792d2040dSAlexander Holler 19781da177e4SLinus Torvaldsconfig XIP_KERNEL 19791da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 198010968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19811da177e4SLinus Torvalds help 19821da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19831da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19841da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19851da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19861da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19871da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19881da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19891da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19901da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19911da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19921da177e4SLinus Torvalds 19931da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19941da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19951da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19961da177e4SLinus Torvalds 19971da177e4SLinus Torvalds If unsure, say N. 19981da177e4SLinus Torvalds 19991da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20001da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20011da177e4SLinus Torvalds depends on XIP_KERNEL 20021da177e4SLinus Torvalds default "0x00080000" 20031da177e4SLinus Torvalds help 20041da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20051da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20061da177e4SLinus Torvalds own flash usage. 20071da177e4SLinus Torvalds 2008ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 2009ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 2010ca8b5d97SNicolas Pitre depends on XIP_KERNEL 2011ca8b5d97SNicolas Pitre select ZLIB_INFLATE 2012ca8b5d97SNicolas Pitre help 2013ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 2014ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 2015ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 2016ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 2017ca8b5d97SNicolas Pitre slightly longer boot delay. 2018ca8b5d97SNicolas Pitre 2019c587e4a6SRichard Purdieconfig KEXEC 2020c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 202119ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2022cb1293e2SArnd Bergmann depends on !CPU_V7M 20232965faa5SDave Young select KEXEC_CORE 2024c587e4a6SRichard Purdie help 2025c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2026c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 202701dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2028c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2029c587e4a6SRichard Purdie 2030c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2031c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2032bf220695SGeert Uytterhoeven initially work for you. 2033c587e4a6SRichard Purdie 20344cd9d6f7SRichard Purdieconfig ATAGS_PROC 20354cd9d6f7SRichard Purdie bool "Export atags in procfs" 2036bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2037b98d7291SUli Luckas default y 20384cd9d6f7SRichard Purdie help 20394cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20404cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20414cd9d6f7SRichard Purdie 2042cb5d39b3SMika Westerbergconfig CRASH_DUMP 2043cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2044cb5d39b3SMika Westerberg help 2045cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2046cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2047cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2048cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2049cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2050cb5d39b3SMika Westerberg memory address not used by the main kernel 2051cb5d39b3SMika Westerberg 2052cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2053cb5d39b3SMika Westerberg 2054e69edc79SEric Miaoconfig AUTO_ZRELADDR 2055e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2056e69edc79SEric Miao help 2057e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2058e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2059e69edc79SEric Miao will be determined at run-time by masking the current IP with 2060e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2061e69edc79SEric Miao from start of memory. 2062e69edc79SEric Miao 206381a0bc39SRoy Franzconfig EFI_STUB 206481a0bc39SRoy Franz bool 206581a0bc39SRoy Franz 206681a0bc39SRoy Franzconfig EFI 206781a0bc39SRoy Franz bool "UEFI runtime support" 206881a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 206981a0bc39SRoy Franz select UCS2_STRING 207081a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 207181a0bc39SRoy Franz select EFI_STUB 207281a0bc39SRoy Franz select EFI_ARMSTUB 207381a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 207481a0bc39SRoy Franz ---help--- 207581a0bc39SRoy Franz This option provides support for runtime services provided 207681a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 207781a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 207881a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 207981a0bc39SRoy Franz is only useful for kernels that may run on systems that have 208081a0bc39SRoy Franz UEFI firmware. 208181a0bc39SRoy Franz 2082bb817befSArd Biesheuvelconfig DMI 2083bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 2084bb817befSArd Biesheuvel depends on EFI 2085bb817befSArd Biesheuvel default y 2086bb817befSArd Biesheuvel help 2087bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 2088bb817befSArd Biesheuvel 2089bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 2090bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 2091bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 2092bb817befSArd Biesheuvel 2093bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 2094bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 2095bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 2096bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 2097bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 2098bb817befSArd Biesheuvel 20991da177e4SLinus Torvaldsendmenu 21001da177e4SLinus Torvalds 2101ac9d7efcSRussell Kingmenu "CPU Power Management" 21021da177e4SLinus Torvalds 21031da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21041da177e4SLinus Torvalds 2105ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2106ac9d7efcSRussell King 2107ac9d7efcSRussell Kingendmenu 2108ac9d7efcSRussell King 21091da177e4SLinus Torvaldsmenu "Floating point emulation" 21101da177e4SLinus Torvalds 21111da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21121da177e4SLinus Torvalds 21131da177e4SLinus Torvaldsconfig FPE_NWFPE 21141da177e4SLinus Torvalds bool "NWFPE math emulation" 2115593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21161da177e4SLinus Torvalds ---help--- 21171da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21181da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21191da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21201da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21211da177e4SLinus Torvalds 21221da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21231da177e4SLinus Torvalds early in the bootup. 21241da177e4SLinus Torvalds 21251da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21261da177e4SLinus Torvalds bool "Support extended precision" 2127bedf142bSLennert Buytenhek depends on FPE_NWFPE 21281da177e4SLinus Torvalds help 21291da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21301da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21311da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21321da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21331da177e4SLinus Torvalds floating point emulator without any good reason. 21341da177e4SLinus Torvalds 21351da177e4SLinus Torvalds You almost surely want to say N here. 21361da177e4SLinus Torvalds 21371da177e4SLinus Torvaldsconfig FPE_FASTFPE 21381da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2139d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21401da177e4SLinus Torvalds ---help--- 21411da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21421da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21431da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21441da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21451da177e4SLinus Torvalds 21461da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21471da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21481da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21491da177e4SLinus Torvalds choose NWFPE. 21501da177e4SLinus Torvalds 21511da177e4SLinus Torvaldsconfig VFP 21521da177e4SLinus Torvalds bool "VFP-format floating point maths" 2153e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21541da177e4SLinus Torvalds help 21551da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21561da177e4SLinus Torvalds if your hardware includes a VFP unit. 21571da177e4SLinus Torvalds 21581da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21591da177e4SLinus Torvalds release notes and additional status information. 21601da177e4SLinus Torvalds 21611da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21621da177e4SLinus Torvalds 216325ebee02SCatalin Marinasconfig VFPv3 216425ebee02SCatalin Marinas bool 216525ebee02SCatalin Marinas depends on VFP 216625ebee02SCatalin Marinas default y if CPU_V7 216725ebee02SCatalin Marinas 2168b5872db4SCatalin Marinasconfig NEON 2169b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2170b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2171b5872db4SCatalin Marinas help 2172b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2173b5872db4SCatalin Marinas Extension. 2174b5872db4SCatalin Marinas 217573c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 217673c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2177c4a30c3bSRussell King depends on NEON && AEABI 217873c132c1SArd Biesheuvel help 217973c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 218073c132c1SArd Biesheuvel 21811da177e4SLinus Torvaldsendmenu 21821da177e4SLinus Torvalds 21831da177e4SLinus Torvaldsmenu "Power management options" 21841da177e4SLinus Torvalds 2185eceab4acSRussell Kingsource "kernel/power/Kconfig" 21861da177e4SLinus Torvalds 2187f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 218819a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2189f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2190f4cb5700SJohannes Berg def_bool y 2191f4cb5700SJohannes Berg 219215e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 21938b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 21941b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 219515e0d9e3SArnd Bergmann 2196603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2197603fb42aSSebastian Capella bool 2198603fb42aSSebastian Capella depends on MMU 2199603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2200603fb42aSSebastian Capella 22011da177e4SLinus Torvaldsendmenu 22021da177e4SLinus Torvalds 2203916f743dSKumar Galasource "drivers/firmware/Kconfig" 2204916f743dSKumar Gala 2205652ccae5SArd Biesheuvelif CRYPTO 2206652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2207652ccae5SArd Biesheuvelendif 22081da177e4SLinus Torvalds 2209749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2210