11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4e17c6d56SDavid Woodhouse select HAVE_AOUT 524056f52SRussell King select HAVE_DMA_API_DEBUG 6d0ee9f40SArnd Bergmann select HAVE_IDE if PCI || ISA || PCMCIA 72778f620SRussell King select HAVE_MEMBLOCK 812b824fbSAlessandro Zummo select RTC_LIB 975e7153aSRalf Baechle select SYS_SUPPORTS_APM_EMULATION 10a41297a0SRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 11fe166148SWill Deacon select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 125cbad0ebSJason Wessel select HAVE_ARCH_KGDB 13856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 149edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 15606576ceSSteven Rostedt select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 1680be7a7fSRabin Vincent select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 1780be7a7fSRabin Vincent select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 180e341af8SRabin Vincent select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 19e39f5602SDavid Daney select ARCH_BINFMT_ELF_RANDOMIZE_PIE 201fe53268SDmitry Baryshkov select HAVE_GENERIC_DMA_COHERENT 21e7db7b42SAlbin Tonnerre select HAVE_KERNEL_GZIP 22e7db7b42SAlbin Tonnerre select HAVE_KERNEL_LZO 236e8699f7SAlbin Tonnerre select HAVE_KERNEL_LZMA 24e360adbeSPeter Zijlstra select HAVE_IRQ_WORK 257ada189fSJamie Iles select HAVE_PERF_EVENTS 267ada189fSJamie Iles select PERF_USE_VMALLOC 27e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 28e399b1a4SRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 29ed60453fSRabin Vincent select HAVE_C_RECORDMCOUNT 30e2a93eccSLennert Buytenhek select HAVE_GENERIC_HARDIRQS 31e2a93eccSLennert Buytenhek select HAVE_SPARSE_IRQ 3225a5662aSThomas Gleixner select GENERIC_IRQ_SHOW 331fb90263SSantosh Shilimkar select CPU_PM if (SUSPEND || CPU_IDLE) 34e5bfb72cSMichael S. Tsirkin select GENERIC_PCI_IOMAP 351da177e4SLinus Torvalds help 361da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 37f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 381da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 391da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 401da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 411da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 421da177e4SLinus Torvalds 4374facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 4474facffeSRussell King bool 4574facffeSRussell King 461a189b97SRussell Kingconfig HAVE_PWM 471a189b97SRussell King bool 481a189b97SRussell King 490b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 500b05da72SHans Ulli Kroll bool 510b05da72SHans Ulli Kroll 5275e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 5375e7153aSRalf Baechle bool 5475e7153aSRalf Baechle 55112f38a4SRussell Kingconfig HAVE_SCHED_CLOCK 56112f38a4SRussell King bool 57112f38a4SRussell King 580a938b97SDavid Brownellconfig GENERIC_GPIO 590a938b97SDavid Brownell bool 600a938b97SDavid Brownell 615cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET 625cfc8ee0SJohn Stultz bool 635cfc8ee0SJohn Stultz default n 64746140c7SKevin Hilman 650567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS 660567a0c0SKevin Hilman bool 670567a0c0SKevin Hilman 68a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST 69a8655e83SCatalin Marinas bool 70a8655e83SCatalin Marinas depends on GENERIC_CLOCKEVENTS 715388a6b2SRussell King default y if SMP 72a8655e83SCatalin Marinas 73bf9dd360SRob Herringconfig KTIME_SCALAR 74bf9dd360SRob Herring bool 75bf9dd360SRob Herring default y 76bf9dd360SRob Herring 77bc581770SLinus Walleijconfig HAVE_TCM 78bc581770SLinus Walleij bool 79bc581770SLinus Walleij select GENERIC_ALLOCATOR 80bc581770SLinus Walleij 81e119bfffSRussell Kingconfig HAVE_PROC_CPU 82e119bfffSRussell King bool 83e119bfffSRussell King 845ea81769SAl Viroconfig NO_IOPORT 855ea81769SAl Viro bool 865ea81769SAl Viro 871da177e4SLinus Torvaldsconfig EISA 881da177e4SLinus Torvalds bool 891da177e4SLinus Torvalds ---help--- 901da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 911da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 921da177e4SLinus Torvalds 931da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 941da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 951da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 961da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 971da177e4SLinus Torvalds 981da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 991da177e4SLinus Torvalds 1001da177e4SLinus Torvalds Otherwise, say N. 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvaldsconfig SBUS 1031da177e4SLinus Torvalds bool 1041da177e4SLinus Torvalds 1051da177e4SLinus Torvaldsconfig MCA 1061da177e4SLinus Torvalds bool 1071da177e4SLinus Torvalds help 1081da177e4SLinus Torvalds MicroChannel Architecture is found in some IBM PS/2 machines and 1091da177e4SLinus Torvalds laptops. It is a bus system similar to PCI or ISA. See 1101da177e4SLinus Torvalds <file:Documentation/mca.txt> (and especially the web page given 1111da177e4SLinus Torvalds there) before attempting to build an MCA bus kernel. 1121da177e4SLinus Torvalds 113f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 114f16fb1ecSRussell King bool 115f16fb1ecSRussell King default y 116f16fb1ecSRussell King 117f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 118f76e9154SNicolas Pitre bool 119f76e9154SNicolas Pitre depends on !SMP 120f76e9154SNicolas Pitre default y 121f76e9154SNicolas Pitre 122f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 123f16fb1ecSRussell King bool 124f16fb1ecSRussell King default y 125f16fb1ecSRussell King 1267ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1277ad1bcb2SRussell King bool 1287ad1bcb2SRussell King default y 1297ad1bcb2SRussell King 1304a2581a0SThomas Gleixnerconfig HARDIRQS_SW_RESEND 1314a2581a0SThomas Gleixner bool 1324a2581a0SThomas Gleixner default y 1334a2581a0SThomas Gleixner 1344a2581a0SThomas Gleixnerconfig GENERIC_IRQ_PROBE 1354a2581a0SThomas Gleixner bool 1364a2581a0SThomas Gleixner default y 1374a2581a0SThomas Gleixner 13895c354feSNick Pigginconfig GENERIC_LOCKBREAK 13995c354feSNick Piggin bool 14095c354feSNick Piggin default y 14195c354feSNick Piggin depends on SMP && PREEMPT 14295c354feSNick Piggin 1431da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1441da177e4SLinus Torvalds bool 1451da177e4SLinus Torvalds default y 1461da177e4SLinus Torvalds 1471da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1481da177e4SLinus Torvalds bool 1491da177e4SLinus Torvalds 150f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 151f0d1b0b3SDavid Howells bool 152f0d1b0b3SDavid Howells 153f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 154f0d1b0b3SDavid Howells bool 155f0d1b0b3SDavid Howells 15689c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 15789c52ed4SBen Dooks bool 15889c52ed4SBen Dooks help 15989c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 16089c52ed4SBen Dooks and that the relevant menu configurations are displayed for 16189c52ed4SBen Dooks it. 16289c52ed4SBen Dooks 163c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT 164c7b0aff4SKevin Hilman def_bool y 165c7b0aff4SKevin Hilman 166b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 167b89c3b16SAkinobu Mita bool 168b89c3b16SAkinobu Mita default y 169b89c3b16SAkinobu Mita 1701da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1711da177e4SLinus Torvalds bool 1721da177e4SLinus Torvalds default y 1731da177e4SLinus Torvalds 174a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 175a08b6b79Sviro@ZenIV.linux.org.uk bool 176a08b6b79Sviro@ZenIV.linux.org.uk 1775ac6da66SChristoph Lameterconfig ZONE_DMA 1785ac6da66SChristoph Lameter bool 1795ac6da66SChristoph Lameter 180ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 181ccd7ab7fSFUJITA Tomonori def_bool y 182ccd7ab7fSFUJITA Tomonori 1831da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1841da177e4SLinus Torvalds bool 1851da177e4SLinus Torvalds 1861da177e4SLinus Torvaldsconfig FIQ 1871da177e4SLinus Torvalds bool 1881da177e4SLinus Torvalds 189*13a5045dSRob Herringconfig NEED_RET_TO_USER 190*13a5045dSRob Herring bool 191*13a5045dSRob Herring 192034d2f5aSAl Viroconfig ARCH_MTD_XIP 193034d2f5aSAl Viro bool 194034d2f5aSAl Viro 195c760fc19SHyok S. Choiconfig VECTORS_BASE 196c760fc19SHyok S. Choi hex 1976afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 198c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 199c760fc19SHyok S. Choi default 0x00000000 200c760fc19SHyok S. Choi help 201c760fc19SHyok S. Choi The base address of exception vectors. 202c760fc19SHyok S. Choi 203dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 204c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 205c1becedcSRussell King default y 206b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 207dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 208dc21af99SRussell King help 209111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 210111e9a5cSRussell King boot and module load time according to the position of the 211111e9a5cSRussell King kernel in system memory. 212dc21af99SRussell King 213111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 214daece596SNicolas Pitre of physical memory is at a 16MB boundary. 215dc21af99SRussell King 216c1becedcSRussell King Only disable this option if you know that you do not require 217c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 218c1becedcSRussell King you need to shrink the kernel to the minimal size. 219c1becedcSRussell King 2200cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2211b9f95f8SNicolas Pitre bool 222111e9a5cSRussell King help 2230cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2240cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2250cdc8b92SNicolas Pitre be avoided when possible. 2261b9f95f8SNicolas Pitre 2271b9f95f8SNicolas Pitreconfig PHYS_OFFSET 228974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2290cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 230974c0724SNicolas Pitre default DRAM_BASE if !MMU 2311b9f95f8SNicolas Pitre help 2321b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2331b9f95f8SNicolas Pitre location of main memory in your system. 234cada3c08SRussell King 23587e040b6SSimon Glassconfig GENERIC_BUG 23687e040b6SSimon Glass def_bool y 23787e040b6SSimon Glass depends on BUG 23887e040b6SSimon Glass 2391da177e4SLinus Torvaldssource "init/Kconfig" 2401da177e4SLinus Torvalds 241dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 242dc52ddc0SMatt Helsley 2431da177e4SLinus Torvaldsmenu "System Type" 2441da177e4SLinus Torvalds 2453c427975SHyok S. Choiconfig MMU 2463c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2473c427975SHyok S. Choi default y 2483c427975SHyok S. Choi help 2493c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2503c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2513c427975SHyok S. Choi 252ccf50e23SRussell King# 253ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 254ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 255ccf50e23SRussell King# 2561da177e4SLinus Torvaldschoice 2571da177e4SLinus Torvalds prompt "ARM system type" 2586a0e2430SCatalin Marinas default ARCH_VERSATILE 2591da177e4SLinus Torvalds 2604af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 2614af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 2624af6fee1SDeepak Saxena select ARM_AMBA 26389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 2646d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 265aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 2669904f793SLinus Walleij select HAVE_TCM 267c5a0adb5SRussell King select ICST 26813edd86dSRussell King select GENERIC_CLOCKEVENTS 269f4b8b319SRussell King select PLAT_VERSATILE 270c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 2710cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 2724af6fee1SDeepak Saxena help 2734af6fee1SDeepak Saxena Support for ARM's Integrator platform. 2744af6fee1SDeepak Saxena 2754af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 2764af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 2774af6fee1SDeepak Saxena select ARM_AMBA 2786d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 279aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 280c5a0adb5SRussell King select ICST 281ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 282eb7fffa3SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 283f4b8b319SRussell King select PLAT_VERSATILE 2843cb5ee49SRussell King select PLAT_VERSATILE_CLCD 285e3887714SRussell King select ARM_TIMER_SP804 286b56ba8aaSColin Tuckley select GPIO_PL061 if GPIOLIB 2870cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 2884af6fee1SDeepak Saxena help 2894af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 2904af6fee1SDeepak Saxena 2914af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 2924af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 2934af6fee1SDeepak Saxena select ARM_AMBA 2944af6fee1SDeepak Saxena select ARM_VIC 2956d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 296aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 297c5a0adb5SRussell King select ICST 29889df1272SKevin Hilman select GENERIC_CLOCKEVENTS 299bbeddc43SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 300f4b8b319SRussell King select PLAT_VERSATILE 3013414ba8cSRussell King select PLAT_VERSATILE_CLCD 302c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 303e3887714SRussell King select ARM_TIMER_SP804 3044af6fee1SDeepak Saxena help 3054af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3064af6fee1SDeepak Saxena 307ceade897SRussell Kingconfig ARCH_VEXPRESS 308ceade897SRussell King bool "ARM Ltd. Versatile Express family" 309ceade897SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 310ceade897SRussell King select ARM_AMBA 311ceade897SRussell King select ARM_TIMER_SP804 3126d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 313aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 314ceade897SRussell King select GENERIC_CLOCKEVENTS 315ceade897SRussell King select HAVE_CLK 31695c34f83SNick Bowler select HAVE_PATA_PLATFORM 317ceade897SRussell King select ICST 318ceade897SRussell King select PLAT_VERSATILE 3190fb44b91SRussell King select PLAT_VERSATILE_CLCD 320ceade897SRussell King help 321ceade897SRussell King This enables support for the ARM Ltd Versatile Express boards. 322ceade897SRussell King 3238fc5ffa0SAndrew Victorconfig ARCH_AT91 3248fc5ffa0SAndrew Victor bool "Atmel AT91" 325f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 32693686ae8SDavid Brownell select HAVE_CLK 327bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 3284af6fee1SDeepak Saxena help 3292b3b3516SAndrew Victor This enables support for systems based on the Atmel AT91RM9200, 3302b3b3516SAndrew Victor AT91SAM9 and AT91CAP9 processors. 3314af6fee1SDeepak Saxena 332ccf50e23SRussell Kingconfig ARCH_BCMRING 333ccf50e23SRussell King bool "Broadcom BCMRING" 334ccf50e23SRussell King depends on MMU 335ccf50e23SRussell King select CPU_V6 336ccf50e23SRussell King select ARM_AMBA 33782d63734SRussell King select ARM_TIMER_SP804 3386d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 339ccf50e23SRussell King select GENERIC_CLOCKEVENTS 340ccf50e23SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 341ccf50e23SRussell King help 342ccf50e23SRussell King Support for Broadcom's BCMRing platform. 343ccf50e23SRussell King 344220e6cf7SRob Herringconfig ARCH_HIGHBANK 345220e6cf7SRob Herring bool "Calxeda Highbank-based" 346220e6cf7SRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 347220e6cf7SRob Herring select ARM_AMBA 348220e6cf7SRob Herring select ARM_GIC 349220e6cf7SRob Herring select ARM_TIMER_SP804 35022d80379SDave Martin select CACHE_L2X0 351220e6cf7SRob Herring select CLKDEV_LOOKUP 352220e6cf7SRob Herring select CPU_V7 353220e6cf7SRob Herring select GENERIC_CLOCKEVENTS 354220e6cf7SRob Herring select HAVE_ARM_SCU 3553b55658aSDave Martin select HAVE_SMP 356220e6cf7SRob Herring select USE_OF 357220e6cf7SRob Herring help 358220e6cf7SRob Herring Support for the Calxeda Highbank SoC based boards. 359220e6cf7SRob Herring 3601da177e4SLinus Torvaldsconfig ARCH_CLPS711X 3614af6fee1SDeepak Saxena bool "Cirrus Logic CLPS711x/EP721x-based" 362c750815eSRussell King select CPU_ARM720T 3635cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 3640cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 365f999b8bdSMartin Michlmayr help 366f999b8bdSMartin Michlmayr Support for Cirrus Logic 711x/721x based boards. 3671da177e4SLinus Torvalds 368d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX 369d94f944eSAnton Vorontsov bool "Cavium Networks CNS3XXX family" 37000d2711dSImre Kaloz select CPU_V6K 371d94f944eSAnton Vorontsov select GENERIC_CLOCKEVENTS 372d94f944eSAnton Vorontsov select ARM_GIC 373ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 3740b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 3755f32f7a0SAnton Vorontsov select PCI_DOMAINS if PCI 376d94f944eSAnton Vorontsov help 377d94f944eSAnton Vorontsov Support for Cavium Networks CNS3XXX platform. 378d94f944eSAnton Vorontsov 379788c9700SRussell Kingconfig ARCH_GEMINI 380788c9700SRussell King bool "Cortina Systems Gemini" 381788c9700SRussell King select CPU_FA526 382788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3835cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 384788c9700SRussell King help 385788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 386788c9700SRussell King 3873a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2 3883a6cb8ceSArnd Bergmann bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform" 3893a6cb8ceSArnd Bergmann select CPU_V7 3903a6cb8ceSArnd Bergmann select NO_IOPORT 3913a6cb8ceSArnd Bergmann select GENERIC_CLOCKEVENTS 3923a6cb8ceSArnd Bergmann select CLKDEV_LOOKUP 3933a6cb8ceSArnd Bergmann select GENERIC_IRQ_CHIP 394ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 3953a6cb8ceSArnd Bergmann select USE_OF 3963a6cb8ceSArnd Bergmann select ZONE_DMA 3973a6cb8ceSArnd Bergmann help 3983a6cb8ceSArnd Bergmann Support for CSR SiRFSoC ARM Cortex A9 Platform 3993a6cb8ceSArnd Bergmann 4001da177e4SLinus Torvaldsconfig ARCH_EBSA110 4011da177e4SLinus Torvalds bool "EBSA-110" 402c750815eSRussell King select CPU_SA110 403f7e68bbfSRussell King select ISA 404c5eb2a2bSRussell King select NO_IOPORT 4055cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4060cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 4071da177e4SLinus Torvalds help 4081da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 409f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4101da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4111da177e4SLinus Torvalds parallel port. 4121da177e4SLinus Torvalds 413e7736d47SLennert Buytenhekconfig ARCH_EP93XX 414e7736d47SLennert Buytenhek bool "EP93xx-based" 415c750815eSRussell King select CPU_ARM920T 416e7736d47SLennert Buytenhek select ARM_AMBA 417e7736d47SLennert Buytenhek select ARM_VIC 4186d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4197444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 420eb33575cSMel Gorman select ARCH_HAS_HOLES_MEMORYMODEL 4215cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4225725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 423e7736d47SLennert Buytenhek help 424e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 425e7736d47SLennert Buytenhek 4261da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4271da177e4SLinus Torvalds bool "FootBridge" 428c750815eSRussell King select CPU_SA110 4291da177e4SLinus Torvalds select FOOTBRIDGE 4304e8d7637SRussell King select GENERIC_CLOCKEVENTS 431d0ee9f40SArnd Bergmann select HAVE_IDE 4320cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 433f999b8bdSMartin Michlmayr help 434f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 435f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4361da177e4SLinus Torvalds 437788c9700SRussell Kingconfig ARCH_MXC 438788c9700SRussell King bool "Freescale MXC/iMX-based" 439788c9700SRussell King select GENERIC_CLOCKEVENTS 440788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 4416d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 442234b6cedSRussell King select CLKSRC_MMIO 4438b6c44f1SShawn Guo select GENERIC_IRQ_CHIP 444c124befcSJan Weitzel select HAVE_SCHED_CLOCK 445ffa2ea3fSSascha Hauer select MULTI_IRQ_HANDLER 446788c9700SRussell King help 447788c9700SRussell King Support for Freescale MXC/iMX-based family of processors 448788c9700SRussell King 4491d3f33d5SShawn Guoconfig ARCH_MXS 4501d3f33d5SShawn Guo bool "Freescale MXS-based" 4511d3f33d5SShawn Guo select GENERIC_CLOCKEVENTS 4521d3f33d5SShawn Guo select ARCH_REQUIRE_GPIOLIB 453b9214b97SSascha Hauer select CLKDEV_LOOKUP 4545c61ddcfSRussell King select CLKSRC_MMIO 4556abda3e1SShawn Guo select HAVE_CLK_PREPARE 4561d3f33d5SShawn Guo help 4571d3f33d5SShawn Guo Support for Freescale MXS-based family of processors 4581d3f33d5SShawn Guo 4594af6fee1SDeepak Saxenaconfig ARCH_NETX 4604af6fee1SDeepak Saxena bool "Hilscher NetX based" 461234b6cedSRussell King select CLKSRC_MMIO 462c750815eSRussell King select CPU_ARM926T 4634af6fee1SDeepak Saxena select ARM_VIC 4642fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 465f999b8bdSMartin Michlmayr help 4664af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4674af6fee1SDeepak Saxena 4684af6fee1SDeepak Saxenaconfig ARCH_H720X 4694af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 470c750815eSRussell King select CPU_ARM720T 4714af6fee1SDeepak Saxena select ISA_DMA_API 4725cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4734af6fee1SDeepak Saxena help 4744af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 4754af6fee1SDeepak Saxena 4763b938be6SRussell Kingconfig ARCH_IOP13XX 4773b938be6SRussell King bool "IOP13xx-based" 4783b938be6SRussell King depends on MMU 479c750815eSRussell King select CPU_XSC3 4803b938be6SRussell King select PLAT_IOP 4813b938be6SRussell King select PCI 4823b938be6SRussell King select ARCH_SUPPORTS_MSI 4838d5796d2SLennert Buytenhek select VMSPLIT_1G 4840cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 485*13a5045dSRob Herring select NEED_RET_TO_USER 4863b938be6SRussell King help 4873b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4883b938be6SRussell King 4893f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4903f7e5815SLennert Buytenhek bool "IOP32x-based" 491a4f7e763SRussell King depends on MMU 492c750815eSRussell King select CPU_XSCALE 493*13a5045dSRob Herring select NEED_RET_TO_USER 4947ae1f7ecSLennert Buytenhek select PLAT_IOP 495f7e68bbfSRussell King select PCI 496bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 497f999b8bdSMartin Michlmayr help 4983f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4993f7e5815SLennert Buytenhek processors. 5003f7e5815SLennert Buytenhek 5013f7e5815SLennert Buytenhekconfig ARCH_IOP33X 5023f7e5815SLennert Buytenhek bool "IOP33x-based" 5033f7e5815SLennert Buytenhek depends on MMU 504c750815eSRussell King select CPU_XSCALE 505*13a5045dSRob Herring select NEED_RET_TO_USER 5067ae1f7ecSLennert Buytenhek select PLAT_IOP 5073f7e5815SLennert Buytenhek select PCI 508bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 5093f7e5815SLennert Buytenhek help 5103f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5111da177e4SLinus Torvalds 5123b938be6SRussell Kingconfig ARCH_IXP23XX 5133b938be6SRussell King bool "IXP23XX-based" 514588ef769SDan Williams depends on MMU 515c750815eSRussell King select CPU_XSC3 516285f5fa7SDan Williams select PCI 5175cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 5180cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 519285f5fa7SDan Williams help 5203b938be6SRussell King Support for Intel's IXP23xx (XScale) family of processors. 5211da177e4SLinus Torvalds 5221da177e4SLinus Torvaldsconfig ARCH_IXP2000 5231da177e4SLinus Torvalds bool "IXP2400/2800-based" 524a4f7e763SRussell King depends on MMU 525c750815eSRussell King select CPU_XSCALE 526f7e68bbfSRussell King select PCI 5275cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 5280cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 529f999b8bdSMartin Michlmayr help 530f999b8bdSMartin Michlmayr Support for Intel's IXP2400/2800 (XScale) family of processors. 5311da177e4SLinus Torvalds 5323b938be6SRussell Kingconfig ARCH_IXP4XX 5333b938be6SRussell King bool "IXP4xx-based" 534a4f7e763SRussell King depends on MMU 535234b6cedSRussell King select CLKSRC_MMIO 536c750815eSRussell King select CPU_XSCALE 5378858e9afSMilan Svoboda select GENERIC_GPIO 5383b938be6SRussell King select GENERIC_CLOCKEVENTS 5395b0d495cSRussell King select HAVE_SCHED_CLOCK 5400b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 541485bdde7SRussell King select DMABOUNCE if PCI 542c4713074SLennert Buytenhek help 5433b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 544c4713074SLennert Buytenhek 545edabd38eSSaeed Bisharaconfig ARCH_DOVE 546edabd38eSSaeed Bishara bool "Marvell Dove" 5477b769bb3SKonstantin Porotchkin select CPU_V7 548edabd38eSSaeed Bishara select PCI 549edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 550edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 551edabd38eSSaeed Bishara select PLAT_ORION 552edabd38eSSaeed Bishara help 553edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 554edabd38eSSaeed Bishara 555651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 556651c74c7SSaeed Bishara bool "Marvell Kirkwood" 557c750815eSRussell King select CPU_FEROCEON 558651c74c7SSaeed Bishara select PCI 559a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 560651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 561651c74c7SSaeed Bishara select PLAT_ORION 562651c74c7SSaeed Bishara help 563651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 564651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 565651c74c7SSaeed Bishara 56640805949SKevin Wellsconfig ARCH_LPC32XX 56740805949SKevin Wells bool "NXP LPC32XX" 568234b6cedSRussell King select CLKSRC_MMIO 56940805949SKevin Wells select CPU_ARM926T 57040805949SKevin Wells select ARCH_REQUIRE_GPIOLIB 57140805949SKevin Wells select HAVE_IDE 57240805949SKevin Wells select ARM_AMBA 57340805949SKevin Wells select USB_ARCH_HAS_OHCI 5746d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 57540805949SKevin Wells select GENERIC_CLOCKEVENTS 57640805949SKevin Wells help 57740805949SKevin Wells Support for the NXP LPC32XX family of processors 57840805949SKevin Wells 579788c9700SRussell Kingconfig ARCH_MV78XX0 580788c9700SRussell King bool "Marvell MV78xx0" 581788c9700SRussell King select CPU_FEROCEON 582788c9700SRussell King select PCI 583a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 584788c9700SRussell King select GENERIC_CLOCKEVENTS 585788c9700SRussell King select PLAT_ORION 586788c9700SRussell King help 587788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 588788c9700SRussell King MV781x0, MV782x0. 589788c9700SRussell King 590788c9700SRussell Kingconfig ARCH_ORION5X 591788c9700SRussell King bool "Marvell Orion" 592788c9700SRussell King depends on MMU 593788c9700SRussell King select CPU_FEROCEON 594788c9700SRussell King select PCI 595a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 596788c9700SRussell King select GENERIC_CLOCKEVENTS 597788c9700SRussell King select PLAT_ORION 598788c9700SRussell King help 599788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 600788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 601788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 602788c9700SRussell King 603788c9700SRussell Kingconfig ARCH_MMP 6042f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 605788c9700SRussell King depends on MMU 606788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 6076d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 608788c9700SRussell King select GENERIC_CLOCKEVENTS 609157d2644SHaojian Zhuang select GPIO_PXA 61028bb7bc6SRussell King select HAVE_SCHED_CLOCK 611788c9700SRussell King select TICK_ONESHOT 612788c9700SRussell King select PLAT_PXA 6130bd86961SHaojian Zhuang select SPARSE_IRQ 6143c7241bdSLeo Yan select GENERIC_ALLOCATOR 615788c9700SRussell King help 6162f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 617788c9700SRussell King 618c53c9cf6SAndrew Victorconfig ARCH_KS8695 619c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 620c750815eSRussell King select CPU_ARM922T 62172880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 6225cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6230cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 624c53c9cf6SAndrew Victor help 625c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 626c53c9cf6SAndrew Victor System-on-Chip devices. 627c53c9cf6SAndrew Victor 628788c9700SRussell Kingconfig ARCH_W90X900 629788c9700SRussell King bool "Nuvoton W90X900 CPU" 630788c9700SRussell King select CPU_ARM926T 631c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6326d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6336fa5d5f7SRussell King select CLKSRC_MMIO 63458b5369eSwanzongshun select GENERIC_CLOCKEVENTS 635777f9bebSLennert Buytenhek help 636a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 637a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 638a8bc4eadSwanzongshun the ARM series product line, you can login the following 639a8bc4eadSwanzongshun link address to know more. 640a8bc4eadSwanzongshun 641a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 642a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 643585cf175STzachi Perelstein 644c5f80065SErik Gillingconfig ARCH_TEGRA 645c5f80065SErik Gilling bool "NVIDIA Tegra" 6464073723aSRussell King select CLKDEV_LOOKUP 647234b6cedSRussell King select CLKSRC_MMIO 648c5f80065SErik Gilling select GENERIC_CLOCKEVENTS 649c5f80065SErik Gilling select GENERIC_GPIO 650c5f80065SErik Gilling select HAVE_CLK 651e3f4c0abSRussell King select HAVE_SCHED_CLOCK 6523b55658aSDave Martin select HAVE_SMP 653ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 6547056d423SColin Cross select ARCH_HAS_CPUFREQ 655c5f80065SErik Gilling help 656c5f80065SErik Gilling This enables support for NVIDIA Tegra based systems (Tegra APX, 657c5f80065SErik Gilling Tegra 6xx and Tegra 2 series). 658c5f80065SErik Gilling 659af75655cSJamie Ilesconfig ARCH_PICOXCELL 660af75655cSJamie Iles bool "Picochip picoXcell" 661af75655cSJamie Iles select ARCH_REQUIRE_GPIOLIB 662af75655cSJamie Iles select ARM_PATCH_PHYS_VIRT 663af75655cSJamie Iles select ARM_VIC 664af75655cSJamie Iles select CPU_V6K 665af75655cSJamie Iles select DW_APB_TIMER 666af75655cSJamie Iles select GENERIC_CLOCKEVENTS 667af75655cSJamie Iles select GENERIC_GPIO 668af75655cSJamie Iles select HAVE_SCHED_CLOCK 669af75655cSJamie Iles select HAVE_TCM 670af75655cSJamie Iles select NO_IOPORT 67198e27a5cSJamie Iles select SPARSE_IRQ 672af75655cSJamie Iles select USE_OF 673af75655cSJamie Iles help 674af75655cSJamie Iles This enables support for systems based on the Picochip picoXcell 675af75655cSJamie Iles family of Femtocell devices. The picoxcell support requires device tree 676af75655cSJamie Iles for all boards. 677af75655cSJamie Iles 6784af6fee1SDeepak Saxenaconfig ARCH_PNX4008 6794af6fee1SDeepak Saxena bool "Philips Nexperia PNX4008 Mobile" 680c750815eSRussell King select CPU_ARM926T 6816d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6825cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6834af6fee1SDeepak Saxena help 6844af6fee1SDeepak Saxena This enables support for Philips PNX4008 mobile platform. 6854af6fee1SDeepak Saxena 6861da177e4SLinus Torvaldsconfig ARCH_PXA 6872c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 688a4f7e763SRussell King depends on MMU 689034d2f5aSAl Viro select ARCH_MTD_XIP 69089c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 6916d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 692234b6cedSRussell King select CLKSRC_MMIO 6937444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 694981d0f39SEric Miao select GENERIC_CLOCKEVENTS 695157d2644SHaojian Zhuang select GPIO_PXA 6967ce83018SRussell King select HAVE_SCHED_CLOCK 697a88264c2SRussell King select TICK_ONESHOT 698bd5ce433SEric Miao select PLAT_PXA 6996ac6b817SHaojian Zhuang select SPARSE_IRQ 7004e234cc0SEric Miao select AUTO_ZRELADDR 7018a97ae2fSEric Miao select MULTI_IRQ_HANDLER 70215e0d9e3SArnd Bergmann select ARM_CPU_SUSPEND if PM 703d0ee9f40SArnd Bergmann select HAVE_IDE 704f999b8bdSMartin Michlmayr help 7052c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 7061da177e4SLinus Torvalds 707788c9700SRussell Kingconfig ARCH_MSM 708788c9700SRussell King bool "Qualcomm MSM" 7094b536b8dSSteve Muckle select HAVE_CLK 71049cbe786SEric Miao select GENERIC_CLOCKEVENTS 711923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 712bd32344aSStephen Boyd select CLKDEV_LOOKUP 71349cbe786SEric Miao help 7144b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 7154b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 7164b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 7174b53eb4fSDaniel Walker stack and controls some vital subsystems 7184b53eb4fSDaniel Walker (clock and power control, etc). 71949cbe786SEric Miao 720c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 7216d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 7226d72ad35SPaul Mundt select HAVE_CLK 7235e93c6b4SPaul Mundt select CLKDEV_LOOKUP 724aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 7253b55658aSDave Martin select HAVE_SMP 7266d72ad35SPaul Mundt select GENERIC_CLOCKEVENTS 727ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 7286d72ad35SPaul Mundt select NO_IOPORT 7296d72ad35SPaul Mundt select SPARSE_IRQ 73060f1435cSMagnus Damm select MULTI_IRQ_HANDLER 731e3e01091SRafael J. Wysocki select PM_GENERIC_DOMAINS if PM 7320cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 733c793c1b0SMagnus Damm help 7346d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 735c793c1b0SMagnus Damm 7361da177e4SLinus Torvaldsconfig ARCH_RPC 7371da177e4SLinus Torvalds bool "RiscPC" 7381da177e4SLinus Torvalds select ARCH_ACORN 7391da177e4SLinus Torvalds select FIQ 7401da177e4SLinus Torvalds select TIMER_ACORN 741a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 742341eb781SBen Dooks select HAVE_PATA_PLATFORM 743065909b9SRussell King select ISA_DMA_API 7445ea81769SAl Viro select NO_IOPORT 74507f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 7465cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 747d0ee9f40SArnd Bergmann select HAVE_IDE 7480cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 7491da177e4SLinus Torvalds help 7501da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7511da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7521da177e4SLinus Torvalds 7531da177e4SLinus Torvaldsconfig ARCH_SA1100 7541da177e4SLinus Torvalds bool "SA1100-based" 755234b6cedSRussell King select CLKSRC_MMIO 756c750815eSRussell King select CPU_SA1100 757f7e68bbfSRussell King select ISA 75805944d74SRussell King select ARCH_SPARSEMEM_ENABLE 759034d2f5aSAl Viro select ARCH_MTD_XIP 76089c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 7611937f5b9SRussell King select CPU_FREQ 7623e238be2SRussell King select GENERIC_CLOCKEVENTS 7638bd92669SRussell King select HAVE_CLK 7645094b92fSRussell King select HAVE_SCHED_CLOCK 7653e238be2SRussell King select TICK_ONESHOT 7667444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 767d0ee9f40SArnd Bergmann select HAVE_IDE 7680cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 769f999b8bdSMartin Michlmayr help 770f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7711da177e4SLinus Torvalds 7721da177e4SLinus Torvaldsconfig ARCH_S3C2410 77363b1f51bSBen Dooks bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450" 7740a938b97SDavid Brownell select GENERIC_GPIO 7759d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 7769483a578SDavid Brownell select HAVE_CLK 777e83626f2SThomas Abraham select CLKDEV_LOOKUP 7785cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 77920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 7801da177e4SLinus Torvalds help 7811da177e4SLinus Torvalds Samsung S3C2410X CPU based systems, such as the Simtec Electronics 7821da177e4SLinus Torvalds BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or 783f6c8965aSMartin Michlmayr the Samsung SMDK2410 development board (and derivatives). 7841da177e4SLinus Torvalds 78563b1f51bSBen Dooks Note, the S3C2416 and the S3C2450 are so close that they even share 78625985edcSLucas De Marchi the same SoC ID code. This means that there is no separate machine 78763b1f51bSBen Dooks directory (no arch/arm/mach-s3c2450) as the S3C2416 was first. 78863b1f51bSBen Dooks 789a08ab637SBen Dooksconfig ARCH_S3C64XX 790a08ab637SBen Dooks bool "Samsung S3C64XX" 79189f1fa08SBen Dooks select PLAT_SAMSUNG 79289f0ce72SBen Dooks select CPU_V6 79389f0ce72SBen Dooks select ARM_VIC 794a08ab637SBen Dooks select HAVE_CLK 7956700397aSMark Brown select HAVE_TCM 796226e85f4SThomas Abraham select CLKDEV_LOOKUP 79789f0ce72SBen Dooks select NO_IOPORT 7985cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 79989c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 80089f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 80189f0ce72SBen Dooks select SAMSUNG_CLKSRC 80289f0ce72SBen Dooks select SAMSUNG_IRQ_VIC_TIMER 80389f0ce72SBen Dooks select S3C_GPIO_TRACK 80489f0ce72SBen Dooks select S3C_DEV_NAND 80589f0ce72SBen Dooks select USB_ARCH_HAS_OHCI 80689f0ce72SBen Dooks select SAMSUNG_GPIOLIB_4BIT 80720676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 808c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 809a08ab637SBen Dooks help 810a08ab637SBen Dooks Samsung S3C64XX series based systems 811a08ab637SBen Dooks 81249b7a491SKukjin Kimconfig ARCH_S5P64X0 81349b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 814c4ffccddSKukjin Kim select CPU_V6 815c4ffccddSKukjin Kim select GENERIC_GPIO 816c4ffccddSKukjin Kim select HAVE_CLK 817d8b22d25SThomas Abraham select CLKDEV_LOOKUP 8180665ccc4SChanwoo Choi select CLKSRC_MMIO 819c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8209e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 8219e65bbf2SSangbeom Kim select HAVE_SCHED_CLOCK 82220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 823754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 824c4ffccddSKukjin Kim help 82549b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 82649b7a491SKukjin Kim SMDK6450. 827c4ffccddSKukjin Kim 828acc84707SMarek Szyprowskiconfig ARCH_S5PC100 829acc84707SMarek Szyprowski bool "Samsung S5PC100" 8305a7652f2SByungho Min select GENERIC_GPIO 8315a7652f2SByungho Min select HAVE_CLK 83229e8eb0fSThomas Abraham select CLKDEV_LOOKUP 8335a7652f2SByungho Min select CPU_V7 834925c68cdSBen Dooks select ARCH_USES_GETTIMEOFFSET 83520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 836754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 837c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8385a7652f2SByungho Min help 839acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8405a7652f2SByungho Min 841170f4e42SKukjin Kimconfig ARCH_S5PV210 842170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 843170f4e42SKukjin Kim select CPU_V7 844eecb6a84SKyungmin Park select ARCH_SPARSEMEM_ENABLE 8450f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 846170f4e42SKukjin Kim select GENERIC_GPIO 847170f4e42SKukjin Kim select HAVE_CLK 848b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8490665ccc4SChanwoo Choi select CLKSRC_MMIO 850d8144aeaSJaecheol Lee select ARCH_HAS_CPUFREQ 8519e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 8529e65bbf2SSangbeom Kim select HAVE_SCHED_CLOCK 85320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 854754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 855c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8560cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 857170f4e42SKukjin Kim help 858170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 859170f4e42SKukjin Kim 86083014579SKukjin Kimconfig ARCH_EXYNOS 86183014579SKukjin Kim bool "SAMSUNG EXYNOS" 862cc0e72b8SChanghwan Youn select CPU_V7 863f567fa6fSKyungmin Park select ARCH_SPARSEMEM_ENABLE 8640f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 865cc0e72b8SChanghwan Youn select GENERIC_GPIO 866cc0e72b8SChanghwan Youn select HAVE_CLK 867badc4f2dSThomas Abraham select CLKDEV_LOOKUP 868b333fb16SSunyoung Kang select ARCH_HAS_CPUFREQ 869cc0e72b8SChanghwan Youn select GENERIC_CLOCKEVENTS 870754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 87120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 872c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8730cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 874cc0e72b8SChanghwan Youn help 87583014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 876cc0e72b8SChanghwan Youn 8771da177e4SLinus Torvaldsconfig ARCH_SHARK 8781da177e4SLinus Torvalds bool "Shark" 879c750815eSRussell King select CPU_SA110 880f7e68bbfSRussell King select ISA 881f7e68bbfSRussell King select ISA_DMA 8823bca103aSNicolas Pitre select ZONE_DMA 883f7e68bbfSRussell King select PCI 8845cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 8850cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 886f999b8bdSMartin Michlmayr help 887f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 888f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8891da177e4SLinus Torvalds 890d98aac75SLinus Walleijconfig ARCH_U300 891d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 892d98aac75SLinus Walleij depends on MMU 893234b6cedSRussell King select CLKSRC_MMIO 894d98aac75SLinus Walleij select CPU_ARM926T 8955c21b7caSRussell King select HAVE_SCHED_CLOCK 896bc581770SLinus Walleij select HAVE_TCM 897d98aac75SLinus Walleij select ARM_AMBA 8985485c1e0SLinus Walleij select ARM_PATCH_PHYS_VIRT 899d98aac75SLinus Walleij select ARM_VIC 900d98aac75SLinus Walleij select GENERIC_CLOCKEVENTS 9016d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 902aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 903d98aac75SLinus Walleij select GENERIC_GPIO 904cc890cd7SLinus Walleij select ARCH_REQUIRE_GPIOLIB 905d98aac75SLinus Walleij help 906d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 907d98aac75SLinus Walleij 908ccf50e23SRussell Kingconfig ARCH_U8500 909ccf50e23SRussell King bool "ST-Ericsson U8500 Series" 910ccf50e23SRussell King select CPU_V7 911ccf50e23SRussell King select ARM_AMBA 912ccf50e23SRussell King select GENERIC_CLOCKEVENTS 9136d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 91494bdc0e2SRabin Vincent select ARCH_REQUIRE_GPIOLIB 9157c1a70e9SMartin Persson select ARCH_HAS_CPUFREQ 9163b55658aSDave Martin select HAVE_SMP 917ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 918ccf50e23SRussell King help 919ccf50e23SRussell King Support for ST-Ericsson's Ux500 architecture 920ccf50e23SRussell King 921ccf50e23SRussell Kingconfig ARCH_NOMADIK 922ccf50e23SRussell King bool "STMicroelectronics Nomadik" 923ccf50e23SRussell King select ARM_AMBA 924ccf50e23SRussell King select ARM_VIC 925ccf50e23SRussell King select CPU_ARM926T 9266d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 927ccf50e23SRussell King select GENERIC_CLOCKEVENTS 928ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 929ccf50e23SRussell King select ARCH_REQUIRE_GPIOLIB 930ccf50e23SRussell King help 931ccf50e23SRussell King Support for the Nomadik platform by ST-Ericsson 932ccf50e23SRussell King 9337c6337e2SKevin Hilmanconfig ARCH_DAVINCI 9347c6337e2SKevin Hilman bool "TI DaVinci" 9357c6337e2SKevin Hilman select GENERIC_CLOCKEVENTS 936dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 9373bca103aSNicolas Pitre select ZONE_DMA 9389232fcc9SKevin Hilman select HAVE_IDE 9396d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 94020e9969bSDavid Brownell select GENERIC_ALLOCATOR 941dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 942ae88e05aSSekhar Nori select ARCH_HAS_HOLES_MEMORYMODEL 9437c6337e2SKevin Hilman help 9447c6337e2SKevin Hilman Support for TI's DaVinci platform. 9457c6337e2SKevin Hilman 9463b938be6SRussell Kingconfig ARCH_OMAP 9473b938be6SRussell King bool "TI OMAP" 9489483a578SDavid Brownell select HAVE_CLK 9497444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 95089c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 951354a183fSRussell King - ARM Linux select CLKSRC_MMIO 95206cad098SKevin Hilman select GENERIC_CLOCKEVENTS 953dc548fbbSRussell King select HAVE_SCHED_CLOCK 9549af915daSSriram select ARCH_HAS_HOLES_MEMORYMODEL 9553b938be6SRussell King help 9566e457bb0SLennert Buytenhek Support for TI's OMAP platform (OMAP1/2/3/4). 9573b938be6SRussell King 958cee37e50Sviresh kumarconfig PLAT_SPEAR 959cee37e50Sviresh kumar bool "ST SPEAr" 960cee37e50Sviresh kumar select ARM_AMBA 961cee37e50Sviresh kumar select ARCH_REQUIRE_GPIOLIB 9626d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 963d6e15d78SRussell King select CLKSRC_MMIO 964cee37e50Sviresh kumar select GENERIC_CLOCKEVENTS 965cee37e50Sviresh kumar select HAVE_CLK 966cee37e50Sviresh kumar help 967cee37e50Sviresh kumar Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 968cee37e50Sviresh kumar 96921f47fbcSAlexey Charkovconfig ARCH_VT8500 97021f47fbcSAlexey Charkov bool "VIA/WonderMedia 85xx" 97121f47fbcSAlexey Charkov select CPU_ARM926T 97221f47fbcSAlexey Charkov select GENERIC_GPIO 97321f47fbcSAlexey Charkov select ARCH_HAS_CPUFREQ 97421f47fbcSAlexey Charkov select GENERIC_CLOCKEVENTS 97521f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 97621f47fbcSAlexey Charkov select HAVE_PWM 97721f47fbcSAlexey Charkov help 97821f47fbcSAlexey Charkov Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. 97902c981c0SBinghua Duan 980b85a3ef4SJohn Linnconfig ARCH_ZYNQ 981b85a3ef4SJohn Linn bool "Xilinx Zynq ARM Cortex A9 Platform" 98202c981c0SBinghua Duan select CPU_V7 98302c981c0SBinghua Duan select GENERIC_CLOCKEVENTS 98402c981c0SBinghua Duan select CLKDEV_LOOKUP 985b85a3ef4SJohn Linn select ARM_GIC 986b85a3ef4SJohn Linn select ARM_AMBA 987b85a3ef4SJohn Linn select ICST 988ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 98902c981c0SBinghua Duan select USE_OF 99002c981c0SBinghua Duan help 991b85a3ef4SJohn Linn Support for Xilinx Zynq ARM Cortex A9 Platform 9921da177e4SLinus Torvaldsendchoice 9931da177e4SLinus Torvalds 994ccf50e23SRussell King# 995ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 996ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 997ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 998ccf50e23SRussell King# 99995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 100095b8f20fSRussell King 100195b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig" 100295b8f20fSRussell King 10031da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 10041da177e4SLinus Torvalds 1005d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 1006d94f944eSAnton Vorontsov 100795b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 100895b8f20fSRussell King 100995b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 101095b8f20fSRussell King 1011e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 1012e7736d47SLennert Buytenhek 10131da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 10141da177e4SLinus Torvalds 101559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 101659d3a193SPaulius Zaleckas 101795b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 101895b8f20fSRussell King 10191da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 10201da177e4SLinus Torvalds 10213f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 10223f7e5815SLennert Buytenhek 10233f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 10241da177e4SLinus Torvalds 1025285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 1026285f5fa7SDan Williams 10271da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 10281da177e4SLinus Torvalds 10291da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig" 10301da177e4SLinus Torvalds 1031c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig" 1032c4713074SLennert Buytenhek 103395b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 103495b8f20fSRussell King 103595b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 103695b8f20fSRussell King 103740805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig" 103840805949SKevin Wells 103995b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 104095b8f20fSRussell King 1041794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 1042794d15b2SStanislav Samsonov 104395b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig" 10441da177e4SLinus Torvalds 10451d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 10461d3f33d5SShawn Guo 104795b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 104849cbe786SEric Miao 104995b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 105095b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig" 105195b8f20fSRussell King 1052d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1053d48af15eSTony Lindgren 1054d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10551da177e4SLinus Torvalds 10561dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10571dbae815STony Lindgren 10589dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1059585cf175STzachi Perelstein 106095b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 106195b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10621da177e4SLinus Torvalds 106395b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 106495b8f20fSRussell King 106595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 106695b8f20fSRussell King 106795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1068edabd38eSSaeed Bishara 1069cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1070a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig" 1071c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig" 1072a21765a7SBen Dooks 1073cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig" 1074a21765a7SBen Dooks 1075a21765a7SBen Dooksif ARCH_S3C2410 10761da177e4SLinus Torvaldssource "arch/arm/mach-s3c2410/Kconfig" 1077a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig" 1078f1290a49SYauhen Kharuzhysource "arch/arm/mach-s3c2416/Kconfig" 1079a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig" 1080e4d06e39SBen Dookssource "arch/arm/mach-s3c2443/Kconfig" 1081a21765a7SBen Dooksendif 10821da177e4SLinus Torvalds 1083a08ab637SBen Dooksif ARCH_S3C64XX 1084431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1085a08ab637SBen Dooksendif 1086a08ab637SBen Dooks 108749b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1088c4ffccddSKukjin Kim 10895a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 10905a7652f2SByungho Min 1091170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1092170f4e42SKukjin Kim 109383014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1094cc0e72b8SChanghwan Youn 1095882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10961da177e4SLinus Torvalds 1097c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1098c5f80065SErik Gilling 109995b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 11001da177e4SLinus Torvalds 110195b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 11021da177e4SLinus Torvalds 11031da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 11041da177e4SLinus Torvalds 1105ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1106420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1107ceade897SRussell King 110821f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig" 110921f47fbcSAlexey Charkov 11107ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 11117ec80ddfSwanzongshun 11121da177e4SLinus Torvalds# Definitions to make life easier 11131da177e4SLinus Torvaldsconfig ARCH_ACORN 11141da177e4SLinus Torvalds bool 11151da177e4SLinus Torvalds 11167ae1f7ecSLennert Buytenhekconfig PLAT_IOP 11177ae1f7ecSLennert Buytenhek bool 1118469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 111908f26b1eSRussell King select HAVE_SCHED_CLOCK 11207ae1f7ecSLennert Buytenhek 112169b02f6aSLennert Buytenhekconfig PLAT_ORION 112269b02f6aSLennert Buytenhek bool 1123bfe45e0bSRussell King select CLKSRC_MMIO 1124dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1125f06a1624SRussell King select HAVE_SCHED_CLOCK 112669b02f6aSLennert Buytenhek 1127bd5ce433SEric Miaoconfig PLAT_PXA 1128bd5ce433SEric Miao bool 1129bd5ce433SEric Miao 1130f4b8b319SRussell Kingconfig PLAT_VERSATILE 1131f4b8b319SRussell King bool 1132f4b8b319SRussell King 1133e3887714SRussell Kingconfig ARM_TIMER_SP804 1134e3887714SRussell King bool 1135bfe45e0bSRussell King select CLKSRC_MMIO 1136e3887714SRussell King 11371da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11381da177e4SLinus Torvalds 1139958cab0fSRussell Kingconfig ARM_NR_BANKS 1140958cab0fSRussell King int 1141958cab0fSRussell King default 16 if ARCH_EP93XX 1142958cab0fSRussell King default 8 1143958cab0fSRussell King 1144afe4b25eSLennert Buytenhekconfig IWMMXT 1145afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1146ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1147ef6c8445SHaojian Zhuang default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP 1148afe4b25eSLennert Buytenhek help 1149afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1150afe4b25eSLennert Buytenhek running on a CPU that supports it. 1151afe4b25eSLennert Buytenhek 11521da177e4SLinus Torvaldsconfig XSCALE_PMU 11531da177e4SLinus Torvalds bool 1154bfc994b5SPaul Bolle depends on CPU_XSCALE 11551da177e4SLinus Torvalds default y 11561da177e4SLinus Torvalds 11570f4f0672SJamie Ilesconfig CPU_HAS_PMU 1158e399b1a4SRussell King depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \ 11598954bb0dSWill Deacon (!ARCH_OMAP3 || OMAP3_EMU) 11600f4f0672SJamie Iles default y 11610f4f0672SJamie Iles bool 11620f4f0672SJamie Iles 116352108641Seric miaoconfig MULTI_IRQ_HANDLER 116452108641Seric miao bool 116552108641Seric miao help 116652108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 116752108641Seric miao 11683b93e7b0SHyok S. Choiif !MMU 11693b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11703b93e7b0SHyok S. Choiendif 11713b93e7b0SHyok S. Choi 11729cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11739cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1174e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11759cba3cccSCatalin Marinas help 11769cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11779cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11789cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11799cba3cccSCatalin Marinas recommended workaround. 11809cba3cccSCatalin Marinas 11817ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11827ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11837ce236fcSCatalin Marinas depends on CPU_V7 11847ce236fcSCatalin Marinas help 11857ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11867ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11877ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11887ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11897ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11907ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11917ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11927ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11937ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11947ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11957ce236fcSCatalin Marinas available in non-secure mode. 11967ce236fcSCatalin Marinas 1197855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1198855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1199855c551fSCatalin Marinas depends on CPU_V7 1200855c551fSCatalin Marinas help 1201855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1202855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1203855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1204855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1205855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1206855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1207855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1208855c551fSCatalin Marinas register may not be available in non-secure mode. 1209855c551fSCatalin Marinas 12100516e464SCatalin Marinasconfig ARM_ERRATA_460075 12110516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 12120516e464SCatalin Marinas depends on CPU_V7 12130516e464SCatalin Marinas help 12140516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 12150516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 12160516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 12170516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 12180516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 12190516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 12200516e464SCatalin Marinas may not be available in non-secure mode. 12210516e464SCatalin Marinas 12229f05027cSWill Deaconconfig ARM_ERRATA_742230 12239f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12249f05027cSWill Deacon depends on CPU_V7 && SMP 12259f05027cSWill Deacon help 12269f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12279f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12289f05027cSWill Deacon between two write operations may not ensure the correct visibility 12299f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12309f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12319f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12329f05027cSWill Deacon the two writes. 12339f05027cSWill Deacon 1234a672e99bSWill Deaconconfig ARM_ERRATA_742231 1235a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1236a672e99bSWill Deacon depends on CPU_V7 && SMP 1237a672e99bSWill Deacon help 1238a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1239a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1240a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1241a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1242a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1243a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1244a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1245a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1246a672e99bSWill Deacon capabilities of the processor. 1247a672e99bSWill Deacon 12489e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1249fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12502839e06cSSantosh Shilimkar depends on CACHE_L2X0 12519e65582aSSantosh Shilimkar help 12529e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12539e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12549e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12559e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12569e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12579e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12589e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12592839e06cSSantosh Shilimkar invalidated as a result of these operations. 1260cdf357f1SWill Deacon 1261cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1262cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1263e66dc745SDave Martin depends on CPU_V7 1264cdf357f1SWill Deacon help 1265cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1266cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1267cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1268cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1269cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1270cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1271cdf357f1SWill Deacon entries regardless of the ASID. 1272475d92fcSWill Deacon 12731f0090a1SRussell Kingconfig PL310_ERRATA_727915 1274fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12751f0090a1SRussell King depends on CACHE_L2X0 12761f0090a1SRussell King help 12771f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12781f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12791f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12801f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12811f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12821f0090a1SRussell King Invalidate by Way operation. 12831f0090a1SRussell King 1284475d92fcSWill Deaconconfig ARM_ERRATA_743622 1285475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1286475d92fcSWill Deacon depends on CPU_V7 1287475d92fcSWill Deacon help 1288475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1289475d92fcSWill Deacon (r2p0..r2p2) erratum. Under very rare conditions, a faulty 1290475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1291475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1292475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1293475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1294475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1295475d92fcSWill Deacon processor. 1296475d92fcSWill Deacon 12979a27c27cSWill Deaconconfig ARM_ERRATA_751472 12989a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1299ba90c516SDave Martin depends on CPU_V7 13009a27c27cSWill Deacon help 13019a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 13029a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 13039a27c27cSWill Deacon completion of a following broadcasted operation if the second 13049a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 13059a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 13069a27c27cSWill Deacon 1307fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1308fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1309885028e4SSrinidhi Kasagar depends on CACHE_PL310 1310885028e4SSrinidhi Kasagar help 1311885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1312885028e4SSrinidhi Kasagar 1313885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1314885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1315885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1316885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1317885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1318885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1319885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1320885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1321885028e4SSrinidhi Kasagar 1322fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1323fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1324fcbdc5feSWill Deacon depends on CPU_V7 1325fcbdc5feSWill Deacon help 1326fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1327fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1328fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1329fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1330fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1331fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1332fcbdc5feSWill Deacon 13335dab26afSWill Deaconconfig ARM_ERRATA_754327 13345dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13355dab26afSWill Deacon depends on CPU_V7 && SMP 13365dab26afSWill Deacon help 13375dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13385dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13395dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13405dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13415dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13425dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13435dab26afSWill Deacon 1344145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1345145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1346145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1347145e10e1SCatalin Marinas help 1348145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1349145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1350145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1351145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1352145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1353145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1354145e10e1SCatalin Marinas is not affected. 1355145e10e1SCatalin Marinas 1356f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1357f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1358f630c1bdSWill Deacon depends on CPU_V7 && SMP 1359f630c1bdSWill Deacon help 1360f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1361f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1362f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1363f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1364f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1365f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1366f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1367f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1368f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1369f630c1bdSWill Deacon 137011ed0ba1SWill Deaconconfig PL310_ERRATA_769419 137111ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 137211ed0ba1SWill Deacon depends on CACHE_L2X0 137311ed0ba1SWill Deacon help 137411ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 137511ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 137611ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 137711ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 137811ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 137911ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 138011ed0ba1SWill Deacon explicitly. 138111ed0ba1SWill Deacon 13821da177e4SLinus Torvaldsendmenu 13831da177e4SLinus Torvalds 13841da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 13851da177e4SLinus Torvalds 13861da177e4SLinus Torvaldsmenu "Bus support" 13871da177e4SLinus Torvalds 13881da177e4SLinus Torvaldsconfig ARM_AMBA 13891da177e4SLinus Torvalds bool 13901da177e4SLinus Torvalds 13911da177e4SLinus Torvaldsconfig ISA 13921da177e4SLinus Torvalds bool 13931da177e4SLinus Torvalds help 13941da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 13951da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 13961da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 13971da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 13981da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 13991da177e4SLinus Torvalds 1400065909b9SRussell King# Select ISA DMA controller support 14011da177e4SLinus Torvaldsconfig ISA_DMA 14021da177e4SLinus Torvalds bool 1403065909b9SRussell King select ISA_DMA_API 14041da177e4SLinus Torvalds 1405065909b9SRussell King# Select ISA DMA interface 14065cae841bSAl Viroconfig ISA_DMA_API 14075cae841bSAl Viro bool 14085cae841bSAl Viro 14091da177e4SLinus Torvaldsconfig PCI 14100b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14111da177e4SLinus Torvalds help 14121da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14131da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14141da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14151da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14161da177e4SLinus Torvalds 141752882173SAnton Vorontsovconfig PCI_DOMAINS 141852882173SAnton Vorontsov bool 141952882173SAnton Vorontsov depends on PCI 142052882173SAnton Vorontsov 1421b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1422b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1423b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1424b080ac8aSMarcelo Roberto Jimenez help 1425b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1426b080ac8aSMarcelo Roberto Jimenez 142736e23590SMatthew Wilcoxconfig PCI_SYSCALL 142836e23590SMatthew Wilcox def_bool PCI 142936e23590SMatthew Wilcox 14301da177e4SLinus Torvalds# Select the host bridge type 14311da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 14321da177e4SLinus Torvalds bool 14331da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 14341da177e4SLinus Torvalds default y 14351da177e4SLinus Torvalds 1436a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1437a0113a99SMike Rapoport bool 1438a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1439a0113a99SMike Rapoport default y 1440a0113a99SMike Rapoport select DMABOUNCE 1441a0113a99SMike Rapoport 14421da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14431da177e4SLinus Torvalds 14441da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14451da177e4SLinus Torvalds 14461da177e4SLinus Torvaldsendmenu 14471da177e4SLinus Torvalds 14481da177e4SLinus Torvaldsmenu "Kernel Features" 14491da177e4SLinus Torvalds 14500567a0c0SKevin Hilmansource "kernel/time/Kconfig" 14510567a0c0SKevin Hilman 14523b55658aSDave Martinconfig HAVE_SMP 14533b55658aSDave Martin bool 14543b55658aSDave Martin help 14553b55658aSDave Martin This option should be selected by machines which have an SMP- 14563b55658aSDave Martin capable CPU. 14573b55658aSDave Martin 14583b55658aSDave Martin The only effect of this option is to make the SMP-related 14593b55658aSDave Martin options available to the user for configuration. 14603b55658aSDave Martin 14611da177e4SLinus Torvaldsconfig SMP 1462bb2d8130SRussell King bool "Symmetric Multi-Processing" 1463fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1464bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14653b55658aSDave Martin depends on HAVE_SMP 14669934ebb8SArnd Bergmann depends on MMU 1467f6dd9fa5SJens Axboe select USE_GENERIC_SMP_HELPERS 146889c3dedfSDaniel Walker select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 14691da177e4SLinus Torvalds help 14701da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14711da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 14721da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 14731da177e4SLinus Torvalds 14741da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 14751da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14761da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 14771da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 14781da177e4SLinus Torvalds run faster if you say N here. 14791da177e4SLinus Torvalds 1480395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14811da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 148250a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14831da177e4SLinus Torvalds 14841da177e4SLinus Torvalds If you don't know what to do here, say N. 14851da177e4SLinus Torvalds 1486f00ec48fSRussell Kingconfig SMP_ON_UP 1487f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1488f00ec48fSRussell King depends on EXPERIMENTAL 14894d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1490f00ec48fSRussell King default y 1491f00ec48fSRussell King help 1492f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1493f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1494f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1495f00ec48fSRussell King savings. 1496f00ec48fSRussell King 1497f00ec48fSRussell King If you don't know what to do here, say Y. 1498f00ec48fSRussell King 1499c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1500c9018aabSVincent Guittot bool "Support cpu topology definition" 1501c9018aabSVincent Guittot depends on SMP && CPU_V7 1502c9018aabSVincent Guittot default y 1503c9018aabSVincent Guittot help 1504c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1505c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1506c9018aabSVincent Guittot topology of an ARM System. 1507c9018aabSVincent Guittot 1508c9018aabSVincent Guittotconfig SCHED_MC 1509c9018aabSVincent Guittot bool "Multi-core scheduler support" 1510c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1511c9018aabSVincent Guittot help 1512c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1513c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1514c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1515c9018aabSVincent Guittot 1516c9018aabSVincent Guittotconfig SCHED_SMT 1517c9018aabSVincent Guittot bool "SMT scheduler support" 1518c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1519c9018aabSVincent Guittot help 1520c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1521c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1522c9018aabSVincent Guittot places. If unsure say N here. 1523c9018aabSVincent Guittot 1524a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1525a8cbcd92SRussell King bool 1526a8cbcd92SRussell King help 1527a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1528a8cbcd92SRussell King 1529f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1530f32f4ce2SRussell King bool 1531f32f4ce2SRussell King depends on SMP 153215095bb0SRussell King select TICK_ONESHOT 1533f32f4ce2SRussell King help 1534f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1535f32f4ce2SRussell King 15368d5796d2SLennert Buytenhekchoice 15378d5796d2SLennert Buytenhek prompt "Memory split" 15388d5796d2SLennert Buytenhek default VMSPLIT_3G 15398d5796d2SLennert Buytenhek help 15408d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15418d5796d2SLennert Buytenhek 15428d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15438d5796d2SLennert Buytenhek option alone! 15448d5796d2SLennert Buytenhek 15458d5796d2SLennert Buytenhek config VMSPLIT_3G 15468d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 15478d5796d2SLennert Buytenhek config VMSPLIT_2G 15488d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 15498d5796d2SLennert Buytenhek config VMSPLIT_1G 15508d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 15518d5796d2SLennert Buytenhekendchoice 15528d5796d2SLennert Buytenhek 15538d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15548d5796d2SLennert Buytenhek hex 15558d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15568d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15578d5796d2SLennert Buytenhek default 0xC0000000 15588d5796d2SLennert Buytenhek 15591da177e4SLinus Torvaldsconfig NR_CPUS 15601da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15611da177e4SLinus Torvalds range 2 32 15621da177e4SLinus Torvalds depends on SMP 15631da177e4SLinus Torvalds default "4" 15641da177e4SLinus Torvalds 1565a054a811SRussell Kingconfig HOTPLUG_CPU 1566a054a811SRussell King bool "Support for hot-pluggable CPUs (EXPERIMENTAL)" 1567a054a811SRussell King depends on SMP && HOTPLUG && EXPERIMENTAL 1568a054a811SRussell King help 1569a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1570a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1571a054a811SRussell King 157237ee16aeSRussell Kingconfig LOCAL_TIMERS 157337ee16aeSRussell King bool "Use local timer interrupts" 1574971acb9bSRussell King depends on SMP 157537ee16aeSRussell King default y 157630d8beadSChanghwan Youn select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 157737ee16aeSRussell King help 157837ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 157937ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 158037ee16aeSRussell King accounting to be spread across the timer interval, preventing a 158137ee16aeSRussell King "thundering herd" at every timer tick. 158237ee16aeSRussell King 158344986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 158444986ab0SPeter De Schrijver (NVIDIA) int 15853dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 15864f3f2582SPeter De Schrijver (NVIDIA) default 350 if ARCH_U8500 158744986ab0SPeter De Schrijver (NVIDIA) default 0 158844986ab0SPeter De Schrijver (NVIDIA) help 158944986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 159044986ab0SPeter De Schrijver (NVIDIA) 159144986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 159244986ab0SPeter De Schrijver (NVIDIA) 1593d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15941da177e4SLinus Torvalds 1595f8065813SRussell Kingconfig HZ 1596f8065813SRussell King int 159749b7a491SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \ 1598a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 1599bfe65704SRussell King default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER 16005248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 16015da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1602f8065813SRussell King default 100 1603f8065813SRussell King 160416c79651SCatalin Marinasconfig THUMB2_KERNEL 16054a50bfe3SRussell King bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)" 1606e399b1a4SRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL 160716c79651SCatalin Marinas select AEABI 160816c79651SCatalin Marinas select ARM_ASM_UNIFIED 160989bace65SArnd Bergmann select ARM_UNWIND 161016c79651SCatalin Marinas help 161116c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 161216c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 161316c79651SCatalin Marinas ARM-Thumb syntax is needed. 161416c79651SCatalin Marinas 161516c79651SCatalin Marinas If unsure, say N. 161616c79651SCatalin Marinas 16176f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 16186f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16196f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16206f685c5cSDave Martin default y 16216f685c5cSDave Martin help 16226f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16236f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16246f685c5cSDave Martin branch instructions. 16256f685c5cSDave Martin 16266f685c5cSDave Martin This is a problem, because there's no guarantee the final 16276f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16286f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16296f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16306f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16316f685c5cSDave Martin support. 16326f685c5cSDave Martin 16336f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16346f685c5cSDave Martin relocation" error when loading some modules. 16356f685c5cSDave Martin 16366f685c5cSDave Martin Until fixed tools are available, passing 16376f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16386f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16396f685c5cSDave Martin stack usage in some cases. 16406f685c5cSDave Martin 16416f685c5cSDave Martin The problem is described in more detail at: 16426f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16436f685c5cSDave Martin 16446f685c5cSDave Martin Only Thumb-2 kernels are affected. 16456f685c5cSDave Martin 16466f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16476f685c5cSDave Martin 16480becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16490becb088SCatalin Marinas bool 16500becb088SCatalin Marinas 1651704bdda0SNicolas Pitreconfig AEABI 1652704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1653704bdda0SNicolas Pitre help 1654704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1655704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1656704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1657704bdda0SNicolas Pitre 1658704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1659704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1660704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1661704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1662704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1663704bdda0SNicolas Pitre 1664704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1665704bdda0SNicolas Pitre 16666c90c872SNicolas Pitreconfig OABI_COMPAT 1667a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 16689bc433a1SDave Martin depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL 16696c90c872SNicolas Pitre default y 16706c90c872SNicolas Pitre help 16716c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16726c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16736c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16746c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16756c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16766c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 16776c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16786c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16796c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16806c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 16816c90c872SNicolas Pitre at all). If in doubt say Y. 16826c90c872SNicolas Pitre 1683eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1684e80d6a24SMel Gorman bool 1685e80d6a24SMel Gorman 168605944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 168705944d74SRussell King bool 168805944d74SRussell King 168907a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 169007a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 169107a2f737SRussell King 169205944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1693be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1694c80d79d7SYasunori Goto 16957b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16967b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16977b7bf499SWill Deacon 1698053a96caSNicolas Pitreconfig HIGHMEM 1699e8db89a2SRussell King bool "High Memory Support" 1700e8db89a2SRussell King depends on MMU 1701053a96caSNicolas Pitre help 1702053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1703053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1704053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1705053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1706053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1707053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1708053a96caSNicolas Pitre 1709053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1710053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1711053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1712053a96caSNicolas Pitre 1713053a96caSNicolas Pitre If unsure, say n. 1714053a96caSNicolas Pitre 171565cec8e3SRussell Kingconfig HIGHPTE 171665cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 171765cec8e3SRussell King depends on HIGHMEM 171865cec8e3SRussell King 17191b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17201b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1721fe166148SWill Deacon depends on PERF_EVENTS && CPU_HAS_PMU 17221b8873a0SJamie Iles default y 17231b8873a0SJamie Iles help 17241b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17251b8873a0SJamie Iles disabled, perf events will use software events only. 17261b8873a0SJamie Iles 17273f22ab27SDave Hansensource "mm/Kconfig" 17283f22ab27SDave Hansen 1729c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1730c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1731c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1732c1b2d970SMagnus Damm default "9" if SA1111 1733c1b2d970SMagnus Damm default "11" 1734c1b2d970SMagnus Damm help 1735c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1736c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1737c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1738c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1739c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1740c1b2d970SMagnus Damm increase this value. 1741c1b2d970SMagnus Damm 1742c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1743c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1744c1b2d970SMagnus Damm 17451da177e4SLinus Torvaldsconfig LEDS 17461da177e4SLinus Torvalds bool "Timer and CPU usage LEDs" 1747e055d5bfSAdrian Bunk depends on ARCH_CDB89712 || ARCH_EBSA110 || \ 17488c8fdbc9SSascha Hauer ARCH_EBSA285 || ARCH_INTEGRATOR || \ 17491da177e4SLinus Torvalds ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \ 17501da177e4SLinus Torvalds ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \ 175173a59c1cSSAN People ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \ 175225329671SJürgen Schindele ARCH_AT91 || ARCH_DAVINCI || \ 1753ff3042fbSColin Tuckley ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW 17541da177e4SLinus Torvalds help 17551da177e4SLinus Torvalds If you say Y here, the LEDs on your machine will be used 17561da177e4SLinus Torvalds to provide useful information about your current system status. 17571da177e4SLinus Torvalds 17581da177e4SLinus Torvalds If you are compiling a kernel for a NetWinder or EBSA-285, you will 17591da177e4SLinus Torvalds be able to select which LEDs are active using the options below. If 17601da177e4SLinus Torvalds you are compiling a kernel for the EBSA-110 or the LART however, the 17611da177e4SLinus Torvalds red LED will simply flash regularly to indicate that the system is 17621da177e4SLinus Torvalds still functional. It is safe to say Y here if you have a CATS 17631da177e4SLinus Torvalds system, but the driver will do nothing. 17641da177e4SLinus Torvalds 17651da177e4SLinus Torvaldsconfig LEDS_TIMER 17661da177e4SLinus Torvalds bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \ 1767eebdf7d7SDavid Brownell OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1768eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 17691da177e4SLinus Torvalds depends on LEDS 17700567a0c0SKevin Hilman depends on !GENERIC_CLOCKEVENTS 17711da177e4SLinus Torvalds default y if ARCH_EBSA110 17721da177e4SLinus Torvalds help 17731da177e4SLinus Torvalds If you say Y here, one of the system LEDs (the green one on the 17741da177e4SLinus Torvalds NetWinder, the amber one on the EBSA285, or the red one on the LART) 17751da177e4SLinus Torvalds will flash regularly to indicate that the system is still 17761da177e4SLinus Torvalds operational. This is mainly useful to kernel hackers who are 17771da177e4SLinus Torvalds debugging unstable kernels. 17781da177e4SLinus Torvalds 17791da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 17801da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 17811da177e4SLinus Torvalds will overrule the CPU usage LED. 17821da177e4SLinus Torvalds 17831da177e4SLinus Torvaldsconfig LEDS_CPU 17841da177e4SLinus Torvalds bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \ 1785eebdf7d7SDavid Brownell !ARCH_OMAP) \ 1786eebdf7d7SDavid Brownell || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1787eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 17881da177e4SLinus Torvalds depends on LEDS 17891da177e4SLinus Torvalds help 17901da177e4SLinus Torvalds If you say Y here, the red LED will be used to give a good real 17911da177e4SLinus Torvalds time indication of CPU usage, by lighting whenever the idle task 17921da177e4SLinus Torvalds is not currently executing. 17931da177e4SLinus Torvalds 17941da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 17951da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 17961da177e4SLinus Torvalds will overrule the CPU usage LED. 17971da177e4SLinus Torvalds 17981da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17991da177e4SLinus Torvalds bool 1800f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 18011da177e4SLinus Torvalds default y if !ARCH_EBSA110 1802e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 18031da177e4SLinus Torvalds help 18041da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 18051da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 18061da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 18071da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 18081da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18091da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18101da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18111da177e4SLinus Torvalds 181239ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 181339ec58f3SLennert Buytenhek bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)" 181439ec58f3SLennert Buytenhek depends on MMU && EXPERIMENTAL 181539ec58f3SLennert Buytenhek default y if CPU_FEROCEON 181639ec58f3SLennert Buytenhek help 181739ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 181839ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 181939ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 182039ec58f3SLennert Buytenhek 182139ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 182239ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 182339ec58f3SLennert Buytenhek such copy operations with large buffers. 182439ec58f3SLennert Buytenhek 182539ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 182639ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 182739ec58f3SLennert Buytenhek 182870c70d97SNicolas Pitreconfig SECCOMP 182970c70d97SNicolas Pitre bool 183070c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 183170c70d97SNicolas Pitre ---help--- 183270c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 183370c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 183470c70d97SNicolas Pitre execution. By using pipes or other transports made available to 183570c70d97SNicolas Pitre the process as file descriptors supporting the read/write 183670c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 183770c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 183870c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 183970c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 184070c70d97SNicolas Pitre defined by each seccomp mode. 184170c70d97SNicolas Pitre 1842c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1843c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 18444a50bfe3SRussell King depends on EXPERIMENTAL 1845c743f380SNicolas Pitre help 1846c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1847c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1848c743f380SNicolas Pitre the stack just before the return address, and validates 1849c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1850c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1851c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1852c743f380SNicolas Pitre neutralized via a kernel panic. 1853c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1854c743f380SNicolas Pitre 185573a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT 185673a65b3fSUwe Kleine-König bool "Provide old way to pass kernel parameters" 185773a65b3fSUwe Kleine-König help 185873a65b3fSUwe Kleine-König This was deprecated in 2001 and announced to live on for 5 years. 185973a65b3fSUwe Kleine-König Some old boot loaders still use this way. 186073a65b3fSUwe Kleine-König 18611da177e4SLinus Torvaldsendmenu 18621da177e4SLinus Torvalds 18631da177e4SLinus Torvaldsmenu "Boot options" 18641da177e4SLinus Torvalds 18659eb8f674SGrant Likelyconfig USE_OF 18669eb8f674SGrant Likely bool "Flattened Device Tree support" 18679eb8f674SGrant Likely select OF 18689eb8f674SGrant Likely select OF_EARLY_FLATTREE 186908a543adSGrant Likely select IRQ_DOMAIN 18709eb8f674SGrant Likely help 18719eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18729eb8f674SGrant Likely 18731da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18741da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18751da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18761da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18771da177e4SLinus Torvalds default "0" 18781da177e4SLinus Torvalds help 18791da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18801da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18811da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18821da177e4SLinus Torvalds value in their defconfig file. 18831da177e4SLinus Torvalds 18841da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18851da177e4SLinus Torvalds 18861da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18871da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18881da177e4SLinus Torvalds default "0" 18891da177e4SLinus Torvalds help 1890f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1891f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1892f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1893f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1894f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1895f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18961da177e4SLinus Torvalds 18971da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18981da177e4SLinus Torvalds 18991da177e4SLinus Torvaldsconfig ZBOOT_ROM 19001da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19011da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 19021da177e4SLinus Torvalds help 19031da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19041da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19051da177e4SLinus Torvalds 1906090ab3ffSSimon Hormanchoice 1907090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1908090ab3ffSSimon Horman depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL 1909090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1910090ab3ffSSimon Horman help 1911090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 1912090ab3ffSSimon Horman With this enabled it is possible to write the the ROM-able zImage 1913090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1914090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 1915090ab3ffSSimon Horman the first part of the the ROM-able zImage which in turn loads the 1916090ab3ffSSimon Horman rest the kernel image to RAM. 1917090ab3ffSSimon Horman 1918090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1919090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1920090ab3ffSSimon Horman help 1921090ab3ffSSimon Horman Do not load image from SD or MMC 1922090ab3ffSSimon Horman 1923f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1924f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1925f45b1149SSimon Horman help 1926090ab3ffSSimon Horman Load image from MMCIF hardware block. 1927090ab3ffSSimon Horman 1928090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1929090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1930090ab3ffSSimon Horman help 1931090ab3ffSSimon Horman Load image from SDHI hardware block 1932090ab3ffSSimon Horman 1933090ab3ffSSimon Hormanendchoice 1934f45b1149SSimon Horman 1935e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1936e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1937e2a6a3aaSJohn Bonesio depends on OF && !ZBOOT_ROM && EXPERIMENTAL 1938e2a6a3aaSJohn Bonesio help 1939e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1940e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1941e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1942e2a6a3aaSJohn Bonesio 1943e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1944e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1945e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1946e2a6a3aaSJohn Bonesio 1947e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1948e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1949e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1950e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1951e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1952e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1953e2a6a3aaSJohn Bonesio to this option. 1954e2a6a3aaSJohn Bonesio 1955b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1956b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1957b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1958b90b9a38SNicolas Pitre help 1959b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1960b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1961b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1962b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1963b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1964b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1965b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1966b90b9a38SNicolas Pitre 19671da177e4SLinus Torvaldsconfig CMDLINE 19681da177e4SLinus Torvalds string "Default kernel command string" 19691da177e4SLinus Torvalds default "" 19701da177e4SLinus Torvalds help 19711da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19721da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19731da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19741da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19751da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19761da177e4SLinus Torvalds 19774394c124SVictor Boiviechoice 19784394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19794394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 19804394c124SVictor Boivie 19814394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19824394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19834394c124SVictor Boivie help 19844394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19854394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19864394c124SVictor Boivie string provided in CMDLINE will be used. 19874394c124SVictor Boivie 19884394c124SVictor Boivieconfig CMDLINE_EXTEND 19894394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19904394c124SVictor Boivie help 19914394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19924394c124SVictor Boivie appended to the default kernel command string. 19934394c124SVictor Boivie 199492d2040dSAlexander Hollerconfig CMDLINE_FORCE 199592d2040dSAlexander Holler bool "Always use the default kernel command string" 199692d2040dSAlexander Holler help 199792d2040dSAlexander Holler Always use the default kernel command string, even if the boot 199892d2040dSAlexander Holler loader passes other arguments to the kernel. 199992d2040dSAlexander Holler This is useful if you cannot or don't want to change the 200092d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 20014394c124SVictor Boivieendchoice 200292d2040dSAlexander Holler 20031da177e4SLinus Torvaldsconfig XIP_KERNEL 20041da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 2005497b7e94SCatalin Marinas depends on !ZBOOT_ROM && !ARM_LPAE 20061da177e4SLinus Torvalds help 20071da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20081da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20091da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20101da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20111da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20121da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20131da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20141da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20151da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20161da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20171da177e4SLinus Torvalds 20181da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20191da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20201da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20211da177e4SLinus Torvalds 20221da177e4SLinus Torvalds If unsure, say N. 20231da177e4SLinus Torvalds 20241da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20251da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20261da177e4SLinus Torvalds depends on XIP_KERNEL 20271da177e4SLinus Torvalds default "0x00080000" 20281da177e4SLinus Torvalds help 20291da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20301da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20311da177e4SLinus Torvalds own flash usage. 20321da177e4SLinus Torvalds 2033c587e4a6SRichard Purdieconfig KEXEC 2034c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 203502b73e2eSWill Deacon depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU) 2036c587e4a6SRichard Purdie help 2037c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2038c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 203901dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2040c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2041c587e4a6SRichard Purdie 2042c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2043c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2044c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 2045c587e4a6SRichard Purdie support. 2046c587e4a6SRichard Purdie 20474cd9d6f7SRichard Purdieconfig ATAGS_PROC 20484cd9d6f7SRichard Purdie bool "Export atags in procfs" 2049b98d7291SUli Luckas depends on KEXEC 2050b98d7291SUli Luckas default y 20514cd9d6f7SRichard Purdie help 20524cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20534cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20544cd9d6f7SRichard Purdie 2055cb5d39b3SMika Westerbergconfig CRASH_DUMP 2056cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2057cb5d39b3SMika Westerberg depends on EXPERIMENTAL 2058cb5d39b3SMika Westerberg help 2059cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2060cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2061cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2062cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2063cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2064cb5d39b3SMika Westerberg memory address not used by the main kernel 2065cb5d39b3SMika Westerberg 2066cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2067cb5d39b3SMika Westerberg 2068e69edc79SEric Miaoconfig AUTO_ZRELADDR 2069e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2070e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 2071e69edc79SEric Miao help 2072e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2073e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2074e69edc79SEric Miao will be determined at run-time by masking the current IP with 2075e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2076e69edc79SEric Miao from start of memory. 2077e69edc79SEric Miao 20781da177e4SLinus Torvaldsendmenu 20791da177e4SLinus Torvalds 2080ac9d7efcSRussell Kingmenu "CPU Power Management" 20811da177e4SLinus Torvalds 208289c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 20831da177e4SLinus Torvalds 20841da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20851da177e4SLinus Torvalds 208664f102b6SYong Shenconfig CPU_FREQ_IMX 208764f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 208864f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 208964f102b6SYong Shen help 209064f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 209164f102b6SYong Shen 20921da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 20931da177e4SLinus Torvalds bool 20941da177e4SLinus Torvalds 20951da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 20961da177e4SLinus Torvalds bool 20971da177e4SLinus Torvalds 20981da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 20991da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 21001da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 21011da177e4SLinus Torvalds default y 21021da177e4SLinus Torvalds help 21031da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 21041da177e4SLinus Torvalds 21051da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 21061da177e4SLinus Torvalds 21071da177e4SLinus Torvalds If in doubt, say Y. 21081da177e4SLinus Torvalds 21099e2697ffSRussell Kingconfig CPU_FREQ_PXA 21109e2697ffSRussell King bool 21119e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 21129e2697ffSRussell King default y 2113ca7d156eSArnd Bergmann select CPU_FREQ_TABLE 21149e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 21159e2697ffSRussell King 21169d56c02aSBen Dooksconfig CPU_FREQ_S3C 21179d56c02aSBen Dooks bool 21189d56c02aSBen Dooks help 21199d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 21209d56c02aSBen Dooks 21219d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 21224a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 21239d56c02aSBen Dooks depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL 21249d56c02aSBen Dooks select CPU_FREQ_S3C 21259d56c02aSBen Dooks help 21269d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 21279d56c02aSBen Dooks of CPUs. 21289d56c02aSBen Dooks 21299d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 21309d56c02aSBen Dooks 21319d56c02aSBen Dooks If in doubt, say N. 21329d56c02aSBen Dooks 21339d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 21344a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 21359d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX && EXPERIMENTAL 21369d56c02aSBen Dooks help 21379d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 21389d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 21399d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 21409d56c02aSBen Dooks 21419d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 21429d56c02aSBen Dooks be built which may increase the size of the kernel image. 21439d56c02aSBen Dooks 21449d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 21459d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 21469d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21479d56c02aSBen Dooks help 21489d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 21499d56c02aSBen Dooks 21509d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 21519d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 21529d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21539d56c02aSBen Dooks help 21549d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 21559d56c02aSBen Dooks 2156e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2157e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2158e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2159e6d197a6SBen Dooks help 2160e6d197a6SBen Dooks Export status information via debugfs. 2161e6d197a6SBen Dooks 21621da177e4SLinus Torvaldsendif 21631da177e4SLinus Torvalds 2164ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2165ac9d7efcSRussell King 2166ac9d7efcSRussell Kingendmenu 2167ac9d7efcSRussell King 21681da177e4SLinus Torvaldsmenu "Floating point emulation" 21691da177e4SLinus Torvalds 21701da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21711da177e4SLinus Torvalds 21721da177e4SLinus Torvaldsconfig FPE_NWFPE 21731da177e4SLinus Torvalds bool "NWFPE math emulation" 2174593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21751da177e4SLinus Torvalds ---help--- 21761da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21771da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21781da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21791da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21801da177e4SLinus Torvalds 21811da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21821da177e4SLinus Torvalds early in the bootup. 21831da177e4SLinus Torvalds 21841da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21851da177e4SLinus Torvalds bool "Support extended precision" 2186bedf142bSLennert Buytenhek depends on FPE_NWFPE 21871da177e4SLinus Torvalds help 21881da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21891da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21901da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21911da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21921da177e4SLinus Torvalds floating point emulator without any good reason. 21931da177e4SLinus Torvalds 21941da177e4SLinus Torvalds You almost surely want to say N here. 21951da177e4SLinus Torvalds 21961da177e4SLinus Torvaldsconfig FPE_FASTFPE 21971da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 21988993a44cSNicolas Pitre depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL 21991da177e4SLinus Torvalds ---help--- 22001da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22011da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22021da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22031da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22041da177e4SLinus Torvalds 22051da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22061da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22071da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22081da177e4SLinus Torvalds choose NWFPE. 22091da177e4SLinus Torvalds 22101da177e4SLinus Torvaldsconfig VFP 22111da177e4SLinus Torvalds bool "VFP-format floating point maths" 2212e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22131da177e4SLinus Torvalds help 22141da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22151da177e4SLinus Torvalds if your hardware includes a VFP unit. 22161da177e4SLinus Torvalds 22171da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22181da177e4SLinus Torvalds release notes and additional status information. 22191da177e4SLinus Torvalds 22201da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22211da177e4SLinus Torvalds 222225ebee02SCatalin Marinasconfig VFPv3 222325ebee02SCatalin Marinas bool 222425ebee02SCatalin Marinas depends on VFP 222525ebee02SCatalin Marinas default y if CPU_V7 222625ebee02SCatalin Marinas 2227b5872db4SCatalin Marinasconfig NEON 2228b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2229b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2230b5872db4SCatalin Marinas help 2231b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2232b5872db4SCatalin Marinas Extension. 2233b5872db4SCatalin Marinas 22341da177e4SLinus Torvaldsendmenu 22351da177e4SLinus Torvalds 22361da177e4SLinus Torvaldsmenu "Userspace binary formats" 22371da177e4SLinus Torvalds 22381da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22391da177e4SLinus Torvalds 22401da177e4SLinus Torvaldsconfig ARTHUR 22411da177e4SLinus Torvalds tristate "RISC OS personality" 2242704bdda0SNicolas Pitre depends on !AEABI 22431da177e4SLinus Torvalds help 22441da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22451da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22461da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22471da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22481da177e4SLinus Torvalds will be called arthur). 22491da177e4SLinus Torvalds 22501da177e4SLinus Torvaldsendmenu 22511da177e4SLinus Torvalds 22521da177e4SLinus Torvaldsmenu "Power management options" 22531da177e4SLinus Torvalds 2254eceab4acSRussell Kingsource "kernel/power/Kconfig" 22551da177e4SLinus Torvalds 2256f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22576b6844ddSAbhilash Kesavan depends on !ARCH_S5PC100 22586a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 22596a786182SRussell King CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE 2260f4cb5700SJohannes Berg def_bool y 2261f4cb5700SJohannes Berg 226215e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 226315e0d9e3SArnd Bergmann def_bool PM_SLEEP 226415e0d9e3SArnd Bergmann 22651da177e4SLinus Torvaldsendmenu 22661da177e4SLinus Torvalds 2267d5950b43SSam Ravnborgsource "net/Kconfig" 2268d5950b43SSam Ravnborg 2269ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22701da177e4SLinus Torvalds 22711da177e4SLinus Torvaldssource "fs/Kconfig" 22721da177e4SLinus Torvalds 22731da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22741da177e4SLinus Torvalds 22751da177e4SLinus Torvaldssource "security/Kconfig" 22761da177e4SLinus Torvalds 22771da177e4SLinus Torvaldssource "crypto/Kconfig" 22781da177e4SLinus Torvalds 22791da177e4SLinus Torvaldssource "lib/Kconfig" 2280