xref: /linux/arch/arm/Kconfig (revision 11d894405d0cbce0235831d302b1ff0c0142670d)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6fed240d9SMasami Hiramatsu	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
7aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
82792d84eSKees Cook	select ARCH_HAS_CURRENT_STACK_POINTER
9c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
10419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
112b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
12ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
13d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1475851720SDmitry Vyukov	select ARCH_HAS_KCOV
15e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
160ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
173010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
18ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
2075851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
21ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
22ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
2331b089bbSChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB || !MMU
2431b089bbSChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB || !MMU
25dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
263d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
27171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
289aaf9bb7SDaniel Thompson	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
29957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
305e545df3SMike Rapoport	select ARCH_KEEP_MEMBLOCK
31d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
327c703e54SChristoph Hellwig	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
33ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
34ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
354badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
36855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
37017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
380cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
39dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
40dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
4107431506SAnshuman Khandual	select ARCH_WANT_GENERAL_HUGETLB
42b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
4359612b24SNathan Chancellor	select ARCH_WANT_LD_ORPHAN_WARN
44bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
4510916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
46171b3f0dSRussell King	select CLONE_BACKWARDS
47f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
48dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
49ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
5031b089bbSChristoph Hellwig	select DMA_GLOBAL_POOL if !MMU
512f9237d4SChristoph Hellwig	select DMA_OPS
52f5ff79fdSChristoph Hellwig	select DMA_NONCOHERENT_MMAP if MMU
53b01aec9bSBorislav Petkov	select EDAC_SUPPORT
54b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
5536d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
562ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
57f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
58b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
5956afcd3dSMarc Zyngier	select GENERIC_IRQ_IPI if SMP
60ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
612937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
62171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
63234a0f20SArnd Bergmann	select GENERIC_IRQ_MULTI_HANDLER
64b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
65b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
667c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
67914ee966SPalmer Dabbelt	select GENERIC_LIB_DEVMEM_IS_ALLOWED
68b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
6938ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
70b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
71b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
72f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
730b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
74437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
7575969686SWang Kefeng	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
76437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
7742101571SLinus Walleij	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
78e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
794f5b0c17SMike Rapoport	select HAVE_ARCH_PFN_VALID
80282a181bSYiFei Zhu	select HAVE_ARCH_SECCOMP
81f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
8208626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
830693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
84e8003bf6SAnshuman Khandual	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
85b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
8639c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
87171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
88b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
894ed308c4SSteven Rostedt (Google)	select HAVE_BUILDTIME_MCOUNT_SORT
90bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
91b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
92f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
93620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
94dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
955f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
9667a929e0SChristoph Hellwig	select HAVE_FAST_GUP if ARM_LPAE
97f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
9841918ec8SArd Biesheuvel	select HAVE_FUNCTION_GRAPH_TRACER
99d6800ca7SArd Biesheuvel	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
1006b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
101f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
10287c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
103b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
104f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
105b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
106b1b3f49cSRussell King	select HAVE_KERNEL_LZO
107b1b3f49cSRussell King	select HAVE_KERNEL_XZ
108cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
109f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
1107d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
11142a0bb3fSPetr Mladek	select HAVE_NMI
1120dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
1137ada189fSJamie Iles	select HAVE_PERF_EVENTS
11449863894SWill Deacon	select HAVE_PERF_REGS
11549863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
116ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
117e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1189800b9dcSMathieu Desnoyers	select HAVE_RSEQ
119d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
120b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
121af1839ebSCatalin Marinas	select HAVE_UID16
12231c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
123da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
124171b3f0dSRussell King	select MODULES_USE_ELF_REL
125f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
126aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
127171b3f0dSRussell King	select OLD_SIGACTION
128171b3f0dSRussell King	select OLD_SIGSUSPEND3
12920f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
130b1b3f49cSRussell King	select PERF_USE_VMALLOC
131b1b3f49cSRussell King	select RTC_LIB
132b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
1339c46929eSArd Biesheuvel	select THREAD_INFO_IN_TASK
134d6905849SArd Biesheuvel	select HAVE_ARCH_VMAP_STACK if MMU && ARM_HAS_GROUP_RELOCS
1354aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
136171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
137171b3f0dSRussell King	# according to that.  Thanks.
1381da177e4SLinus Torvalds	help
1391da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
140f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1411da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1421da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1431da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1441da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1451da177e4SLinus Torvalds
146d6905849SArd Biesheuvelconfig ARM_HAS_GROUP_RELOCS
147d6905849SArd Biesheuvel	def_bool y
148d6905849SArd Biesheuvel	depends on !LD_IS_LLD || LLD_VERSION >= 140000
149d6905849SArd Biesheuvel	depends on !COMPILE_TEST
150d6905849SArd Biesheuvel	help
151d6905849SArd Biesheuvel	  Whether or not to use R_ARM_ALU_PC_Gn or R_ARM_LDR_PC_Gn group
152d6905849SArd Biesheuvel	  relocations, which have been around for a long time, but were not
153d6905849SArd Biesheuvel	  supported in LLD until version 14. The combined range is -/+ 256 MiB,
154d6905849SArd Biesheuvel	  which is usually sufficient, but not for allyesconfig, so we disable
155d6905849SArd Biesheuvel	  this feature when doing compile testing.
156d6905849SArd Biesheuvel
15774facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
15874facffeSRussell King	bool
15974facffeSRussell King
1604ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1614ce63fcdSMarek Szyprowski	bool
162b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
163b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1644ce63fcdSMarek Szyprowski
16560460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
16660460abfSSeung-Woo Kim
16760460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
16860460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
16960460abfSSeung-Woo Kim	range 4 9
17060460abfSSeung-Woo Kim	default 8
17160460abfSSeung-Woo Kim	help
17260460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
17360460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
17460460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
17560460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
17660460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
17760460abfSSeung-Woo Kim	  virtual space with just a few allocations.
17860460abfSSeung-Woo Kim
17960460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
18060460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
18160460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
18260460abfSSeung-Woo Kim	  by the PAGE_SIZE.
18360460abfSSeung-Woo Kim
18460460abfSSeung-Woo Kimendif
18560460abfSSeung-Woo Kim
18675e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
18775e7153aSRalf Baechle	bool
18875e7153aSRalf Baechle
189bc581770SLinus Walleijconfig HAVE_TCM
190bc581770SLinus Walleij	bool
191bc581770SLinus Walleij	select GENERIC_ALLOCATOR
192bc581770SLinus Walleij
193e119bfffSRussell Kingconfig HAVE_PROC_CPU
194e119bfffSRussell King	bool
195e119bfffSRussell King
196ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1975ea81769SAl Viro	bool
1985ea81769SAl Viro
1991da177e4SLinus Torvaldsconfig SBUS
2001da177e4SLinus Torvalds	bool
2011da177e4SLinus Torvalds
202f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
203f16fb1ecSRussell King	bool
204f16fb1ecSRussell King	default y
205f16fb1ecSRussell King
206f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
207f16fb1ecSRussell King	bool
208f16fb1ecSRussell King	default y
209f16fb1ecSRussell King
210f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
211f0d1b0b3SDavid Howells	bool
212f0d1b0b3SDavid Howells
213f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
214f0d1b0b3SDavid Howells	bool
215f0d1b0b3SDavid Howells
2164a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2174a1b5733SEduardo Valentin	bool
2184a1b5733SEduardo Valentin
219a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
220a5f4c561SStefan Agner	def_bool y if MMU
221a5f4c561SStefan Agner
222b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
223b89c3b16SAkinobu Mita	bool
224b89c3b16SAkinobu Mita	default y
225b89c3b16SAkinobu Mita
2261da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2271da177e4SLinus Torvalds	bool
2281da177e4SLinus Torvalds	default y
2291da177e4SLinus Torvalds
230a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
231a08b6b79Sviro@ZenIV.linux.org.uk	bool
232a08b6b79Sviro@ZenIV.linux.org.uk
233c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
234c7edc9e3SDavid A. Long	def_bool y
235c7edc9e3SDavid A. Long
2361da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2371da177e4SLinus Torvalds	bool
2381da177e4SLinus Torvalds
2391da177e4SLinus Torvaldsconfig FIQ
2401da177e4SLinus Torvalds	bool
2411da177e4SLinus Torvalds
242034d2f5aSAl Viroconfig ARCH_MTD_XIP
243034d2f5aSAl Viro	bool
244034d2f5aSAl Viro
245dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
246c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
247c1becedcSRussell King	default y
248b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
249dc21af99SRussell King	help
250111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
251111e9a5cSRussell King	  boot and module load time according to the position of the
252111e9a5cSRussell King	  kernel in system memory.
253dc21af99SRussell King
254111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
2559443076eSArd Biesheuvel	  of physical memory is at a 2 MiB boundary.
256dc21af99SRussell King
257c1becedcSRussell King	  Only disable this option if you know that you do not require
258c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
259c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
260c1becedcSRussell King
261c334bc15SRob Herringconfig NEED_MACH_IO_H
262c334bc15SRob Herring	bool
263c334bc15SRob Herring	help
264c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
265c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
266c334bc15SRob Herring	  be avoided when possible.
267c334bc15SRob Herring
2680cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2691b9f95f8SNicolas Pitre	bool
270111e9a5cSRussell King	help
2710cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2720cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2730cdc8b92SNicolas Pitre	  be avoided when possible.
2741b9f95f8SNicolas Pitre
2751b9f95f8SNicolas Pitreconfig PHYS_OFFSET
276974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
277c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
278974c0724SNicolas Pitre	default DRAM_BASE if !MMU
27906954b6aSLinus Walleij	default 0x00000000 if ARCH_FOOTBRIDGE
280c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
281c6e77bb6SArnd Bergmann	default 0x30000000 if ARCH_S3C24XX
282c6e77bb6SArnd Bergmann	default 0xa0000000 if ARCH_IOP32X || ARCH_PXA
283c6e77bb6SArnd Bergmann	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
284c6e77bb6SArnd Bergmann	default 0
2851b9f95f8SNicolas Pitre	help
2861b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2871b9f95f8SNicolas Pitre	  location of main memory in your system.
288cada3c08SRussell King
28987e040b6SSimon Glassconfig GENERIC_BUG
29087e040b6SSimon Glass	def_bool y
29187e040b6SSimon Glass	depends on BUG
29287e040b6SSimon Glass
2931bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2941bcad26eSKirill A. Shutemov	int
2951bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2961bcad26eSKirill A. Shutemov	default 2
2971bcad26eSKirill A. Shutemov
2981da177e4SLinus Torvaldsmenu "System Type"
2991da177e4SLinus Torvalds
3003c427975SHyok S. Choiconfig MMU
3013c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3023c427975SHyok S. Choi	default y
3033c427975SHyok S. Choi	help
3043c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3053c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3063c427975SHyok S. Choi
3072f618d5eSArnd Bergmannconfig ARM_SINGLE_ARMV7M
3082f618d5eSArnd Bergmann	def_bool !MMU
3092f618d5eSArnd Bergmann	select ARM_NVIC
3102f618d5eSArnd Bergmann	select AUTO_ZRELADDR
3112f618d5eSArnd Bergmann	select TIMER_OF
3122f618d5eSArnd Bergmann	select COMMON_CLK
3132f618d5eSArnd Bergmann	select CPU_V7M
3142f618d5eSArnd Bergmann	select NO_IOPORT_MAP
3152f618d5eSArnd Bergmann	select SPARSE_IRQ
3162f618d5eSArnd Bergmann	select USE_OF
3172f618d5eSArnd Bergmann
318e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
319e0c25d95SDaniel Cashman	default 8
320e0c25d95SDaniel Cashman
321e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
322e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
323e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
324e0c25d95SDaniel Cashman	default 16
325e0c25d95SDaniel Cashman
326ccf50e23SRussell King#
327ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
328ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
329ccf50e23SRussell King#
3301da177e4SLinus Torvaldschoice
3311da177e4SLinus Torvalds	prompt "ARM system type"
3322f618d5eSArnd Bergmann	depends on MMU
3332f618d5eSArnd Bergmann	default ARCH_MULTIPLATFORM
3341da177e4SLinus Torvalds
335387798b3SRob Herringconfig ARCH_MULTIPLATFORM
336387798b3SRob Herring	bool "Allow multiple platforms to be selected"
337fb597f2aSGregory Fong	select ARCH_FLATMEM_ENABLE
338fb597f2aSGregory Fong	select ARCH_SPARSEMEM_ENABLE
339fb597f2aSGregory Fong	select ARCH_SELECT_MEMORY_MODEL
34042dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
341387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
342387798b3SRob Herring	select AUTO_ZRELADDR
343bb0eb050SDaniel Lezcano	select TIMER_OF
34466314223SDinh Nguyen	select COMMON_CLK
345eb01d42aSChristoph Hellwig	select HAVE_PCI
3462eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
34766314223SDinh Nguyen	select SPARSE_IRQ
34866314223SDinh Nguyen	select USE_OF
34966314223SDinh Nguyen
350e7736d47SLennert Buytenhekconfig ARCH_EP93XX
351e7736d47SLennert Buytenhek	bool "EP93xx-based"
35280320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
353e7736d47SLennert Buytenhek	select ARM_AMBA
354cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
355e7736d47SLennert Buytenhek	select ARM_VIC
356b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
357000bc178SLinus Walleij	select CLKSRC_MMIO
358b1b3f49cSRussell King	select CPU_ARM920T
3595c34a4e8SLinus Walleij	select GPIOLIB
3609645ccc7SNikita Shubin	select COMMON_CLK
361e7736d47SLennert Buytenhek	help
362e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
363e7736d47SLennert Buytenhek
3641da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3651da177e4SLinus Torvalds	bool "FootBridge"
366c750815eSRussell King	select CPU_SA110
3671da177e4SLinus Torvalds	select FOOTBRIDGE
3680cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
369f999b8bdSMartin Michlmayr	help
370f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
371f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3721da177e4SLinus Torvalds
3733f7e5815SLennert Buytenhekconfig ARCH_IOP32X
3743f7e5815SLennert Buytenhek	bool "IOP32x-based"
375c750815eSRussell King	select CPU_XSCALE
376e9004f50SLinus Walleij	select GPIO_IOP
3775c34a4e8SLinus Walleij	select GPIOLIB
378eb01d42aSChristoph Hellwig	select FORCE_PCI
379b1b3f49cSRussell King	select PLAT_IOP
380f999b8bdSMartin Michlmayr	help
3813f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
3823f7e5815SLennert Buytenhek	  processors.
3833f7e5815SLennert Buytenhek
3843b938be6SRussell Kingconfig ARCH_IXP4XX
3853b938be6SRussell King	bool "IXP4xx-based"
38651aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
38706954b6aSLinus Walleij	select ARM_PATCH_PHYS_VIRT
388c750815eSRussell King	select CPU_XSCALE
38955ec465eSLinus Walleij	select GPIO_IXP4XX
3905c34a4e8SLinus Walleij	select GPIOLIB
391eb01d42aSChristoph Hellwig	select HAVE_PCI
39255ec465eSLinus Walleij	select IXP4XX_IRQ
39365af6667SLinus Walleij	select IXP4XX_TIMER
39406954b6aSLinus Walleij	select SPARSE_IRQ
3959296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
396171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
397c4713074SLennert Buytenhek	help
3983b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
399c4713074SLennert Buytenhek
400edabd38eSSaeed Bisharaconfig ARCH_DOVE
401edabd38eSSaeed Bishara	bool "Marvell Dove"
402756b2531SSebastian Hesselbarth	select CPU_PJ4
4035c34a4e8SLinus Walleij	select GPIOLIB
404eb01d42aSChristoph Hellwig	select HAVE_PCI
405171b3f0dSRussell King	select MVEBU_MBUS
4069139acd1SSebastian Hesselbarth	select PINCTRL
4079139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
408abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4095cdbe5d2SArnd Bergmann	select SPARSE_IRQ
410c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
411edabd38eSSaeed Bishara	help
412edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
413edabd38eSSaeed Bishara
4141da177e4SLinus Torvaldsconfig ARCH_PXA
4152c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
416b1b3f49cSRussell King	select ARCH_MTD_XIP
417b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
418b1b3f49cSRussell King	select AUTO_ZRELADDR
419a1c0a6adSRobert Jarzmik	select COMMON_CLK
420389d9b58SDaniel Lezcano	select CLKSRC_PXA
421234b6cedSRussell King	select CLKSRC_MMIO
422bb0eb050SDaniel Lezcano	select TIMER_OF
4232f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
424157d2644SHaojian Zhuang	select GPIO_PXA
4255c34a4e8SLinus Walleij	select GPIOLIB
426d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
427bd5ce433SEric Miao	select PLAT_PXA
4286ac6b817SHaojian Zhuang	select SPARSE_IRQ
429f999b8bdSMartin Michlmayr	help
4302c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
4311da177e4SLinus Torvalds
4321da177e4SLinus Torvaldsconfig ARCH_RPC
4331da177e4SLinus Torvalds	bool "RiscPC"
4342abd6e34SArnd Bergmann	depends on !CC_IS_CLANG && GCC_VERSION < 90100 && GCC_VERSION >= 60000
4351da177e4SLinus Torvalds	select ARCH_ACORN
436a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
43707f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
4380b40deeeSRussell King	select ARM_HAS_SG_CHAIN
439fa04e209SArnd Bergmann	select CPU_SA110
440b1b3f49cSRussell King	select FIQ
441b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
442b1b3f49cSRussell King	select ISA_DMA_API
4436239da29SArnd Bergmann	select LEGACY_TIMER_TICK
444c334bc15SRob Herring	select NEED_MACH_IO_H
4450cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
446ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4471da177e4SLinus Torvalds	help
4481da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
4491da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
4501da177e4SLinus Torvalds
4511da177e4SLinus Torvaldsconfig ARCH_SA1100
4521da177e4SLinus Torvalds	bool "SA1100-based"
453b1b3f49cSRussell King	select ARCH_MTD_XIP
454b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
455b1b3f49cSRussell King	select CLKSRC_MMIO
456389d9b58SDaniel Lezcano	select CLKSRC_PXA
457bb0eb050SDaniel Lezcano	select TIMER_OF if OF
458d6c82046SRussell King	select COMMON_CLK
459b1b3f49cSRussell King	select CPU_FREQ
460b1b3f49cSRussell King	select CPU_SA1100
4615c34a4e8SLinus Walleij	select GPIOLIB
4621eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
463b1b3f49cSRussell King	select ISA
4640cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
465375dec92SRussell King	select SPARSE_IRQ
466f999b8bdSMartin Michlmayr	help
467f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
4681da177e4SLinus Torvalds
469b130d5c2SKukjin Kimconfig ARCH_S3C24XX
470b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
471335cce74SArnd Bergmann	select ATAGS
4724280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
473880cf071STomasz Figa	select GPIO_SAMSUNG
4745c34a4e8SLinus Walleij	select GPIOLIB
475c334bc15SRob Herring	select NEED_MACH_IO_H
476f6d7cde8SKrzysztof Kozlowski	select S3C2410_WATCHDOG
477cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
478ea04d6b4SMasahiro Yamada	select USE_OF
479f6d7cde8SKrzysztof Kozlowski	select WATCHDOG
4801da177e4SLinus Torvalds	help
481b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
482b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
483b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
484b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
48563b1f51bSBen Dooks
486a0694861STony Lindgrenconfig ARCH_OMAP1
487a0694861STony Lindgren	bool "TI OMAP1"
488a0694861STony Lindgren	select ARCH_OMAP
489354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
490a0694861STony Lindgren	select GENERIC_IRQ_CHIP
4915c34a4e8SLinus Walleij	select GPIOLIB
492bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
493a0694861STony Lindgren	select IRQ_DOMAIN
494a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
495a0694861STony Lindgren	select NEED_MACH_MEMORY_H
496685e2d08STony Lindgren	select SPARSE_IRQ
49721f47fbcSAlexey Charkov	help
498a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
49902c981c0SBinghua Duan
5001da177e4SLinus Torvaldsendchoice
5011da177e4SLinus Torvalds
502387798b3SRob Herringmenu "Multiple platform selection"
503387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
504387798b3SRob Herring
505387798b3SRob Herringcomment "CPU Core family selection"
506387798b3SRob Herring
507f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
508f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
509f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
510f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
511f8afae40SArnd Bergmann	select CPU_FA526
512f8afae40SArnd Bergmann
513387798b3SRob Herringconfig ARCH_MULTI_V4T
514387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
515387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
516b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
51724e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
51824e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
51924e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
520387798b3SRob Herring
521387798b3SRob Herringconfig ARCH_MULTI_V5
522387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
523387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
524b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
52512567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
52624e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
52724e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
528387798b3SRob Herring
529387798b3SRob Herringconfig ARCH_MULTI_V4_V5
530387798b3SRob Herring	bool
531387798b3SRob Herring
532387798b3SRob Herringconfig ARCH_MULTI_V6
5338dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
534387798b3SRob Herring	select ARCH_MULTI_V6_V7
53542f4754aSRob Herring	select CPU_V6K
536387798b3SRob Herring
537387798b3SRob Herringconfig ARCH_MULTI_V7
5388dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
539387798b3SRob Herring	default y
540387798b3SRob Herring	select ARCH_MULTI_V6_V7
541b1b3f49cSRussell King	select CPU_V7
54290bc8ac7SRob Herring	select HAVE_SMP
543387798b3SRob Herring
544387798b3SRob Herringconfig ARCH_MULTI_V6_V7
545387798b3SRob Herring	bool
5469352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
547387798b3SRob Herring
548387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
549387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
550387798b3SRob Herring	select ARCH_MULTI_V5
551387798b3SRob Herring
552387798b3SRob Herringendmenu
553387798b3SRob Herring
55405e2a3deSRob Herringconfig ARCH_VIRT
555e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
556e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
5574b8b5f25SRob Herring	select ARM_AMBA
55805e2a3deSRob Herring	select ARM_GIC
5593ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
5600b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
561bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
56205e2a3deSRob Herring	select ARM_PSCI
5634b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
5648e2649d0SJason A. Donenfeld	select ARCH_SUPPORTS_BIG_ENDIAN
56505e2a3deSRob Herring
5662cf1c348SJohn Crispinconfig ARCH_AIROHA
5672cf1c348SJohn Crispin	bool "Airoha SoC Support"
5682cf1c348SJohn Crispin	depends on ARCH_MULTI_V7
5692cf1c348SJohn Crispin	select ARM_AMBA
5702cf1c348SJohn Crispin	select ARM_GIC
5712cf1c348SJohn Crispin	select ARM_GIC_V3
5722cf1c348SJohn Crispin	select ARM_PSCI
5732cf1c348SJohn Crispin	select HAVE_ARM_ARCH_TIMER
5742cf1c348SJohn Crispin	select COMMON_CLK
5752cf1c348SJohn Crispin	help
5762cf1c348SJohn Crispin	  Support for Airoha EN7523 SoCs
5772cf1c348SJohn Crispin
578ccf50e23SRussell King#
579ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
580ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
581ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
582ccf50e23SRussell King#
5836bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
5846bb8536cSAndreas Färber
585445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
586445d9b30STsahee Zidenberg
587590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
588590b460cSLars Persson
589d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
590d9bfc86dSOleksij Rempel
591a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
592a66c51f9SAlexandre Belloni
59395b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
59495b8f20fSRussell King
5951d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
5961d22924eSAnders Berg
5978ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
5988ac49e04SChristian Daudt
5991c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
6001c37fa10SSebastian Hesselbarth
6011da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
6021da177e4SLinus Torvalds
603d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
604d94f944eSAnton Vorontsov
60595b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
60695b8f20fSRussell King
607df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
608df8d742eSBaruch Siach
60995b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
61095b8f20fSRussell King
611e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
612e7736d47SLennert Buytenhek
613a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
614a66c51f9SAlexandre Belloni
6151da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
6161da177e4SLinus Torvalds
61759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
61859d3a193SPaulius Zaleckas
619387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
620387798b3SRob Herring
621389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
622389ee0c2SHaojian Zhuang
623*11d89440SNick Hawkinssource "arch/arm/mach-hpe/Kconfig"
624*11d89440SNick Hawkins
625a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
626a66c51f9SAlexandre Belloni
6271da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
6281da177e4SLinus Torvalds
6293f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
6303f7e5815SLennert Buytenhek
6311da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
6321da177e4SLinus Torvalds
633828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
634828989adSSantosh Shilimkar
63575bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
63695b8f20fSRussell King
637a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
638a66c51f9SAlexandre Belloni
6393b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
6403b8f5030SCarlo Caione
6419fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
6429fb29c73SSugaya Taichi
643a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
644a66c51f9SAlexandre Belloni
64517723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
64617723fd3SJonas Jensen
647312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
648312b62b6SDaniel Palmer
649794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
650794d15b2SStanislav Samsonov
651a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
652f682a218SMatthias Brugger
6531d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
6541d3f33d5SShawn Guo
65595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
65695b8f20fSRussell King
6577bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
6587bffa14cSBrendan Higgins
6599851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
6609851ca57SDaniel Tang
661d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
662d48af15eSTony Lindgren
663d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
6641da177e4SLinus Torvalds
6651dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
6661dbae815STony Lindgren
6679dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
668585cf175STzachi Perelstein
669a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
670a66c51f9SAlexandre Belloni
67195b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
67295b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
6731da177e4SLinus Torvalds
6748fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
6758fc1b0f8SKumar Gala
67678e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig"
67778e3dbc1SAndreas Färber
67886aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
67986aeee4dSAndreas Färber
68095b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
68195b8f20fSRussell King
682d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
683d63dc051SHeiko Stuebner
68471b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig"
685a66c51f9SAlexandre Belloni
686a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
687a66c51f9SAlexandre Belloni
68895b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
689edabd38eSSaeed Bishara
690a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
691a66c51f9SAlexandre Belloni
692387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
693387798b3SRob Herring
694a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
695a21765a7SBen Dooks
69665ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
69765ebcc11SSrinivas Kandagatla
698bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
699bcb84fb4SAlexandre TORGUE
7003b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
7013b52634fSMaxime Ripard
702c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
703c5f80065SErik Gilling
704ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
705ba56a987SMasahiro Yamada
70695b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
7071da177e4SLinus Torvalds
7081da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
7091da177e4SLinus Torvalds
710ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
711ceade897SRussell King
7126f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
7136f35f9a9STony Prisk
7149a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
7159a45eb69SJosh Cartwright
716499f1640SStefan Agner# ARMv7-M architecture
717499f1640SStefan Agnerconfig ARCH_LPC18XX
718499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
719499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
720499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
721499f1640SStefan Agner	select ARM_AMBA
722499f1640SStefan Agner	select CLKSRC_LPC32XX
723499f1640SStefan Agner	select PINCTRL
724499f1640SStefan Agner	help
725499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
726499f1640SStefan Agner	  high performance microcontrollers.
727499f1640SStefan Agner
7281847119dSVladimir Murzinconfig ARCH_MPS2
72917bd274eSBaruch Siach	bool "ARM MPS2 platform"
7301847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
7311847119dSVladimir Murzin	select ARM_AMBA
7321847119dSVladimir Murzin	select CLKSRC_MPS2
7331847119dSVladimir Murzin	help
7341847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
7351847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
7361847119dSVladimir Murzin
7371847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
7381847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
7391847119dSVladimir Murzin
7401da177e4SLinus Torvalds# Definitions to make life easier
7411da177e4SLinus Torvaldsconfig ARCH_ACORN
7421da177e4SLinus Torvalds	bool
7431da177e4SLinus Torvalds
7447ae1f7ecSLennert Buytenhekconfig PLAT_IOP
7457ae1f7ecSLennert Buytenhek	bool
7467ae1f7ecSLennert Buytenhek
74769b02f6aSLennert Buytenhekconfig PLAT_ORION
74869b02f6aSLennert Buytenhek	bool
749bfe45e0bSRussell King	select CLKSRC_MMIO
750b1b3f49cSRussell King	select COMMON_CLK
751dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
752278b45b0SAndrew Lunn	select IRQ_DOMAIN
75369b02f6aSLennert Buytenhek
754abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
755abcda1dcSThomas Petazzoni	bool
756abcda1dcSThomas Petazzoni	select PLAT_ORION
757abcda1dcSThomas Petazzoni
758bd5ce433SEric Miaoconfig PLAT_PXA
759bd5ce433SEric Miao	bool
760bd5ce433SEric Miao
761f4b8b319SRussell Kingconfig PLAT_VERSATILE
762f4b8b319SRussell King	bool
763f4b8b319SRussell King
7648636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
7651da177e4SLinus Torvalds
766afe4b25eSLennert Buytenhekconfig IWMMXT
767d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
768d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
769d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
770afe4b25eSLennert Buytenhek	help
771afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
772afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
773afe4b25eSLennert Buytenhek
7743b93e7b0SHyok S. Choiif !MMU
7753b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
7763b93e7b0SHyok S. Choiendif
7773b93e7b0SHyok S. Choi
7783e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
7793e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
7803e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
7813e0a07f8SGregory CLEMENT	default y
7823e0a07f8SGregory CLEMENT	help
7833e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
7843e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
7853e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
7863e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
7873e0a07f8SGregory CLEMENT	  Workaround:
7883e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
7893e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
7903e0a07f8SGregory CLEMENT	  instruction
7913e0a07f8SGregory CLEMENT
792f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
793f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
794f0c4b8d6SWill Deacon	depends on CPU_V6
795f0c4b8d6SWill Deacon	help
796f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
797f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
798f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
799f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
800f0c4b8d6SWill Deacon
8019cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
8029cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
803e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
8049cba3cccSCatalin Marinas	help
8059cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
8069cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
8079cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
8089cba3cccSCatalin Marinas	  recommended workaround.
8099cba3cccSCatalin Marinas
8107ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
8117ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
8127ce236fcSCatalin Marinas	depends on CPU_V7
8137ce236fcSCatalin Marinas	help
8147ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
81579403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
8167ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
8177ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
8187ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
8197ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
8207ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
8217ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
8227ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
8237ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
8247ce236fcSCatalin Marinas	  available in non-secure mode.
8257ce236fcSCatalin Marinas
826855c551fSCatalin Marinasconfig ARM_ERRATA_458693
827855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
828855c551fSCatalin Marinas	depends on CPU_V7
82962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
830855c551fSCatalin Marinas	help
831855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
832855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
833855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
834855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
835855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
836855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
837855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
838855c551fSCatalin Marinas	  register may not be available in non-secure mode.
839855c551fSCatalin Marinas
8400516e464SCatalin Marinasconfig ARM_ERRATA_460075
8410516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
8420516e464SCatalin Marinas	depends on CPU_V7
84362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8440516e464SCatalin Marinas	help
8450516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
8460516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
8470516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
8480516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
8490516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
8500516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
8510516e464SCatalin Marinas	  may not be available in non-secure mode.
8520516e464SCatalin Marinas
8539f05027cSWill Deaconconfig ARM_ERRATA_742230
8549f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
8559f05027cSWill Deacon	depends on CPU_V7 && SMP
85662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8579f05027cSWill Deacon	help
8589f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
8599f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
8609f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
8619f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
8629f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
8639f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
8649f05027cSWill Deacon	  the two writes.
8659f05027cSWill Deacon
866a672e99bSWill Deaconconfig ARM_ERRATA_742231
867a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
868a672e99bSWill Deacon	depends on CPU_V7 && SMP
86962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
870a672e99bSWill Deacon	help
871a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
872a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
873a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
874a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
875a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
876a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
877a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
878a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
879a672e99bSWill Deacon	  capabilities of the processor.
880a672e99bSWill Deacon
88169155794SJon Medhurstconfig ARM_ERRATA_643719
88269155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
88369155794SJon Medhurst	depends on CPU_V7 && SMP
884e5a5de44SRussell King	default y
88569155794SJon Medhurst	help
88669155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
88769155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
88869155794SJon Medhurst	  register returns zero when it should return one. The workaround
88969155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
89069155794SJon Medhurst	  it behave as intended and avoiding data corruption.
89169155794SJon Medhurst
892cdf357f1SWill Deaconconfig ARM_ERRATA_720789
893cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
894e66dc745SDave Martin	depends on CPU_V7
895cdf357f1SWill Deacon	help
896cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
897cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
898cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
899cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
900cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
901cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
902cdf357f1SWill Deacon	  entries regardless of the ASID.
903475d92fcSWill Deacon
904475d92fcSWill Deaconconfig ARM_ERRATA_743622
905475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
906475d92fcSWill Deacon	depends on CPU_V7
90762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
908475d92fcSWill Deacon	help
909475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
910efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
911475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
912475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
913475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
914475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
915475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
916475d92fcSWill Deacon	  processor.
917475d92fcSWill Deacon
9189a27c27cSWill Deaconconfig ARM_ERRATA_751472
9199a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
920ba90c516SDave Martin	depends on CPU_V7
92162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9229a27c27cSWill Deacon	help
9239a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
9249a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
9259a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
9269a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
9279a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
9289a27c27cSWill Deacon
929fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
930fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
931fcbdc5feSWill Deacon	depends on CPU_V7
932fcbdc5feSWill Deacon	help
933fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
934fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
935fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
936fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
937fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
938fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
939fcbdc5feSWill Deacon
9405dab26afSWill Deaconconfig ARM_ERRATA_754327
9415dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
9425dab26afSWill Deacon	depends on CPU_V7 && SMP
9435dab26afSWill Deacon	help
9445dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
9455dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
9465dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
9475dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
9485dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
9495dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
9505dab26afSWill Deacon
951145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
952145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
953fd832478SFabio Estevam	depends on CPU_V6
954145e10e1SCatalin Marinas	help
955145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
956145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
957145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
958145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
959145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
960145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
961145e10e1SCatalin Marinas	  is not affected.
962145e10e1SCatalin Marinas
963f630c1bdSWill Deaconconfig ARM_ERRATA_764369
964f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
965f630c1bdSWill Deacon	depends on CPU_V7 && SMP
966f630c1bdSWill Deacon	help
967f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
968f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
969f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
970f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
971f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
972f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
973f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
974f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
975f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
976f630c1bdSWill Deacon
9777253b85cSSimon Hormanconfig ARM_ERRATA_775420
9787253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
9797253b85cSSimon Horman       depends on CPU_V7
9807253b85cSSimon Horman       help
9817253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
982cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
9837253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
9847253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
9857253b85cSSimon Horman	 an abort may occur on cache maintenance.
9867253b85cSSimon Horman
98793dc6887SCatalin Marinasconfig ARM_ERRATA_798181
98893dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
98993dc6887SCatalin Marinas	depends on CPU_V7 && SMP
99093dc6887SCatalin Marinas	help
99193dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
99293dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
99393dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
99493dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
99593dc6887SCatalin Marinas	  as the one being invalidated.
99693dc6887SCatalin Marinas
99784b6504fSWill Deaconconfig ARM_ERRATA_773022
99884b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
99984b6504fSWill Deacon	depends on CPU_V7
100084b6504fSWill Deacon	help
100184b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
100284b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
100384b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
100484b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
100584b6504fSWill Deacon
100662c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
100762c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
100862c0f4a5SDoug Anderson	depends on CPU_V7
100962c0f4a5SDoug Anderson	help
101062c0f4a5SDoug Anderson	  This option enables the workaround for:
101162c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
101262c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
101362c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
101462c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
101562c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
101662c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
101762c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
101862c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
101962c0f4a5SDoug Anderson
1020416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1021416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1022416bcf21SDoug Anderson	depends on CPU_V7
1023416bcf21SDoug Anderson	help
1024416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1025416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1026416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1027416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1028416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1029416bcf21SDoug Anderson
10309f6f9354SDoug Andersonconfig ARM_ERRATA_825619
10319f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
10329f6f9354SDoug Anderson	depends on CPU_V7
10339f6f9354SDoug Anderson	help
10349f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
10359f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
10369f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
10379f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
10389f6f9354SDoug Anderson
1039304009a1SDoug Andersonconfig ARM_ERRATA_857271
1040304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1041304009a1SDoug Anderson	depends on CPU_V7
1042304009a1SDoug Anderson	help
1043304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
1044304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
1045304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
1046304009a1SDoug Anderson
10479f6f9354SDoug Andersonconfig ARM_ERRATA_852421
10489f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
10499f6f9354SDoug Anderson	depends on CPU_V7
10509f6f9354SDoug Anderson	help
10519f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
10529f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
10539f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
10549f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
10559f6f9354SDoug Anderson
105662c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
105762c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
105862c0f4a5SDoug Anderson	depends on CPU_V7
105962c0f4a5SDoug Anderson	help
106062c0f4a5SDoug Anderson	  This option enables the workaround for:
106162c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
106262c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
106362c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
106462c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
106562c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
106662c0f4a5SDoug Anderson	  for and handled.
106762c0f4a5SDoug Anderson
1068304009a1SDoug Andersonconfig ARM_ERRATA_857272
1069304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1070304009a1SDoug Anderson	depends on CPU_V7
1071304009a1SDoug Anderson	help
1072304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
1073304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
1074304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
1075304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
1076304009a1SDoug Anderson	  for and handled.
1077304009a1SDoug Anderson
10781da177e4SLinus Torvaldsendmenu
10791da177e4SLinus Torvalds
10801da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
10811da177e4SLinus Torvalds
10821da177e4SLinus Torvaldsmenu "Bus support"
10831da177e4SLinus Torvalds
10841da177e4SLinus Torvaldsconfig ISA
10851da177e4SLinus Torvalds	bool
10861da177e4SLinus Torvalds	help
10871da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
10881da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
10891da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
10901da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
10911da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
10921da177e4SLinus Torvalds
1093065909b9SRussell King# Select ISA DMA controller support
10941da177e4SLinus Torvaldsconfig ISA_DMA
10951da177e4SLinus Torvalds	bool
1096065909b9SRussell King	select ISA_DMA_API
10971da177e4SLinus Torvalds
1098065909b9SRussell King# Select ISA DMA interface
10995cae841bSAl Viroconfig ISA_DMA_API
11005cae841bSAl Viro	bool
11015cae841bSAl Viro
1102b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1103b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1104b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1105b080ac8aSMarcelo Roberto Jimenez	help
1106b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1107b080ac8aSMarcelo Roberto Jimenez
1108779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
1109779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1110779eb41cSBenjamin Gaignard	depends on CPU_V7
1111779eb41cSBenjamin Gaignard	help
1112779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
1113779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
1114779eb41cSBenjamin Gaignard	  each other, in program order.
1115779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
1116779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
1117779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1118779eb41cSBenjamin Gaignard	  r0p4, r0p5.
1119779eb41cSBenjamin Gaignard
11201da177e4SLinus Torvaldsendmenu
11211da177e4SLinus Torvalds
11221da177e4SLinus Torvaldsmenu "Kernel Features"
11231da177e4SLinus Torvalds
11243b55658aSDave Martinconfig HAVE_SMP
11253b55658aSDave Martin	bool
11263b55658aSDave Martin	help
11273b55658aSDave Martin	  This option should be selected by machines which have an SMP-
11283b55658aSDave Martin	  capable CPU.
11293b55658aSDave Martin
11303b55658aSDave Martin	  The only effect of this option is to make the SMP-related
11313b55658aSDave Martin	  options available to the user for configuration.
11323b55658aSDave Martin
11331da177e4SLinus Torvaldsconfig SMP
1134bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1135fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
11363b55658aSDave Martin	depends on HAVE_SMP
1137801bb21cSJonathan Austin	depends on MMU || ARM_MPU
11380361748fSArnd Bergmann	select IRQ_WORK
11391da177e4SLinus Torvalds	help
11401da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
11414a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
11424a474157SRobert Graffham	  than one CPU, say Y.
11431da177e4SLinus Torvalds
11444a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
11451da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
11464a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
11474a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
11484a474157SRobert Graffham	  will run faster if you say N here.
11491da177e4SLinus Torvalds
1150cb1aaebeSMauro Carvalho Chehab	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
11514f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
115250a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
11531da177e4SLinus Torvalds
11541da177e4SLinus Torvalds	  If you don't know what to do here, say N.
11551da177e4SLinus Torvalds
1156f00ec48fSRussell Kingconfig SMP_ON_UP
11575744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1158801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1159f00ec48fSRussell King	default y
1160f00ec48fSRussell King	help
1161f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1162f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1163f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1164f00ec48fSRussell King	  savings.
1165f00ec48fSRussell King
1166f00ec48fSRussell King	  If you don't know what to do here, say Y.
1167f00ec48fSRussell King
116850596b75SArd Biesheuvel
116950596b75SArd Biesheuvelconfig CURRENT_POINTER_IN_TPIDRURO
117050596b75SArd Biesheuvel	def_bool y
1171b87cf911SArd Biesheuvel	depends on CPU_32v6K && !CPU_V6
117250596b75SArd Biesheuvel
1173d4664b6cSArd Biesheuvelconfig IRQSTACKS
1174d4664b6cSArd Biesheuvel	def_bool y
11759974f857SArd Biesheuvel	select HAVE_IRQ_EXIT_ON_IRQ_STACK
11769974f857SArd Biesheuvel	select HAVE_SOFTIRQ_ON_OWN_STACK
11771da177e4SLinus Torvalds
1178c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1179c9018aabSVincent Guittot	bool "Support cpu topology definition"
1180c9018aabSVincent Guittot	depends on SMP && CPU_V7
1181c9018aabSVincent Guittot	default y
1182c9018aabSVincent Guittot	help
1183c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1184c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1185c9018aabSVincent Guittot	  topology of an ARM System.
1186c9018aabSVincent Guittot
1187c9018aabSVincent Guittotconfig SCHED_MC
1188c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1189c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1190c9018aabSVincent Guittot	help
1191c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1192c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1193c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1194c9018aabSVincent Guittot
1195c9018aabSVincent Guittotconfig SCHED_SMT
1196c9018aabSVincent Guittot	bool "SMT scheduler support"
1197c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1198c9018aabSVincent Guittot	help
1199c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1200c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1201c9018aabSVincent Guittot	  places. If unsure say N here.
1202c9018aabSVincent Guittot
1203a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1204a8cbcd92SRussell King	bool
1205a8cbcd92SRussell King	help
12068f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
1207a8cbcd92SRussell King
12088a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1209022c03a2SMarc Zyngier	bool "Architected timer support"
1210022c03a2SMarc Zyngier	depends on CPU_V7
12118a4da6e3SMark Rutland	select ARM_ARCH_TIMER
1212022c03a2SMarc Zyngier	help
1213022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1214022c03a2SMarc Zyngier
1215f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1216f32f4ce2SRussell King	bool
1217f32f4ce2SRussell King	help
1218f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1219f32f4ce2SRussell King
1220e8db288eSNicolas Pitreconfig MCPM
1221e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1222e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1223e8db288eSNicolas Pitre	help
1224e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1225e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1226e8db288eSNicolas Pitre	  systems.
1227e8db288eSNicolas Pitre
1228ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1229ebf4a5c5SHaojian Zhuang	bool
1230ebf4a5c5SHaojian Zhuang	depends on MCPM
1231ebf4a5c5SHaojian Zhuang	help
1232ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1233ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1234ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1235ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1236ebf4a5c5SHaojian Zhuang
12371c33be57SNicolas Pitreconfig BIG_LITTLE
12381c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
12391c33be57SNicolas Pitre	depends on CPU_V7 && SMP
12401c33be57SNicolas Pitre	select MCPM
12411c33be57SNicolas Pitre	help
12421c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
12431c33be57SNicolas Pitre	  system architecture.
12441c33be57SNicolas Pitre
12451c33be57SNicolas Pitreconfig BL_SWITCHER
12461c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
12476c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
124851aaf81fSRussell King	select CPU_PM
12491c33be57SNicolas Pitre	help
12501c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
12511c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
12521c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
12531c33be57SNicolas Pitre
1254b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1255b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1256b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1257b22537c6SNicolas Pitre	help
1258b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1259b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1260b22537c6SNicolas Pitre	  debugging purposes only.
1261b22537c6SNicolas Pitre
12628d5796d2SLennert Buytenhekchoice
12638d5796d2SLennert Buytenhek	prompt "Memory split"
1264006fa259SRussell King	depends on MMU
12658d5796d2SLennert Buytenhek	default VMSPLIT_3G
12668d5796d2SLennert Buytenhek	help
12678d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
12688d5796d2SLennert Buytenhek
12698d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
12708d5796d2SLennert Buytenhek	  option alone!
12718d5796d2SLennert Buytenhek
12728d5796d2SLennert Buytenhek	config VMSPLIT_3G
12738d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
127463ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1275bbeedfdaSYisheng Xie		depends on !ARM_LPAE
127663ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
12778d5796d2SLennert Buytenhek	config VMSPLIT_2G
12788d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
12798d5796d2SLennert Buytenhek	config VMSPLIT_1G
12808d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
12818d5796d2SLennert Buytenhekendchoice
12828d5796d2SLennert Buytenhek
12838d5796d2SLennert Buytenhekconfig PAGE_OFFSET
12848d5796d2SLennert Buytenhek	hex
1285006fa259SRussell King	default PHYS_OFFSET if !MMU
12868d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
12878d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
128863ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
12898d5796d2SLennert Buytenhek	default 0xC0000000
12908d5796d2SLennert Buytenhek
1291c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET
1292c12366baSLinus Walleij	hex
1293c12366baSLinus Walleij	depends on KASAN
1294c12366baSLinus Walleij	default 0x1f000000 if PAGE_OFFSET=0x40000000
1295c12366baSLinus Walleij	default 0x5f000000 if PAGE_OFFSET=0x80000000
1296c12366baSLinus Walleij	default 0x9f000000 if PAGE_OFFSET=0xC0000000
1297c12366baSLinus Walleij	default 0x8f000000 if PAGE_OFFSET=0xB0000000
1298c12366baSLinus Walleij	default 0xffffffff
1299c12366baSLinus Walleij
13001da177e4SLinus Torvaldsconfig NR_CPUS
13011da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
1302d624833fSArd Biesheuvel	range 2 16 if DEBUG_KMAP_LOCAL
1303d624833fSArd Biesheuvel	range 2 32 if !DEBUG_KMAP_LOCAL
13041da177e4SLinus Torvalds	depends on SMP
13051da177e4SLinus Torvalds	default "4"
1306d624833fSArd Biesheuvel	help
1307d624833fSArd Biesheuvel	  The maximum number of CPUs that the kernel can support.
1308d624833fSArd Biesheuvel	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1309d624833fSArd Biesheuvel	  debugging is enabled, which uses half of the per-CPU fixmap
1310d624833fSArd Biesheuvel	  slots as guard regions.
13111da177e4SLinus Torvalds
1312a054a811SRussell Kingconfig HOTPLUG_CPU
131300b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
131440b31360SStephen Rothwell	depends on SMP
13151b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1316a054a811SRussell King	help
1317a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1318a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1319a054a811SRussell King
13202bdd424fSWill Deaconconfig ARM_PSCI
13212bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1322e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1323be120397SMark Rutland	select ARM_PSCI_FW
13242bdd424fSWill Deacon	help
13252bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
13262bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
13272bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
13282bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
13292bdd424fSWill Deacon	  ARM processors").
13302bdd424fSWill Deacon
13312a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
13322a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
13332a6ad871SMaxime Ripard# selected platforms.
133444986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
133544986ab0SPeter De Schrijver (NVIDIA)	int
1336910499e1SKrzysztof Kozlowski	default 2048 if ARCH_INTEL_SOCFPGA
1337d9be9cebSGeert Uytterhoeven	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1338a3ee4feaSTao Ren		ARCH_ZYNQ || ARCH_ASPEED
1339aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1340aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1341eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
134206b851e5SOlof Johansson	default 392 if ARCH_U8500
134301bb914cSTony Prisk	default 352 if ARCH_VT8500
13447b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
13452a6ad871SMaxime Ripard	default 264 if MACH_H4700
134644986ab0SPeter De Schrijver (NVIDIA)	default 0
134744986ab0SPeter De Schrijver (NVIDIA)	help
134844986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
134944986ab0SPeter De Schrijver (NVIDIA)
135044986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
135144986ab0SPeter De Schrijver (NVIDIA)
1352c9218b16SRussell Kingconfig HZ_FIXED
1353f8065813SRussell King	int
13541164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
135547d84682SRussell King	default 0
1356c9218b16SRussell King
1357c9218b16SRussell Kingchoice
135847d84682SRussell King	depends on HZ_FIXED = 0
1359c9218b16SRussell King	prompt "Timer frequency"
1360c9218b16SRussell King
1361c9218b16SRussell Kingconfig HZ_100
1362c9218b16SRussell King	bool "100 Hz"
1363c9218b16SRussell King
1364c9218b16SRussell Kingconfig HZ_200
1365c9218b16SRussell King	bool "200 Hz"
1366c9218b16SRussell King
1367c9218b16SRussell Kingconfig HZ_250
1368c9218b16SRussell King	bool "250 Hz"
1369c9218b16SRussell King
1370c9218b16SRussell Kingconfig HZ_300
1371c9218b16SRussell King	bool "300 Hz"
1372c9218b16SRussell King
1373c9218b16SRussell Kingconfig HZ_500
1374c9218b16SRussell King	bool "500 Hz"
1375c9218b16SRussell King
1376c9218b16SRussell Kingconfig HZ_1000
1377c9218b16SRussell King	bool "1000 Hz"
1378c9218b16SRussell King
1379c9218b16SRussell Kingendchoice
1380c9218b16SRussell King
1381c9218b16SRussell Kingconfig HZ
1382c9218b16SRussell King	int
138347d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1384c9218b16SRussell King	default 100 if HZ_100
1385c9218b16SRussell King	default 200 if HZ_200
1386c9218b16SRussell King	default 250 if HZ_250
1387c9218b16SRussell King	default 300 if HZ_300
1388c9218b16SRussell King	default 500 if HZ_500
1389c9218b16SRussell King	default 1000
1390c9218b16SRussell King
1391c9218b16SRussell Kingconfig SCHED_HRTICK
1392c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1393f8065813SRussell King
139416c79651SCatalin Marinasconfig THUMB2_KERNEL
1395bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
13964477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1397bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
139889bace65SArnd Bergmann	select ARM_UNWIND
139916c79651SCatalin Marinas	help
140016c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
140175fea300SNicolas Pitre	  Thumb-2 mode.
140216c79651SCatalin Marinas
140316c79651SCatalin Marinas	  If unsure, say N.
140416c79651SCatalin Marinas
140542f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
140642f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
140742f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
140842f25bddSNicolas Pitre	default y
140942f25bddSNicolas Pitre	help
141042f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
141142f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
141242f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
141342f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
141442f25bddSNicolas Pitre	  functions.
141542f25bddSNicolas Pitre
141642f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
141742f25bddSNicolas Pitre	  replace the first two instructions of these library functions
141842f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
141942f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
142042f25bddSNicolas Pitre	  and less power intensive than running the original library
142142f25bddSNicolas Pitre	  code to do integer division.
142242f25bddSNicolas Pitre
1423704bdda0SNicolas Pitreconfig AEABI
1424a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1425a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1426a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1427704bdda0SNicolas Pitre	help
1428704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1429704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1430704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1431704bdda0SNicolas Pitre
1432704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1433704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1434704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1435704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1436704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1437704bdda0SNicolas Pitre
1438704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1439704bdda0SNicolas Pitre
14406c90c872SNicolas Pitreconfig OABI_COMPAT
1441a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1442d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
14436c90c872SNicolas Pitre	help
14446c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
14456c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
14466c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
14476c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
14486c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
14496c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
145091702175SKees Cook
145191702175SKees Cook	  The seccomp filter system will not be available when this is
145291702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
145391702175SKees Cook	  between calling conventions during filtering.
145491702175SKees Cook
14556c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
14566c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
14576c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
14586c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1459b02f8467SKees Cook	  at all). If in doubt say N.
14606c90c872SNicolas Pitre
1461fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
146205944d74SRussell King	bool
146305944d74SRussell King
1464fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
1465fb597f2aSGregory Fong	bool
1466fb597f2aSGregory Fong
146705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
146805944d74SRussell King	bool
1469fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
147007a2f737SRussell King
1471053a96caSNicolas Pitreconfig HIGHMEM
1472e8db89a2SRussell King	bool "High Memory Support"
1473e8db89a2SRussell King	depends on MMU
14742a15ba82SThomas Gleixner	select KMAP_LOCAL
1475825c43f5SArd Biesheuvel	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
1476053a96caSNicolas Pitre	help
1477053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1478053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1479053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1480053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1481053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1482053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1483053a96caSNicolas Pitre
1484053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1485053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1486053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1487053a96caSNicolas Pitre
1488053a96caSNicolas Pitre	  If unsure, say n.
1489053a96caSNicolas Pitre
149065cec8e3SRussell Kingconfig HIGHPTE
14919a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
149265cec8e3SRussell King	depends on HIGHMEM
14939a431bd5SRussell King	default y
1494b4d103d1SRussell King	help
1495b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1496b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1497b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1498b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1499b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
150065cec8e3SRussell King
1501a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1502a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1503a5e090acSRussell King	depends on MMU && !ARM_LPAE
15041b8873a0SJamie Iles	default y
15051b8873a0SJamie Iles	help
1506a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1507a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1508a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1509a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1510a5e090acSRussell King	  fault when dereferenced.
1511a5e090acSRussell King
1512a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1513a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1514a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1515c80d79d7SYasunori Goto
1516c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1517fa8ad788SMark Rutland	def_bool y
1518fa8ad788SMark Rutland	depends on ARM_PMU
15191b8873a0SJamie Iles
15207d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
15217d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
15227d485f64SArd Biesheuvel	depends on MODULES
1523e7229f7dSAnders Roxell	default y
15247d485f64SArd Biesheuvel	help
15257d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
15267d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
15277d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
15287d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
15297d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
15307d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
15317d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
15327d485f64SArd Biesheuvel	  the same.
15337d485f64SArd Biesheuvel
1534e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1535e7229f7dSAnders Roxell	  configurations. If unsure, say y.
15367d485f64SArd Biesheuvel
1537c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
153836d6c928SUlrich Hecht	int "Maximum zone order"
1539898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
1540cc611137SUwe Kleine-König	default "9" if SA1111
1541c1b2d970SMagnus Damm	default "11"
1542c1b2d970SMagnus Damm	help
1543c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1544c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1545c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1546c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1547c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1548c1b2d970SMagnus Damm	  increase this value.
1549c1b2d970SMagnus Damm
1550c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1551c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1552c1b2d970SMagnus Damm
15531da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
15543e3f354bSArnd Bergmann	def_bool CPU_CP15_MMU
1555e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
15561da177e4SLinus Torvalds	help
15571da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
15581da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
15591da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
15601da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
15611da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
15621da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
15631da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
15641da177e4SLinus Torvalds
156539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
156638ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
156738ef2ad5SLinus Walleij	depends on MMU
156839ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
156939ec58f3SLennert Buytenhek	help
157039ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
157139ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
157239ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
157339ec58f3SLennert Buytenhek
157439ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
157539ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
157639ec58f3SLennert Buytenhek	  such copy operations with large buffers.
157739ec58f3SLennert Buytenhek
157839ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
157939ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
158039ec58f3SLennert Buytenhek
158102c2433bSStefano Stabelliniconfig PARAVIRT
158202c2433bSStefano Stabellini	bool "Enable paravirtualization code"
158302c2433bSStefano Stabellini	help
158402c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
158502c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
158602c2433bSStefano Stabellini	  over full virtualization.
158702c2433bSStefano Stabellini
158802c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
158902c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
159002c2433bSStefano Stabellini	select PARAVIRT
159102c2433bSStefano Stabellini	help
159202c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
159302c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
159402c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
159502c2433bSStefano Stabellini	  that, there can be a small performance impact.
159602c2433bSStefano Stabellini
159702c2433bSStefano Stabellini	  If in doubt, say N here.
159802c2433bSStefano Stabellini
1599eff8d644SStefano Stabelliniconfig XEN_DOM0
1600eff8d644SStefano Stabellini	def_bool y
1601eff8d644SStefano Stabellini	depends on XEN
1602eff8d644SStefano Stabellini
1603eff8d644SStefano Stabelliniconfig XEN
1604c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
160585323a99SIan Campbell	depends on ARM && AEABI && OF
1606f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
160785323a99SIan Campbell	depends on !GENERIC_ATOMIC64
16087693deccSUwe Kleine-König	depends on MMU
160951aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
161017b7ab80SStefano Stabellini	select ARM_PSCI
1611f21254cdSChristoph Hellwig	select SWIOTLB
161283862ccfSStefano Stabellini	select SWIOTLB_XEN
161302c2433bSStefano Stabellini	select PARAVIRT
1614eff8d644SStefano Stabellini	help
1615eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1616eff8d644SStefano Stabellini
1617f05eb1d2SArd Biesheuvelconfig CC_HAVE_STACKPROTECTOR_TLS
1618f05eb1d2SArd Biesheuvel	def_bool $(cc-option,-mtp=cp15 -mstack-protector-guard=tls -mstack-protector-guard-offset=0)
1619f05eb1d2SArd Biesheuvel
1620189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1621189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
16229c46929eSArd Biesheuvel	depends on STACKPROTECTOR && CURRENT_POINTER_IN_TPIDRURO && !XIP_DEFLATED_DATA
1623f05eb1d2SArd Biesheuvel	depends on GCC_PLUGINS || CC_HAVE_STACKPROTECTOR_TLS
1624f05eb1d2SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK if !CC_HAVE_STACKPROTECTOR_TLS
1625189af465SArd Biesheuvel	default y
1626189af465SArd Biesheuvel	help
1627189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1628189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1629189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1630189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1631189af465SArd Biesheuvel	  the entire duration that the system is up.
1632189af465SArd Biesheuvel
1633189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1634189af465SArd Biesheuvel	  different canary value for each task.
1635189af465SArd Biesheuvel
16361da177e4SLinus Torvaldsendmenu
16371da177e4SLinus Torvalds
16381da177e4SLinus Torvaldsmenu "Boot options"
16391da177e4SLinus Torvalds
16409eb8f674SGrant Likelyconfig USE_OF
16419eb8f674SGrant Likely	bool "Flattened Device Tree support"
1642b1b3f49cSRussell King	select IRQ_DOMAIN
16439eb8f674SGrant Likely	select OF
16449eb8f674SGrant Likely	help
16459eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
16469eb8f674SGrant Likely
1647bd51e2f5SNicolas Pitreconfig ATAGS
1648bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1649bd51e2f5SNicolas Pitre	default y
1650bd51e2f5SNicolas Pitre	help
1651bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1652bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1653bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1654bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1655bd51e2f5SNicolas Pitre	  leave this to y.
1656bd51e2f5SNicolas Pitre
1657bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1658bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1659bd51e2f5SNicolas Pitre	depends on ATAGS
1660bd51e2f5SNicolas Pitre	help
1661bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1662bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1663bd51e2f5SNicolas Pitre
16641da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
16651da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
16661da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
16671da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
166839c3e304SChris Packham	default 0x0
16691da177e4SLinus Torvalds	help
16701da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
16711da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
16721da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
16731da177e4SLinus Torvalds	  value in their defconfig file.
16741da177e4SLinus Torvalds
16751da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16761da177e4SLinus Torvalds
16771da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
16781da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
167939c3e304SChris Packham	default 0x0
16801da177e4SLinus Torvalds	help
1681f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1682f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1683f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1684f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1685f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1686f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
16871da177e4SLinus Torvalds
16881da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16891da177e4SLinus Torvalds
16901da177e4SLinus Torvaldsconfig ZBOOT_ROM
16911da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
16921da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
169310968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
16941da177e4SLinus Torvalds	help
16951da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
16961da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
16971da177e4SLinus Torvalds
1698e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1699e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
170010968131SRussell King	depends on OF
1701e2a6a3aaSJohn Bonesio	help
1702e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1703e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1704e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1705e2a6a3aaSJohn Bonesio
1706e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1707e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1708e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1709e2a6a3aaSJohn Bonesio
1710e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1711e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1712e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1713e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1714e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1715e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1716e2a6a3aaSJohn Bonesio	  to this option.
1717e2a6a3aaSJohn Bonesio
1718b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1719b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1720b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1721b90b9a38SNicolas Pitre	help
1722b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1723b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1724b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1725b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1726b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1727b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1728b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1729b90b9a38SNicolas Pitre
1730d0f34a11SGenoud Richardchoice
1731d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1732d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1733d0f34a11SGenoud Richard
1734d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1735d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1736d0f34a11SGenoud Richard	help
1737d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1738d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1739d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1740d0f34a11SGenoud Richard
1741d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1742d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1743d0f34a11SGenoud Richard	help
1744d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1745d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1746d0f34a11SGenoud Richard
1747d0f34a11SGenoud Richardendchoice
1748d0f34a11SGenoud Richard
17491da177e4SLinus Torvaldsconfig CMDLINE
17501da177e4SLinus Torvalds	string "Default kernel command string"
17511da177e4SLinus Torvalds	default ""
17521da177e4SLinus Torvalds	help
17533e3f354bSArnd Bergmann	  On some architectures (e.g. CATS), there is currently no way
17541da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
17551da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
17561da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
17571da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
17581da177e4SLinus Torvalds
17594394c124SVictor Boiviechoice
17604394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
17614394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1762bd51e2f5SNicolas Pitre	depends on ATAGS
17634394c124SVictor Boivie
17644394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
17654394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
17664394c124SVictor Boivie	help
17674394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
17684394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
17694394c124SVictor Boivie	  string provided in CMDLINE will be used.
17704394c124SVictor Boivie
17714394c124SVictor Boivieconfig CMDLINE_EXTEND
17724394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
17734394c124SVictor Boivie	help
17744394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
17754394c124SVictor Boivie	  appended to the default kernel command string.
17764394c124SVictor Boivie
177792d2040dSAlexander Hollerconfig CMDLINE_FORCE
177892d2040dSAlexander Holler	bool "Always use the default kernel command string"
177992d2040dSAlexander Holler	help
178092d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
178192d2040dSAlexander Holler	  loader passes other arguments to the kernel.
178292d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
178392d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
17844394c124SVictor Boivieendchoice
178592d2040dSAlexander Holler
17861da177e4SLinus Torvaldsconfig XIP_KERNEL
17871da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
178810968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
17891da177e4SLinus Torvalds	help
17901da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
17911da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
17921da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
17931da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
17941da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
17951da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
17961da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
17971da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
17981da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
17991da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
18001da177e4SLinus Torvalds
18011da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
18021da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
18031da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
18041da177e4SLinus Torvalds
18051da177e4SLinus Torvalds	  If unsure, say N.
18061da177e4SLinus Torvalds
18071da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
18081da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
18091da177e4SLinus Torvalds	depends on XIP_KERNEL
18101da177e4SLinus Torvalds	default "0x00080000"
18111da177e4SLinus Torvalds	help
18121da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
18131da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
18141da177e4SLinus Torvalds	  own flash usage.
18151da177e4SLinus Torvalds
1816ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1817ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1818ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1819ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1820ca8b5d97SNicolas Pitre	help
1821ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1822ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1823ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1824ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1825ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1826ca8b5d97SNicolas Pitre
1827c587e4a6SRichard Purdieconfig KEXEC
1828c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
182919ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
183076950f71SVincenzo Frascino	depends on MMU
18312965faa5SDave Young	select KEXEC_CORE
1832c587e4a6SRichard Purdie	help
1833c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1834c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
183501dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1836c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1837c587e4a6SRichard Purdie
1838c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1839c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1840bf220695SGeert Uytterhoeven	  initially work for you.
1841c587e4a6SRichard Purdie
18424cd9d6f7SRichard Purdieconfig ATAGS_PROC
18434cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1844bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1845b98d7291SUli Luckas	default y
18464cd9d6f7SRichard Purdie	help
18474cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
18484cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
18494cd9d6f7SRichard Purdie
1850cb5d39b3SMika Westerbergconfig CRASH_DUMP
1851cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1852cb5d39b3SMika Westerberg	help
1853cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1854cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1855cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1856cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1857cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1858cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1859cb5d39b3SMika Westerberg
1860330d4810SMauro Carvalho Chehab	  For more details see Documentation/admin-guide/kdump/kdump.rst
1861cb5d39b3SMika Westerberg
1862e69edc79SEric Miaoconfig AUTO_ZRELADDR
1863e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1864e69edc79SEric Miao	help
1865e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1866e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
18670673cb38SGeert Uytterhoeven	  will be determined at run-time, either by masking the current IP
18680673cb38SGeert Uytterhoeven	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
18690673cb38SGeert Uytterhoeven	  This assumes the zImage being placed in the first 128MB from
18700673cb38SGeert Uytterhoeven	  start of memory.
1871e69edc79SEric Miao
187281a0bc39SRoy Franzconfig EFI_STUB
187381a0bc39SRoy Franz	bool
187481a0bc39SRoy Franz
187581a0bc39SRoy Franzconfig EFI
187681a0bc39SRoy Franz	bool "UEFI runtime support"
187781a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
187881a0bc39SRoy Franz	select UCS2_STRING
187981a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
188081a0bc39SRoy Franz	select EFI_STUB
18812e0eb483SAtish Patra	select EFI_GENERIC_STUB
188281a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1883a7f7f624SMasahiro Yamada	help
188481a0bc39SRoy Franz	  This option provides support for runtime services provided
188581a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
188681a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
188781a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
188881a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
188981a0bc39SRoy Franz	  UEFI firmware.
189081a0bc39SRoy Franz
1891bb817befSArd Biesheuvelconfig DMI
1892bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1893bb817befSArd Biesheuvel	depends on EFI
1894bb817befSArd Biesheuvel	default y
1895bb817befSArd Biesheuvel	help
1896bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1897bb817befSArd Biesheuvel
1898bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1899bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1900bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1901bb817befSArd Biesheuvel
1902bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1903bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1904bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1905bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1906bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1907bb817befSArd Biesheuvel
19081da177e4SLinus Torvaldsendmenu
19091da177e4SLinus Torvalds
1910ac9d7efcSRussell Kingmenu "CPU Power Management"
19111da177e4SLinus Torvalds
19121da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
19131da177e4SLinus Torvalds
1914ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1915ac9d7efcSRussell King
1916ac9d7efcSRussell Kingendmenu
1917ac9d7efcSRussell King
19181da177e4SLinus Torvaldsmenu "Floating point emulation"
19191da177e4SLinus Torvalds
19201da177e4SLinus Torvaldscomment "At least one emulation must be selected"
19211da177e4SLinus Torvalds
19221da177e4SLinus Torvaldsconfig FPE_NWFPE
19231da177e4SLinus Torvalds	bool "NWFPE math emulation"
1924593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1925a7f7f624SMasahiro Yamada	help
19261da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
19271da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
19281da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
19291da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
19301da177e4SLinus Torvalds
19311da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
19321da177e4SLinus Torvalds	  early in the bootup.
19331da177e4SLinus Torvalds
19341da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
19351da177e4SLinus Torvalds	bool "Support extended precision"
1936bedf142bSLennert Buytenhek	depends on FPE_NWFPE
19371da177e4SLinus Torvalds	help
19381da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
19391da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
19401da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
19411da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
19421da177e4SLinus Torvalds	  floating point emulator without any good reason.
19431da177e4SLinus Torvalds
19441da177e4SLinus Torvalds	  You almost surely want to say N here.
19451da177e4SLinus Torvalds
19461da177e4SLinus Torvaldsconfig FPE_FASTFPE
19471da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1948d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1949a7f7f624SMasahiro Yamada	help
19501da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
19511da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
19521da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
19531da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
19541da177e4SLinus Torvalds
19551da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
19561da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
19571da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
19581da177e4SLinus Torvalds	  choose NWFPE.
19591da177e4SLinus Torvalds
19601da177e4SLinus Torvaldsconfig VFP
19611da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1962e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
19631da177e4SLinus Torvalds	help
19641da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
19651da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
19661da177e4SLinus Torvalds
1967dc7a12bdSMauro Carvalho Chehab	  Please see <file:Documentation/arm/vfp/release-notes.rst> for
19681da177e4SLinus Torvalds	  release notes and additional status information.
19691da177e4SLinus Torvalds
19701da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
19711da177e4SLinus Torvalds
197225ebee02SCatalin Marinasconfig VFPv3
197325ebee02SCatalin Marinas	bool
197425ebee02SCatalin Marinas	depends on VFP
197525ebee02SCatalin Marinas	default y if CPU_V7
197625ebee02SCatalin Marinas
1977b5872db4SCatalin Marinasconfig NEON
1978b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
1979b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
1980b5872db4SCatalin Marinas	help
1981b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1982b5872db4SCatalin Marinas	  Extension.
1983b5872db4SCatalin Marinas
198473c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
198573c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
1986c4a30c3bSRussell King	depends on NEON && AEABI
198773c132c1SArd Biesheuvel	help
198873c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
198973c132c1SArd Biesheuvel
19901da177e4SLinus Torvaldsendmenu
19911da177e4SLinus Torvalds
19921da177e4SLinus Torvaldsmenu "Power management options"
19931da177e4SLinus Torvalds
1994eceab4acSRussell Kingsource "kernel/power/Kconfig"
19951da177e4SLinus Torvalds
1996f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
199719a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1998f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
1999f4cb5700SJohannes Berg	def_bool y
2000f4cb5700SJohannes Berg
200115e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
20028b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
20031b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
200415e0d9e3SArnd Bergmann
2005603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2006603fb42aSSebastian Capella	bool
2007603fb42aSSebastian Capella	depends on MMU
2008603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2009603fb42aSSebastian Capella
20101da177e4SLinus Torvaldsendmenu
20111da177e4SLinus Torvalds
2012652ccae5SArd Biesheuvelif CRYPTO
2013652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2014652ccae5SArd Biesheuvelendif
20152cbd1cc3SStefan Agner
20162cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler"
2017