xref: /linux/arch/arm/Kconfig (revision 1164f672d71ac103d85207b0453f3127c0efefb3)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4b1b3f49cSRussell King	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
57463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
63d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
8957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
9d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
104badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
11017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
120cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
13b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
14ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
15171b3f0dSRussell King	select CLONE_BACKWARDS
16b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
17dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
1836d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
194477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
20b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
21171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
22b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
23b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
24b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
2538ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
26b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
27b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
28b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
29a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
30b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
317a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
320b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
3309f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
345cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
3591702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
360693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
37b1b3f49cSRussell King	select HAVE_BPF_JIT
3851aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
39171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
40b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
41b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
42b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
43b1b3f49cSRussell King	select HAVE_DMA_ATTRS
44b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
45b1b3f49cSRussell King	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
46dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
47b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
48b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
49b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
50b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
51b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
52b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
5387c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
54b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
55f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
56b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
57b1b3f49cSRussell King	select HAVE_KERNEL_LZO
58b1b3f49cSRussell King	select HAVE_KERNEL_XZ
59856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
609edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
61b1b3f49cSRussell King	select HAVE_MEMBLOCK
62171b3f0dSRussell King	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
63b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
640dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
657ada189fSJamie Iles	select HAVE_PERF_EVENTS
6649863894SWill Deacon	select HAVE_PERF_REGS
6749863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
68a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
69e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
70b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
71af1839ebSCatalin Marinas	select HAVE_UID16
7231c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
73da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
74171b3f0dSRussell King	select MODULES_USE_ELF_REL
7584f452b1SSantosh Shilimkar	select NO_BOOTMEM
76171b3f0dSRussell King	select OLD_SIGACTION
77171b3f0dSRussell King	select OLD_SIGSUSPEND3
78b1b3f49cSRussell King	select PERF_USE_VMALLOC
79b1b3f49cSRussell King	select RTC_LIB
80b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
81171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
82171b3f0dSRussell King	# according to that.  Thanks.
831da177e4SLinus Torvalds	help
841da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
85f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
861da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
871da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
881da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
891da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
901da177e4SLinus Torvalds
9174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
92308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
9374facffeSRussell King	bool
9474facffeSRussell King
954ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
964ce63fcdSMarek Szyprowski	bool
974ce63fcdSMarek Szyprowski
984ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
994ce63fcdSMarek Szyprowski	bool
100b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
101b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1024ce63fcdSMarek Szyprowski
10360460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
10460460abfSSeung-Woo Kim
10560460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
10660460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
10760460abfSSeung-Woo Kim	range 4 9
10860460abfSSeung-Woo Kim	default 8
10960460abfSSeung-Woo Kim	help
11060460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
11160460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
11260460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
11360460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
11460460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
11560460abfSSeung-Woo Kim	  virtual space with just a few allocations.
11660460abfSSeung-Woo Kim
11760460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
11860460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
11960460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
12060460abfSSeung-Woo Kim	  by the PAGE_SIZE.
12160460abfSSeung-Woo Kim
12260460abfSSeung-Woo Kimendif
12360460abfSSeung-Woo Kim
1240b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1250b05da72SHans Ulli Kroll	bool
1260b05da72SHans Ulli Kroll
12775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12875e7153aSRalf Baechle	bool
12975e7153aSRalf Baechle
130bc581770SLinus Walleijconfig HAVE_TCM
131bc581770SLinus Walleij	bool
132bc581770SLinus Walleij	select GENERIC_ALLOCATOR
133bc581770SLinus Walleij
134e119bfffSRussell Kingconfig HAVE_PROC_CPU
135e119bfffSRussell King	bool
136e119bfffSRussell King
137ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1385ea81769SAl Viro	bool
1395ea81769SAl Viro
1401da177e4SLinus Torvaldsconfig EISA
1411da177e4SLinus Torvalds	bool
1421da177e4SLinus Torvalds	---help---
1431da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1441da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1451da177e4SLinus Torvalds
1461da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1471da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1481da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1491da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1501da177e4SLinus Torvalds
1511da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1521da177e4SLinus Torvalds
1531da177e4SLinus Torvalds	  Otherwise, say N.
1541da177e4SLinus Torvalds
1551da177e4SLinus Torvaldsconfig SBUS
1561da177e4SLinus Torvalds	bool
1571da177e4SLinus Torvalds
158f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
159f16fb1ecSRussell King	bool
160f16fb1ecSRussell King	default y
161f16fb1ecSRussell King
162f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
163f76e9154SNicolas Pitre	bool
164f76e9154SNicolas Pitre	depends on !SMP
165f76e9154SNicolas Pitre	default y
166f76e9154SNicolas Pitre
167f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
168f16fb1ecSRussell King	bool
169f16fb1ecSRussell King	default y
170f16fb1ecSRussell King
1717ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1727ad1bcb2SRussell King	bool
1737ad1bcb2SRussell King	default y
1747ad1bcb2SRussell King
1751da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1761da177e4SLinus Torvalds	bool
1778a87411bSWill Deacon	default y
1781da177e4SLinus Torvalds
179f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
180f0d1b0b3SDavid Howells	bool
181f0d1b0b3SDavid Howells
182f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
183f0d1b0b3SDavid Howells	bool
184f0d1b0b3SDavid Howells
1854a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1864a1b5733SEduardo Valentin	bool
1874a1b5733SEduardo Valentin
188b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
189b89c3b16SAkinobu Mita	bool
190b89c3b16SAkinobu Mita	default y
191b89c3b16SAkinobu Mita
1921da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1931da177e4SLinus Torvalds	bool
1941da177e4SLinus Torvalds	default y
1951da177e4SLinus Torvalds
196a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
197a08b6b79Sviro@ZenIV.linux.org.uk	bool
198a08b6b79Sviro@ZenIV.linux.org.uk
1995ac6da66SChristoph Lameterconfig ZONE_DMA
2005ac6da66SChristoph Lameter	bool
2015ac6da66SChristoph Lameter
202ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
203ccd7ab7fSFUJITA Tomonori       def_bool y
204ccd7ab7fSFUJITA Tomonori
205c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
206c7edc9e3SDavid A. Long	def_bool y
207c7edc9e3SDavid A. Long
20858af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
20958af4a24SRob Herring	bool
21058af4a24SRob Herring
2111da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2121da177e4SLinus Torvalds	bool
2131da177e4SLinus Torvalds
2141da177e4SLinus Torvaldsconfig FIQ
2151da177e4SLinus Torvalds	bool
2161da177e4SLinus Torvalds
21713a5045dSRob Herringconfig NEED_RET_TO_USER
21813a5045dSRob Herring	bool
21913a5045dSRob Herring
220034d2f5aSAl Viroconfig ARCH_MTD_XIP
221034d2f5aSAl Viro	bool
222034d2f5aSAl Viro
223c760fc19SHyok S. Choiconfig VECTORS_BASE
224c760fc19SHyok S. Choi	hex
2256afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
226c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
227c760fc19SHyok S. Choi	default 0x00000000
228c760fc19SHyok S. Choi	help
22919accfd3SRussell King	  The base address of exception vectors.  This must be two pages
23019accfd3SRussell King	  in size.
231c760fc19SHyok S. Choi
232dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
233c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
234c1becedcSRussell King	default y
235b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
236dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
237dc21af99SRussell King	help
238111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
239111e9a5cSRussell King	  boot and module load time according to the position of the
240111e9a5cSRussell King	  kernel in system memory.
241dc21af99SRussell King
242111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
243daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
244dc21af99SRussell King
245c1becedcSRussell King	  Only disable this option if you know that you do not require
246c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
247c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
248c1becedcSRussell King
249c334bc15SRob Herringconfig NEED_MACH_IO_H
250c334bc15SRob Herring	bool
251c334bc15SRob Herring	help
252c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
253c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
254c334bc15SRob Herring	  be avoided when possible.
255c334bc15SRob Herring
2560cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2571b9f95f8SNicolas Pitre	bool
258111e9a5cSRussell King	help
2590cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2600cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2610cdc8b92SNicolas Pitre	  be avoided when possible.
2621b9f95f8SNicolas Pitre
2631b9f95f8SNicolas Pitreconfig PHYS_OFFSET
264974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
265c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
266974c0724SNicolas Pitre	default DRAM_BASE if !MMU
267c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
268c6f54a9bSUwe Kleine-König			EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
269c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
270c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
271c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
272c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
273c6f54a9bSUwe Kleine-König			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
274c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
275c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
276c6f54a9bSUwe Kleine-König	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
277c6f54a9bSUwe Kleine-König	default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
278c6f54a9bSUwe Kleine-König	default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
279c6f54a9bSUwe Kleine-König	default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
280c6f54a9bSUwe Kleine-König	default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
2811b9f95f8SNicolas Pitre	help
2821b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2831b9f95f8SNicolas Pitre	  location of main memory in your system.
284cada3c08SRussell King
28587e040b6SSimon Glassconfig GENERIC_BUG
28687e040b6SSimon Glass	def_bool y
28787e040b6SSimon Glass	depends on BUG
28887e040b6SSimon Glass
2891da177e4SLinus Torvaldssource "init/Kconfig"
2901da177e4SLinus Torvalds
291dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
292dc52ddc0SMatt Helsley
2931da177e4SLinus Torvaldsmenu "System Type"
2941da177e4SLinus Torvalds
2953c427975SHyok S. Choiconfig MMU
2963c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2973c427975SHyok S. Choi	default y
2983c427975SHyok S. Choi	help
2993c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3003c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3013c427975SHyok S. Choi
302ccf50e23SRussell King#
303ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
304ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
305ccf50e23SRussell King#
3061da177e4SLinus Torvaldschoice
3071da177e4SLinus Torvalds	prompt "ARM system type"
3081420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
3091420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3101da177e4SLinus Torvalds
311387798b3SRob Herringconfig ARCH_MULTIPLATFORM
312387798b3SRob Herring	bool "Allow multiple platforms to be selected"
313b1b3f49cSRussell King	depends on MMU
314ddb902ccSRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
31542dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
316387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
317387798b3SRob Herring	select AUTO_ZRELADDR
3186d0add40SRob Herring	select CLKSRC_OF
31966314223SDinh Nguyen	select COMMON_CLK
320ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
32108d38bebSWill Deacon	select MIGHT_HAVE_PCI
322387798b3SRob Herring	select MULTI_IRQ_HANDLER
32366314223SDinh Nguyen	select SPARSE_IRQ
32466314223SDinh Nguyen	select USE_OF
32566314223SDinh Nguyen
3264af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3274af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
328b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3294af6fee1SDeepak Saxena	select ARM_AMBA
330b1b3f49cSRussell King	select ARM_TIMER_SP804
331f9a6aa43SLinus Walleij	select COMMON_CLK
332f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
333ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
334b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
335b1b3f49cSRussell King	select ICST
336b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
337f4b8b319SRussell King	select PLAT_VERSATILE
33881cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3394af6fee1SDeepak Saxena	help
3404af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3414af6fee1SDeepak Saxena
3424af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3434af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
344b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3454af6fee1SDeepak Saxena	select ARM_AMBA
346b1b3f49cSRussell King	select ARM_TIMER_SP804
3474af6fee1SDeepak Saxena	select ARM_VIC
3486d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
349b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
350aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
351c5a0adb5SRussell King	select ICST
352f4b8b319SRussell King	select PLAT_VERSATILE
353b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
35481cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3552389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3564af6fee1SDeepak Saxena	help
3574af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3584af6fee1SDeepak Saxena
35993e22567SRussell Kingconfig ARCH_CLPS711X
36093e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
361a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
362ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
363c99f72adSAlexander Shiyan	select CLKSRC_MMIO
36493e22567SRussell King	select COMMON_CLK
36593e22567SRussell King	select CPU_ARM720T
3664a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3676597619fSAlexander Shiyan	select MFD_SYSCON
368e4e3a37dSAlexander Shiyan	select SOC_BUS
36993e22567SRussell King	help
37093e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
37193e22567SRussell King
372788c9700SRussell Kingconfig ARCH_GEMINI
373788c9700SRussell King	bool "Cortina Systems Gemini"
374788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
375f3372c01SLinus Walleij	select CLKSRC_MMIO
376b1b3f49cSRussell King	select CPU_FA526
377f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
378788c9700SRussell King	help
379788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
380788c9700SRussell King
3811da177e4SLinus Torvaldsconfig ARCH_EBSA110
3821da177e4SLinus Torvalds	bool "EBSA-110"
383b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
384c750815eSRussell King	select CPU_SA110
385f7e68bbfSRussell King	select ISA
386c334bc15SRob Herring	select NEED_MACH_IO_H
3870cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
388ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
3891da177e4SLinus Torvalds	help
3901da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
391f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3921da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3931da177e4SLinus Torvalds	  parallel port.
3941da177e4SLinus Torvalds
3956d85e2b0SUwe Kleine-Königconfig ARCH_EFM32
3966d85e2b0SUwe Kleine-König	bool "Energy Micro efm32"
3976d85e2b0SUwe Kleine-König	depends on !MMU
3986d85e2b0SUwe Kleine-König	select ARCH_REQUIRE_GPIOLIB
3996d85e2b0SUwe Kleine-König	select ARM_NVIC
40051aaf81fSRussell King	select AUTO_ZRELADDR
4016d85e2b0SUwe Kleine-König	select CLKSRC_OF
4026d85e2b0SUwe Kleine-König	select COMMON_CLK
4036d85e2b0SUwe Kleine-König	select CPU_V7M
4046d85e2b0SUwe Kleine-König	select GENERIC_CLOCKEVENTS
4056d85e2b0SUwe Kleine-König	select NO_DMA
406ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4076d85e2b0SUwe Kleine-König	select SPARSE_IRQ
4086d85e2b0SUwe Kleine-König	select USE_OF
4096d85e2b0SUwe Kleine-König	help
4106d85e2b0SUwe Kleine-König	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
4116d85e2b0SUwe Kleine-König	  processors.
4126d85e2b0SUwe Kleine-König
413e7736d47SLennert Buytenhekconfig ARCH_EP93XX
414e7736d47SLennert Buytenhek	bool "EP93xx-based"
415b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
416b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
417b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
418e7736d47SLennert Buytenhek	select ARM_AMBA
419e7736d47SLennert Buytenhek	select ARM_VIC
4206d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
421b1b3f49cSRussell King	select CPU_ARM920T
422e7736d47SLennert Buytenhek	help
423e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
424e7736d47SLennert Buytenhek
4251da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4261da177e4SLinus Torvalds	bool "FootBridge"
427c750815eSRussell King	select CPU_SA110
4281da177e4SLinus Torvalds	select FOOTBRIDGE
4294e8d7637SRussell King	select GENERIC_CLOCKEVENTS
430d0ee9f40SArnd Bergmann	select HAVE_IDE
4318ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4320cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
433f999b8bdSMartin Michlmayr	help
434f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
435f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4361da177e4SLinus Torvalds
4374af6fee1SDeepak Saxenaconfig ARCH_NETX
4384af6fee1SDeepak Saxena	bool "Hilscher NetX based"
439b1b3f49cSRussell King	select ARM_VIC
440234b6cedSRussell King	select CLKSRC_MMIO
441c750815eSRussell King	select CPU_ARM926T
4422fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
443f999b8bdSMartin Michlmayr	help
4444af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4454af6fee1SDeepak Saxena
4463b938be6SRussell Kingconfig ARCH_IOP13XX
4473b938be6SRussell King	bool "IOP13xx-based"
4483b938be6SRussell King	depends on MMU
449b1b3f49cSRussell King	select CPU_XSC3
4500cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
45113a5045dSRob Herring	select NEED_RET_TO_USER
452b1b3f49cSRussell King	select PCI
453b1b3f49cSRussell King	select PLAT_IOP
454b1b3f49cSRussell King	select VMSPLIT_1G
45537ebbcffSThomas Gleixner	select SPARSE_IRQ
4563b938be6SRussell King	help
4573b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4583b938be6SRussell King
4593f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4603f7e5815SLennert Buytenhek	bool "IOP32x-based"
461a4f7e763SRussell King	depends on MMU
462b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
463c750815eSRussell King	select CPU_XSCALE
464e9004f50SLinus Walleij	select GPIO_IOP
46513a5045dSRob Herring	select NEED_RET_TO_USER
466f7e68bbfSRussell King	select PCI
467b1b3f49cSRussell King	select PLAT_IOP
468f999b8bdSMartin Michlmayr	help
4693f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4703f7e5815SLennert Buytenhek	  processors.
4713f7e5815SLennert Buytenhek
4723f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4733f7e5815SLennert Buytenhek	bool "IOP33x-based"
4743f7e5815SLennert Buytenhek	depends on MMU
475b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
476c750815eSRussell King	select CPU_XSCALE
477e9004f50SLinus Walleij	select GPIO_IOP
47813a5045dSRob Herring	select NEED_RET_TO_USER
4793f7e5815SLennert Buytenhek	select PCI
480b1b3f49cSRussell King	select PLAT_IOP
4813f7e5815SLennert Buytenhek	help
4823f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4831da177e4SLinus Torvalds
4843b938be6SRussell Kingconfig ARCH_IXP4XX
4853b938be6SRussell King	bool "IXP4xx-based"
486a4f7e763SRussell King	depends on MMU
48758af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
488b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
48951aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
490234b6cedSRussell King	select CLKSRC_MMIO
491c750815eSRussell King	select CPU_XSCALE
492b1b3f49cSRussell King	select DMABOUNCE if PCI
4933b938be6SRussell King	select GENERIC_CLOCKEVENTS
4940b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
495c334bc15SRob Herring	select NEED_MACH_IO_H
4969296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
497171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
498c4713074SLennert Buytenhek	help
4993b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
500c4713074SLennert Buytenhek
501edabd38eSSaeed Bisharaconfig ARCH_DOVE
502edabd38eSSaeed Bishara	bool "Marvell Dove"
503edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
504756b2531SSebastian Hesselbarth	select CPU_PJ4
505edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5060f81bd43SRussell King	select MIGHT_HAVE_PCI
507171b3f0dSRussell King	select MVEBU_MBUS
5089139acd1SSebastian Hesselbarth	select PINCTRL
5099139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
510abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
511edabd38eSSaeed Bishara	help
512edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
513edabd38eSSaeed Bishara
514788c9700SRussell Kingconfig ARCH_MV78XX0
515788c9700SRussell King	bool "Marvell MV78xx0"
516a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
517b1b3f49cSRussell King	select CPU_FEROCEON
518788c9700SRussell King	select GENERIC_CLOCKEVENTS
519171b3f0dSRussell King	select MVEBU_MBUS
520b1b3f49cSRussell King	select PCI
521abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
522788c9700SRussell King	help
523788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
524788c9700SRussell King	  MV781x0, MV782x0.
525788c9700SRussell King
526788c9700SRussell Kingconfig ARCH_ORION5X
527788c9700SRussell King	bool "Marvell Orion"
528788c9700SRussell King	depends on MMU
529a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
530b1b3f49cSRussell King	select CPU_FEROCEON
531788c9700SRussell King	select GENERIC_CLOCKEVENTS
532171b3f0dSRussell King	select MVEBU_MBUS
533b1b3f49cSRussell King	select PCI
534abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
535788c9700SRussell King	help
536788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
537788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
538788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
539788c9700SRussell King
540788c9700SRussell Kingconfig ARCH_MMP
5412f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
542788c9700SRussell King	depends on MMU
543788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5446d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
545b1b3f49cSRussell King	select GENERIC_ALLOCATOR
546788c9700SRussell King	select GENERIC_CLOCKEVENTS
547157d2644SHaojian Zhuang	select GPIO_PXA
548c24b3114SHaojian Zhuang	select IRQ_DOMAIN
5490f374561SHaojian Zhuang	select MULTI_IRQ_HANDLER
5507c8f86a4SAxel Lin	select PINCTRL
551788c9700SRussell King	select PLAT_PXA
5520bd86961SHaojian Zhuang	select SPARSE_IRQ
553788c9700SRussell King	help
5542f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
555788c9700SRussell King
556c53c9cf6SAndrew Victorconfig ARCH_KS8695
557c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
55872880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
559c7e783d6SLinus Walleij	select CLKSRC_MMIO
560b1b3f49cSRussell King	select CPU_ARM922T
561c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
562b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
563c53c9cf6SAndrew Victor	help
564c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
565c53c9cf6SAndrew Victor	  System-on-Chip devices.
566c53c9cf6SAndrew Victor
567788c9700SRussell Kingconfig ARCH_W90X900
568788c9700SRussell King	bool "Nuvoton W90X900 CPU"
569c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5706d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5716fa5d5f7SRussell King	select CLKSRC_MMIO
572b1b3f49cSRussell King	select CPU_ARM926T
57358b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
574777f9bebSLennert Buytenhek	help
575a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
576a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
577a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
578a8bc4eadSwanzongshun	  link address to know more.
579a8bc4eadSwanzongshun
580a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
581a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
582585cf175STzachi Perelstein
58393e22567SRussell Kingconfig ARCH_LPC32XX
58493e22567SRussell King	bool "NXP LPC32XX"
58593e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
58693e22567SRussell King	select ARM_AMBA
5874073723aSRussell King	select CLKDEV_LOOKUP
588234b6cedSRussell King	select CLKSRC_MMIO
58993e22567SRussell King	select CPU_ARM926T
59093e22567SRussell King	select GENERIC_CLOCKEVENTS
59193e22567SRussell King	select HAVE_IDE
59293e22567SRussell King	select USE_OF
59393e22567SRussell King	help
59493e22567SRussell King	  Support for the NXP LPC32XX family of processors
59593e22567SRussell King
5961da177e4SLinus Torvaldsconfig ARCH_PXA
5972c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
598a4f7e763SRussell King	depends on MMU
599b1b3f49cSRussell King	select ARCH_MTD_XIP
600b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
601b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
602b1b3f49cSRussell King	select AUTO_ZRELADDR
6036d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
604234b6cedSRussell King	select CLKSRC_MMIO
6056f6caeaaSRobert Jarzmik	select CLKSRC_OF
606981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
607157d2644SHaojian Zhuang	select GPIO_PXA
608b1b3f49cSRussell King	select HAVE_IDE
609b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
610bd5ce433SEric Miao	select PLAT_PXA
6116ac6b817SHaojian Zhuang	select SPARSE_IRQ
612f999b8bdSMartin Michlmayr	help
6132c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6141da177e4SLinus Torvalds
6158fc1b0f8SKumar Galaconfig ARCH_MSM
6168fc1b0f8SKumar Gala	bool "Qualcomm MSM (non-multiplatform)"
617923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
6188cc7f533SStephen Boyd	select COMMON_CLK
619b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
62049cbe786SEric Miao	help
6214b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6224b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6234b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6244b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6254b53eb4fSDaniel Walker	  (clock and power control, etc).
62649cbe786SEric Miao
627bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY
6280d9fd616SLaurent Pinchart	bool "Renesas ARM SoCs (non-multiplatform)"
629bf98c1eaSLaurent Pinchart	select ARCH_SHMOBILE
63091942d17SUwe Kleine-König	select ARM_PATCH_PHYS_VIRT if MMU
6315e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
6320ed82bc9SMagnus Damm	select CPU_V7
633b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6344c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
635a894fcc2SStephen Boyd	select HAVE_ARM_TWD if SMP
636aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
6373b55658aSDave Martin	select HAVE_SMP
638ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
63960f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
640ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
6412cd3c927SLaurent Pinchart	select PINCTRL
642b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
6430cdc23dfSMagnus Damm	select SH_CLK_CPG
644b1b3f49cSRussell King	select SPARSE_IRQ
645c793c1b0SMagnus Damm	help
6460d9fd616SLaurent Pinchart	  Support for Renesas ARM SoC platforms using a non-multiplatform
6470d9fd616SLaurent Pinchart	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
6480d9fd616SLaurent Pinchart	  and RZ families.
649c793c1b0SMagnus Damm
6501da177e4SLinus Torvaldsconfig ARCH_RPC
6511da177e4SLinus Torvalds	bool "RiscPC"
6521da177e4SLinus Torvalds	select ARCH_ACORN
653a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
65407f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6555cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
656fa04e209SArnd Bergmann	select CPU_SA110
657b1b3f49cSRussell King	select FIQ
658d0ee9f40SArnd Bergmann	select HAVE_IDE
659b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
660b1b3f49cSRussell King	select ISA_DMA_API
661c334bc15SRob Herring	select NEED_MACH_IO_H
6620cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
663ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
664b4811bacSArnd Bergmann	select VIRT_TO_BUS
6651da177e4SLinus Torvalds	help
6661da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6671da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6681da177e4SLinus Torvalds
6691da177e4SLinus Torvaldsconfig ARCH_SA1100
6701da177e4SLinus Torvalds	bool "SA1100-based"
671b1b3f49cSRussell King	select ARCH_MTD_XIP
6727444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
673b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
674b1b3f49cSRussell King	select CLKDEV_LOOKUP
675b1b3f49cSRussell King	select CLKSRC_MMIO
676b1b3f49cSRussell King	select CPU_FREQ
677b1b3f49cSRussell King	select CPU_SA1100
678b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
679d0ee9f40SArnd Bergmann	select HAVE_IDE
6801eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
681b1b3f49cSRussell King	select ISA
682affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
6830cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
684375dec92SRussell King	select SPARSE_IRQ
685f999b8bdSMartin Michlmayr	help
686f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6871da177e4SLinus Torvalds
688b130d5c2SKukjin Kimconfig ARCH_S3C24XX
689b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
69053650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
691335cce74SArnd Bergmann	select ATAGS
692b1b3f49cSRussell King	select CLKDEV_LOOKUP
6934280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
6947f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
695880cf071STomasz Figa	select GPIO_SAMSUNG
69620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
697b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
698b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
69917453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
700c334bc15SRob Herring	select NEED_MACH_IO_H
701cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7021da177e4SLinus Torvalds	help
703b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
704b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
705b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
706b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
70763b1f51bSBen Dooks
708a08ab637SBen Dooksconfig ARCH_S3C64XX
709a08ab637SBen Dooks	bool "Samsung S3C64XX"
71089f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
7111db0287aSTomasz Figa	select ARM_AMBA
712b1b3f49cSRussell King	select ARM_VIC
713335cce74SArnd Bergmann	select ATAGS
714b1b3f49cSRussell King	select CLKDEV_LOOKUP
7154280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
716ccecba3cSPankaj Dubey	select COMMON_CLK_SAMSUNG
71770bacadbSTomasz Figa	select CPU_V6K
71804a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
719880cf071STomasz Figa	select GPIO_SAMSUNG
72020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
721c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
722b1b3f49cSRussell King	select HAVE_TCM
723ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
724b1b3f49cSRussell King	select PLAT_SAMSUNG
7254ab75a3fSArnd Bergmann	select PM_GENERIC_DOMAINS if PM
726b1b3f49cSRussell King	select S3C_DEV_NAND
727b1b3f49cSRussell King	select S3C_GPIO_TRACK
728cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7296e2d9e93STomasz Figa	select SAMSUNG_WAKEMASK
73088f59738STomasz Figa	select SAMSUNG_WDT_RESET
731a08ab637SBen Dooks	help
732a08ab637SBen Dooks	  Samsung S3C64XX series based systems
733a08ab637SBen Dooks
7347c6337e2SKevin Hilmanconfig ARCH_DAVINCI
7357c6337e2SKevin Hilman	bool "TI DaVinci"
736b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
737dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
7386d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
73920e9969bSDavid Brownell	select GENERIC_ALLOCATOR
740b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
741dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
742b1b3f49cSRussell King	select HAVE_IDE
7433ad7a42dSMatt Porter	select TI_PRIV_EDMA
744689e331fSSekhar Nori	select USE_OF
745b1b3f49cSRussell King	select ZONE_DMA
7467c6337e2SKevin Hilman	help
7477c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
7487c6337e2SKevin Hilman
749a0694861STony Lindgrenconfig ARCH_OMAP1
750a0694861STony Lindgren	bool "TI OMAP1"
75100a36698SArnd Bergmann	depends on MMU
752b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
753a0694861STony Lindgren	select ARCH_OMAP
75421f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
755e9a91de7STony Prisk	select CLKDEV_LOOKUP
756cee37e50Sviresh kumar	select CLKSRC_MMIO
757b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
758a0694861STony Lindgren	select GENERIC_IRQ_CHIP
759a0694861STony Lindgren	select HAVE_IDE
760a0694861STony Lindgren	select IRQ_DOMAIN
761a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
762a0694861STony Lindgren	select NEED_MACH_MEMORY_H
76321f47fbcSAlexey Charkov	help
764a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
76502c981c0SBinghua Duan
7661da177e4SLinus Torvaldsendchoice
7671da177e4SLinus Torvalds
768387798b3SRob Herringmenu "Multiple platform selection"
769387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
770387798b3SRob Herring
771387798b3SRob Herringcomment "CPU Core family selection"
772387798b3SRob Herring
773f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
774f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
775f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
776f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
777f8afae40SArnd Bergmann	select CPU_FA526
778f8afae40SArnd Bergmann
779387798b3SRob Herringconfig ARCH_MULTI_V4T
780387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
781387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
782b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
78324e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
78424e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
78524e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
786387798b3SRob Herring
787387798b3SRob Herringconfig ARCH_MULTI_V5
788387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
789387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
790b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
79112567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
79224e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
79324e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
794387798b3SRob Herring
795387798b3SRob Herringconfig ARCH_MULTI_V4_V5
796387798b3SRob Herring	bool
797387798b3SRob Herring
798387798b3SRob Herringconfig ARCH_MULTI_V6
7998dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
800387798b3SRob Herring	select ARCH_MULTI_V6_V7
80142f4754aSRob Herring	select CPU_V6K
802387798b3SRob Herring
803387798b3SRob Herringconfig ARCH_MULTI_V7
8048dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
805387798b3SRob Herring	default y
806387798b3SRob Herring	select ARCH_MULTI_V6_V7
807b1b3f49cSRussell King	select CPU_V7
80890bc8ac7SRob Herring	select HAVE_SMP
809387798b3SRob Herring
810387798b3SRob Herringconfig ARCH_MULTI_V6_V7
811387798b3SRob Herring	bool
8129352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
813387798b3SRob Herring
814387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
815387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
816387798b3SRob Herring	select ARCH_MULTI_V5
817387798b3SRob Herring
818387798b3SRob Herringendmenu
819387798b3SRob Herring
82005e2a3deSRob Herringconfig ARCH_VIRT
82105e2a3deSRob Herring	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
8224b8b5f25SRob Herring	select ARM_AMBA
82305e2a3deSRob Herring	select ARM_GIC
82405e2a3deSRob Herring	select ARM_PSCI
8254b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
82605e2a3deSRob Herring
827ccf50e23SRussell King#
828ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
829ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
830ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
831ccf50e23SRussell King#
8323e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
8333e93a22bSGregory CLEMENT
834d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
835d9bfc86dSOleksij Rempel
83695b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
83795b8f20fSRussell King
8381d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
8391d22924eSAnders Berg
8408ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
8418ac49e04SChristian Daudt
8421c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
8431c37fa10SSebastian Hesselbarth
8441da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
8451da177e4SLinus Torvalds
846d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
847d94f944eSAnton Vorontsov
84895b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
84995b8f20fSRussell King
850df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
851df8d742eSBaruch Siach
85295b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
85395b8f20fSRussell King
854e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
855e7736d47SLennert Buytenhek
8561da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
8571da177e4SLinus Torvalds
85859d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
85959d3a193SPaulius Zaleckas
860387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
861387798b3SRob Herring
862389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
863389ee0c2SHaojian Zhuang
8641da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
8651da177e4SLinus Torvalds
8663f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
8673f7e5815SLennert Buytenhek
8683f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
8691da177e4SLinus Torvalds
870285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
871285f5fa7SDan Williams
8721da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
8731da177e4SLinus Torvalds
874828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
875828989adSSantosh Shilimkar
87695b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
87795b8f20fSRussell King
8783b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
8793b8f5030SCarlo Caione
88095b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
88195b8f20fSRussell King
88217723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
88317723fd3SJonas Jensen
884794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
885794d15b2SStanislav Samsonov
8863995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
8871da177e4SLinus Torvalds
888f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
889f682a218SMatthias Brugger
8901d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
8911d3f33d5SShawn Guo
89295b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
89349cbe786SEric Miao
89495b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
89595b8f20fSRussell King
8969851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
8979851ca57SDaniel Tang
898d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
899d48af15eSTony Lindgren
900d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
9011da177e4SLinus Torvalds
9021dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
9031dbae815STony Lindgren
9049dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
905585cf175STzachi Perelstein
906387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
907387798b3SRob Herring
90895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
90995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9101da177e4SLinus Torvalds
91195b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
91295b8f20fSRussell King
9138fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
9148fc1b0f8SKumar Gala
91595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
91695b8f20fSRussell King
917d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
918d63dc051SHeiko Stuebner
91995b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
920edabd38eSSaeed Bishara
921387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
922387798b3SRob Herring
923a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
924a21765a7SBen Dooks
92565ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
92665ebcc11SSrinivas Kandagatla
92785fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
9281da177e4SLinus Torvalds
929431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
930a08ab637SBen Dooks
931170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
932170f4e42SKukjin Kim
93383014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
934e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
935cc0e72b8SChanghwan Youn
936882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
9371da177e4SLinus Torvalds
9383b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
9393b52634fSMaxime Ripard
940156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
941156a0997SBarry Song
942c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
943c5f80065SErik Gilling
94495b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
9451da177e4SLinus Torvalds
94695b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
9471da177e4SLinus Torvalds
9481da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
9491da177e4SLinus Torvalds
950ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
951420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
952ceade897SRussell King
9536f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
9546f35f9a9STony Prisk
9557ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
9567ec80ddfSwanzongshun
9579a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
9589a45eb69SJosh Cartwright
9591da177e4SLinus Torvalds# Definitions to make life easier
9601da177e4SLinus Torvaldsconfig ARCH_ACORN
9611da177e4SLinus Torvalds	bool
9621da177e4SLinus Torvalds
9637ae1f7ecSLennert Buytenhekconfig PLAT_IOP
9647ae1f7ecSLennert Buytenhek	bool
965469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
9667ae1f7ecSLennert Buytenhek
96769b02f6aSLennert Buytenhekconfig PLAT_ORION
96869b02f6aSLennert Buytenhek	bool
969bfe45e0bSRussell King	select CLKSRC_MMIO
970b1b3f49cSRussell King	select COMMON_CLK
971dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
972278b45b0SAndrew Lunn	select IRQ_DOMAIN
97369b02f6aSLennert Buytenhek
974abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
975abcda1dcSThomas Petazzoni	bool
976abcda1dcSThomas Petazzoni	select PLAT_ORION
977abcda1dcSThomas Petazzoni
978bd5ce433SEric Miaoconfig PLAT_PXA
979bd5ce433SEric Miao	bool
980bd5ce433SEric Miao
981f4b8b319SRussell Kingconfig PLAT_VERSATILE
982f4b8b319SRussell King	bool
983f4b8b319SRussell King
984e3887714SRussell Kingconfig ARM_TIMER_SP804
985e3887714SRussell King	bool
986bfe45e0bSRussell King	select CLKSRC_MMIO
9877a0eca71SRob Herring	select CLKSRC_OF if OF
988e3887714SRussell King
989d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
990d9a1beaaSAlexandre Courbot
9911da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
9921da177e4SLinus Torvalds
993afe4b25eSLennert Buytenhekconfig IWMMXT
994d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
995d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
996d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
997afe4b25eSLennert Buytenhek	help
998afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
999afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1000afe4b25eSLennert Buytenhek
100152108641Seric miaoconfig MULTI_IRQ_HANDLER
100252108641Seric miao	bool
100352108641Seric miao	help
100452108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
100552108641Seric miao
10063b93e7b0SHyok S. Choiif !MMU
10073b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10083b93e7b0SHyok S. Choiendif
10093b93e7b0SHyok S. Choi
10103e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
10113e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
10123e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
10133e0a07f8SGregory CLEMENT	default y
10143e0a07f8SGregory CLEMENT	help
10153e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
10163e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
10173e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
10183e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
10193e0a07f8SGregory CLEMENT	  Workaround:
10203e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
10213e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
10223e0a07f8SGregory CLEMENT	  instruction
10233e0a07f8SGregory CLEMENT
1024f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1025f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1026f0c4b8d6SWill Deacon	depends on CPU_V6
1027f0c4b8d6SWill Deacon	help
1028f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1029f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1030f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1031f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1032f0c4b8d6SWill Deacon
10339cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
10349cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1035e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
10369cba3cccSCatalin Marinas	help
10379cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
10389cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
10399cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
10409cba3cccSCatalin Marinas	  recommended workaround.
10419cba3cccSCatalin Marinas
10427ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
10437ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
10447ce236fcSCatalin Marinas	depends on CPU_V7
10457ce236fcSCatalin Marinas	help
10467ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
10477ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
10487ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
10497ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
10507ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
10517ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
10527ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
10537ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
10547ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
10557ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
10567ce236fcSCatalin Marinas	  available in non-secure mode.
10577ce236fcSCatalin Marinas
1058855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1059855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1060855c551fSCatalin Marinas	depends on CPU_V7
106162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1062855c551fSCatalin Marinas	help
1063855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1064855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1065855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1066855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1067855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1068855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1069855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1070855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1071855c551fSCatalin Marinas
10720516e464SCatalin Marinasconfig ARM_ERRATA_460075
10730516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
10740516e464SCatalin Marinas	depends on CPU_V7
107562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10760516e464SCatalin Marinas	help
10770516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
10780516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
10790516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
10800516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
10810516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
10820516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
10830516e464SCatalin Marinas	  may not be available in non-secure mode.
10840516e464SCatalin Marinas
10859f05027cSWill Deaconconfig ARM_ERRATA_742230
10869f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
10879f05027cSWill Deacon	depends on CPU_V7 && SMP
108862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10899f05027cSWill Deacon	help
10909f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
10919f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
10929f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
10939f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
10949f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
10959f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
10969f05027cSWill Deacon	  the two writes.
10979f05027cSWill Deacon
1098a672e99bSWill Deaconconfig ARM_ERRATA_742231
1099a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1100a672e99bSWill Deacon	depends on CPU_V7 && SMP
110162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1102a672e99bSWill Deacon	help
1103a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1104a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1105a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1106a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1107a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1108a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1109a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1110a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1111a672e99bSWill Deacon	  capabilities of the processor.
1112a672e99bSWill Deacon
111369155794SJon Medhurstconfig ARM_ERRATA_643719
111469155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
111569155794SJon Medhurst	depends on CPU_V7 && SMP
111669155794SJon Medhurst	help
111769155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
111869155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
111969155794SJon Medhurst	  register returns zero when it should return one. The workaround
112069155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
112169155794SJon Medhurst	  it behave as intended and avoiding data corruption.
112269155794SJon Medhurst
1123cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1124cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1125e66dc745SDave Martin	depends on CPU_V7
1126cdf357f1SWill Deacon	help
1127cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1128cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1129cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1130cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1131cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1132cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1133cdf357f1SWill Deacon	  entries regardless of the ASID.
1134475d92fcSWill Deacon
1135475d92fcSWill Deaconconfig ARM_ERRATA_743622
1136475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1137475d92fcSWill Deacon	depends on CPU_V7
113862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1139475d92fcSWill Deacon	help
1140475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1141efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1142475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1143475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1144475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1145475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1146475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1147475d92fcSWill Deacon	  processor.
1148475d92fcSWill Deacon
11499a27c27cSWill Deaconconfig ARM_ERRATA_751472
11509a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1151ba90c516SDave Martin	depends on CPU_V7
115262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11539a27c27cSWill Deacon	help
11549a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
11559a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
11569a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
11579a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
11589a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
11599a27c27cSWill Deacon
1160fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1161fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1162fcbdc5feSWill Deacon	depends on CPU_V7
1163fcbdc5feSWill Deacon	help
1164fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1165fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1166fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1167fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1168fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1169fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1170fcbdc5feSWill Deacon
11715dab26afSWill Deaconconfig ARM_ERRATA_754327
11725dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
11735dab26afSWill Deacon	depends on CPU_V7 && SMP
11745dab26afSWill Deacon	help
11755dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
11765dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
11775dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
11785dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
11795dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
11805dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
11815dab26afSWill Deacon
1182145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1183145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1184fd832478SFabio Estevam	depends on CPU_V6
1185145e10e1SCatalin Marinas	help
1186145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1187145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1188145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1189145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1190145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1191145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1192145e10e1SCatalin Marinas	  is not affected.
1193145e10e1SCatalin Marinas
1194f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1195f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1196f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1197f630c1bdSWill Deacon	help
1198f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1199f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1200f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1201f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1202f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1203f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1204f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1205f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1206f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1207f630c1bdSWill Deacon
12087253b85cSSimon Hormanconfig ARM_ERRATA_775420
12097253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
12107253b85cSSimon Horman       depends on CPU_V7
12117253b85cSSimon Horman       help
12127253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
12137253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
12147253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
12157253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
12167253b85cSSimon Horman	 an abort may occur on cache maintenance.
12177253b85cSSimon Horman
121893dc6887SCatalin Marinasconfig ARM_ERRATA_798181
121993dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
122093dc6887SCatalin Marinas	depends on CPU_V7 && SMP
122193dc6887SCatalin Marinas	help
122293dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
122393dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
122493dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
122593dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
122693dc6887SCatalin Marinas	  as the one being invalidated.
122793dc6887SCatalin Marinas
122884b6504fSWill Deaconconfig ARM_ERRATA_773022
122984b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
123084b6504fSWill Deacon	depends on CPU_V7
123184b6504fSWill Deacon	help
123284b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
123384b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
123484b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
123584b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
123684b6504fSWill Deacon
12371da177e4SLinus Torvaldsendmenu
12381da177e4SLinus Torvalds
12391da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12401da177e4SLinus Torvalds
12411da177e4SLinus Torvaldsmenu "Bus support"
12421da177e4SLinus Torvalds
12431da177e4SLinus Torvaldsconfig ISA
12441da177e4SLinus Torvalds	bool
12451da177e4SLinus Torvalds	help
12461da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12471da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12481da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12491da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12501da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12511da177e4SLinus Torvalds
1252065909b9SRussell King# Select ISA DMA controller support
12531da177e4SLinus Torvaldsconfig ISA_DMA
12541da177e4SLinus Torvalds	bool
1255065909b9SRussell King	select ISA_DMA_API
12561da177e4SLinus Torvalds
1257065909b9SRussell King# Select ISA DMA interface
12585cae841bSAl Viroconfig ISA_DMA_API
12595cae841bSAl Viro	bool
12605cae841bSAl Viro
12611da177e4SLinus Torvaldsconfig PCI
12620b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12631da177e4SLinus Torvalds	help
12641da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12651da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12661da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12671da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12681da177e4SLinus Torvalds
126952882173SAnton Vorontsovconfig PCI_DOMAINS
127052882173SAnton Vorontsov	bool
127152882173SAnton Vorontsov	depends on PCI
127252882173SAnton Vorontsov
12738c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
12748c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
12758c7d1474SLorenzo Pieralisi
1276b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1277b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1278b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1279b080ac8aSMarcelo Roberto Jimenez	help
1280b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1281b080ac8aSMarcelo Roberto Jimenez
128236e23590SMatthew Wilcoxconfig PCI_SYSCALL
128336e23590SMatthew Wilcox	def_bool PCI
128436e23590SMatthew Wilcox
1285a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1286a0113a99SMike Rapoport	bool
1287a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1288a0113a99SMike Rapoport	default y
1289a0113a99SMike Rapoport	select DMABOUNCE
1290a0113a99SMike Rapoport
12911da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
12923f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
12931da177e4SLinus Torvalds
12941da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
12951da177e4SLinus Torvalds
12961da177e4SLinus Torvaldsendmenu
12971da177e4SLinus Torvalds
12981da177e4SLinus Torvaldsmenu "Kernel Features"
12991da177e4SLinus Torvalds
13003b55658aSDave Martinconfig HAVE_SMP
13013b55658aSDave Martin	bool
13023b55658aSDave Martin	help
13033b55658aSDave Martin	  This option should be selected by machines which have an SMP-
13043b55658aSDave Martin	  capable CPU.
13053b55658aSDave Martin
13063b55658aSDave Martin	  The only effect of this option is to make the SMP-related
13073b55658aSDave Martin	  options available to the user for configuration.
13083b55658aSDave Martin
13091da177e4SLinus Torvaldsconfig SMP
1310bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1311fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1312bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
13133b55658aSDave Martin	depends on HAVE_SMP
1314801bb21cSJonathan Austin	depends on MMU || ARM_MPU
13151da177e4SLinus Torvalds	help
13161da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13174a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
13184a474157SRobert Graffham	  than one CPU, say Y.
13191da177e4SLinus Torvalds
13204a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13211da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13224a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13234a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13244a474157SRobert Graffham	  will run faster if you say N here.
13251da177e4SLinus Torvalds
1326395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13271da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
132850a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13291da177e4SLinus Torvalds
13301da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13311da177e4SLinus Torvalds
1332f00ec48fSRussell Kingconfig SMP_ON_UP
1333f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1334801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1335f00ec48fSRussell King	default y
1336f00ec48fSRussell King	help
1337f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1338f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1339f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1340f00ec48fSRussell King	  savings.
1341f00ec48fSRussell King
1342f00ec48fSRussell King	  If you don't know what to do here, say Y.
1343f00ec48fSRussell King
1344c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1345c9018aabSVincent Guittot	bool "Support cpu topology definition"
1346c9018aabSVincent Guittot	depends on SMP && CPU_V7
1347c9018aabSVincent Guittot	default y
1348c9018aabSVincent Guittot	help
1349c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1350c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1351c9018aabSVincent Guittot	  topology of an ARM System.
1352c9018aabSVincent Guittot
1353c9018aabSVincent Guittotconfig SCHED_MC
1354c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1355c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1356c9018aabSVincent Guittot	help
1357c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1358c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1359c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1360c9018aabSVincent Guittot
1361c9018aabSVincent Guittotconfig SCHED_SMT
1362c9018aabSVincent Guittot	bool "SMT scheduler support"
1363c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1364c9018aabSVincent Guittot	help
1365c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1366c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1367c9018aabSVincent Guittot	  places. If unsure say N here.
1368c9018aabSVincent Guittot
1369a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1370a8cbcd92SRussell King	bool
1371a8cbcd92SRussell King	help
1372a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1373a8cbcd92SRussell King
13748a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1375022c03a2SMarc Zyngier	bool "Architected timer support"
1376022c03a2SMarc Zyngier	depends on CPU_V7
13778a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13780c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1379022c03a2SMarc Zyngier	help
1380022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1381022c03a2SMarc Zyngier
1382f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1383f32f4ce2SRussell King	bool
1384f32f4ce2SRussell King	depends on SMP
1385da4a686aSRob Herring	select CLKSRC_OF if OF
1386f32f4ce2SRussell King	help
1387f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1388f32f4ce2SRussell King
1389e8db288eSNicolas Pitreconfig MCPM
1390e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1391e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1392e8db288eSNicolas Pitre	help
1393e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1394e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1395e8db288eSNicolas Pitre	  systems.
1396e8db288eSNicolas Pitre
1397ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1398ebf4a5c5SHaojian Zhuang	bool
1399ebf4a5c5SHaojian Zhuang	depends on MCPM
1400ebf4a5c5SHaojian Zhuang	help
1401ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1402ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1403ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1404ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1405ebf4a5c5SHaojian Zhuang
14061c33be57SNicolas Pitreconfig BIG_LITTLE
14071c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
14081c33be57SNicolas Pitre	depends on CPU_V7 && SMP
14091c33be57SNicolas Pitre	select MCPM
14101c33be57SNicolas Pitre	help
14111c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
14121c33be57SNicolas Pitre	  system architecture.
14131c33be57SNicolas Pitre
14141c33be57SNicolas Pitreconfig BL_SWITCHER
14151c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
14161c33be57SNicolas Pitre	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
14171c33be57SNicolas Pitre	select ARM_CPU_SUSPEND
141851aaf81fSRussell King	select CPU_PM
14191c33be57SNicolas Pitre	help
14201c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
14211c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14221c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14231c33be57SNicolas Pitre
1424b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1425b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1426b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1427b22537c6SNicolas Pitre	help
1428b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1429b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1430b22537c6SNicolas Pitre	  debugging purposes only.
1431b22537c6SNicolas Pitre
14328d5796d2SLennert Buytenhekchoice
14338d5796d2SLennert Buytenhek	prompt "Memory split"
1434006fa259SRussell King	depends on MMU
14358d5796d2SLennert Buytenhek	default VMSPLIT_3G
14368d5796d2SLennert Buytenhek	help
14378d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14388d5796d2SLennert Buytenhek
14398d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14408d5796d2SLennert Buytenhek	  option alone!
14418d5796d2SLennert Buytenhek
14428d5796d2SLennert Buytenhek	config VMSPLIT_3G
14438d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
14448d5796d2SLennert Buytenhek	config VMSPLIT_2G
14458d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14468d5796d2SLennert Buytenhek	config VMSPLIT_1G
14478d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14488d5796d2SLennert Buytenhekendchoice
14498d5796d2SLennert Buytenhek
14508d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14518d5796d2SLennert Buytenhek	hex
1452006fa259SRussell King	default PHYS_OFFSET if !MMU
14538d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14548d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
14558d5796d2SLennert Buytenhek	default 0xC0000000
14568d5796d2SLennert Buytenhek
14571da177e4SLinus Torvaldsconfig NR_CPUS
14581da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14591da177e4SLinus Torvalds	range 2 32
14601da177e4SLinus Torvalds	depends on SMP
14611da177e4SLinus Torvalds	default "4"
14621da177e4SLinus Torvalds
1463a054a811SRussell Kingconfig HOTPLUG_CPU
146400b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
146540b31360SStephen Rothwell	depends on SMP
1466a054a811SRussell King	help
1467a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1468a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1469a054a811SRussell King
14702bdd424fSWill Deaconconfig ARM_PSCI
14712bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
14722bdd424fSWill Deacon	depends on CPU_V7
14732bdd424fSWill Deacon	help
14742bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14752bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14762bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14772bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14782bdd424fSWill Deacon	  ARM processors").
14792bdd424fSWill Deacon
14802a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14812a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14822a6ad871SMaxime Ripard# selected platforms.
148344986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
148444986ab0SPeter De Schrijver (NVIDIA)	int
14856a4d8f36SMichal Simek	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ
1486aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1487aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1488eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
148906b851e5SOlof Johansson	default 392 if ARCH_U8500
149001bb914cSTony Prisk	default 352 if ARCH_VT8500
14917b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
14922a6ad871SMaxime Ripard	default 264 if MACH_H4700
149344986ab0SPeter De Schrijver (NVIDIA)	default 0
149444986ab0SPeter De Schrijver (NVIDIA)	help
149544986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
149644986ab0SPeter De Schrijver (NVIDIA)
149744986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
149844986ab0SPeter De Schrijver (NVIDIA)
1499d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15001da177e4SLinus Torvalds
1501c9218b16SRussell Kingconfig HZ_FIXED
1502f8065813SRussell King	int
1503070b8b43SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
1504a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1505*1164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
1506bf98c1eaSLaurent Pinchart	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
150747d84682SRussell King	default 0
1508c9218b16SRussell King
1509c9218b16SRussell Kingchoice
151047d84682SRussell King	depends on HZ_FIXED = 0
1511c9218b16SRussell King	prompt "Timer frequency"
1512c9218b16SRussell King
1513c9218b16SRussell Kingconfig HZ_100
1514c9218b16SRussell King	bool "100 Hz"
1515c9218b16SRussell King
1516c9218b16SRussell Kingconfig HZ_200
1517c9218b16SRussell King	bool "200 Hz"
1518c9218b16SRussell King
1519c9218b16SRussell Kingconfig HZ_250
1520c9218b16SRussell King	bool "250 Hz"
1521c9218b16SRussell King
1522c9218b16SRussell Kingconfig HZ_300
1523c9218b16SRussell King	bool "300 Hz"
1524c9218b16SRussell King
1525c9218b16SRussell Kingconfig HZ_500
1526c9218b16SRussell King	bool "500 Hz"
1527c9218b16SRussell King
1528c9218b16SRussell Kingconfig HZ_1000
1529c9218b16SRussell King	bool "1000 Hz"
1530c9218b16SRussell King
1531c9218b16SRussell Kingendchoice
1532c9218b16SRussell King
1533c9218b16SRussell Kingconfig HZ
1534c9218b16SRussell King	int
153547d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1536c9218b16SRussell King	default 100 if HZ_100
1537c9218b16SRussell King	default 200 if HZ_200
1538c9218b16SRussell King	default 250 if HZ_250
1539c9218b16SRussell King	default 300 if HZ_300
1540c9218b16SRussell King	default 500 if HZ_500
1541c9218b16SRussell King	default 1000
1542c9218b16SRussell King
1543c9218b16SRussell Kingconfig SCHED_HRTICK
1544c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1545f8065813SRussell King
154616c79651SCatalin Marinasconfig THUMB2_KERNEL
1547bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15484477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1549bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
155016c79651SCatalin Marinas	select AEABI
155116c79651SCatalin Marinas	select ARM_ASM_UNIFIED
155289bace65SArnd Bergmann	select ARM_UNWIND
155316c79651SCatalin Marinas	help
155416c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
155516c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
155616c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
155716c79651SCatalin Marinas
155816c79651SCatalin Marinas	  If unsure, say N.
155916c79651SCatalin Marinas
15606f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15616f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15626f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15636f685c5cSDave Martin	default y
15646f685c5cSDave Martin	help
15656f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15666f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15676f685c5cSDave Martin	  branch instructions.
15686f685c5cSDave Martin
15696f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15706f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15716f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15726f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15736f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15746f685c5cSDave Martin	  support.
15756f685c5cSDave Martin
15766f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15776f685c5cSDave Martin	  relocation" error when loading some modules.
15786f685c5cSDave Martin
15796f685c5cSDave Martin	  Until fixed tools are available, passing
15806f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15816f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15826f685c5cSDave Martin	  stack usage in some cases.
15836f685c5cSDave Martin
15846f685c5cSDave Martin	  The problem is described in more detail at:
15856f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15866f685c5cSDave Martin
15876f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15886f685c5cSDave Martin
15896f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15906f685c5cSDave Martin
15910becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
15920becb088SCatalin Marinas	bool
15930becb088SCatalin Marinas
1594704bdda0SNicolas Pitreconfig AEABI
1595704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1596704bdda0SNicolas Pitre	help
1597704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1598704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1599704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1600704bdda0SNicolas Pitre
1601704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1602704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1603704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1604704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1605704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1606704bdda0SNicolas Pitre
1607704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1608704bdda0SNicolas Pitre
16096c90c872SNicolas Pitreconfig OABI_COMPAT
1610a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1611d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16126c90c872SNicolas Pitre	help
16136c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16146c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16156c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16166c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16176c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16186c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
161991702175SKees Cook
162091702175SKees Cook	  The seccomp filter system will not be available when this is
162191702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
162291702175SKees Cook	  between calling conventions during filtering.
162391702175SKees Cook
16246c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16256c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16266c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16276c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1628b02f8467SKees Cook	  at all). If in doubt say N.
16296c90c872SNicolas Pitre
1630eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1631e80d6a24SMel Gorman	bool
1632e80d6a24SMel Gorman
163305944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
163405944d74SRussell King	bool
163505944d74SRussell King
163607a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
163707a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
163807a2f737SRussell King
163905944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1640be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1641c80d79d7SYasunori Goto
16427b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16437b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16447b7bf499SWill Deacon
1645b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP
1646b8cd51afSSteve Capper	def_bool y
1647b8cd51afSSteve Capper	depends on ARM_LPAE
1648b8cd51afSSteve Capper
1649053a96caSNicolas Pitreconfig HIGHMEM
1650e8db89a2SRussell King	bool "High Memory Support"
1651e8db89a2SRussell King	depends on MMU
1652053a96caSNicolas Pitre	help
1653053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1654053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1655053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1656053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1657053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1658053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1659053a96caSNicolas Pitre
1660053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1661053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1662053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1663053a96caSNicolas Pitre
1664053a96caSNicolas Pitre	  If unsure, say n.
1665053a96caSNicolas Pitre
166665cec8e3SRussell Kingconfig HIGHPTE
166765cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
166865cec8e3SRussell King	depends on HIGHMEM
166965cec8e3SRussell King
16701b8873a0SJamie Ilesconfig HW_PERF_EVENTS
16711b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1672f0d1bc47SWill Deacon	depends on PERF_EVENTS
16731b8873a0SJamie Iles	default y
16741b8873a0SJamie Iles	help
16751b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
16761b8873a0SJamie Iles	  disabled, perf events will use software events only.
16771b8873a0SJamie Iles
16781355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
16791355e2a6SCatalin Marinas       def_bool y
16801355e2a6SCatalin Marinas       depends on ARM_LPAE
16811355e2a6SCatalin Marinas
16828d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
16838d962507SCatalin Marinas       def_bool y
16848d962507SCatalin Marinas       depends on ARM_LPAE
16858d962507SCatalin Marinas
16864bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
16874bfab203SSteven Capper	def_bool y
16884bfab203SSteven Capper
16893f22ab27SDave Hansensource "mm/Kconfig"
16903f22ab27SDave Hansen
1691c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1692bf98c1eaSLaurent Pinchart	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1693bf98c1eaSLaurent Pinchart	range 11 64 if ARCH_SHMOBILE_LEGACY
1694898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
16956d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1696c1b2d970SMagnus Damm	default "11"
1697c1b2d970SMagnus Damm	help
1698c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1699c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1700c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1701c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1702c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1703c1b2d970SMagnus Damm	  increase this value.
1704c1b2d970SMagnus Damm
1705c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1706c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1707c1b2d970SMagnus Damm
17081da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17091da177e4SLinus Torvalds	bool
1710f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17111da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1712e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17131da177e4SLinus Torvalds	help
17141da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17151da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17161da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17171da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17181da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17191da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17201da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17211da177e4SLinus Torvalds
172239ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
172338ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
172438ef2ad5SLinus Walleij	depends on MMU
172539ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
172639ec58f3SLennert Buytenhek	help
172739ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
172839ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
172939ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
173039ec58f3SLennert Buytenhek
173139ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
173239ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
173339ec58f3SLennert Buytenhek	  such copy operations with large buffers.
173439ec58f3SLennert Buytenhek
173539ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
173639ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
173739ec58f3SLennert Buytenhek
173870c70d97SNicolas Pitreconfig SECCOMP
173970c70d97SNicolas Pitre	bool
174070c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
174170c70d97SNicolas Pitre	---help---
174270c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
174370c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
174470c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
174570c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
174670c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
174770c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
174870c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
174970c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
175070c70d97SNicolas Pitre	  defined by each seccomp mode.
175170c70d97SNicolas Pitre
175206e6295bSStefano Stabelliniconfig SWIOTLB
175306e6295bSStefano Stabellini	def_bool y
175406e6295bSStefano Stabellini
175506e6295bSStefano Stabelliniconfig IOMMU_HELPER
175606e6295bSStefano Stabellini	def_bool SWIOTLB
175706e6295bSStefano Stabellini
1758eff8d644SStefano Stabelliniconfig XEN_DOM0
1759eff8d644SStefano Stabellini	def_bool y
1760eff8d644SStefano Stabellini	depends on XEN
1761eff8d644SStefano Stabellini
1762eff8d644SStefano Stabelliniconfig XEN
1763c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
176485323a99SIan Campbell	depends on ARM && AEABI && OF
1765f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
176685323a99SIan Campbell	depends on !GENERIC_ATOMIC64
17677693deccSUwe Kleine-König	depends on MMU
176851aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
176917b7ab80SStefano Stabellini	select ARM_PSCI
177083862ccfSStefano Stabellini	select SWIOTLB_XEN
1771eff8d644SStefano Stabellini	help
1772eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1773eff8d644SStefano Stabellini
17741da177e4SLinus Torvaldsendmenu
17751da177e4SLinus Torvalds
17761da177e4SLinus Torvaldsmenu "Boot options"
17771da177e4SLinus Torvalds
17789eb8f674SGrant Likelyconfig USE_OF
17799eb8f674SGrant Likely	bool "Flattened Device Tree support"
1780b1b3f49cSRussell King	select IRQ_DOMAIN
17819eb8f674SGrant Likely	select OF
17829eb8f674SGrant Likely	select OF_EARLY_FLATTREE
1783bcedb5f9SMarek Szyprowski	select OF_RESERVED_MEM
17849eb8f674SGrant Likely	help
17859eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
17869eb8f674SGrant Likely
1787bd51e2f5SNicolas Pitreconfig ATAGS
1788bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1789bd51e2f5SNicolas Pitre	default y
1790bd51e2f5SNicolas Pitre	help
1791bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1792bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1793bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1794bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1795bd51e2f5SNicolas Pitre	  leave this to y.
1796bd51e2f5SNicolas Pitre
1797bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1798bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1799bd51e2f5SNicolas Pitre	depends on ATAGS
1800bd51e2f5SNicolas Pitre	help
1801bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1802bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1803bd51e2f5SNicolas Pitre
18041da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18051da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18061da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18071da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18081da177e4SLinus Torvalds	default "0"
18091da177e4SLinus Torvalds	help
18101da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18111da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18121da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18131da177e4SLinus Torvalds	  value in their defconfig file.
18141da177e4SLinus Torvalds
18151da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18161da177e4SLinus Torvalds
18171da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18181da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18191da177e4SLinus Torvalds	default "0"
18201da177e4SLinus Torvalds	help
1821f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1822f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1823f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1824f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1825f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1826f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18271da177e4SLinus Torvalds
18281da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18291da177e4SLinus Torvalds
18301da177e4SLinus Torvaldsconfig ZBOOT_ROM
18311da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18321da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
183310968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18341da177e4SLinus Torvalds	help
18351da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18361da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18371da177e4SLinus Torvalds
1838090ab3ffSSimon Hormanchoice
1839090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1840d6f94fa0SKees Cook	depends on ZBOOT_ROM && ARCH_SH7372
1841090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1842090ab3ffSSimon Horman	help
1843090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
184459bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1845090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1846090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
184759bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1848090ab3ffSSimon Horman	  rest the kernel image to RAM.
1849090ab3ffSSimon Horman
1850090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1851090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1852090ab3ffSSimon Horman	help
1853090ab3ffSSimon Horman	  Do not load image from SD or MMC
1854090ab3ffSSimon Horman
1855f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1856f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1857f45b1149SSimon Horman	help
1858090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1859090ab3ffSSimon Horman
1860090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1861090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1862090ab3ffSSimon Horman	help
1863090ab3ffSSimon Horman	  Load image from SDHI hardware block
1864090ab3ffSSimon Horman
1865090ab3ffSSimon Hormanendchoice
1866f45b1149SSimon Horman
1867e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1868e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
186910968131SRussell King	depends on OF
1870e2a6a3aaSJohn Bonesio	help
1871e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1872e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1873e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1874e2a6a3aaSJohn Bonesio
1875e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1876e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1877e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1878e2a6a3aaSJohn Bonesio
1879e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1880e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1881e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1882e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1883e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1884e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1885e2a6a3aaSJohn Bonesio	  to this option.
1886e2a6a3aaSJohn Bonesio
1887b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1888b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1889b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1890b90b9a38SNicolas Pitre	help
1891b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1892b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1893b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1894b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1895b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1896b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1897b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1898b90b9a38SNicolas Pitre
1899d0f34a11SGenoud Richardchoice
1900d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1901d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1902d0f34a11SGenoud Richard
1903d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1904d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1905d0f34a11SGenoud Richard	help
1906d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1907d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1908d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1909d0f34a11SGenoud Richard
1910d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1911d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1912d0f34a11SGenoud Richard	help
1913d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1914d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1915d0f34a11SGenoud Richard
1916d0f34a11SGenoud Richardendchoice
1917d0f34a11SGenoud Richard
19181da177e4SLinus Torvaldsconfig CMDLINE
19191da177e4SLinus Torvalds	string "Default kernel command string"
19201da177e4SLinus Torvalds	default ""
19211da177e4SLinus Torvalds	help
19221da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19231da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19241da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19251da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19261da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19271da177e4SLinus Torvalds
19284394c124SVictor Boiviechoice
19294394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19304394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1931bd51e2f5SNicolas Pitre	depends on ATAGS
19324394c124SVictor Boivie
19334394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19344394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19354394c124SVictor Boivie	help
19364394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19374394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19384394c124SVictor Boivie	  string provided in CMDLINE will be used.
19394394c124SVictor Boivie
19404394c124SVictor Boivieconfig CMDLINE_EXTEND
19414394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19424394c124SVictor Boivie	help
19434394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19444394c124SVictor Boivie	  appended to the default kernel command string.
19454394c124SVictor Boivie
194692d2040dSAlexander Hollerconfig CMDLINE_FORCE
194792d2040dSAlexander Holler	bool "Always use the default kernel command string"
194892d2040dSAlexander Holler	help
194992d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
195092d2040dSAlexander Holler	  loader passes other arguments to the kernel.
195192d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
195292d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19534394c124SVictor Boivieendchoice
195492d2040dSAlexander Holler
19551da177e4SLinus Torvaldsconfig XIP_KERNEL
19561da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
195710968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19581da177e4SLinus Torvalds	help
19591da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19601da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19611da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19621da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19631da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19641da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19651da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19661da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19671da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19681da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19691da177e4SLinus Torvalds
19701da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19711da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19721da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19731da177e4SLinus Torvalds
19741da177e4SLinus Torvalds	  If unsure, say N.
19751da177e4SLinus Torvalds
19761da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19771da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19781da177e4SLinus Torvalds	depends on XIP_KERNEL
19791da177e4SLinus Torvalds	default "0x00080000"
19801da177e4SLinus Torvalds	help
19811da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19821da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
19831da177e4SLinus Torvalds	  own flash usage.
19841da177e4SLinus Torvalds
1985c587e4a6SRichard Purdieconfig KEXEC
1986c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
198719ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
1988c587e4a6SRichard Purdie	help
1989c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1990c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
199101dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1992c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1993c587e4a6SRichard Purdie
1994c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1995c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1996bf220695SGeert Uytterhoeven	  initially work for you.
1997c587e4a6SRichard Purdie
19984cd9d6f7SRichard Purdieconfig ATAGS_PROC
19994cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2000bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2001b98d7291SUli Luckas	default y
20024cd9d6f7SRichard Purdie	help
20034cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20044cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20054cd9d6f7SRichard Purdie
2006cb5d39b3SMika Westerbergconfig CRASH_DUMP
2007cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2008cb5d39b3SMika Westerberg	help
2009cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2010cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2011cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2012cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2013cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2014cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2015cb5d39b3SMika Westerberg
2016cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2017cb5d39b3SMika Westerberg
2018e69edc79SEric Miaoconfig AUTO_ZRELADDR
2019e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2020e69edc79SEric Miao	help
2021e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2022e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2023e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2024e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2025e69edc79SEric Miao	  from start of memory.
2026e69edc79SEric Miao
20271da177e4SLinus Torvaldsendmenu
20281da177e4SLinus Torvalds
2029ac9d7efcSRussell Kingmenu "CPU Power Management"
20301da177e4SLinus Torvalds
20311da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20321da177e4SLinus Torvalds
2033ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2034ac9d7efcSRussell King
2035ac9d7efcSRussell Kingendmenu
2036ac9d7efcSRussell King
20371da177e4SLinus Torvaldsmenu "Floating point emulation"
20381da177e4SLinus Torvalds
20391da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20401da177e4SLinus Torvalds
20411da177e4SLinus Torvaldsconfig FPE_NWFPE
20421da177e4SLinus Torvalds	bool "NWFPE math emulation"
2043593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20441da177e4SLinus Torvalds	---help---
20451da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20461da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20471da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20481da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20491da177e4SLinus Torvalds
20501da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20511da177e4SLinus Torvalds	  early in the bootup.
20521da177e4SLinus Torvalds
20531da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20541da177e4SLinus Torvalds	bool "Support extended precision"
2055bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20561da177e4SLinus Torvalds	help
20571da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20581da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20591da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20601da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20611da177e4SLinus Torvalds	  floating point emulator without any good reason.
20621da177e4SLinus Torvalds
20631da177e4SLinus Torvalds	  You almost surely want to say N here.
20641da177e4SLinus Torvalds
20651da177e4SLinus Torvaldsconfig FPE_FASTFPE
20661da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2067d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
20681da177e4SLinus Torvalds	---help---
20691da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
20701da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
20711da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
20721da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
20731da177e4SLinus Torvalds
20741da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
20751da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
20761da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
20771da177e4SLinus Torvalds	  choose NWFPE.
20781da177e4SLinus Torvalds
20791da177e4SLinus Torvaldsconfig VFP
20801da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2081e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
20821da177e4SLinus Torvalds	help
20831da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
20841da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
20851da177e4SLinus Torvalds
20861da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
20871da177e4SLinus Torvalds	  release notes and additional status information.
20881da177e4SLinus Torvalds
20891da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
20901da177e4SLinus Torvalds
209125ebee02SCatalin Marinasconfig VFPv3
209225ebee02SCatalin Marinas	bool
209325ebee02SCatalin Marinas	depends on VFP
209425ebee02SCatalin Marinas	default y if CPU_V7
209525ebee02SCatalin Marinas
2096b5872db4SCatalin Marinasconfig NEON
2097b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2098b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2099b5872db4SCatalin Marinas	help
2100b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2101b5872db4SCatalin Marinas	  Extension.
2102b5872db4SCatalin Marinas
210373c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
210473c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2105c4a30c3bSRussell King	depends on NEON && AEABI
210673c132c1SArd Biesheuvel	help
210773c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
210873c132c1SArd Biesheuvel
21091da177e4SLinus Torvaldsendmenu
21101da177e4SLinus Torvalds
21111da177e4SLinus Torvaldsmenu "Userspace binary formats"
21121da177e4SLinus Torvalds
21131da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21141da177e4SLinus Torvalds
21151da177e4SLinus Torvaldsconfig ARTHUR
21161da177e4SLinus Torvalds	tristate "RISC OS personality"
2117704bdda0SNicolas Pitre	depends on !AEABI
21181da177e4SLinus Torvalds	help
21191da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
21201da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
21211da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
21221da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
21231da177e4SLinus Torvalds	  will be called arthur).
21241da177e4SLinus Torvalds
21251da177e4SLinus Torvaldsendmenu
21261da177e4SLinus Torvalds
21271da177e4SLinus Torvaldsmenu "Power management options"
21281da177e4SLinus Torvalds
2129eceab4acSRussell Kingsource "kernel/power/Kconfig"
21301da177e4SLinus Torvalds
2131f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
213219a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2133f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2134f4cb5700SJohannes Berg	def_bool y
2135f4cb5700SJohannes Berg
213615e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
213715e0d9e3SArnd Bergmann	def_bool PM_SLEEP
213815e0d9e3SArnd Bergmann
2139603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2140603fb42aSSebastian Capella	bool
2141603fb42aSSebastian Capella	depends on MMU
2142603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2143603fb42aSSebastian Capella
21441da177e4SLinus Torvaldsendmenu
21451da177e4SLinus Torvalds
2146d5950b43SSam Ravnborgsource "net/Kconfig"
2147d5950b43SSam Ravnborg
2148ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
21491da177e4SLinus Torvalds
21501da177e4SLinus Torvaldssource "fs/Kconfig"
21511da177e4SLinus Torvalds
21521da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
21531da177e4SLinus Torvalds
21541da177e4SLinus Torvaldssource "security/Kconfig"
21551da177e4SLinus Torvalds
21561da177e4SLinus Torvaldssource "crypto/Kconfig"
21571da177e4SLinus Torvalds
21581da177e4SLinus Torvaldssource "lib/Kconfig"
2159749cf76cSChristoffer Dall
2160749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2161