xref: /linux/arch/arm/Kconfig (revision 06954b6a9e6a303b4782d543f5299b3b4020fd1f)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6fed240d9SMasami Hiramatsu	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
7aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
8c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
9419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
102b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
11ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
12d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1375851720SDmitry Vyukov	select ARCH_HAS_KCOV
14e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
150ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
163010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
17ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
18347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
1975851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
20ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
21ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
2231b089bbSChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB || !MMU
2331b089bbSChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB || !MMU
24dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
253d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
26171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
279aaf9bb7SDaniel Thompson	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
28957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
295e545df3SMike Rapoport	select ARCH_KEEP_MEMBLOCK
30d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
317c703e54SChristoph Hellwig	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
32ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
33ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
344badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
35855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
36017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
370cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
38dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
39dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
40b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
4159612b24SNathan Chancellor	select ARCH_WANT_LD_ORPHAN_WARN
42bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
4310916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
44171b3f0dSRussell King	select CLONE_BACKWARDS
45f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
46dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
47ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
4831b089bbSChristoph Hellwig	select DMA_GLOBAL_POOL if !MMU
492f9237d4SChristoph Hellwig	select DMA_OPS
50f0edfea8SChristoph Hellwig	select DMA_REMAP if MMU
51b01aec9bSBorislav Petkov	select EDAC_SUPPORT
52b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
5336d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
542ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
55f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
56b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
5756afcd3dSMarc Zyngier	select GENERIC_IRQ_IPI if SMP
58ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
592937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
60171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
61b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
62b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
637c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
64914ee966SPalmer Dabbelt	select GENERIC_LIB_DEVMEM_IS_ALLOWED
65b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
6638ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
67b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
68b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
69f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
700b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
71437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
7275969686SWang Kefeng	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
73437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
7442101571SLinus Walleij	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
75e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
764f5b0c17SMike Rapoport	select HAVE_ARCH_PFN_VALID
77282a181bSYiFei Zhu	select HAVE_ARCH_SECCOMP
78f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
7908626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
800693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
81e8003bf6SAnshuman Khandual	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
82b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
8339c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
84171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
85b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
86bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
87b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
88f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
89620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
90dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
915f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
9267a929e0SChristoph Hellwig	select HAVE_FAST_GUP if ARM_LPAE
93f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
9450362162SRussell King	select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
95ecb108e3SArnd Bergmann	select HAVE_FUNCTION_TRACER if !XIP_KERNEL && !(THUMB2_KERNEL && CC_IS_CLANG)
966b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
97f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
9887c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
99b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
100f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
101b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
102b1b3f49cSRussell King	select HAVE_KERNEL_LZO
103b1b3f49cSRussell King	select HAVE_KERNEL_XZ
104cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
105f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
1067d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
10742a0bb3fSPetr Mladek	select HAVE_NMI
1080dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
1097ada189fSJamie Iles	select HAVE_PERF_EVENTS
11049863894SWill Deacon	select HAVE_PERF_REGS
11149863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
112ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
113e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1149800b9dcSMathieu Desnoyers	select HAVE_RSEQ
115d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
116b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
117af1839ebSCatalin Marinas	select HAVE_UID16
11831c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
119da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
120171b3f0dSRussell King	select MODULES_USE_ELF_REL
121f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
122aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
123171b3f0dSRussell King	select OLD_SIGACTION
124171b3f0dSRussell King	select OLD_SIGSUSPEND3
12520f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
126b1b3f49cSRussell King	select PERF_USE_VMALLOC
127b1b3f49cSRussell King	select RTC_LIB
128b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
12918ed1c01SArd Biesheuvel	select THREAD_INFO_IN_TASK if CURRENT_POINTER_IN_TPIDRURO
1304aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
131171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
132171b3f0dSRussell King	# according to that.  Thanks.
1331da177e4SLinus Torvalds	help
1341da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
135f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1361da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1371da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1381da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1391da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1401da177e4SLinus Torvalds
14174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
14274facffeSRussell King	bool
14374facffeSRussell King
1444ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1454ce63fcdSMarek Szyprowski	bool
146b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
147b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1484ce63fcdSMarek Szyprowski
14960460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
15060460abfSSeung-Woo Kim
15160460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
15260460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
15360460abfSSeung-Woo Kim	range 4 9
15460460abfSSeung-Woo Kim	default 8
15560460abfSSeung-Woo Kim	help
15660460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
15760460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
15860460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
15960460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
16060460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
16160460abfSSeung-Woo Kim	  virtual space with just a few allocations.
16260460abfSSeung-Woo Kim
16360460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
16460460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
16560460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
16660460abfSSeung-Woo Kim	  by the PAGE_SIZE.
16760460abfSSeung-Woo Kim
16860460abfSSeung-Woo Kimendif
16960460abfSSeung-Woo Kim
17075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
17175e7153aSRalf Baechle	bool
17275e7153aSRalf Baechle
173bc581770SLinus Walleijconfig HAVE_TCM
174bc581770SLinus Walleij	bool
175bc581770SLinus Walleij	select GENERIC_ALLOCATOR
176bc581770SLinus Walleij
177e119bfffSRussell Kingconfig HAVE_PROC_CPU
178e119bfffSRussell King	bool
179e119bfffSRussell King
180ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1815ea81769SAl Viro	bool
1825ea81769SAl Viro
1831da177e4SLinus Torvaldsconfig SBUS
1841da177e4SLinus Torvalds	bool
1851da177e4SLinus Torvalds
186f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
187f16fb1ecSRussell King	bool
188f16fb1ecSRussell King	default y
189f16fb1ecSRussell King
190f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
191f16fb1ecSRussell King	bool
192f16fb1ecSRussell King	default y
193f16fb1ecSRussell King
194f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
195f0d1b0b3SDavid Howells	bool
196f0d1b0b3SDavid Howells
197f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
198f0d1b0b3SDavid Howells	bool
199f0d1b0b3SDavid Howells
2004a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2014a1b5733SEduardo Valentin	bool
2024a1b5733SEduardo Valentin
203a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
204a5f4c561SStefan Agner	def_bool y if MMU
205a5f4c561SStefan Agner
206b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
207b89c3b16SAkinobu Mita	bool
208b89c3b16SAkinobu Mita	default y
209b89c3b16SAkinobu Mita
2101da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2111da177e4SLinus Torvalds	bool
2121da177e4SLinus Torvalds	default y
2131da177e4SLinus Torvalds
214a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
215a08b6b79Sviro@ZenIV.linux.org.uk	bool
216a08b6b79Sviro@ZenIV.linux.org.uk
217c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
218c7edc9e3SDavid A. Long	def_bool y
219c7edc9e3SDavid A. Long
2201da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2211da177e4SLinus Torvalds	bool
2221da177e4SLinus Torvalds
2231da177e4SLinus Torvaldsconfig FIQ
2241da177e4SLinus Torvalds	bool
2251da177e4SLinus Torvalds
22613a5045dSRob Herringconfig NEED_RET_TO_USER
22713a5045dSRob Herring	bool
22813a5045dSRob Herring
229034d2f5aSAl Viroconfig ARCH_MTD_XIP
230034d2f5aSAl Viro	bool
231034d2f5aSAl Viro
232dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
233c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
234c1becedcSRussell King	default y
235b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
236dc21af99SRussell King	help
237111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
238111e9a5cSRussell King	  boot and module load time according to the position of the
239111e9a5cSRussell King	  kernel in system memory.
240dc21af99SRussell King
241111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
2429443076eSArd Biesheuvel	  of physical memory is at a 2 MiB boundary.
243dc21af99SRussell King
244c1becedcSRussell King	  Only disable this option if you know that you do not require
245c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
246c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
247c1becedcSRussell King
248c334bc15SRob Herringconfig NEED_MACH_IO_H
249c334bc15SRob Herring	bool
250c334bc15SRob Herring	help
251c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
252c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
253c334bc15SRob Herring	  be avoided when possible.
254c334bc15SRob Herring
2550cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2561b9f95f8SNicolas Pitre	bool
257111e9a5cSRussell King	help
2580cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2590cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2600cdc8b92SNicolas Pitre	  be avoided when possible.
2611b9f95f8SNicolas Pitre
2621b9f95f8SNicolas Pitreconfig PHYS_OFFSET
263974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
264c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
265974c0724SNicolas Pitre	default DRAM_BASE if !MMU
266*06954b6aSLinus Walleij	default 0x00000000 if ARCH_FOOTBRIDGE
267c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
268c6e77bb6SArnd Bergmann	default 0x30000000 if ARCH_S3C24XX
269c6e77bb6SArnd Bergmann	default 0xa0000000 if ARCH_IOP32X || ARCH_PXA
270c6e77bb6SArnd Bergmann	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
271c6e77bb6SArnd Bergmann	default 0
2721b9f95f8SNicolas Pitre	help
2731b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2741b9f95f8SNicolas Pitre	  location of main memory in your system.
275cada3c08SRussell King
27687e040b6SSimon Glassconfig GENERIC_BUG
27787e040b6SSimon Glass	def_bool y
27887e040b6SSimon Glass	depends on BUG
27987e040b6SSimon Glass
2801bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2811bcad26eSKirill A. Shutemov	int
2821bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2831bcad26eSKirill A. Shutemov	default 2
2841bcad26eSKirill A. Shutemov
2851da177e4SLinus Torvaldsmenu "System Type"
2861da177e4SLinus Torvalds
2873c427975SHyok S. Choiconfig MMU
2883c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2893c427975SHyok S. Choi	default y
2903c427975SHyok S. Choi	help
2913c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2923c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2933c427975SHyok S. Choi
294e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
295e0c25d95SDaniel Cashman	default 8
296e0c25d95SDaniel Cashman
297e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
298e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
299e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
300e0c25d95SDaniel Cashman	default 16
301e0c25d95SDaniel Cashman
302ccf50e23SRussell King#
303ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
304ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
305ccf50e23SRussell King#
3061da177e4SLinus Torvaldschoice
3071da177e4SLinus Torvalds	prompt "ARM system type"
30870722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3091420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3101da177e4SLinus Torvalds
311387798b3SRob Herringconfig ARCH_MULTIPLATFORM
312387798b3SRob Herring	bool "Allow multiple platforms to be selected"
313b1b3f49cSRussell King	depends on MMU
314fb597f2aSGregory Fong	select ARCH_FLATMEM_ENABLE
315fb597f2aSGregory Fong	select ARCH_SPARSEMEM_ENABLE
316fb597f2aSGregory Fong	select ARCH_SELECT_MEMORY_MODEL
31742dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
318387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
319387798b3SRob Herring	select AUTO_ZRELADDR
320bb0eb050SDaniel Lezcano	select TIMER_OF
32166314223SDinh Nguyen	select COMMON_CLK
3224c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
323eb01d42aSChristoph Hellwig	select HAVE_PCI
3242eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
32566314223SDinh Nguyen	select SPARSE_IRQ
32666314223SDinh Nguyen	select USE_OF
32766314223SDinh Nguyen
3289c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3299c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3309c77bc43SStefan Agner	depends on !MMU
3319c77bc43SStefan Agner	select ARM_NVIC
332499f1640SStefan Agner	select AUTO_ZRELADDR
333bb0eb050SDaniel Lezcano	select TIMER_OF
3349c77bc43SStefan Agner	select COMMON_CLK
3359c77bc43SStefan Agner	select CPU_V7M
3369c77bc43SStefan Agner	select NO_IOPORT_MAP
3379c77bc43SStefan Agner	select SPARSE_IRQ
3389c77bc43SStefan Agner	select USE_OF
3399c77bc43SStefan Agner
340e7736d47SLennert Buytenhekconfig ARCH_EP93XX
341e7736d47SLennert Buytenhek	bool "EP93xx-based"
34280320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
343e7736d47SLennert Buytenhek	select ARM_AMBA
344cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
345e7736d47SLennert Buytenhek	select ARM_VIC
3463e895f4cSMarc Zyngier	select GENERIC_IRQ_MULTI_HANDLER
347b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
348000bc178SLinus Walleij	select CLKSRC_MMIO
349b1b3f49cSRussell King	select CPU_ARM920T
3505c34a4e8SLinus Walleij	select GPIOLIB
3519645ccc7SNikita Shubin	select COMMON_CLK
352e7736d47SLennert Buytenhek	help
353e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
354e7736d47SLennert Buytenhek
3551da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3561da177e4SLinus Torvalds	bool "FootBridge"
357c750815eSRussell King	select CPU_SA110
3581da177e4SLinus Torvalds	select FOOTBRIDGE
3598ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
3600cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
361f999b8bdSMartin Michlmayr	help
362f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
363f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3641da177e4SLinus Torvalds
3653f7e5815SLennert Buytenhekconfig ARCH_IOP32X
3663f7e5815SLennert Buytenhek	bool "IOP32x-based"
367a4f7e763SRussell King	depends on MMU
368c750815eSRussell King	select CPU_XSCALE
369e9004f50SLinus Walleij	select GPIO_IOP
3705c34a4e8SLinus Walleij	select GPIOLIB
37113a5045dSRob Herring	select NEED_RET_TO_USER
372eb01d42aSChristoph Hellwig	select FORCE_PCI
373b1b3f49cSRussell King	select PLAT_IOP
374f999b8bdSMartin Michlmayr	help
3753f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
3763f7e5815SLennert Buytenhek	  processors.
3773f7e5815SLennert Buytenhek
3783b938be6SRussell Kingconfig ARCH_IXP4XX
3793b938be6SRussell King	bool "IXP4xx-based"
380a4f7e763SRussell King	depends on MMU
38151aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
382*06954b6aSLinus Walleij	select ARM_PATCH_PHYS_VIRT
383c750815eSRussell King	select CPU_XSCALE
38498ac0cc2SLinus Walleij	select GENERIC_IRQ_MULTI_HANDLER
38555ec465eSLinus Walleij	select GPIO_IXP4XX
3865c34a4e8SLinus Walleij	select GPIOLIB
387eb01d42aSChristoph Hellwig	select HAVE_PCI
38855ec465eSLinus Walleij	select IXP4XX_IRQ
38965af6667SLinus Walleij	select IXP4XX_TIMER
390*06954b6aSLinus Walleij	select SPARSE_IRQ
3919296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
392171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
393c4713074SLennert Buytenhek	help
3943b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
395c4713074SLennert Buytenhek
396edabd38eSSaeed Bisharaconfig ARCH_DOVE
397edabd38eSSaeed Bishara	bool "Marvell Dove"
398756b2531SSebastian Hesselbarth	select CPU_PJ4
3994c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4005c34a4e8SLinus Walleij	select GPIOLIB
401eb01d42aSChristoph Hellwig	select HAVE_PCI
402171b3f0dSRussell King	select MVEBU_MBUS
4039139acd1SSebastian Hesselbarth	select PINCTRL
4049139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
405abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4065cdbe5d2SArnd Bergmann	select SPARSE_IRQ
407c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
408edabd38eSSaeed Bishara	help
409edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
410edabd38eSSaeed Bishara
4111da177e4SLinus Torvaldsconfig ARCH_PXA
4122c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
413a4f7e763SRussell King	depends on MMU
414b1b3f49cSRussell King	select ARCH_MTD_XIP
415b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
416b1b3f49cSRussell King	select AUTO_ZRELADDR
417a1c0a6adSRobert Jarzmik	select COMMON_CLK
418389d9b58SDaniel Lezcano	select CLKSRC_PXA
419234b6cedSRussell King	select CLKSRC_MMIO
420bb0eb050SDaniel Lezcano	select TIMER_OF
4212f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
4224c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
423157d2644SHaojian Zhuang	select GPIO_PXA
4245c34a4e8SLinus Walleij	select GPIOLIB
425d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
426bd5ce433SEric Miao	select PLAT_PXA
4276ac6b817SHaojian Zhuang	select SPARSE_IRQ
428f999b8bdSMartin Michlmayr	help
4292c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
4301da177e4SLinus Torvalds
4311da177e4SLinus Torvaldsconfig ARCH_RPC
4321da177e4SLinus Torvalds	bool "RiscPC"
433868e87ccSRussell King	depends on MMU
4342abd6e34SArnd Bergmann	depends on !CC_IS_CLANG && GCC_VERSION < 90100 && GCC_VERSION >= 60000
4351da177e4SLinus Torvalds	select ARCH_ACORN
436a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
43707f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
4380b40deeeSRussell King	select ARM_HAS_SG_CHAIN
439fa04e209SArnd Bergmann	select CPU_SA110
440b1b3f49cSRussell King	select FIQ
441b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
442b1b3f49cSRussell King	select ISA_DMA_API
4436239da29SArnd Bergmann	select LEGACY_TIMER_TICK
444c334bc15SRob Herring	select NEED_MACH_IO_H
4450cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
446ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4471da177e4SLinus Torvalds	help
4481da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
4491da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
4501da177e4SLinus Torvalds
4511da177e4SLinus Torvaldsconfig ARCH_SA1100
4521da177e4SLinus Torvalds	bool "SA1100-based"
453b1b3f49cSRussell King	select ARCH_MTD_XIP
454b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
455b1b3f49cSRussell King	select CLKSRC_MMIO
456389d9b58SDaniel Lezcano	select CLKSRC_PXA
457bb0eb050SDaniel Lezcano	select TIMER_OF if OF
458d6c82046SRussell King	select COMMON_CLK
459b1b3f49cSRussell King	select CPU_FREQ
460b1b3f49cSRussell King	select CPU_SA1100
4614c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4625c34a4e8SLinus Walleij	select GPIOLIB
4631eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
464b1b3f49cSRussell King	select ISA
4650cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
466375dec92SRussell King	select SPARSE_IRQ
467f999b8bdSMartin Michlmayr	help
468f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
4691da177e4SLinus Torvalds
470b130d5c2SKukjin Kimconfig ARCH_S3C24XX
471b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
472335cce74SArnd Bergmann	select ATAGS
4734280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
474880cf071STomasz Figa	select GPIO_SAMSUNG
4755c34a4e8SLinus Walleij	select GPIOLIB
4764c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
477c334bc15SRob Herring	select NEED_MACH_IO_H
478f6d7cde8SKrzysztof Kozlowski	select S3C2410_WATCHDOG
479cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
480ea04d6b4SMasahiro Yamada	select USE_OF
481f6d7cde8SKrzysztof Kozlowski	select WATCHDOG
4821da177e4SLinus Torvalds	help
483b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
484b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
485b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
486b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
48763b1f51bSBen Dooks
488a0694861STony Lindgrenconfig ARCH_OMAP1
489a0694861STony Lindgren	bool "TI OMAP1"
49000a36698SArnd Bergmann	depends on MMU
491a0694861STony Lindgren	select ARCH_OMAP
492354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
493a0694861STony Lindgren	select GENERIC_IRQ_CHIP
4944c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4955c34a4e8SLinus Walleij	select GPIOLIB
496bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
497a0694861STony Lindgren	select IRQ_DOMAIN
498a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
499a0694861STony Lindgren	select NEED_MACH_MEMORY_H
500685e2d08STony Lindgren	select SPARSE_IRQ
50121f47fbcSAlexey Charkov	help
502a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
50302c981c0SBinghua Duan
5041da177e4SLinus Torvaldsendchoice
5051da177e4SLinus Torvalds
506387798b3SRob Herringmenu "Multiple platform selection"
507387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
508387798b3SRob Herring
509387798b3SRob Herringcomment "CPU Core family selection"
510387798b3SRob Herring
511f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
512f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
513f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
514f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
515f8afae40SArnd Bergmann	select CPU_FA526
516f8afae40SArnd Bergmann
517387798b3SRob Herringconfig ARCH_MULTI_V4T
518387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
519387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
520b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
52124e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
52224e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
52324e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
524387798b3SRob Herring
525387798b3SRob Herringconfig ARCH_MULTI_V5
526387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
527387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
528b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
52912567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
53024e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
53124e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
532387798b3SRob Herring
533387798b3SRob Herringconfig ARCH_MULTI_V4_V5
534387798b3SRob Herring	bool
535387798b3SRob Herring
536387798b3SRob Herringconfig ARCH_MULTI_V6
5378dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
538387798b3SRob Herring	select ARCH_MULTI_V6_V7
53942f4754aSRob Herring	select CPU_V6K
540387798b3SRob Herring
541387798b3SRob Herringconfig ARCH_MULTI_V7
5428dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
543387798b3SRob Herring	default y
544387798b3SRob Herring	select ARCH_MULTI_V6_V7
545b1b3f49cSRussell King	select CPU_V7
54690bc8ac7SRob Herring	select HAVE_SMP
547387798b3SRob Herring
548387798b3SRob Herringconfig ARCH_MULTI_V6_V7
549387798b3SRob Herring	bool
5509352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
551387798b3SRob Herring
552387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
553387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
554387798b3SRob Herring	select ARCH_MULTI_V5
555387798b3SRob Herring
556387798b3SRob Herringendmenu
557387798b3SRob Herring
55805e2a3deSRob Herringconfig ARCH_VIRT
559e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
560e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
5614b8b5f25SRob Herring	select ARM_AMBA
56205e2a3deSRob Herring	select ARM_GIC
5633ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
5640b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
565bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
56605e2a3deSRob Herring	select ARM_PSCI
5674b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
5688e2649d0SJason A. Donenfeld	select ARCH_SUPPORTS_BIG_ENDIAN
56905e2a3deSRob Herring
570ccf50e23SRussell King#
571ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
572ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
573ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
574ccf50e23SRussell King#
5756bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
5766bb8536cSAndreas Färber
577445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
578445d9b30STsahee Zidenberg
579590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
580590b460cSLars Persson
581d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
582d9bfc86dSOleksij Rempel
583a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
584a66c51f9SAlexandre Belloni
58595b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
58695b8f20fSRussell King
5871d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
5881d22924eSAnders Berg
5898ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
5908ac49e04SChristian Daudt
5911c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
5921c37fa10SSebastian Hesselbarth
5931da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
5941da177e4SLinus Torvalds
595d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
596d94f944eSAnton Vorontsov
59795b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
59895b8f20fSRussell King
599df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
600df8d742eSBaruch Siach
60195b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
60295b8f20fSRussell King
603e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
604e7736d47SLennert Buytenhek
605a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
606a66c51f9SAlexandre Belloni
6071da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
6081da177e4SLinus Torvalds
60959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
61059d3a193SPaulius Zaleckas
611387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
612387798b3SRob Herring
613389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
614389ee0c2SHaojian Zhuang
615a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
616a66c51f9SAlexandre Belloni
6171da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
6181da177e4SLinus Torvalds
6193f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
6203f7e5815SLennert Buytenhek
6211da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
6221da177e4SLinus Torvalds
623828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
624828989adSSantosh Shilimkar
62575bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
62695b8f20fSRussell King
627a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
628a66c51f9SAlexandre Belloni
6293b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
6303b8f5030SCarlo Caione
6319fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
6329fb29c73SSugaya Taichi
633a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
634a66c51f9SAlexandre Belloni
63517723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
63617723fd3SJonas Jensen
637312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
638312b62b6SDaniel Palmer
639794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
640794d15b2SStanislav Samsonov
641a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
642f682a218SMatthias Brugger
6431d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
6441d3f33d5SShawn Guo
64595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
64695b8f20fSRussell King
6477bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
6487bffa14cSBrendan Higgins
6499851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
6509851ca57SDaniel Tang
651d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
652d48af15eSTony Lindgren
653d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
6541da177e4SLinus Torvalds
6551dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
6561dbae815STony Lindgren
6579dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
658585cf175STzachi Perelstein
659a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
660a66c51f9SAlexandre Belloni
66195b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
66295b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
6631da177e4SLinus Torvalds
6648fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
6658fc1b0f8SKumar Gala
66678e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig"
66778e3dbc1SAndreas Färber
66886aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
66986aeee4dSAndreas Färber
67095b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
67195b8f20fSRussell King
672d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
673d63dc051SHeiko Stuebner
67471b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig"
675a66c51f9SAlexandre Belloni
676a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
677a66c51f9SAlexandre Belloni
67895b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
679edabd38eSSaeed Bishara
680a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
681a66c51f9SAlexandre Belloni
682387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
683387798b3SRob Herring
684a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
685a21765a7SBen Dooks
68665ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
68765ebcc11SSrinivas Kandagatla
688bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
689bcb84fb4SAlexandre TORGUE
6903b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
6913b52634fSMaxime Ripard
692c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
693c5f80065SErik Gilling
694ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
695ba56a987SMasahiro Yamada
69695b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
6971da177e4SLinus Torvalds
6981da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
6991da177e4SLinus Torvalds
700ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
701ceade897SRussell King
7026f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
7036f35f9a9STony Prisk
7049a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
7059a45eb69SJosh Cartwright
706499f1640SStefan Agner# ARMv7-M architecture
707499f1640SStefan Agnerconfig ARCH_LPC18XX
708499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
709499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
710499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
711499f1640SStefan Agner	select ARM_AMBA
712499f1640SStefan Agner	select CLKSRC_LPC32XX
713499f1640SStefan Agner	select PINCTRL
714499f1640SStefan Agner	help
715499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
716499f1640SStefan Agner	  high performance microcontrollers.
717499f1640SStefan Agner
7181847119dSVladimir Murzinconfig ARCH_MPS2
71917bd274eSBaruch Siach	bool "ARM MPS2 platform"
7201847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
7211847119dSVladimir Murzin	select ARM_AMBA
7221847119dSVladimir Murzin	select CLKSRC_MPS2
7231847119dSVladimir Murzin	help
7241847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
7251847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
7261847119dSVladimir Murzin
7271847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
7281847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
7291847119dSVladimir Murzin
7301da177e4SLinus Torvalds# Definitions to make life easier
7311da177e4SLinus Torvaldsconfig ARCH_ACORN
7321da177e4SLinus Torvalds	bool
7331da177e4SLinus Torvalds
7347ae1f7ecSLennert Buytenhekconfig PLAT_IOP
7357ae1f7ecSLennert Buytenhek	bool
7367ae1f7ecSLennert Buytenhek
73769b02f6aSLennert Buytenhekconfig PLAT_ORION
73869b02f6aSLennert Buytenhek	bool
739bfe45e0bSRussell King	select CLKSRC_MMIO
740b1b3f49cSRussell King	select COMMON_CLK
741dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
742278b45b0SAndrew Lunn	select IRQ_DOMAIN
74369b02f6aSLennert Buytenhek
744abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
745abcda1dcSThomas Petazzoni	bool
746abcda1dcSThomas Petazzoni	select PLAT_ORION
747abcda1dcSThomas Petazzoni
748bd5ce433SEric Miaoconfig PLAT_PXA
749bd5ce433SEric Miao	bool
750bd5ce433SEric Miao
751f4b8b319SRussell Kingconfig PLAT_VERSATILE
752f4b8b319SRussell King	bool
753f4b8b319SRussell King
7548636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
7551da177e4SLinus Torvalds
756afe4b25eSLennert Buytenhekconfig IWMMXT
757d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
758d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
759d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
760afe4b25eSLennert Buytenhek	help
761afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
762afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
763afe4b25eSLennert Buytenhek
7643b93e7b0SHyok S. Choiif !MMU
7653b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
7663b93e7b0SHyok S. Choiendif
7673b93e7b0SHyok S. Choi
7683e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
7693e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
7703e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
7713e0a07f8SGregory CLEMENT	default y
7723e0a07f8SGregory CLEMENT	help
7733e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
7743e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
7753e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
7763e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
7773e0a07f8SGregory CLEMENT	  Workaround:
7783e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
7793e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
7803e0a07f8SGregory CLEMENT	  instruction
7813e0a07f8SGregory CLEMENT
782f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
783f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
784f0c4b8d6SWill Deacon	depends on CPU_V6
785f0c4b8d6SWill Deacon	help
786f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
787f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
788f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
789f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
790f0c4b8d6SWill Deacon
7919cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
7929cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
793e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
7949cba3cccSCatalin Marinas	help
7959cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
7969cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
7979cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
7989cba3cccSCatalin Marinas	  recommended workaround.
7999cba3cccSCatalin Marinas
8007ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
8017ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
8027ce236fcSCatalin Marinas	depends on CPU_V7
8037ce236fcSCatalin Marinas	help
8047ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
80579403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
8067ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
8077ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
8087ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
8097ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
8107ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
8117ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
8127ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
8137ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
8147ce236fcSCatalin Marinas	  available in non-secure mode.
8157ce236fcSCatalin Marinas
816855c551fSCatalin Marinasconfig ARM_ERRATA_458693
817855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
818855c551fSCatalin Marinas	depends on CPU_V7
81962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
820855c551fSCatalin Marinas	help
821855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
822855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
823855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
824855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
825855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
826855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
827855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
828855c551fSCatalin Marinas	  register may not be available in non-secure mode.
829855c551fSCatalin Marinas
8300516e464SCatalin Marinasconfig ARM_ERRATA_460075
8310516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
8320516e464SCatalin Marinas	depends on CPU_V7
83362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8340516e464SCatalin Marinas	help
8350516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
8360516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
8370516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
8380516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
8390516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
8400516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
8410516e464SCatalin Marinas	  may not be available in non-secure mode.
8420516e464SCatalin Marinas
8439f05027cSWill Deaconconfig ARM_ERRATA_742230
8449f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
8459f05027cSWill Deacon	depends on CPU_V7 && SMP
84662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8479f05027cSWill Deacon	help
8489f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
8499f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
8509f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
8519f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
8529f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
8539f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
8549f05027cSWill Deacon	  the two writes.
8559f05027cSWill Deacon
856a672e99bSWill Deaconconfig ARM_ERRATA_742231
857a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
858a672e99bSWill Deacon	depends on CPU_V7 && SMP
85962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
860a672e99bSWill Deacon	help
861a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
862a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
863a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
864a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
865a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
866a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
867a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
868a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
869a672e99bSWill Deacon	  capabilities of the processor.
870a672e99bSWill Deacon
87169155794SJon Medhurstconfig ARM_ERRATA_643719
87269155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
87369155794SJon Medhurst	depends on CPU_V7 && SMP
874e5a5de44SRussell King	default y
87569155794SJon Medhurst	help
87669155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
87769155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
87869155794SJon Medhurst	  register returns zero when it should return one. The workaround
87969155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
88069155794SJon Medhurst	  it behave as intended and avoiding data corruption.
88169155794SJon Medhurst
882cdf357f1SWill Deaconconfig ARM_ERRATA_720789
883cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
884e66dc745SDave Martin	depends on CPU_V7
885cdf357f1SWill Deacon	help
886cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
887cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
888cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
889cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
890cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
891cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
892cdf357f1SWill Deacon	  entries regardless of the ASID.
893475d92fcSWill Deacon
894475d92fcSWill Deaconconfig ARM_ERRATA_743622
895475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
896475d92fcSWill Deacon	depends on CPU_V7
89762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
898475d92fcSWill Deacon	help
899475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
900efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
901475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
902475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
903475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
904475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
905475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
906475d92fcSWill Deacon	  processor.
907475d92fcSWill Deacon
9089a27c27cSWill Deaconconfig ARM_ERRATA_751472
9099a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
910ba90c516SDave Martin	depends on CPU_V7
91162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9129a27c27cSWill Deacon	help
9139a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
9149a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
9159a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
9169a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
9179a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
9189a27c27cSWill Deacon
919fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
920fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
921fcbdc5feSWill Deacon	depends on CPU_V7
922fcbdc5feSWill Deacon	help
923fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
924fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
925fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
926fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
927fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
928fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
929fcbdc5feSWill Deacon
9305dab26afSWill Deaconconfig ARM_ERRATA_754327
9315dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
9325dab26afSWill Deacon	depends on CPU_V7 && SMP
9335dab26afSWill Deacon	help
9345dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
9355dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
9365dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
9375dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
9385dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
9395dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
9405dab26afSWill Deacon
941145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
942145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
943fd832478SFabio Estevam	depends on CPU_V6
944145e10e1SCatalin Marinas	help
945145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
946145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
947145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
948145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
949145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
950145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
951145e10e1SCatalin Marinas	  is not affected.
952145e10e1SCatalin Marinas
953f630c1bdSWill Deaconconfig ARM_ERRATA_764369
954f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
955f630c1bdSWill Deacon	depends on CPU_V7 && SMP
956f630c1bdSWill Deacon	help
957f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
958f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
959f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
960f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
961f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
962f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
963f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
964f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
965f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
966f630c1bdSWill Deacon
9677253b85cSSimon Hormanconfig ARM_ERRATA_775420
9687253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
9697253b85cSSimon Horman       depends on CPU_V7
9707253b85cSSimon Horman       help
9717253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
972cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
9737253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
9747253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
9757253b85cSSimon Horman	 an abort may occur on cache maintenance.
9767253b85cSSimon Horman
97793dc6887SCatalin Marinasconfig ARM_ERRATA_798181
97893dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
97993dc6887SCatalin Marinas	depends on CPU_V7 && SMP
98093dc6887SCatalin Marinas	help
98193dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
98293dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
98393dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
98493dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
98593dc6887SCatalin Marinas	  as the one being invalidated.
98693dc6887SCatalin Marinas
98784b6504fSWill Deaconconfig ARM_ERRATA_773022
98884b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
98984b6504fSWill Deacon	depends on CPU_V7
99084b6504fSWill Deacon	help
99184b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
99284b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
99384b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
99484b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
99584b6504fSWill Deacon
99662c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
99762c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
99862c0f4a5SDoug Anderson	depends on CPU_V7
99962c0f4a5SDoug Anderson	help
100062c0f4a5SDoug Anderson	  This option enables the workaround for:
100162c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
100262c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
100362c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
100462c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
100562c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
100662c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
100762c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
100862c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
100962c0f4a5SDoug Anderson
1010416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1011416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1012416bcf21SDoug Anderson	depends on CPU_V7
1013416bcf21SDoug Anderson	help
1014416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1015416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1016416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1017416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1018416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1019416bcf21SDoug Anderson
10209f6f9354SDoug Andersonconfig ARM_ERRATA_825619
10219f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
10229f6f9354SDoug Anderson	depends on CPU_V7
10239f6f9354SDoug Anderson	help
10249f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
10259f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
10269f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
10279f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
10289f6f9354SDoug Anderson
1029304009a1SDoug Andersonconfig ARM_ERRATA_857271
1030304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1031304009a1SDoug Anderson	depends on CPU_V7
1032304009a1SDoug Anderson	help
1033304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
1034304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
1035304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
1036304009a1SDoug Anderson
10379f6f9354SDoug Andersonconfig ARM_ERRATA_852421
10389f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
10399f6f9354SDoug Anderson	depends on CPU_V7
10409f6f9354SDoug Anderson	help
10419f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
10429f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
10439f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
10449f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
10459f6f9354SDoug Anderson
104662c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
104762c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
104862c0f4a5SDoug Anderson	depends on CPU_V7
104962c0f4a5SDoug Anderson	help
105062c0f4a5SDoug Anderson	  This option enables the workaround for:
105162c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
105262c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
105362c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
105462c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
105562c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
105662c0f4a5SDoug Anderson	  for and handled.
105762c0f4a5SDoug Anderson
1058304009a1SDoug Andersonconfig ARM_ERRATA_857272
1059304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1060304009a1SDoug Anderson	depends on CPU_V7
1061304009a1SDoug Anderson	help
1062304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
1063304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
1064304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
1065304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
1066304009a1SDoug Anderson	  for and handled.
1067304009a1SDoug Anderson
10681da177e4SLinus Torvaldsendmenu
10691da177e4SLinus Torvalds
10701da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
10711da177e4SLinus Torvalds
10721da177e4SLinus Torvaldsmenu "Bus support"
10731da177e4SLinus Torvalds
10741da177e4SLinus Torvaldsconfig ISA
10751da177e4SLinus Torvalds	bool
10761da177e4SLinus Torvalds	help
10771da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
10781da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
10791da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
10801da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
10811da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
10821da177e4SLinus Torvalds
1083065909b9SRussell King# Select ISA DMA controller support
10841da177e4SLinus Torvaldsconfig ISA_DMA
10851da177e4SLinus Torvalds	bool
1086065909b9SRussell King	select ISA_DMA_API
10871da177e4SLinus Torvalds
1088065909b9SRussell King# Select ISA DMA interface
10895cae841bSAl Viroconfig ISA_DMA_API
10905cae841bSAl Viro	bool
10915cae841bSAl Viro
1092b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1093b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1094b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1095b080ac8aSMarcelo Roberto Jimenez	help
1096b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1097b080ac8aSMarcelo Roberto Jimenez
1098779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
1099779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1100779eb41cSBenjamin Gaignard	depends on CPU_V7
1101779eb41cSBenjamin Gaignard	help
1102779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
1103779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
1104779eb41cSBenjamin Gaignard	  each other, in program order.
1105779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
1106779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
1107779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1108779eb41cSBenjamin Gaignard	  r0p4, r0p5.
1109779eb41cSBenjamin Gaignard
11101da177e4SLinus Torvaldsendmenu
11111da177e4SLinus Torvalds
11121da177e4SLinus Torvaldsmenu "Kernel Features"
11131da177e4SLinus Torvalds
11143b55658aSDave Martinconfig HAVE_SMP
11153b55658aSDave Martin	bool
11163b55658aSDave Martin	help
11173b55658aSDave Martin	  This option should be selected by machines which have an SMP-
11183b55658aSDave Martin	  capable CPU.
11193b55658aSDave Martin
11203b55658aSDave Martin	  The only effect of this option is to make the SMP-related
11213b55658aSDave Martin	  options available to the user for configuration.
11223b55658aSDave Martin
11231da177e4SLinus Torvaldsconfig SMP
1124bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1125fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
11263b55658aSDave Martin	depends on HAVE_SMP
1127801bb21cSJonathan Austin	depends on MMU || ARM_MPU
11280361748fSArnd Bergmann	select IRQ_WORK
11291da177e4SLinus Torvalds	help
11301da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
11314a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
11324a474157SRobert Graffham	  than one CPU, say Y.
11331da177e4SLinus Torvalds
11344a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
11351da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
11364a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
11374a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
11384a474157SRobert Graffham	  will run faster if you say N here.
11391da177e4SLinus Torvalds
1140cb1aaebeSMauro Carvalho Chehab	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
11414f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
114250a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
11431da177e4SLinus Torvalds
11441da177e4SLinus Torvalds	  If you don't know what to do here, say N.
11451da177e4SLinus Torvalds
1146f00ec48fSRussell Kingconfig SMP_ON_UP
11475744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1148801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1149f00ec48fSRussell King	default y
1150f00ec48fSRussell King	help
1151f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1152f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1153f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1154f00ec48fSRussell King	  savings.
1155f00ec48fSRussell King
1156f00ec48fSRussell King	  If you don't know what to do here, say Y.
1157f00ec48fSRussell King
115850596b75SArd Biesheuvel
115950596b75SArd Biesheuvelconfig CURRENT_POINTER_IN_TPIDRURO
116050596b75SArd Biesheuvel	def_bool y
116150596b75SArd Biesheuvel	depends on SMP && CPU_32v6K && !CPU_V6
116250596b75SArd Biesheuvel
1163c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1164c9018aabSVincent Guittot	bool "Support cpu topology definition"
1165c9018aabSVincent Guittot	depends on SMP && CPU_V7
1166c9018aabSVincent Guittot	default y
1167c9018aabSVincent Guittot	help
1168c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1169c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1170c9018aabSVincent Guittot	  topology of an ARM System.
1171c9018aabSVincent Guittot
1172c9018aabSVincent Guittotconfig SCHED_MC
1173c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1174c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1175c9018aabSVincent Guittot	help
1176c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1177c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1178c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1179c9018aabSVincent Guittot
1180c9018aabSVincent Guittotconfig SCHED_SMT
1181c9018aabSVincent Guittot	bool "SMT scheduler support"
1182c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1183c9018aabSVincent Guittot	help
1184c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1185c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1186c9018aabSVincent Guittot	  places. If unsure say N here.
1187c9018aabSVincent Guittot
1188a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1189a8cbcd92SRussell King	bool
1190a8cbcd92SRussell King	help
11918f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
1192a8cbcd92SRussell King
11938a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1194022c03a2SMarc Zyngier	bool "Architected timer support"
1195022c03a2SMarc Zyngier	depends on CPU_V7
11968a4da6e3SMark Rutland	select ARM_ARCH_TIMER
1197022c03a2SMarc Zyngier	help
1198022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1199022c03a2SMarc Zyngier
1200f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1201f32f4ce2SRussell King	bool
1202f32f4ce2SRussell King	help
1203f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1204f32f4ce2SRussell King
1205e8db288eSNicolas Pitreconfig MCPM
1206e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1207e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1208e8db288eSNicolas Pitre	help
1209e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1210e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1211e8db288eSNicolas Pitre	  systems.
1212e8db288eSNicolas Pitre
1213ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1214ebf4a5c5SHaojian Zhuang	bool
1215ebf4a5c5SHaojian Zhuang	depends on MCPM
1216ebf4a5c5SHaojian Zhuang	help
1217ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1218ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1219ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1220ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1221ebf4a5c5SHaojian Zhuang
12221c33be57SNicolas Pitreconfig BIG_LITTLE
12231c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
12241c33be57SNicolas Pitre	depends on CPU_V7 && SMP
12251c33be57SNicolas Pitre	select MCPM
12261c33be57SNicolas Pitre	help
12271c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
12281c33be57SNicolas Pitre	  system architecture.
12291c33be57SNicolas Pitre
12301c33be57SNicolas Pitreconfig BL_SWITCHER
12311c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
12326c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
123351aaf81fSRussell King	select CPU_PM
12341c33be57SNicolas Pitre	help
12351c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
12361c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
12371c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
12381c33be57SNicolas Pitre
1239b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1240b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1241b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1242b22537c6SNicolas Pitre	help
1243b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1244b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1245b22537c6SNicolas Pitre	  debugging purposes only.
1246b22537c6SNicolas Pitre
12478d5796d2SLennert Buytenhekchoice
12488d5796d2SLennert Buytenhek	prompt "Memory split"
1249006fa259SRussell King	depends on MMU
12508d5796d2SLennert Buytenhek	default VMSPLIT_3G
12518d5796d2SLennert Buytenhek	help
12528d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
12538d5796d2SLennert Buytenhek
12548d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
12558d5796d2SLennert Buytenhek	  option alone!
12568d5796d2SLennert Buytenhek
12578d5796d2SLennert Buytenhek	config VMSPLIT_3G
12588d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
125963ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1260bbeedfdaSYisheng Xie		depends on !ARM_LPAE
126163ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
12628d5796d2SLennert Buytenhek	config VMSPLIT_2G
12638d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
12648d5796d2SLennert Buytenhek	config VMSPLIT_1G
12658d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
12668d5796d2SLennert Buytenhekendchoice
12678d5796d2SLennert Buytenhek
12688d5796d2SLennert Buytenhekconfig PAGE_OFFSET
12698d5796d2SLennert Buytenhek	hex
1270006fa259SRussell King	default PHYS_OFFSET if !MMU
12718d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
12728d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
127363ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
12748d5796d2SLennert Buytenhek	default 0xC0000000
12758d5796d2SLennert Buytenhek
1276c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET
1277c12366baSLinus Walleij	hex
1278c12366baSLinus Walleij	depends on KASAN
1279c12366baSLinus Walleij	default 0x1f000000 if PAGE_OFFSET=0x40000000
1280c12366baSLinus Walleij	default 0x5f000000 if PAGE_OFFSET=0x80000000
1281c12366baSLinus Walleij	default 0x9f000000 if PAGE_OFFSET=0xC0000000
1282c12366baSLinus Walleij	default 0x8f000000 if PAGE_OFFSET=0xB0000000
1283c12366baSLinus Walleij	default 0xffffffff
1284c12366baSLinus Walleij
12851da177e4SLinus Torvaldsconfig NR_CPUS
12861da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
1287d624833fSArd Biesheuvel	range 2 16 if DEBUG_KMAP_LOCAL
1288d624833fSArd Biesheuvel	range 2 32 if !DEBUG_KMAP_LOCAL
12891da177e4SLinus Torvalds	depends on SMP
12901da177e4SLinus Torvalds	default "4"
1291d624833fSArd Biesheuvel	help
1292d624833fSArd Biesheuvel	  The maximum number of CPUs that the kernel can support.
1293d624833fSArd Biesheuvel	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1294d624833fSArd Biesheuvel	  debugging is enabled, which uses half of the per-CPU fixmap
1295d624833fSArd Biesheuvel	  slots as guard regions.
12961da177e4SLinus Torvalds
1297a054a811SRussell Kingconfig HOTPLUG_CPU
129800b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
129940b31360SStephen Rothwell	depends on SMP
13001b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1301a054a811SRussell King	help
1302a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1303a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1304a054a811SRussell King
13052bdd424fSWill Deaconconfig ARM_PSCI
13062bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1307e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1308be120397SMark Rutland	select ARM_PSCI_FW
13092bdd424fSWill Deacon	help
13102bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
13112bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
13122bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
13132bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
13142bdd424fSWill Deacon	  ARM processors").
13152bdd424fSWill Deacon
13162a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
13172a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
13182a6ad871SMaxime Ripard# selected platforms.
131944986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
132044986ab0SPeter De Schrijver (NVIDIA)	int
1321910499e1SKrzysztof Kozlowski	default 2048 if ARCH_INTEL_SOCFPGA
1322d9be9cebSGeert Uytterhoeven	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1323a3ee4feaSTao Ren		ARCH_ZYNQ || ARCH_ASPEED
1324aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1325aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1326eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
132706b851e5SOlof Johansson	default 392 if ARCH_U8500
132801bb914cSTony Prisk	default 352 if ARCH_VT8500
13297b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
13302a6ad871SMaxime Ripard	default 264 if MACH_H4700
133144986ab0SPeter De Schrijver (NVIDIA)	default 0
133244986ab0SPeter De Schrijver (NVIDIA)	help
133344986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
133444986ab0SPeter De Schrijver (NVIDIA)
133544986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
133644986ab0SPeter De Schrijver (NVIDIA)
1337c9218b16SRussell Kingconfig HZ_FIXED
1338f8065813SRussell King	int
13391164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
134047d84682SRussell King	default 0
1341c9218b16SRussell King
1342c9218b16SRussell Kingchoice
134347d84682SRussell King	depends on HZ_FIXED = 0
1344c9218b16SRussell King	prompt "Timer frequency"
1345c9218b16SRussell King
1346c9218b16SRussell Kingconfig HZ_100
1347c9218b16SRussell King	bool "100 Hz"
1348c9218b16SRussell King
1349c9218b16SRussell Kingconfig HZ_200
1350c9218b16SRussell King	bool "200 Hz"
1351c9218b16SRussell King
1352c9218b16SRussell Kingconfig HZ_250
1353c9218b16SRussell King	bool "250 Hz"
1354c9218b16SRussell King
1355c9218b16SRussell Kingconfig HZ_300
1356c9218b16SRussell King	bool "300 Hz"
1357c9218b16SRussell King
1358c9218b16SRussell Kingconfig HZ_500
1359c9218b16SRussell King	bool "500 Hz"
1360c9218b16SRussell King
1361c9218b16SRussell Kingconfig HZ_1000
1362c9218b16SRussell King	bool "1000 Hz"
1363c9218b16SRussell King
1364c9218b16SRussell Kingendchoice
1365c9218b16SRussell King
1366c9218b16SRussell Kingconfig HZ
1367c9218b16SRussell King	int
136847d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1369c9218b16SRussell King	default 100 if HZ_100
1370c9218b16SRussell King	default 200 if HZ_200
1371c9218b16SRussell King	default 250 if HZ_250
1372c9218b16SRussell King	default 300 if HZ_300
1373c9218b16SRussell King	default 500 if HZ_500
1374c9218b16SRussell King	default 1000
1375c9218b16SRussell King
1376c9218b16SRussell Kingconfig SCHED_HRTICK
1377c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1378f8065813SRussell King
137916c79651SCatalin Marinasconfig THUMB2_KERNEL
1380bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
13814477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1382bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
138389bace65SArnd Bergmann	select ARM_UNWIND
138416c79651SCatalin Marinas	help
138516c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
138675fea300SNicolas Pitre	  Thumb-2 mode.
138716c79651SCatalin Marinas
138816c79651SCatalin Marinas	  If unsure, say N.
138916c79651SCatalin Marinas
139042f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
139142f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
139242f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
139342f25bddSNicolas Pitre	default y
139442f25bddSNicolas Pitre	help
139542f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
139642f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
139742f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
139842f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
139942f25bddSNicolas Pitre	  functions.
140042f25bddSNicolas Pitre
140142f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
140242f25bddSNicolas Pitre	  replace the first two instructions of these library functions
140342f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
140442f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
140542f25bddSNicolas Pitre	  and less power intensive than running the original library
140642f25bddSNicolas Pitre	  code to do integer division.
140742f25bddSNicolas Pitre
1408704bdda0SNicolas Pitreconfig AEABI
1409a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1410a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1411a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1412704bdda0SNicolas Pitre	help
1413704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1414704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1415704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1416704bdda0SNicolas Pitre
1417704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1418704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1419704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1420704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1421704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1422704bdda0SNicolas Pitre
1423704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1424704bdda0SNicolas Pitre
14256c90c872SNicolas Pitreconfig OABI_COMPAT
1426a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1427d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
14286c90c872SNicolas Pitre	help
14296c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
14306c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
14316c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
14326c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
14336c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
14346c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
143591702175SKees Cook
143691702175SKees Cook	  The seccomp filter system will not be available when this is
143791702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
143891702175SKees Cook	  between calling conventions during filtering.
143991702175SKees Cook
14406c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
14416c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
14426c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
14436c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1444b02f8467SKees Cook	  at all). If in doubt say N.
14456c90c872SNicolas Pitre
1446fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
144705944d74SRussell King	bool
144805944d74SRussell King
1449fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
1450fb597f2aSGregory Fong	bool
1451fb597f2aSGregory Fong
145205944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
145305944d74SRussell King	bool
1454fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
145507a2f737SRussell King
1456053a96caSNicolas Pitreconfig HIGHMEM
1457e8db89a2SRussell King	bool "High Memory Support"
1458e8db89a2SRussell King	depends on MMU
14592a15ba82SThomas Gleixner	select KMAP_LOCAL
1460825c43f5SArd Biesheuvel	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
1461053a96caSNicolas Pitre	help
1462053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1463053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1464053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1465053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1466053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1467053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1468053a96caSNicolas Pitre
1469053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1470053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1471053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1472053a96caSNicolas Pitre
1473053a96caSNicolas Pitre	  If unsure, say n.
1474053a96caSNicolas Pitre
147565cec8e3SRussell Kingconfig HIGHPTE
14769a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
147765cec8e3SRussell King	depends on HIGHMEM
14789a431bd5SRussell King	default y
1479b4d103d1SRussell King	help
1480b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1481b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1482b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1483b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1484b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
148565cec8e3SRussell King
1486a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1487a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1488a5e090acSRussell King	depends on MMU && !ARM_LPAE
14891b8873a0SJamie Iles	default y
14901b8873a0SJamie Iles	help
1491a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1492a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1493a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1494a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1495a5e090acSRussell King	  fault when dereferenced.
1496a5e090acSRussell King
1497a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1498a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1499a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1500c80d79d7SYasunori Goto
1501c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1502fa8ad788SMark Rutland	def_bool y
1503fa8ad788SMark Rutland	depends on ARM_PMU
15041b8873a0SJamie Iles
15054bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
15064bfab203SSteven Capper	def_bool y
15074bfab203SSteven Capper
15087d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
15097d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
15107d485f64SArd Biesheuvel	depends on MODULES
1511e7229f7dSAnders Roxell	default y
15127d485f64SArd Biesheuvel	help
15137d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
15147d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
15157d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
15167d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
15177d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
15187d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
15197d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
15207d485f64SArd Biesheuvel	  the same.
15217d485f64SArd Biesheuvel
1522e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1523e7229f7dSAnders Roxell	  configurations. If unsure, say y.
15247d485f64SArd Biesheuvel
1525c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
152636d6c928SUlrich Hecht	int "Maximum zone order"
1527898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
1528cc611137SUwe Kleine-König	default "9" if SA1111
1529c1b2d970SMagnus Damm	default "11"
1530c1b2d970SMagnus Damm	help
1531c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1532c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1533c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1534c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1535c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1536c1b2d970SMagnus Damm	  increase this value.
1537c1b2d970SMagnus Damm
1538c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1539c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1540c1b2d970SMagnus Damm
15411da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
15423e3f354bSArnd Bergmann	def_bool CPU_CP15_MMU
1543e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
15441da177e4SLinus Torvalds	help
15451da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
15461da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
15471da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
15481da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
15491da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
15501da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
15511da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
15521da177e4SLinus Torvalds
155339ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
155438ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
155538ef2ad5SLinus Walleij	depends on MMU
155639ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
155739ec58f3SLennert Buytenhek	help
155839ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
155939ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
156039ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
156139ec58f3SLennert Buytenhek
156239ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
156339ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
156439ec58f3SLennert Buytenhek	  such copy operations with large buffers.
156539ec58f3SLennert Buytenhek
156639ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
156739ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
156839ec58f3SLennert Buytenhek
156902c2433bSStefano Stabelliniconfig PARAVIRT
157002c2433bSStefano Stabellini	bool "Enable paravirtualization code"
157102c2433bSStefano Stabellini	help
157202c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
157302c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
157402c2433bSStefano Stabellini	  over full virtualization.
157502c2433bSStefano Stabellini
157602c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
157702c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
157802c2433bSStefano Stabellini	select PARAVIRT
157902c2433bSStefano Stabellini	help
158002c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
158102c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
158202c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
158302c2433bSStefano Stabellini	  that, there can be a small performance impact.
158402c2433bSStefano Stabellini
158502c2433bSStefano Stabellini	  If in doubt, say N here.
158602c2433bSStefano Stabellini
1587eff8d644SStefano Stabelliniconfig XEN_DOM0
1588eff8d644SStefano Stabellini	def_bool y
1589eff8d644SStefano Stabellini	depends on XEN
1590eff8d644SStefano Stabellini
1591eff8d644SStefano Stabelliniconfig XEN
1592c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
159385323a99SIan Campbell	depends on ARM && AEABI && OF
1594f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
159585323a99SIan Campbell	depends on !GENERIC_ATOMIC64
15967693deccSUwe Kleine-König	depends on MMU
159751aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
159817b7ab80SStefano Stabellini	select ARM_PSCI
1599f21254cdSChristoph Hellwig	select SWIOTLB
160083862ccfSStefano Stabellini	select SWIOTLB_XEN
160102c2433bSStefano Stabellini	select PARAVIRT
1602eff8d644SStefano Stabellini	help
1603eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1604eff8d644SStefano Stabellini
1605189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1606189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
1607dfbdcda2SArd Biesheuvel	depends on GCC_PLUGINS && STACKPROTECTOR && THREAD_INFO_IN_TASK && !XIP_DEFLATED_DATA
1608189af465SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK
1609189af465SArd Biesheuvel	default y
1610189af465SArd Biesheuvel	help
1611189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1612189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1613189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1614189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1615189af465SArd Biesheuvel	  the entire duration that the system is up.
1616189af465SArd Biesheuvel
1617189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1618189af465SArd Biesheuvel	  different canary value for each task.
1619189af465SArd Biesheuvel
16201da177e4SLinus Torvaldsendmenu
16211da177e4SLinus Torvalds
16221da177e4SLinus Torvaldsmenu "Boot options"
16231da177e4SLinus Torvalds
16249eb8f674SGrant Likelyconfig USE_OF
16259eb8f674SGrant Likely	bool "Flattened Device Tree support"
1626b1b3f49cSRussell King	select IRQ_DOMAIN
16279eb8f674SGrant Likely	select OF
16289eb8f674SGrant Likely	help
16299eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
16309eb8f674SGrant Likely
1631bd51e2f5SNicolas Pitreconfig ATAGS
1632bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1633bd51e2f5SNicolas Pitre	default y
1634bd51e2f5SNicolas Pitre	help
1635bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1636bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1637bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1638bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1639bd51e2f5SNicolas Pitre	  leave this to y.
1640bd51e2f5SNicolas Pitre
1641bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1642bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1643bd51e2f5SNicolas Pitre	depends on ATAGS
1644bd51e2f5SNicolas Pitre	help
1645bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1646bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1647bd51e2f5SNicolas Pitre
16481da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
16491da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
16501da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
16511da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
165239c3e304SChris Packham	default 0x0
16531da177e4SLinus Torvalds	help
16541da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
16551da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
16561da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
16571da177e4SLinus Torvalds	  value in their defconfig file.
16581da177e4SLinus Torvalds
16591da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16601da177e4SLinus Torvalds
16611da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
16621da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
166339c3e304SChris Packham	default 0x0
16641da177e4SLinus Torvalds	help
1665f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1666f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1667f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1668f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1669f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1670f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
16711da177e4SLinus Torvalds
16721da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16731da177e4SLinus Torvalds
16741da177e4SLinus Torvaldsconfig ZBOOT_ROM
16751da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
16761da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
167710968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
16781da177e4SLinus Torvalds	help
16791da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
16801da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
16811da177e4SLinus Torvalds
1682e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1683e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
168410968131SRussell King	depends on OF
1685e2a6a3aaSJohn Bonesio	help
1686e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1687e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1688e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1689e2a6a3aaSJohn Bonesio
1690e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1691e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1692e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1693e2a6a3aaSJohn Bonesio
1694e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1695e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1696e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1697e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1698e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1699e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1700e2a6a3aaSJohn Bonesio	  to this option.
1701e2a6a3aaSJohn Bonesio
1702b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1703b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1704b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1705b90b9a38SNicolas Pitre	help
1706b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1707b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1708b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1709b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1710b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1711b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1712b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1713b90b9a38SNicolas Pitre
1714d0f34a11SGenoud Richardchoice
1715d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1716d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1717d0f34a11SGenoud Richard
1718d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1719d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1720d0f34a11SGenoud Richard	help
1721d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1722d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1723d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1724d0f34a11SGenoud Richard
1725d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1726d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1727d0f34a11SGenoud Richard	help
1728d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1729d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1730d0f34a11SGenoud Richard
1731d0f34a11SGenoud Richardendchoice
1732d0f34a11SGenoud Richard
17331da177e4SLinus Torvaldsconfig CMDLINE
17341da177e4SLinus Torvalds	string "Default kernel command string"
17351da177e4SLinus Torvalds	default ""
17361da177e4SLinus Torvalds	help
17373e3f354bSArnd Bergmann	  On some architectures (e.g. CATS), there is currently no way
17381da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
17391da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
17401da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
17411da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
17421da177e4SLinus Torvalds
17434394c124SVictor Boiviechoice
17444394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
17454394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1746bd51e2f5SNicolas Pitre	depends on ATAGS
17474394c124SVictor Boivie
17484394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
17494394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
17504394c124SVictor Boivie	help
17514394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
17524394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
17534394c124SVictor Boivie	  string provided in CMDLINE will be used.
17544394c124SVictor Boivie
17554394c124SVictor Boivieconfig CMDLINE_EXTEND
17564394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
17574394c124SVictor Boivie	help
17584394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
17594394c124SVictor Boivie	  appended to the default kernel command string.
17604394c124SVictor Boivie
176192d2040dSAlexander Hollerconfig CMDLINE_FORCE
176292d2040dSAlexander Holler	bool "Always use the default kernel command string"
176392d2040dSAlexander Holler	help
176492d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
176592d2040dSAlexander Holler	  loader passes other arguments to the kernel.
176692d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
176792d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
17684394c124SVictor Boivieendchoice
176992d2040dSAlexander Holler
17701da177e4SLinus Torvaldsconfig XIP_KERNEL
17711da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
177210968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
17731da177e4SLinus Torvalds	help
17741da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
17751da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
17761da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
17771da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
17781da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
17791da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
17801da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
17811da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
17821da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
17831da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
17841da177e4SLinus Torvalds
17851da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
17861da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
17871da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
17881da177e4SLinus Torvalds
17891da177e4SLinus Torvalds	  If unsure, say N.
17901da177e4SLinus Torvalds
17911da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
17921da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
17931da177e4SLinus Torvalds	depends on XIP_KERNEL
17941da177e4SLinus Torvalds	default "0x00080000"
17951da177e4SLinus Torvalds	help
17961da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
17971da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
17981da177e4SLinus Torvalds	  own flash usage.
17991da177e4SLinus Torvalds
1800ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1801ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1802ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1803ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1804ca8b5d97SNicolas Pitre	help
1805ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1806ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1807ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1808ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1809ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1810ca8b5d97SNicolas Pitre
1811c587e4a6SRichard Purdieconfig KEXEC
1812c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
181319ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
181476950f71SVincenzo Frascino	depends on MMU
18152965faa5SDave Young	select KEXEC_CORE
1816c587e4a6SRichard Purdie	help
1817c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1818c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
181901dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1820c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1821c587e4a6SRichard Purdie
1822c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1823c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1824bf220695SGeert Uytterhoeven	  initially work for you.
1825c587e4a6SRichard Purdie
18264cd9d6f7SRichard Purdieconfig ATAGS_PROC
18274cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1828bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1829b98d7291SUli Luckas	default y
18304cd9d6f7SRichard Purdie	help
18314cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
18324cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
18334cd9d6f7SRichard Purdie
1834cb5d39b3SMika Westerbergconfig CRASH_DUMP
1835cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1836cb5d39b3SMika Westerberg	help
1837cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1838cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1839cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1840cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1841cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1842cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1843cb5d39b3SMika Westerberg
1844330d4810SMauro Carvalho Chehab	  For more details see Documentation/admin-guide/kdump/kdump.rst
1845cb5d39b3SMika Westerberg
1846e69edc79SEric Miaoconfig AUTO_ZRELADDR
1847e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1848e69edc79SEric Miao	help
1849e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1850e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
18510673cb38SGeert Uytterhoeven	  will be determined at run-time, either by masking the current IP
18520673cb38SGeert Uytterhoeven	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
18530673cb38SGeert Uytterhoeven	  This assumes the zImage being placed in the first 128MB from
18540673cb38SGeert Uytterhoeven	  start of memory.
1855e69edc79SEric Miao
185681a0bc39SRoy Franzconfig EFI_STUB
185781a0bc39SRoy Franz	bool
185881a0bc39SRoy Franz
185981a0bc39SRoy Franzconfig EFI
186081a0bc39SRoy Franz	bool "UEFI runtime support"
186181a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
186281a0bc39SRoy Franz	select UCS2_STRING
186381a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
186481a0bc39SRoy Franz	select EFI_STUB
18652e0eb483SAtish Patra	select EFI_GENERIC_STUB
186681a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1867a7f7f624SMasahiro Yamada	help
186881a0bc39SRoy Franz	  This option provides support for runtime services provided
186981a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
187081a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
187181a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
187281a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
187381a0bc39SRoy Franz	  UEFI firmware.
187481a0bc39SRoy Franz
1875bb817befSArd Biesheuvelconfig DMI
1876bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1877bb817befSArd Biesheuvel	depends on EFI
1878bb817befSArd Biesheuvel	default y
1879bb817befSArd Biesheuvel	help
1880bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1881bb817befSArd Biesheuvel
1882bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1883bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1884bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1885bb817befSArd Biesheuvel
1886bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1887bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1888bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1889bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1890bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1891bb817befSArd Biesheuvel
18921da177e4SLinus Torvaldsendmenu
18931da177e4SLinus Torvalds
1894ac9d7efcSRussell Kingmenu "CPU Power Management"
18951da177e4SLinus Torvalds
18961da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
18971da177e4SLinus Torvalds
1898ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1899ac9d7efcSRussell King
1900ac9d7efcSRussell Kingendmenu
1901ac9d7efcSRussell King
19021da177e4SLinus Torvaldsmenu "Floating point emulation"
19031da177e4SLinus Torvalds
19041da177e4SLinus Torvaldscomment "At least one emulation must be selected"
19051da177e4SLinus Torvalds
19061da177e4SLinus Torvaldsconfig FPE_NWFPE
19071da177e4SLinus Torvalds	bool "NWFPE math emulation"
1908593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1909a7f7f624SMasahiro Yamada	help
19101da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
19111da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
19121da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
19131da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
19141da177e4SLinus Torvalds
19151da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
19161da177e4SLinus Torvalds	  early in the bootup.
19171da177e4SLinus Torvalds
19181da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
19191da177e4SLinus Torvalds	bool "Support extended precision"
1920bedf142bSLennert Buytenhek	depends on FPE_NWFPE
19211da177e4SLinus Torvalds	help
19221da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
19231da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
19241da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
19251da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
19261da177e4SLinus Torvalds	  floating point emulator without any good reason.
19271da177e4SLinus Torvalds
19281da177e4SLinus Torvalds	  You almost surely want to say N here.
19291da177e4SLinus Torvalds
19301da177e4SLinus Torvaldsconfig FPE_FASTFPE
19311da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1932d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1933a7f7f624SMasahiro Yamada	help
19341da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
19351da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
19361da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
19371da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
19381da177e4SLinus Torvalds
19391da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
19401da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
19411da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
19421da177e4SLinus Torvalds	  choose NWFPE.
19431da177e4SLinus Torvalds
19441da177e4SLinus Torvaldsconfig VFP
19451da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1946e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
19471da177e4SLinus Torvalds	help
19481da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
19491da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
19501da177e4SLinus Torvalds
1951dc7a12bdSMauro Carvalho Chehab	  Please see <file:Documentation/arm/vfp/release-notes.rst> for
19521da177e4SLinus Torvalds	  release notes and additional status information.
19531da177e4SLinus Torvalds
19541da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
19551da177e4SLinus Torvalds
195625ebee02SCatalin Marinasconfig VFPv3
195725ebee02SCatalin Marinas	bool
195825ebee02SCatalin Marinas	depends on VFP
195925ebee02SCatalin Marinas	default y if CPU_V7
196025ebee02SCatalin Marinas
1961b5872db4SCatalin Marinasconfig NEON
1962b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
1963b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
1964b5872db4SCatalin Marinas	help
1965b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1966b5872db4SCatalin Marinas	  Extension.
1967b5872db4SCatalin Marinas
196873c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
196973c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
1970c4a30c3bSRussell King	depends on NEON && AEABI
197173c132c1SArd Biesheuvel	help
197273c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
197373c132c1SArd Biesheuvel
19741da177e4SLinus Torvaldsendmenu
19751da177e4SLinus Torvalds
19761da177e4SLinus Torvaldsmenu "Power management options"
19771da177e4SLinus Torvalds
1978eceab4acSRussell Kingsource "kernel/power/Kconfig"
19791da177e4SLinus Torvalds
1980f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
198119a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1982f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
1983f4cb5700SJohannes Berg	def_bool y
1984f4cb5700SJohannes Berg
198515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
19868b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
19871b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
198815e0d9e3SArnd Bergmann
1989603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
1990603fb42aSSebastian Capella	bool
1991603fb42aSSebastian Capella	depends on MMU
1992603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
1993603fb42aSSebastian Capella
19941da177e4SLinus Torvaldsendmenu
19951da177e4SLinus Torvalds
1996652ccae5SArd Biesheuvelif CRYPTO
1997652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
1998652ccae5SArd Biesheuvelendif
19992cbd1cc3SStefan Agner
20002cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler"
2001