11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4e17c6d56SDavid Woodhouse select HAVE_AOUT 524056f52SRussell King select HAVE_DMA_API_DEBUG 6d0ee9f40SArnd Bergmann select HAVE_IDE if PCI || ISA || PCMCIA 72778f620SRussell King select HAVE_MEMBLOCK 812b824fbSAlessandro Zummo select RTC_LIB 975e7153aSRalf Baechle select SYS_SUPPORTS_APM_EMULATION 10a41297a0SRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 11fe166148SWill Deacon select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 1209f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 135cbad0ebSJason Wessel select HAVE_ARCH_KGDB 14*0693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 15856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 169edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 17606576ceSSteven Rostedt select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 1880be7a7fSRabin Vincent select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 1980be7a7fSRabin Vincent select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 200e341af8SRabin Vincent select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 21e39f5602SDavid Daney select ARCH_BINFMT_ELF_RANDOMIZE_PIE 221fe53268SDmitry Baryshkov select HAVE_GENERIC_DMA_COHERENT 23e7db7b42SAlbin Tonnerre select HAVE_KERNEL_GZIP 24e7db7b42SAlbin Tonnerre select HAVE_KERNEL_LZO 256e8699f7SAlbin Tonnerre select HAVE_KERNEL_LZMA 26a7f464f3SImre Kaloz select HAVE_KERNEL_XZ 27e360adbeSPeter Zijlstra select HAVE_IRQ_WORK 287ada189fSJamie Iles select HAVE_PERF_EVENTS 297ada189fSJamie Iles select PERF_USE_VMALLOC 30e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 31e399b1a4SRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 32ed60453fSRabin Vincent select HAVE_C_RECORDMCOUNT 33e2a93eccSLennert Buytenhek select HAVE_GENERIC_HARDIRQS 3437e74bebSStephen Boyd select HARDIRQS_SW_RESEND 3537e74bebSStephen Boyd select GENERIC_IRQ_PROBE 3625a5662aSThomas Gleixner select GENERIC_IRQ_SHOW 371fb90263SSantosh Shilimkar select CPU_PM if (SUSPEND || CPU_IDLE) 38e5bfb72cSMichael S. Tsirkin select GENERIC_PCI_IOMAP 39fada8dcfSRussell King select HAVE_BPF_JIT if NET 401da177e4SLinus Torvalds help 411da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 42f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 431da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 441da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 451da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 461da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 471da177e4SLinus Torvalds 4874facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 4974facffeSRussell King bool 5074facffeSRussell King 511a189b97SRussell Kingconfig HAVE_PWM 521a189b97SRussell King bool 531a189b97SRussell King 540b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 550b05da72SHans Ulli Kroll bool 560b05da72SHans Ulli Kroll 5775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 5875e7153aSRalf Baechle bool 5975e7153aSRalf Baechle 600a938b97SDavid Brownellconfig GENERIC_GPIO 610a938b97SDavid Brownell bool 620a938b97SDavid Brownell 635cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET 645cfc8ee0SJohn Stultz bool 655cfc8ee0SJohn Stultz default n 66746140c7SKevin Hilman 670567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS 680567a0c0SKevin Hilman bool 690567a0c0SKevin Hilman 70a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST 71a8655e83SCatalin Marinas bool 72a8655e83SCatalin Marinas depends on GENERIC_CLOCKEVENTS 735388a6b2SRussell King default y if SMP 74a8655e83SCatalin Marinas 75bf9dd360SRob Herringconfig KTIME_SCALAR 76bf9dd360SRob Herring bool 77bf9dd360SRob Herring default y 78bf9dd360SRob Herring 79bc581770SLinus Walleijconfig HAVE_TCM 80bc581770SLinus Walleij bool 81bc581770SLinus Walleij select GENERIC_ALLOCATOR 82bc581770SLinus Walleij 83e119bfffSRussell Kingconfig HAVE_PROC_CPU 84e119bfffSRussell King bool 85e119bfffSRussell King 865ea81769SAl Viroconfig NO_IOPORT 875ea81769SAl Viro bool 885ea81769SAl Viro 891da177e4SLinus Torvaldsconfig EISA 901da177e4SLinus Torvalds bool 911da177e4SLinus Torvalds ---help--- 921da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 931da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 941da177e4SLinus Torvalds 951da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 961da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 971da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 981da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 991da177e4SLinus Torvalds 1001da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvalds Otherwise, say N. 1031da177e4SLinus Torvalds 1041da177e4SLinus Torvaldsconfig SBUS 1051da177e4SLinus Torvalds bool 1061da177e4SLinus Torvalds 1071da177e4SLinus Torvaldsconfig MCA 1081da177e4SLinus Torvalds bool 1091da177e4SLinus Torvalds help 1101da177e4SLinus Torvalds MicroChannel Architecture is found in some IBM PS/2 machines and 1111da177e4SLinus Torvalds laptops. It is a bus system similar to PCI or ISA. See 1121da177e4SLinus Torvalds <file:Documentation/mca.txt> (and especially the web page given 1131da177e4SLinus Torvalds there) before attempting to build an MCA bus kernel. 1141da177e4SLinus Torvalds 115f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 116f16fb1ecSRussell King bool 117f16fb1ecSRussell King default y 118f16fb1ecSRussell King 119f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 120f76e9154SNicolas Pitre bool 121f76e9154SNicolas Pitre depends on !SMP 122f76e9154SNicolas Pitre default y 123f76e9154SNicolas Pitre 124f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 125f16fb1ecSRussell King bool 126f16fb1ecSRussell King default y 127f16fb1ecSRussell King 1287ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1297ad1bcb2SRussell King bool 1307ad1bcb2SRussell King default y 1317ad1bcb2SRussell King 13295c354feSNick Pigginconfig GENERIC_LOCKBREAK 13395c354feSNick Piggin bool 13495c354feSNick Piggin default y 13595c354feSNick Piggin depends on SMP && PREEMPT 13695c354feSNick Piggin 1371da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1381da177e4SLinus Torvalds bool 1391da177e4SLinus Torvalds default y 1401da177e4SLinus Torvalds 1411da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1421da177e4SLinus Torvalds bool 1431da177e4SLinus Torvalds 144f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 145f0d1b0b3SDavid Howells bool 146f0d1b0b3SDavid Howells 147f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 148f0d1b0b3SDavid Howells bool 149f0d1b0b3SDavid Howells 15089c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 15189c52ed4SBen Dooks bool 15289c52ed4SBen Dooks help 15389c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 15489c52ed4SBen Dooks and that the relevant menu configurations are displayed for 15589c52ed4SBen Dooks it. 15689c52ed4SBen Dooks 157c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT 158c7b0aff4SKevin Hilman def_bool y 159c7b0aff4SKevin Hilman 160b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 161b89c3b16SAkinobu Mita bool 162b89c3b16SAkinobu Mita default y 163b89c3b16SAkinobu Mita 1641da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1651da177e4SLinus Torvalds bool 1661da177e4SLinus Torvalds default y 1671da177e4SLinus Torvalds 168a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 169a08b6b79Sviro@ZenIV.linux.org.uk bool 170a08b6b79Sviro@ZenIV.linux.org.uk 1715ac6da66SChristoph Lameterconfig ZONE_DMA 1725ac6da66SChristoph Lameter bool 1735ac6da66SChristoph Lameter 174ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 175ccd7ab7fSFUJITA Tomonori def_bool y 176ccd7ab7fSFUJITA Tomonori 17758af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 17858af4a24SRob Herring bool 17958af4a24SRob Herring 1801da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1811da177e4SLinus Torvalds bool 1821da177e4SLinus Torvalds 1831da177e4SLinus Torvaldsconfig FIQ 1841da177e4SLinus Torvalds bool 1851da177e4SLinus Torvalds 18613a5045dSRob Herringconfig NEED_RET_TO_USER 18713a5045dSRob Herring bool 18813a5045dSRob Herring 189034d2f5aSAl Viroconfig ARCH_MTD_XIP 190034d2f5aSAl Viro bool 191034d2f5aSAl Viro 192c760fc19SHyok S. Choiconfig VECTORS_BASE 193c760fc19SHyok S. Choi hex 1946afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 195c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 196c760fc19SHyok S. Choi default 0x00000000 197c760fc19SHyok S. Choi help 198c760fc19SHyok S. Choi The base address of exception vectors. 199c760fc19SHyok S. Choi 200dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 201c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 202c1becedcSRussell King default y 203b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 204dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 205dc21af99SRussell King help 206111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 207111e9a5cSRussell King boot and module load time according to the position of the 208111e9a5cSRussell King kernel in system memory. 209dc21af99SRussell King 210111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 211daece596SNicolas Pitre of physical memory is at a 16MB boundary. 212dc21af99SRussell King 213c1becedcSRussell King Only disable this option if you know that you do not require 214c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 215c1becedcSRussell King you need to shrink the kernel to the minimal size. 216c1becedcSRussell King 217c334bc15SRob Herringconfig NEED_MACH_IO_H 218c334bc15SRob Herring bool 219c334bc15SRob Herring help 220c334bc15SRob Herring Select this when mach/io.h is required to provide special 221c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 222c334bc15SRob Herring be avoided when possible. 223c334bc15SRob Herring 2240cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2251b9f95f8SNicolas Pitre bool 226111e9a5cSRussell King help 2270cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2280cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2290cdc8b92SNicolas Pitre be avoided when possible. 2301b9f95f8SNicolas Pitre 2311b9f95f8SNicolas Pitreconfig PHYS_OFFSET 232974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2330cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 234974c0724SNicolas Pitre default DRAM_BASE if !MMU 2351b9f95f8SNicolas Pitre help 2361b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2371b9f95f8SNicolas Pitre location of main memory in your system. 238cada3c08SRussell King 23987e040b6SSimon Glassconfig GENERIC_BUG 24087e040b6SSimon Glass def_bool y 24187e040b6SSimon Glass depends on BUG 24287e040b6SSimon Glass 2431da177e4SLinus Torvaldssource "init/Kconfig" 2441da177e4SLinus Torvalds 245dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 246dc52ddc0SMatt Helsley 2471da177e4SLinus Torvaldsmenu "System Type" 2481da177e4SLinus Torvalds 2493c427975SHyok S. Choiconfig MMU 2503c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2513c427975SHyok S. Choi default y 2523c427975SHyok S. Choi help 2533c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2543c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2553c427975SHyok S. Choi 256ccf50e23SRussell King# 257ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 258ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 259ccf50e23SRussell King# 2601da177e4SLinus Torvaldschoice 2611da177e4SLinus Torvalds prompt "ARM system type" 2626a0e2430SCatalin Marinas default ARCH_VERSATILE 2631da177e4SLinus Torvalds 2644af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 2654af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 2664af6fee1SDeepak Saxena select ARM_AMBA 26789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 2686d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 269aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 2709904f793SLinus Walleij select HAVE_TCM 271c5a0adb5SRussell King select ICST 27213edd86dSRussell King select GENERIC_CLOCKEVENTS 273f4b8b319SRussell King select PLAT_VERSATILE 274c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 275c334bc15SRob Herring select NEED_MACH_IO_H 2760cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 277695436e3SLinus Walleij select SPARSE_IRQ 2784af6fee1SDeepak Saxena help 2794af6fee1SDeepak Saxena Support for ARM's Integrator platform. 2804af6fee1SDeepak Saxena 2814af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 2824af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 2834af6fee1SDeepak Saxena select ARM_AMBA 2846d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 285aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 286c5a0adb5SRussell King select ICST 287ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 288eb7fffa3SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 289f4b8b319SRussell King select PLAT_VERSATILE 2903cb5ee49SRussell King select PLAT_VERSATILE_CLCD 291e3887714SRussell King select ARM_TIMER_SP804 292b56ba8aaSColin Tuckley select GPIO_PL061 if GPIOLIB 2930cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 2944af6fee1SDeepak Saxena help 2954af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 2964af6fee1SDeepak Saxena 2974af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 2984af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 2994af6fee1SDeepak Saxena select ARM_AMBA 3004af6fee1SDeepak Saxena select ARM_VIC 3016d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 302aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 303c5a0adb5SRussell King select ICST 30489df1272SKevin Hilman select GENERIC_CLOCKEVENTS 305bbeddc43SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 306f4b8b319SRussell King select PLAT_VERSATILE 3073414ba8cSRussell King select PLAT_VERSATILE_CLCD 308c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 309e3887714SRussell King select ARM_TIMER_SP804 3104af6fee1SDeepak Saxena help 3114af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3124af6fee1SDeepak Saxena 313ceade897SRussell Kingconfig ARCH_VEXPRESS 314ceade897SRussell King bool "ARM Ltd. Versatile Express family" 315ceade897SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 316ceade897SRussell King select ARM_AMBA 317ceade897SRussell King select ARM_TIMER_SP804 3186d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 319aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 320ceade897SRussell King select GENERIC_CLOCKEVENTS 321ceade897SRussell King select HAVE_CLK 32295c34f83SNick Bowler select HAVE_PATA_PLATFORM 323ceade897SRussell King select ICST 324ba81f502SRussell King select NO_IOPORT 325ceade897SRussell King select PLAT_VERSATILE 3260fb44b91SRussell King select PLAT_VERSATILE_CLCD 327ceade897SRussell King help 328ceade897SRussell King This enables support for the ARM Ltd Versatile Express boards. 329ceade897SRussell King 3308fc5ffa0SAndrew Victorconfig ARCH_AT91 3318fc5ffa0SAndrew Victor bool "Atmel AT91" 332f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 33393686ae8SDavid Brownell select HAVE_CLK 334bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 335e261501dSNicolas Ferre select IRQ_DOMAIN 3361ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3374af6fee1SDeepak Saxena help 3382b3b3516SAndrew Victor This enables support for systems based on the Atmel AT91RM9200, 3399918ceafSJean-Christophe PLAGNIOL-VILLARD AT91SAM9 processors. 3404af6fee1SDeepak Saxena 341ccf50e23SRussell Kingconfig ARCH_BCMRING 342ccf50e23SRussell King bool "Broadcom BCMRING" 343ccf50e23SRussell King depends on MMU 344ccf50e23SRussell King select CPU_V6 345ccf50e23SRussell King select ARM_AMBA 34682d63734SRussell King select ARM_TIMER_SP804 3476d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 348ccf50e23SRussell King select GENERIC_CLOCKEVENTS 349ccf50e23SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 350ccf50e23SRussell King help 351ccf50e23SRussell King Support for Broadcom's BCMRing platform. 352ccf50e23SRussell King 353220e6cf7SRob Herringconfig ARCH_HIGHBANK 354220e6cf7SRob Herring bool "Calxeda Highbank-based" 355220e6cf7SRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 356220e6cf7SRob Herring select ARM_AMBA 357220e6cf7SRob Herring select ARM_GIC 358220e6cf7SRob Herring select ARM_TIMER_SP804 35922d80379SDave Martin select CACHE_L2X0 360220e6cf7SRob Herring select CLKDEV_LOOKUP 361220e6cf7SRob Herring select CPU_V7 362220e6cf7SRob Herring select GENERIC_CLOCKEVENTS 363220e6cf7SRob Herring select HAVE_ARM_SCU 3643b55658aSDave Martin select HAVE_SMP 365fdfa64a4SRob Herring select SPARSE_IRQ 366220e6cf7SRob Herring select USE_OF 367220e6cf7SRob Herring help 368220e6cf7SRob Herring Support for the Calxeda Highbank SoC based boards. 369220e6cf7SRob Herring 3701da177e4SLinus Torvaldsconfig ARCH_CLPS711X 3714af6fee1SDeepak Saxena bool "Cirrus Logic CLPS711x/EP721x-based" 372c750815eSRussell King select CPU_ARM720T 3735cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 3740cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 375f999b8bdSMartin Michlmayr help 376f999b8bdSMartin Michlmayr Support for Cirrus Logic 711x/721x based boards. 3771da177e4SLinus Torvalds 378d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX 379d94f944eSAnton Vorontsov bool "Cavium Networks CNS3XXX family" 38000d2711dSImre Kaloz select CPU_V6K 381d94f944eSAnton Vorontsov select GENERIC_CLOCKEVENTS 382d94f944eSAnton Vorontsov select ARM_GIC 383ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 3840b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 3855f32f7a0SAnton Vorontsov select PCI_DOMAINS if PCI 386d94f944eSAnton Vorontsov help 387d94f944eSAnton Vorontsov Support for Cavium Networks CNS3XXX platform. 388d94f944eSAnton Vorontsov 389788c9700SRussell Kingconfig ARCH_GEMINI 390788c9700SRussell King bool "Cortina Systems Gemini" 391788c9700SRussell King select CPU_FA526 392788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3935cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 394788c9700SRussell King help 395788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 396788c9700SRussell King 3973a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2 3983a6cb8ceSArnd Bergmann bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform" 3993a6cb8ceSArnd Bergmann select CPU_V7 4003a6cb8ceSArnd Bergmann select NO_IOPORT 4013a6cb8ceSArnd Bergmann select GENERIC_CLOCKEVENTS 4023a6cb8ceSArnd Bergmann select CLKDEV_LOOKUP 4033a6cb8ceSArnd Bergmann select GENERIC_IRQ_CHIP 404ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 4053a6cb8ceSArnd Bergmann select USE_OF 4063a6cb8ceSArnd Bergmann select ZONE_DMA 4073a6cb8ceSArnd Bergmann help 4083a6cb8ceSArnd Bergmann Support for CSR SiRFSoC ARM Cortex A9 Platform 4093a6cb8ceSArnd Bergmann 4101da177e4SLinus Torvaldsconfig ARCH_EBSA110 4111da177e4SLinus Torvalds bool "EBSA-110" 412c750815eSRussell King select CPU_SA110 413f7e68bbfSRussell King select ISA 414c5eb2a2bSRussell King select NO_IOPORT 4155cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 416c334bc15SRob Herring select NEED_MACH_IO_H 4170cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 4181da177e4SLinus Torvalds help 4191da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 420f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4211da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4221da177e4SLinus Torvalds parallel port. 4231da177e4SLinus Torvalds 424e7736d47SLennert Buytenhekconfig ARCH_EP93XX 425e7736d47SLennert Buytenhek bool "EP93xx-based" 426c750815eSRussell King select CPU_ARM920T 427e7736d47SLennert Buytenhek select ARM_AMBA 428e7736d47SLennert Buytenhek select ARM_VIC 4296d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4307444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 431eb33575cSMel Gorman select ARCH_HAS_HOLES_MEMORYMODEL 4325cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4335725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 434e7736d47SLennert Buytenhek help 435e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 436e7736d47SLennert Buytenhek 4371da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4381da177e4SLinus Torvalds bool "FootBridge" 439c750815eSRussell King select CPU_SA110 4401da177e4SLinus Torvalds select FOOTBRIDGE 4414e8d7637SRussell King select GENERIC_CLOCKEVENTS 442d0ee9f40SArnd Bergmann select HAVE_IDE 443c334bc15SRob Herring select NEED_MACH_IO_H 4440cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 445f999b8bdSMartin Michlmayr help 446f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 447f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4481da177e4SLinus Torvalds 449788c9700SRussell Kingconfig ARCH_MXC 450788c9700SRussell King bool "Freescale MXC/iMX-based" 451788c9700SRussell King select GENERIC_CLOCKEVENTS 452788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 4536d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 454234b6cedSRussell King select CLKSRC_MMIO 4558b6c44f1SShawn Guo select GENERIC_IRQ_CHIP 456ffa2ea3fSSascha Hauer select MULTI_IRQ_HANDLER 457788c9700SRussell King help 458788c9700SRussell King Support for Freescale MXC/iMX-based family of processors 459788c9700SRussell King 4601d3f33d5SShawn Guoconfig ARCH_MXS 4611d3f33d5SShawn Guo bool "Freescale MXS-based" 4621d3f33d5SShawn Guo select GENERIC_CLOCKEVENTS 4631d3f33d5SShawn Guo select ARCH_REQUIRE_GPIOLIB 464b9214b97SSascha Hauer select CLKDEV_LOOKUP 4655c61ddcfSRussell King select CLKSRC_MMIO 4666abda3e1SShawn Guo select HAVE_CLK_PREPARE 4671d3f33d5SShawn Guo help 4681d3f33d5SShawn Guo Support for Freescale MXS-based family of processors 4691d3f33d5SShawn Guo 4704af6fee1SDeepak Saxenaconfig ARCH_NETX 4714af6fee1SDeepak Saxena bool "Hilscher NetX based" 472234b6cedSRussell King select CLKSRC_MMIO 473c750815eSRussell King select CPU_ARM926T 4744af6fee1SDeepak Saxena select ARM_VIC 4752fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 476f999b8bdSMartin Michlmayr help 4774af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4784af6fee1SDeepak Saxena 4794af6fee1SDeepak Saxenaconfig ARCH_H720X 4804af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 481c750815eSRussell King select CPU_ARM720T 4824af6fee1SDeepak Saxena select ISA_DMA_API 4835cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4844af6fee1SDeepak Saxena help 4854af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 4864af6fee1SDeepak Saxena 4873b938be6SRussell Kingconfig ARCH_IOP13XX 4883b938be6SRussell King bool "IOP13xx-based" 4893b938be6SRussell King depends on MMU 490c750815eSRussell King select CPU_XSC3 4913b938be6SRussell King select PLAT_IOP 4923b938be6SRussell King select PCI 4933b938be6SRussell King select ARCH_SUPPORTS_MSI 4948d5796d2SLennert Buytenhek select VMSPLIT_1G 495c334bc15SRob Herring select NEED_MACH_IO_H 4960cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 49713a5045dSRob Herring select NEED_RET_TO_USER 4983b938be6SRussell King help 4993b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 5003b938be6SRussell King 5013f7e5815SLennert Buytenhekconfig ARCH_IOP32X 5023f7e5815SLennert Buytenhek bool "IOP32x-based" 503a4f7e763SRussell King depends on MMU 504c750815eSRussell King select CPU_XSCALE 505c334bc15SRob Herring select NEED_MACH_IO_H 50613a5045dSRob Herring select NEED_RET_TO_USER 5077ae1f7ecSLennert Buytenhek select PLAT_IOP 508f7e68bbfSRussell King select PCI 509bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 510f999b8bdSMartin Michlmayr help 5113f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 5123f7e5815SLennert Buytenhek processors. 5133f7e5815SLennert Buytenhek 5143f7e5815SLennert Buytenhekconfig ARCH_IOP33X 5153f7e5815SLennert Buytenhek bool "IOP33x-based" 5163f7e5815SLennert Buytenhek depends on MMU 517c750815eSRussell King select CPU_XSCALE 518c334bc15SRob Herring select NEED_MACH_IO_H 51913a5045dSRob Herring select NEED_RET_TO_USER 5207ae1f7ecSLennert Buytenhek select PLAT_IOP 5213f7e5815SLennert Buytenhek select PCI 522bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 5233f7e5815SLennert Buytenhek help 5243f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5251da177e4SLinus Torvalds 5263b938be6SRussell Kingconfig ARCH_IXP23XX 5273b938be6SRussell King bool "IXP23XX-based" 528588ef769SDan Williams depends on MMU 529c750815eSRussell King select CPU_XSC3 530285f5fa7SDan Williams select PCI 5315cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 532c334bc15SRob Herring select NEED_MACH_IO_H 5330cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 534285f5fa7SDan Williams help 5353b938be6SRussell King Support for Intel's IXP23xx (XScale) family of processors. 5361da177e4SLinus Torvalds 5371da177e4SLinus Torvaldsconfig ARCH_IXP2000 5381da177e4SLinus Torvalds bool "IXP2400/2800-based" 539a4f7e763SRussell King depends on MMU 540c750815eSRussell King select CPU_XSCALE 541f7e68bbfSRussell King select PCI 5425cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 543c334bc15SRob Herring select NEED_MACH_IO_H 5440cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 545f999b8bdSMartin Michlmayr help 546f999b8bdSMartin Michlmayr Support for Intel's IXP2400/2800 (XScale) family of processors. 5471da177e4SLinus Torvalds 5483b938be6SRussell Kingconfig ARCH_IXP4XX 5493b938be6SRussell King bool "IXP4xx-based" 550a4f7e763SRussell King depends on MMU 55158af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 552234b6cedSRussell King select CLKSRC_MMIO 553c750815eSRussell King select CPU_XSCALE 5548858e9afSMilan Svoboda select GENERIC_GPIO 5553b938be6SRussell King select GENERIC_CLOCKEVENTS 5560b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 557c334bc15SRob Herring select NEED_MACH_IO_H 558485bdde7SRussell King select DMABOUNCE if PCI 559c4713074SLennert Buytenhek help 5603b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 561c4713074SLennert Buytenhek 562edabd38eSSaeed Bisharaconfig ARCH_DOVE 563edabd38eSSaeed Bishara bool "Marvell Dove" 5647b769bb3SKonstantin Porotchkin select CPU_V7 565edabd38eSSaeed Bishara select PCI 566edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 567edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 568c334bc15SRob Herring select NEED_MACH_IO_H 569edabd38eSSaeed Bishara select PLAT_ORION 570edabd38eSSaeed Bishara help 571edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 572edabd38eSSaeed Bishara 573651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 574651c74c7SSaeed Bishara bool "Marvell Kirkwood" 575c750815eSRussell King select CPU_FEROCEON 576651c74c7SSaeed Bishara select PCI 577a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 578651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 579c334bc15SRob Herring select NEED_MACH_IO_H 580651c74c7SSaeed Bishara select PLAT_ORION 581651c74c7SSaeed Bishara help 582651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 583651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 584651c74c7SSaeed Bishara 58540805949SKevin Wellsconfig ARCH_LPC32XX 58640805949SKevin Wells bool "NXP LPC32XX" 587234b6cedSRussell King select CLKSRC_MMIO 58840805949SKevin Wells select CPU_ARM926T 58940805949SKevin Wells select ARCH_REQUIRE_GPIOLIB 59040805949SKevin Wells select HAVE_IDE 59140805949SKevin Wells select ARM_AMBA 59240805949SKevin Wells select USB_ARCH_HAS_OHCI 5936d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 59440805949SKevin Wells select GENERIC_CLOCKEVENTS 59540805949SKevin Wells help 59640805949SKevin Wells Support for the NXP LPC32XX family of processors 59740805949SKevin Wells 598788c9700SRussell Kingconfig ARCH_MV78XX0 599788c9700SRussell King bool "Marvell MV78xx0" 600788c9700SRussell King select CPU_FEROCEON 601788c9700SRussell King select PCI 602a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 603788c9700SRussell King select GENERIC_CLOCKEVENTS 604c334bc15SRob Herring select NEED_MACH_IO_H 605788c9700SRussell King select PLAT_ORION 606788c9700SRussell King help 607788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 608788c9700SRussell King MV781x0, MV782x0. 609788c9700SRussell King 610788c9700SRussell Kingconfig ARCH_ORION5X 611788c9700SRussell King bool "Marvell Orion" 612788c9700SRussell King depends on MMU 613788c9700SRussell King select CPU_FEROCEON 614788c9700SRussell King select PCI 615a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 616788c9700SRussell King select GENERIC_CLOCKEVENTS 617788c9700SRussell King select PLAT_ORION 618788c9700SRussell King help 619788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 620788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 621788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 622788c9700SRussell King 623788c9700SRussell Kingconfig ARCH_MMP 6242f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 625788c9700SRussell King depends on MMU 626788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 6276d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 628788c9700SRussell King select GENERIC_CLOCKEVENTS 629157d2644SHaojian Zhuang select GPIO_PXA 630788c9700SRussell King select PLAT_PXA 6310bd86961SHaojian Zhuang select SPARSE_IRQ 6323c7241bdSLeo Yan select GENERIC_ALLOCATOR 633788c9700SRussell King help 6342f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 635788c9700SRussell King 636c53c9cf6SAndrew Victorconfig ARCH_KS8695 637c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 638c750815eSRussell King select CPU_ARM922T 63972880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 6405cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6410cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 642c53c9cf6SAndrew Victor help 643c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 644c53c9cf6SAndrew Victor System-on-Chip devices. 645c53c9cf6SAndrew Victor 646788c9700SRussell Kingconfig ARCH_W90X900 647788c9700SRussell King bool "Nuvoton W90X900 CPU" 648788c9700SRussell King select CPU_ARM926T 649c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6506d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6516fa5d5f7SRussell King select CLKSRC_MMIO 65258b5369eSwanzongshun select GENERIC_CLOCKEVENTS 653777f9bebSLennert Buytenhek help 654a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 655a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 656a8bc4eadSwanzongshun the ARM series product line, you can login the following 657a8bc4eadSwanzongshun link address to know more. 658a8bc4eadSwanzongshun 659a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 660a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 661585cf175STzachi Perelstein 662c5f80065SErik Gillingconfig ARCH_TEGRA 663c5f80065SErik Gilling bool "NVIDIA Tegra" 6644073723aSRussell King select CLKDEV_LOOKUP 665234b6cedSRussell King select CLKSRC_MMIO 666c5f80065SErik Gilling select GENERIC_CLOCKEVENTS 667c5f80065SErik Gilling select GENERIC_GPIO 668c5f80065SErik Gilling select HAVE_CLK 6693b55658aSDave Martin select HAVE_SMP 670ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 671c334bc15SRob Herring select NEED_MACH_IO_H if PCI 6727056d423SColin Cross select ARCH_HAS_CPUFREQ 673c5f80065SErik Gilling help 674c5f80065SErik Gilling This enables support for NVIDIA Tegra based systems (Tegra APX, 675c5f80065SErik Gilling Tegra 6xx and Tegra 2 series). 676c5f80065SErik Gilling 677af75655cSJamie Ilesconfig ARCH_PICOXCELL 678af75655cSJamie Iles bool "Picochip picoXcell" 679af75655cSJamie Iles select ARCH_REQUIRE_GPIOLIB 680af75655cSJamie Iles select ARM_PATCH_PHYS_VIRT 681af75655cSJamie Iles select ARM_VIC 682af75655cSJamie Iles select CPU_V6K 683af75655cSJamie Iles select DW_APB_TIMER 684af75655cSJamie Iles select GENERIC_CLOCKEVENTS 685af75655cSJamie Iles select GENERIC_GPIO 686af75655cSJamie Iles select HAVE_TCM 687af75655cSJamie Iles select NO_IOPORT 68898e27a5cSJamie Iles select SPARSE_IRQ 689af75655cSJamie Iles select USE_OF 690af75655cSJamie Iles help 691af75655cSJamie Iles This enables support for systems based on the Picochip picoXcell 692af75655cSJamie Iles family of Femtocell devices. The picoxcell support requires device tree 693af75655cSJamie Iles for all boards. 694af75655cSJamie Iles 6954af6fee1SDeepak Saxenaconfig ARCH_PNX4008 6964af6fee1SDeepak Saxena bool "Philips Nexperia PNX4008 Mobile" 697c750815eSRussell King select CPU_ARM926T 6986d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6995cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 7004af6fee1SDeepak Saxena help 7014af6fee1SDeepak Saxena This enables support for Philips PNX4008 mobile platform. 7024af6fee1SDeepak Saxena 7031da177e4SLinus Torvaldsconfig ARCH_PXA 7042c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 705a4f7e763SRussell King depends on MMU 706034d2f5aSAl Viro select ARCH_MTD_XIP 70789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 7086d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 709234b6cedSRussell King select CLKSRC_MMIO 7107444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 711981d0f39SEric Miao select GENERIC_CLOCKEVENTS 712157d2644SHaojian Zhuang select GPIO_PXA 713bd5ce433SEric Miao select PLAT_PXA 7146ac6b817SHaojian Zhuang select SPARSE_IRQ 7154e234cc0SEric Miao select AUTO_ZRELADDR 7168a97ae2fSEric Miao select MULTI_IRQ_HANDLER 71715e0d9e3SArnd Bergmann select ARM_CPU_SUSPEND if PM 718d0ee9f40SArnd Bergmann select HAVE_IDE 719f999b8bdSMartin Michlmayr help 7202c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 7211da177e4SLinus Torvalds 722788c9700SRussell Kingconfig ARCH_MSM 723788c9700SRussell King bool "Qualcomm MSM" 7244b536b8dSSteve Muckle select HAVE_CLK 72549cbe786SEric Miao select GENERIC_CLOCKEVENTS 726923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 727bd32344aSStephen Boyd select CLKDEV_LOOKUP 72849cbe786SEric Miao help 7294b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 7304b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 7314b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 7324b53eb4fSDaniel Walker stack and controls some vital subsystems 7334b53eb4fSDaniel Walker (clock and power control, etc). 73449cbe786SEric Miao 735c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 7366d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 7376d72ad35SPaul Mundt select HAVE_CLK 7385e93c6b4SPaul Mundt select CLKDEV_LOOKUP 739aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 7403b55658aSDave Martin select HAVE_SMP 7416d72ad35SPaul Mundt select GENERIC_CLOCKEVENTS 742ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 7436d72ad35SPaul Mundt select NO_IOPORT 7446d72ad35SPaul Mundt select SPARSE_IRQ 74560f1435cSMagnus Damm select MULTI_IRQ_HANDLER 746e3e01091SRafael J. Wysocki select PM_GENERIC_DOMAINS if PM 7470cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 748c793c1b0SMagnus Damm help 7496d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 750c793c1b0SMagnus Damm 7511da177e4SLinus Torvaldsconfig ARCH_RPC 7521da177e4SLinus Torvalds bool "RiscPC" 7531da177e4SLinus Torvalds select ARCH_ACORN 7541da177e4SLinus Torvalds select FIQ 755a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 756341eb781SBen Dooks select HAVE_PATA_PLATFORM 757065909b9SRussell King select ISA_DMA_API 7585ea81769SAl Viro select NO_IOPORT 75907f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 7605cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 761d0ee9f40SArnd Bergmann select HAVE_IDE 762c334bc15SRob Herring select NEED_MACH_IO_H 7630cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 7641da177e4SLinus Torvalds help 7651da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7661da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7671da177e4SLinus Torvalds 7681da177e4SLinus Torvaldsconfig ARCH_SA1100 7691da177e4SLinus Torvalds bool "SA1100-based" 770234b6cedSRussell King select CLKSRC_MMIO 771c750815eSRussell King select CPU_SA1100 772f7e68bbfSRussell King select ISA 77305944d74SRussell King select ARCH_SPARSEMEM_ENABLE 774034d2f5aSAl Viro select ARCH_MTD_XIP 77589c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 7761937f5b9SRussell King select CPU_FREQ 7773e238be2SRussell King select GENERIC_CLOCKEVENTS 7784a8f8340SJett.Zhou select CLKDEV_LOOKUP 7797444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 780d0ee9f40SArnd Bergmann select HAVE_IDE 7810cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 782375dec92SRussell King select SPARSE_IRQ 783f999b8bdSMartin Michlmayr help 784f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7851da177e4SLinus Torvalds 786b130d5c2SKukjin Kimconfig ARCH_S3C24XX 787b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7880a938b97SDavid Brownell select GENERIC_GPIO 7899d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 7909483a578SDavid Brownell select HAVE_CLK 791e83626f2SThomas Abraham select CLKDEV_LOOKUP 7925cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 79320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 794b130d5c2SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 795b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 796c334bc15SRob Herring select NEED_MACH_IO_H 7971da177e4SLinus Torvalds help 798b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 799b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 800b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 801b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 80263b1f51bSBen Dooks 803a08ab637SBen Dooksconfig ARCH_S3C64XX 804a08ab637SBen Dooks bool "Samsung S3C64XX" 80589f1fa08SBen Dooks select PLAT_SAMSUNG 80689f0ce72SBen Dooks select CPU_V6 80789f0ce72SBen Dooks select ARM_VIC 808a08ab637SBen Dooks select HAVE_CLK 8096700397aSMark Brown select HAVE_TCM 810226e85f4SThomas Abraham select CLKDEV_LOOKUP 81189f0ce72SBen Dooks select NO_IOPORT 8125cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 81389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 81489f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 81589f0ce72SBen Dooks select SAMSUNG_CLKSRC 81689f0ce72SBen Dooks select SAMSUNG_IRQ_VIC_TIMER 81789f0ce72SBen Dooks select S3C_GPIO_TRACK 81889f0ce72SBen Dooks select S3C_DEV_NAND 81989f0ce72SBen Dooks select USB_ARCH_HAS_OHCI 82089f0ce72SBen Dooks select SAMSUNG_GPIOLIB_4BIT 82120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 822c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 823a08ab637SBen Dooks help 824a08ab637SBen Dooks Samsung S3C64XX series based systems 825a08ab637SBen Dooks 82649b7a491SKukjin Kimconfig ARCH_S5P64X0 82749b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 828c4ffccddSKukjin Kim select CPU_V6 829c4ffccddSKukjin Kim select GENERIC_GPIO 830c4ffccddSKukjin Kim select HAVE_CLK 831d8b22d25SThomas Abraham select CLKDEV_LOOKUP 8320665ccc4SChanwoo Choi select CLKSRC_MMIO 833c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8349e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 83520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 836754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 837c4ffccddSKukjin Kim help 83849b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 83949b7a491SKukjin Kim SMDK6450. 840c4ffccddSKukjin Kim 841acc84707SMarek Szyprowskiconfig ARCH_S5PC100 842acc84707SMarek Szyprowski bool "Samsung S5PC100" 8435a7652f2SByungho Min select GENERIC_GPIO 8445a7652f2SByungho Min select HAVE_CLK 84529e8eb0fSThomas Abraham select CLKDEV_LOOKUP 8465a7652f2SByungho Min select CPU_V7 847925c68cdSBen Dooks select ARCH_USES_GETTIMEOFFSET 84820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 849754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 850c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8515a7652f2SByungho Min help 852acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8535a7652f2SByungho Min 854170f4e42SKukjin Kimconfig ARCH_S5PV210 855170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 856170f4e42SKukjin Kim select CPU_V7 857eecb6a84SKyungmin Park select ARCH_SPARSEMEM_ENABLE 8580f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 859170f4e42SKukjin Kim select GENERIC_GPIO 860170f4e42SKukjin Kim select HAVE_CLK 861b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8620665ccc4SChanwoo Choi select CLKSRC_MMIO 863d8144aeaSJaecheol Lee select ARCH_HAS_CPUFREQ 8649e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 86520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 866754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 867c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8680cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 869170f4e42SKukjin Kim help 870170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 871170f4e42SKukjin Kim 87283014579SKukjin Kimconfig ARCH_EXYNOS 87383014579SKukjin Kim bool "SAMSUNG EXYNOS" 874cc0e72b8SChanghwan Youn select CPU_V7 875f567fa6fSKyungmin Park select ARCH_SPARSEMEM_ENABLE 8760f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 877cc0e72b8SChanghwan Youn select GENERIC_GPIO 878cc0e72b8SChanghwan Youn select HAVE_CLK 879badc4f2dSThomas Abraham select CLKDEV_LOOKUP 880b333fb16SSunyoung Kang select ARCH_HAS_CPUFREQ 881cc0e72b8SChanghwan Youn select GENERIC_CLOCKEVENTS 882754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 88320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 884c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8850cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 886cc0e72b8SChanghwan Youn help 88783014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 888cc0e72b8SChanghwan Youn 8891da177e4SLinus Torvaldsconfig ARCH_SHARK 8901da177e4SLinus Torvalds bool "Shark" 891c750815eSRussell King select CPU_SA110 892f7e68bbfSRussell King select ISA 893f7e68bbfSRussell King select ISA_DMA 8943bca103aSNicolas Pitre select ZONE_DMA 895f7e68bbfSRussell King select PCI 8965cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 8970cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 898c334bc15SRob Herring select NEED_MACH_IO_H 899f999b8bdSMartin Michlmayr help 900f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 901f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 9021da177e4SLinus Torvalds 903d98aac75SLinus Walleijconfig ARCH_U300 904d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 905d98aac75SLinus Walleij depends on MMU 906234b6cedSRussell King select CLKSRC_MMIO 907d98aac75SLinus Walleij select CPU_ARM926T 908bc581770SLinus Walleij select HAVE_TCM 909d98aac75SLinus Walleij select ARM_AMBA 9105485c1e0SLinus Walleij select ARM_PATCH_PHYS_VIRT 911d98aac75SLinus Walleij select ARM_VIC 912d98aac75SLinus Walleij select GENERIC_CLOCKEVENTS 9136d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 914aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 915d98aac75SLinus Walleij select GENERIC_GPIO 916cc890cd7SLinus Walleij select ARCH_REQUIRE_GPIOLIB 917d98aac75SLinus Walleij help 918d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 919d98aac75SLinus Walleij 920ccf50e23SRussell Kingconfig ARCH_U8500 921ccf50e23SRussell King bool "ST-Ericsson U8500 Series" 92267ae14fcSArnd Bergmann depends on MMU 923ccf50e23SRussell King select CPU_V7 924ccf50e23SRussell King select ARM_AMBA 925ccf50e23SRussell King select GENERIC_CLOCKEVENTS 9266d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 92794bdc0e2SRabin Vincent select ARCH_REQUIRE_GPIOLIB 9287c1a70e9SMartin Persson select ARCH_HAS_CPUFREQ 9293b55658aSDave Martin select HAVE_SMP 930ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 931ccf50e23SRussell King help 932ccf50e23SRussell King Support for ST-Ericsson's Ux500 architecture 933ccf50e23SRussell King 934ccf50e23SRussell Kingconfig ARCH_NOMADIK 935ccf50e23SRussell King bool "STMicroelectronics Nomadik" 936ccf50e23SRussell King select ARM_AMBA 937ccf50e23SRussell King select ARM_VIC 938ccf50e23SRussell King select CPU_ARM926T 9396d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 940ccf50e23SRussell King select GENERIC_CLOCKEVENTS 941ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 942ccf50e23SRussell King select ARCH_REQUIRE_GPIOLIB 943ccf50e23SRussell King help 944ccf50e23SRussell King Support for the Nomadik platform by ST-Ericsson 945ccf50e23SRussell King 9467c6337e2SKevin Hilmanconfig ARCH_DAVINCI 9477c6337e2SKevin Hilman bool "TI DaVinci" 9487c6337e2SKevin Hilman select GENERIC_CLOCKEVENTS 949dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 9503bca103aSNicolas Pitre select ZONE_DMA 9519232fcc9SKevin Hilman select HAVE_IDE 9526d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 95320e9969bSDavid Brownell select GENERIC_ALLOCATOR 954dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 955ae88e05aSSekhar Nori select ARCH_HAS_HOLES_MEMORYMODEL 9567c6337e2SKevin Hilman help 9577c6337e2SKevin Hilman Support for TI's DaVinci platform. 9587c6337e2SKevin Hilman 9593b938be6SRussell Kingconfig ARCH_OMAP 9603b938be6SRussell King bool "TI OMAP" 9619483a578SDavid Brownell select HAVE_CLK 9627444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 96389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 964354a183fSRussell King - ARM Linux select CLKSRC_MMIO 96506cad098SKevin Hilman select GENERIC_CLOCKEVENTS 9669af915daSSriram select ARCH_HAS_HOLES_MEMORYMODEL 9673b938be6SRussell King help 9686e457bb0SLennert Buytenhek Support for TI's OMAP platform (OMAP1/2/3/4). 9693b938be6SRussell King 970cee37e50Sviresh kumarconfig PLAT_SPEAR 971cee37e50Sviresh kumar bool "ST SPEAr" 972cee37e50Sviresh kumar select ARM_AMBA 973cee37e50Sviresh kumar select ARCH_REQUIRE_GPIOLIB 9746d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 975d6e15d78SRussell King select CLKSRC_MMIO 976cee37e50Sviresh kumar select GENERIC_CLOCKEVENTS 977cee37e50Sviresh kumar select HAVE_CLK 978cee37e50Sviresh kumar help 979cee37e50Sviresh kumar Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 980cee37e50Sviresh kumar 98121f47fbcSAlexey Charkovconfig ARCH_VT8500 98221f47fbcSAlexey Charkov bool "VIA/WonderMedia 85xx" 98321f47fbcSAlexey Charkov select CPU_ARM926T 98421f47fbcSAlexey Charkov select GENERIC_GPIO 98521f47fbcSAlexey Charkov select ARCH_HAS_CPUFREQ 98621f47fbcSAlexey Charkov select GENERIC_CLOCKEVENTS 98721f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 98821f47fbcSAlexey Charkov select HAVE_PWM 98921f47fbcSAlexey Charkov help 99021f47fbcSAlexey Charkov Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. 99102c981c0SBinghua Duan 992b85a3ef4SJohn Linnconfig ARCH_ZYNQ 993b85a3ef4SJohn Linn bool "Xilinx Zynq ARM Cortex A9 Platform" 99402c981c0SBinghua Duan select CPU_V7 99502c981c0SBinghua Duan select GENERIC_CLOCKEVENTS 99602c981c0SBinghua Duan select CLKDEV_LOOKUP 997b85a3ef4SJohn Linn select ARM_GIC 998b85a3ef4SJohn Linn select ARM_AMBA 999b85a3ef4SJohn Linn select ICST 1000ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 100102c981c0SBinghua Duan select USE_OF 100202c981c0SBinghua Duan help 1003b85a3ef4SJohn Linn Support for Xilinx Zynq ARM Cortex A9 Platform 10041da177e4SLinus Torvaldsendchoice 10051da177e4SLinus Torvalds 1006ccf50e23SRussell King# 1007ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 1008ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 1009ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 1010ccf50e23SRussell King# 101195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 101295b8f20fSRussell King 101395b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig" 101495b8f20fSRussell King 10151da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 10161da177e4SLinus Torvalds 1017d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 1018d94f944eSAnton Vorontsov 101995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 102095b8f20fSRussell King 102195b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 102295b8f20fSRussell King 1023e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 1024e7736d47SLennert Buytenhek 10251da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 10261da177e4SLinus Torvalds 102759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 102859d3a193SPaulius Zaleckas 102995b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 103095b8f20fSRussell King 10311da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 10321da177e4SLinus Torvalds 10333f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 10343f7e5815SLennert Buytenhek 10353f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 10361da177e4SLinus Torvalds 1037285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 1038285f5fa7SDan Williams 10391da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 10401da177e4SLinus Torvalds 10411da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig" 10421da177e4SLinus Torvalds 1043c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig" 1044c4713074SLennert Buytenhek 104595b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 104695b8f20fSRussell King 104795b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 104895b8f20fSRussell King 104940805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig" 105040805949SKevin Wells 105195b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 105295b8f20fSRussell King 1053794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 1054794d15b2SStanislav Samsonov 105595b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig" 10561da177e4SLinus Torvalds 10571d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 10581d3f33d5SShawn Guo 105995b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 106049cbe786SEric Miao 106195b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 106295b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig" 106395b8f20fSRussell King 1064d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1065d48af15eSTony Lindgren 1066d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10671da177e4SLinus Torvalds 10681dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10691dbae815STony Lindgren 10709dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1071585cf175STzachi Perelstein 107295b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 107395b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10741da177e4SLinus Torvalds 107595b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 107695b8f20fSRussell King 107795b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 107895b8f20fSRussell King 107995b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1080edabd38eSSaeed Bishara 1081cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1082a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig" 1083c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig" 1084a21765a7SBen Dooks 1085cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig" 1086a21765a7SBen Dooks 108785fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 1088b130d5c2SKukjin Kimif ARCH_S3C24XX 1089a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig" 1090a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig" 1091a21765a7SBen Dooksendif 10921da177e4SLinus Torvalds 1093a08ab637SBen Dooksif ARCH_S3C64XX 1094431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1095a08ab637SBen Dooksendif 1096a08ab637SBen Dooks 109749b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1098c4ffccddSKukjin Kim 10995a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 11005a7652f2SByungho Min 1101170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1102170f4e42SKukjin Kim 110383014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1104cc0e72b8SChanghwan Youn 1105882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 11061da177e4SLinus Torvalds 1107c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1108c5f80065SErik Gilling 110995b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 11101da177e4SLinus Torvalds 111195b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 11121da177e4SLinus Torvalds 11131da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 11141da177e4SLinus Torvalds 1115ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1116420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1117ceade897SRussell King 111821f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig" 111921f47fbcSAlexey Charkov 11207ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 11217ec80ddfSwanzongshun 11221da177e4SLinus Torvalds# Definitions to make life easier 11231da177e4SLinus Torvaldsconfig ARCH_ACORN 11241da177e4SLinus Torvalds bool 11251da177e4SLinus Torvalds 11267ae1f7ecSLennert Buytenhekconfig PLAT_IOP 11277ae1f7ecSLennert Buytenhek bool 1128469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 11297ae1f7ecSLennert Buytenhek 113069b02f6aSLennert Buytenhekconfig PLAT_ORION 113169b02f6aSLennert Buytenhek bool 1132bfe45e0bSRussell King select CLKSRC_MMIO 1133dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 113469b02f6aSLennert Buytenhek 1135bd5ce433SEric Miaoconfig PLAT_PXA 1136bd5ce433SEric Miao bool 1137bd5ce433SEric Miao 1138f4b8b319SRussell Kingconfig PLAT_VERSATILE 1139f4b8b319SRussell King bool 1140f4b8b319SRussell King 1141e3887714SRussell Kingconfig ARM_TIMER_SP804 1142e3887714SRussell King bool 1143bfe45e0bSRussell King select CLKSRC_MMIO 1144a7bf6162SRob Herring select HAVE_SCHED_CLOCK 1145e3887714SRussell King 11461da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11471da177e4SLinus Torvalds 1148958cab0fSRussell Kingconfig ARM_NR_BANKS 1149958cab0fSRussell King int 1150958cab0fSRussell King default 16 if ARCH_EP93XX 1151958cab0fSRussell King default 8 1152958cab0fSRussell King 1153afe4b25eSLennert Buytenhekconfig IWMMXT 1154afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1155ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1156ef6c8445SHaojian Zhuang default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP 1157afe4b25eSLennert Buytenhek help 1158afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1159afe4b25eSLennert Buytenhek running on a CPU that supports it. 1160afe4b25eSLennert Buytenhek 11611da177e4SLinus Torvaldsconfig XSCALE_PMU 11621da177e4SLinus Torvalds bool 1163bfc994b5SPaul Bolle depends on CPU_XSCALE 11641da177e4SLinus Torvalds default y 11651da177e4SLinus Torvalds 11660f4f0672SJamie Ilesconfig CPU_HAS_PMU 1167e399b1a4SRussell King depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \ 11688954bb0dSWill Deacon (!ARCH_OMAP3 || OMAP3_EMU) 11690f4f0672SJamie Iles default y 11700f4f0672SJamie Iles bool 11710f4f0672SJamie Iles 117252108641Seric miaoconfig MULTI_IRQ_HANDLER 117352108641Seric miao bool 117452108641Seric miao help 117552108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 117652108641Seric miao 11773b93e7b0SHyok S. Choiif !MMU 11783b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11793b93e7b0SHyok S. Choiendif 11803b93e7b0SHyok S. Choi 11819cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11829cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1183e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11849cba3cccSCatalin Marinas help 11859cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11869cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11879cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11889cba3cccSCatalin Marinas recommended workaround. 11899cba3cccSCatalin Marinas 11907ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11917ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11927ce236fcSCatalin Marinas depends on CPU_V7 11937ce236fcSCatalin Marinas help 11947ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11957ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11967ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11977ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11987ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11997ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 12007ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 12017ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 12027ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 12037ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 12047ce236fcSCatalin Marinas available in non-secure mode. 12057ce236fcSCatalin Marinas 1206855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1207855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1208855c551fSCatalin Marinas depends on CPU_V7 1209855c551fSCatalin Marinas help 1210855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1211855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1212855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1213855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1214855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1215855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1216855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1217855c551fSCatalin Marinas register may not be available in non-secure mode. 1218855c551fSCatalin Marinas 12190516e464SCatalin Marinasconfig ARM_ERRATA_460075 12200516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 12210516e464SCatalin Marinas depends on CPU_V7 12220516e464SCatalin Marinas help 12230516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 12240516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 12250516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 12260516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 12270516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 12280516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 12290516e464SCatalin Marinas may not be available in non-secure mode. 12300516e464SCatalin Marinas 12319f05027cSWill Deaconconfig ARM_ERRATA_742230 12329f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12339f05027cSWill Deacon depends on CPU_V7 && SMP 12349f05027cSWill Deacon help 12359f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12369f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12379f05027cSWill Deacon between two write operations may not ensure the correct visibility 12389f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12399f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12409f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12419f05027cSWill Deacon the two writes. 12429f05027cSWill Deacon 1243a672e99bSWill Deaconconfig ARM_ERRATA_742231 1244a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1245a672e99bSWill Deacon depends on CPU_V7 && SMP 1246a672e99bSWill Deacon help 1247a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1248a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1249a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1250a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1251a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1252a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1253a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1254a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1255a672e99bSWill Deacon capabilities of the processor. 1256a672e99bSWill Deacon 12579e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1258fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12592839e06cSSantosh Shilimkar depends on CACHE_L2X0 12609e65582aSSantosh Shilimkar help 12619e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12629e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12639e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12649e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12659e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12669e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12679e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12682839e06cSSantosh Shilimkar invalidated as a result of these operations. 1269cdf357f1SWill Deacon 1270cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1271cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1272e66dc745SDave Martin depends on CPU_V7 1273cdf357f1SWill Deacon help 1274cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1275cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1276cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1277cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1278cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1279cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1280cdf357f1SWill Deacon entries regardless of the ASID. 1281475d92fcSWill Deacon 12821f0090a1SRussell Kingconfig PL310_ERRATA_727915 1283fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12841f0090a1SRussell King depends on CACHE_L2X0 12851f0090a1SRussell King help 12861f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12871f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12881f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12891f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12901f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12911f0090a1SRussell King Invalidate by Way operation. 12921f0090a1SRussell King 1293475d92fcSWill Deaconconfig ARM_ERRATA_743622 1294475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1295475d92fcSWill Deacon depends on CPU_V7 1296475d92fcSWill Deacon help 1297475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1298efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1299475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1300475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1301475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1302475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1303475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1304475d92fcSWill Deacon processor. 1305475d92fcSWill Deacon 13069a27c27cSWill Deaconconfig ARM_ERRATA_751472 13079a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1308ba90c516SDave Martin depends on CPU_V7 13099a27c27cSWill Deacon help 13109a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 13119a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 13129a27c27cSWill Deacon completion of a following broadcasted operation if the second 13139a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 13149a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 13159a27c27cSWill Deacon 1316fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1317fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1318885028e4SSrinidhi Kasagar depends on CACHE_PL310 1319885028e4SSrinidhi Kasagar help 1320885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1321885028e4SSrinidhi Kasagar 1322885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1323885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1324885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1325885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1326885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1327885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1328885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1329885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1330885028e4SSrinidhi Kasagar 1331fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1332fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1333fcbdc5feSWill Deacon depends on CPU_V7 1334fcbdc5feSWill Deacon help 1335fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1336fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1337fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1338fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1339fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1340fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1341fcbdc5feSWill Deacon 13425dab26afSWill Deaconconfig ARM_ERRATA_754327 13435dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13445dab26afSWill Deacon depends on CPU_V7 && SMP 13455dab26afSWill Deacon help 13465dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13475dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13485dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13495dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13505dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13515dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13525dab26afSWill Deacon 1353145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1354145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1355145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1356145e10e1SCatalin Marinas help 1357145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1358145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1359145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1360145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1361145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1362145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1363145e10e1SCatalin Marinas is not affected. 1364145e10e1SCatalin Marinas 1365f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1366f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1367f630c1bdSWill Deacon depends on CPU_V7 && SMP 1368f630c1bdSWill Deacon help 1369f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1370f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1371f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1372f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1373f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1374f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1375f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1376f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1377f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1378f630c1bdSWill Deacon 137911ed0ba1SWill Deaconconfig PL310_ERRATA_769419 138011ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 138111ed0ba1SWill Deacon depends on CACHE_L2X0 138211ed0ba1SWill Deacon help 138311ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 138411ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 138511ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 138611ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 138711ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 138811ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 138911ed0ba1SWill Deacon explicitly. 139011ed0ba1SWill Deacon 13911da177e4SLinus Torvaldsendmenu 13921da177e4SLinus Torvalds 13931da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 13941da177e4SLinus Torvalds 13951da177e4SLinus Torvaldsmenu "Bus support" 13961da177e4SLinus Torvalds 13971da177e4SLinus Torvaldsconfig ARM_AMBA 13981da177e4SLinus Torvalds bool 13991da177e4SLinus Torvalds 14001da177e4SLinus Torvaldsconfig ISA 14011da177e4SLinus Torvalds bool 14021da177e4SLinus Torvalds help 14031da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 14041da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 14051da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 14061da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 14071da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 14081da177e4SLinus Torvalds 1409065909b9SRussell King# Select ISA DMA controller support 14101da177e4SLinus Torvaldsconfig ISA_DMA 14111da177e4SLinus Torvalds bool 1412065909b9SRussell King select ISA_DMA_API 14131da177e4SLinus Torvalds 1414065909b9SRussell King# Select ISA DMA interface 14155cae841bSAl Viroconfig ISA_DMA_API 14165cae841bSAl Viro bool 14175cae841bSAl Viro 14181da177e4SLinus Torvaldsconfig PCI 14190b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14201da177e4SLinus Torvalds help 14211da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14221da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14231da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14241da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14251da177e4SLinus Torvalds 142652882173SAnton Vorontsovconfig PCI_DOMAINS 142752882173SAnton Vorontsov bool 142852882173SAnton Vorontsov depends on PCI 142952882173SAnton Vorontsov 1430b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1431b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1432b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1433b080ac8aSMarcelo Roberto Jimenez help 1434b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1435b080ac8aSMarcelo Roberto Jimenez 143636e23590SMatthew Wilcoxconfig PCI_SYSCALL 143736e23590SMatthew Wilcox def_bool PCI 143836e23590SMatthew Wilcox 14391da177e4SLinus Torvalds# Select the host bridge type 14401da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 14411da177e4SLinus Torvalds bool 14421da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 14431da177e4SLinus Torvalds default y 14441da177e4SLinus Torvalds 1445a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1446a0113a99SMike Rapoport bool 1447a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1448a0113a99SMike Rapoport default y 1449a0113a99SMike Rapoport select DMABOUNCE 1450a0113a99SMike Rapoport 14511da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14521da177e4SLinus Torvalds 14531da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14541da177e4SLinus Torvalds 14551da177e4SLinus Torvaldsendmenu 14561da177e4SLinus Torvalds 14571da177e4SLinus Torvaldsmenu "Kernel Features" 14581da177e4SLinus Torvalds 14590567a0c0SKevin Hilmansource "kernel/time/Kconfig" 14600567a0c0SKevin Hilman 14613b55658aSDave Martinconfig HAVE_SMP 14623b55658aSDave Martin bool 14633b55658aSDave Martin help 14643b55658aSDave Martin This option should be selected by machines which have an SMP- 14653b55658aSDave Martin capable CPU. 14663b55658aSDave Martin 14673b55658aSDave Martin The only effect of this option is to make the SMP-related 14683b55658aSDave Martin options available to the user for configuration. 14693b55658aSDave Martin 14701da177e4SLinus Torvaldsconfig SMP 1471bb2d8130SRussell King bool "Symmetric Multi-Processing" 1472fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1473bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14743b55658aSDave Martin depends on HAVE_SMP 14759934ebb8SArnd Bergmann depends on MMU 1476f6dd9fa5SJens Axboe select USE_GENERIC_SMP_HELPERS 147789c3dedfSDaniel Walker select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 14781da177e4SLinus Torvalds help 14791da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14801da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 14811da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 14821da177e4SLinus Torvalds 14831da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 14841da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14851da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 14861da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 14871da177e4SLinus Torvalds run faster if you say N here. 14881da177e4SLinus Torvalds 1489395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14901da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 149150a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14921da177e4SLinus Torvalds 14931da177e4SLinus Torvalds If you don't know what to do here, say N. 14941da177e4SLinus Torvalds 1495f00ec48fSRussell Kingconfig SMP_ON_UP 1496f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1497f00ec48fSRussell King depends on EXPERIMENTAL 14984d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1499f00ec48fSRussell King default y 1500f00ec48fSRussell King help 1501f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1502f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1503f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1504f00ec48fSRussell King savings. 1505f00ec48fSRussell King 1506f00ec48fSRussell King If you don't know what to do here, say Y. 1507f00ec48fSRussell King 1508c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1509c9018aabSVincent Guittot bool "Support cpu topology definition" 1510c9018aabSVincent Guittot depends on SMP && CPU_V7 1511c9018aabSVincent Guittot default y 1512c9018aabSVincent Guittot help 1513c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1514c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1515c9018aabSVincent Guittot topology of an ARM System. 1516c9018aabSVincent Guittot 1517c9018aabSVincent Guittotconfig SCHED_MC 1518c9018aabSVincent Guittot bool "Multi-core scheduler support" 1519c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1520c9018aabSVincent Guittot help 1521c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1522c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1523c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1524c9018aabSVincent Guittot 1525c9018aabSVincent Guittotconfig SCHED_SMT 1526c9018aabSVincent Guittot bool "SMT scheduler support" 1527c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1528c9018aabSVincent Guittot help 1529c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1530c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1531c9018aabSVincent Guittot places. If unsure say N here. 1532c9018aabSVincent Guittot 1533a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1534a8cbcd92SRussell King bool 1535a8cbcd92SRussell King help 1536a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1537a8cbcd92SRussell King 1538f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1539f32f4ce2SRussell King bool 1540f32f4ce2SRussell King depends on SMP 1541f32f4ce2SRussell King help 1542f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1543f32f4ce2SRussell King 15448d5796d2SLennert Buytenhekchoice 15458d5796d2SLennert Buytenhek prompt "Memory split" 15468d5796d2SLennert Buytenhek default VMSPLIT_3G 15478d5796d2SLennert Buytenhek help 15488d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15498d5796d2SLennert Buytenhek 15508d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15518d5796d2SLennert Buytenhek option alone! 15528d5796d2SLennert Buytenhek 15538d5796d2SLennert Buytenhek config VMSPLIT_3G 15548d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 15558d5796d2SLennert Buytenhek config VMSPLIT_2G 15568d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 15578d5796d2SLennert Buytenhek config VMSPLIT_1G 15588d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 15598d5796d2SLennert Buytenhekendchoice 15608d5796d2SLennert Buytenhek 15618d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15628d5796d2SLennert Buytenhek hex 15638d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15648d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15658d5796d2SLennert Buytenhek default 0xC0000000 15668d5796d2SLennert Buytenhek 15671da177e4SLinus Torvaldsconfig NR_CPUS 15681da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15691da177e4SLinus Torvalds range 2 32 15701da177e4SLinus Torvalds depends on SMP 15711da177e4SLinus Torvalds default "4" 15721da177e4SLinus Torvalds 1573a054a811SRussell Kingconfig HOTPLUG_CPU 1574a054a811SRussell King bool "Support for hot-pluggable CPUs (EXPERIMENTAL)" 1575a054a811SRussell King depends on SMP && HOTPLUG && EXPERIMENTAL 1576a054a811SRussell King help 1577a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1578a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1579a054a811SRussell King 158037ee16aeSRussell Kingconfig LOCAL_TIMERS 158137ee16aeSRussell King bool "Use local timer interrupts" 1582971acb9bSRussell King depends on SMP 158337ee16aeSRussell King default y 158430d8beadSChanghwan Youn select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 158537ee16aeSRussell King help 158637ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 158737ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 158837ee16aeSRussell King accounting to be spread across the timer interval, preventing a 158937ee16aeSRussell King "thundering herd" at every timer tick. 159037ee16aeSRussell King 159144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 159244986ab0SPeter De Schrijver (NVIDIA) int 15933dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 159470227a45SPhilippe Langlais default 355 if ARCH_U8500 15959a01ec30SPaul Parsons default 264 if MACH_H4700 159644986ab0SPeter De Schrijver (NVIDIA) default 0 159744986ab0SPeter De Schrijver (NVIDIA) help 159844986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 159944986ab0SPeter De Schrijver (NVIDIA) 160044986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 160144986ab0SPeter De Schrijver (NVIDIA) 1602d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 16031da177e4SLinus Torvalds 1604f8065813SRussell Kingconfig HZ 1605f8065813SRussell King int 1606b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1607a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 1608bfe65704SRussell King default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER 16095248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 16105da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1611f8065813SRussell King default 100 1612f8065813SRussell King 161316c79651SCatalin Marinasconfig THUMB2_KERNEL 16144a50bfe3SRussell King bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)" 1615e399b1a4SRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL 161616c79651SCatalin Marinas select AEABI 161716c79651SCatalin Marinas select ARM_ASM_UNIFIED 161889bace65SArnd Bergmann select ARM_UNWIND 161916c79651SCatalin Marinas help 162016c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 162116c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 162216c79651SCatalin Marinas ARM-Thumb syntax is needed. 162316c79651SCatalin Marinas 162416c79651SCatalin Marinas If unsure, say N. 162516c79651SCatalin Marinas 16266f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 16276f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16286f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16296f685c5cSDave Martin default y 16306f685c5cSDave Martin help 16316f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16326f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16336f685c5cSDave Martin branch instructions. 16346f685c5cSDave Martin 16356f685c5cSDave Martin This is a problem, because there's no guarantee the final 16366f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16376f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16386f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16396f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16406f685c5cSDave Martin support. 16416f685c5cSDave Martin 16426f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16436f685c5cSDave Martin relocation" error when loading some modules. 16446f685c5cSDave Martin 16456f685c5cSDave Martin Until fixed tools are available, passing 16466f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16476f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16486f685c5cSDave Martin stack usage in some cases. 16496f685c5cSDave Martin 16506f685c5cSDave Martin The problem is described in more detail at: 16516f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16526f685c5cSDave Martin 16536f685c5cSDave Martin Only Thumb-2 kernels are affected. 16546f685c5cSDave Martin 16556f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16566f685c5cSDave Martin 16570becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16580becb088SCatalin Marinas bool 16590becb088SCatalin Marinas 1660704bdda0SNicolas Pitreconfig AEABI 1661704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1662704bdda0SNicolas Pitre help 1663704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1664704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1665704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1666704bdda0SNicolas Pitre 1667704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1668704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1669704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1670704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1671704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1672704bdda0SNicolas Pitre 1673704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1674704bdda0SNicolas Pitre 16756c90c872SNicolas Pitreconfig OABI_COMPAT 1676a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 16779bc433a1SDave Martin depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL 16786c90c872SNicolas Pitre default y 16796c90c872SNicolas Pitre help 16806c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16816c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16826c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16836c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16846c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16856c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 16866c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16876c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16886c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16896c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 16906c90c872SNicolas Pitre at all). If in doubt say Y. 16916c90c872SNicolas Pitre 1692eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1693e80d6a24SMel Gorman bool 1694e80d6a24SMel Gorman 169505944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 169605944d74SRussell King bool 169705944d74SRussell King 169807a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 169907a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 170007a2f737SRussell King 170105944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1702be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1703c80d79d7SYasunori Goto 17047b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 17057b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 17067b7bf499SWill Deacon 1707053a96caSNicolas Pitreconfig HIGHMEM 1708e8db89a2SRussell King bool "High Memory Support" 1709e8db89a2SRussell King depends on MMU 1710053a96caSNicolas Pitre help 1711053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1712053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1713053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1714053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1715053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1716053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1717053a96caSNicolas Pitre 1718053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1719053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1720053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1721053a96caSNicolas Pitre 1722053a96caSNicolas Pitre If unsure, say n. 1723053a96caSNicolas Pitre 172465cec8e3SRussell Kingconfig HIGHPTE 172565cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 172665cec8e3SRussell King depends on HIGHMEM 172765cec8e3SRussell King 17281b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17291b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1730fe166148SWill Deacon depends on PERF_EVENTS && CPU_HAS_PMU 17311b8873a0SJamie Iles default y 17321b8873a0SJamie Iles help 17331b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17341b8873a0SJamie Iles disabled, perf events will use software events only. 17351b8873a0SJamie Iles 17363f22ab27SDave Hansensource "mm/Kconfig" 17373f22ab27SDave Hansen 1738c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1739c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1740c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1741c1b2d970SMagnus Damm default "9" if SA1111 1742c1b2d970SMagnus Damm default "11" 1743c1b2d970SMagnus Damm help 1744c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1745c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1746c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1747c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1748c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1749c1b2d970SMagnus Damm increase this value. 1750c1b2d970SMagnus Damm 1751c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1752c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1753c1b2d970SMagnus Damm 17541da177e4SLinus Torvaldsconfig LEDS 17551da177e4SLinus Torvalds bool "Timer and CPU usage LEDs" 1756e055d5bfSAdrian Bunk depends on ARCH_CDB89712 || ARCH_EBSA110 || \ 17578c8fdbc9SSascha Hauer ARCH_EBSA285 || ARCH_INTEGRATOR || \ 17581da177e4SLinus Torvalds ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \ 17591da177e4SLinus Torvalds ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \ 176073a59c1cSSAN People ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \ 176125329671SJürgen Schindele ARCH_AT91 || ARCH_DAVINCI || \ 1762ff3042fbSColin Tuckley ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW 17631da177e4SLinus Torvalds help 17641da177e4SLinus Torvalds If you say Y here, the LEDs on your machine will be used 17651da177e4SLinus Torvalds to provide useful information about your current system status. 17661da177e4SLinus Torvalds 17671da177e4SLinus Torvalds If you are compiling a kernel for a NetWinder or EBSA-285, you will 17681da177e4SLinus Torvalds be able to select which LEDs are active using the options below. If 17691da177e4SLinus Torvalds you are compiling a kernel for the EBSA-110 or the LART however, the 17701da177e4SLinus Torvalds red LED will simply flash regularly to indicate that the system is 17711da177e4SLinus Torvalds still functional. It is safe to say Y here if you have a CATS 17721da177e4SLinus Torvalds system, but the driver will do nothing. 17731da177e4SLinus Torvalds 17741da177e4SLinus Torvaldsconfig LEDS_TIMER 17751da177e4SLinus Torvalds bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \ 1776eebdf7d7SDavid Brownell OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1777eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 17781da177e4SLinus Torvalds depends on LEDS 17790567a0c0SKevin Hilman depends on !GENERIC_CLOCKEVENTS 17801da177e4SLinus Torvalds default y if ARCH_EBSA110 17811da177e4SLinus Torvalds help 17821da177e4SLinus Torvalds If you say Y here, one of the system LEDs (the green one on the 17831da177e4SLinus Torvalds NetWinder, the amber one on the EBSA285, or the red one on the LART) 17841da177e4SLinus Torvalds will flash regularly to indicate that the system is still 17851da177e4SLinus Torvalds operational. This is mainly useful to kernel hackers who are 17861da177e4SLinus Torvalds debugging unstable kernels. 17871da177e4SLinus Torvalds 17881da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 17891da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 17901da177e4SLinus Torvalds will overrule the CPU usage LED. 17911da177e4SLinus Torvalds 17921da177e4SLinus Torvaldsconfig LEDS_CPU 17931da177e4SLinus Torvalds bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \ 1794eebdf7d7SDavid Brownell !ARCH_OMAP) \ 1795eebdf7d7SDavid Brownell || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1796eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 17971da177e4SLinus Torvalds depends on LEDS 17981da177e4SLinus Torvalds help 17991da177e4SLinus Torvalds If you say Y here, the red LED will be used to give a good real 18001da177e4SLinus Torvalds time indication of CPU usage, by lighting whenever the idle task 18011da177e4SLinus Torvalds is not currently executing. 18021da177e4SLinus Torvalds 18031da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 18041da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 18051da177e4SLinus Torvalds will overrule the CPU usage LED. 18061da177e4SLinus Torvalds 18071da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 18081da177e4SLinus Torvalds bool 1809f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 18101da177e4SLinus Torvalds default y if !ARCH_EBSA110 1811e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 18121da177e4SLinus Torvalds help 18131da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 18141da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 18151da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 18161da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 18171da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18181da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18191da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18201da177e4SLinus Torvalds 182139ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 182239ec58f3SLennert Buytenhek bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)" 182339ec58f3SLennert Buytenhek depends on MMU && EXPERIMENTAL 182439ec58f3SLennert Buytenhek default y if CPU_FEROCEON 182539ec58f3SLennert Buytenhek help 182639ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 182739ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 182839ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 182939ec58f3SLennert Buytenhek 183039ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 183139ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 183239ec58f3SLennert Buytenhek such copy operations with large buffers. 183339ec58f3SLennert Buytenhek 183439ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 183539ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 183639ec58f3SLennert Buytenhek 183770c70d97SNicolas Pitreconfig SECCOMP 183870c70d97SNicolas Pitre bool 183970c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 184070c70d97SNicolas Pitre ---help--- 184170c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 184270c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 184370c70d97SNicolas Pitre execution. By using pipes or other transports made available to 184470c70d97SNicolas Pitre the process as file descriptors supporting the read/write 184570c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 184670c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 184770c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 184870c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 184970c70d97SNicolas Pitre defined by each seccomp mode. 185070c70d97SNicolas Pitre 1851c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1852c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 18534a50bfe3SRussell King depends on EXPERIMENTAL 1854c743f380SNicolas Pitre help 1855c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1856c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1857c743f380SNicolas Pitre the stack just before the return address, and validates 1858c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1859c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1860c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1861c743f380SNicolas Pitre neutralized via a kernel panic. 1862c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1863c743f380SNicolas Pitre 186473a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT 186573a65b3fSUwe Kleine-König bool "Provide old way to pass kernel parameters" 186673a65b3fSUwe Kleine-König help 186773a65b3fSUwe Kleine-König This was deprecated in 2001 and announced to live on for 5 years. 186873a65b3fSUwe Kleine-König Some old boot loaders still use this way. 186973a65b3fSUwe Kleine-König 18701da177e4SLinus Torvaldsendmenu 18711da177e4SLinus Torvalds 18721da177e4SLinus Torvaldsmenu "Boot options" 18731da177e4SLinus Torvalds 18749eb8f674SGrant Likelyconfig USE_OF 18759eb8f674SGrant Likely bool "Flattened Device Tree support" 18769eb8f674SGrant Likely select OF 18779eb8f674SGrant Likely select OF_EARLY_FLATTREE 187808a543adSGrant Likely select IRQ_DOMAIN 18799eb8f674SGrant Likely help 18809eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18819eb8f674SGrant Likely 18821da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18831da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18841da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18851da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18861da177e4SLinus Torvalds default "0" 18871da177e4SLinus Torvalds help 18881da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18891da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18901da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18911da177e4SLinus Torvalds value in their defconfig file. 18921da177e4SLinus Torvalds 18931da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18941da177e4SLinus Torvalds 18951da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18961da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18971da177e4SLinus Torvalds default "0" 18981da177e4SLinus Torvalds help 1899f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1900f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1901f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1902f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1903f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1904f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19051da177e4SLinus Torvalds 19061da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19071da177e4SLinus Torvalds 19081da177e4SLinus Torvaldsconfig ZBOOT_ROM 19091da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19101da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 19111da177e4SLinus Torvalds help 19121da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19131da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19141da177e4SLinus Torvalds 1915090ab3ffSSimon Hormanchoice 1916090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1917090ab3ffSSimon Horman depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL 1918090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1919090ab3ffSSimon Horman help 1920090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 1921090ab3ffSSimon Horman With this enabled it is possible to write the the ROM-able zImage 1922090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1923090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 1924090ab3ffSSimon Horman the first part of the the ROM-able zImage which in turn loads the 1925090ab3ffSSimon Horman rest the kernel image to RAM. 1926090ab3ffSSimon Horman 1927090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1928090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1929090ab3ffSSimon Horman help 1930090ab3ffSSimon Horman Do not load image from SD or MMC 1931090ab3ffSSimon Horman 1932f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1933f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1934f45b1149SSimon Horman help 1935090ab3ffSSimon Horman Load image from MMCIF hardware block. 1936090ab3ffSSimon Horman 1937090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1938090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1939090ab3ffSSimon Horman help 1940090ab3ffSSimon Horman Load image from SDHI hardware block 1941090ab3ffSSimon Horman 1942090ab3ffSSimon Hormanendchoice 1943f45b1149SSimon Horman 1944e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1945e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1946e2a6a3aaSJohn Bonesio depends on OF && !ZBOOT_ROM && EXPERIMENTAL 1947e2a6a3aaSJohn Bonesio help 1948e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1949e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1950e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1951e2a6a3aaSJohn Bonesio 1952e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1953e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1954e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1955e2a6a3aaSJohn Bonesio 1956e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1957e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1958e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1959e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1960e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1961e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1962e2a6a3aaSJohn Bonesio to this option. 1963e2a6a3aaSJohn Bonesio 1964b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1965b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1966b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1967b90b9a38SNicolas Pitre help 1968b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1969b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1970b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1971b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1972b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1973b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1974b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1975b90b9a38SNicolas Pitre 19761da177e4SLinus Torvaldsconfig CMDLINE 19771da177e4SLinus Torvalds string "Default kernel command string" 19781da177e4SLinus Torvalds default "" 19791da177e4SLinus Torvalds help 19801da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19811da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19821da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19831da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19841da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19851da177e4SLinus Torvalds 19864394c124SVictor Boiviechoice 19874394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19884394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 19894394c124SVictor Boivie 19904394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19914394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19924394c124SVictor Boivie help 19934394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19944394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19954394c124SVictor Boivie string provided in CMDLINE will be used. 19964394c124SVictor Boivie 19974394c124SVictor Boivieconfig CMDLINE_EXTEND 19984394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19994394c124SVictor Boivie help 20004394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20014394c124SVictor Boivie appended to the default kernel command string. 20024394c124SVictor Boivie 200392d2040dSAlexander Hollerconfig CMDLINE_FORCE 200492d2040dSAlexander Holler bool "Always use the default kernel command string" 200592d2040dSAlexander Holler help 200692d2040dSAlexander Holler Always use the default kernel command string, even if the boot 200792d2040dSAlexander Holler loader passes other arguments to the kernel. 200892d2040dSAlexander Holler This is useful if you cannot or don't want to change the 200992d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 20104394c124SVictor Boivieendchoice 201192d2040dSAlexander Holler 20121da177e4SLinus Torvaldsconfig XIP_KERNEL 20131da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 2014497b7e94SCatalin Marinas depends on !ZBOOT_ROM && !ARM_LPAE 20151da177e4SLinus Torvalds help 20161da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20171da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20181da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20191da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20201da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20211da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20221da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20231da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20241da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20251da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20261da177e4SLinus Torvalds 20271da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20281da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20291da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20301da177e4SLinus Torvalds 20311da177e4SLinus Torvalds If unsure, say N. 20321da177e4SLinus Torvalds 20331da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20341da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20351da177e4SLinus Torvalds depends on XIP_KERNEL 20361da177e4SLinus Torvalds default "0x00080000" 20371da177e4SLinus Torvalds help 20381da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20391da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20401da177e4SLinus Torvalds own flash usage. 20411da177e4SLinus Torvalds 2042c587e4a6SRichard Purdieconfig KEXEC 2043c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 204402b73e2eSWill Deacon depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU) 2045c587e4a6SRichard Purdie help 2046c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2047c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 204801dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2049c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2050c587e4a6SRichard Purdie 2051c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2052c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2053c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 2054c587e4a6SRichard Purdie support. 2055c587e4a6SRichard Purdie 20564cd9d6f7SRichard Purdieconfig ATAGS_PROC 20574cd9d6f7SRichard Purdie bool "Export atags in procfs" 2058b98d7291SUli Luckas depends on KEXEC 2059b98d7291SUli Luckas default y 20604cd9d6f7SRichard Purdie help 20614cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20624cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20634cd9d6f7SRichard Purdie 2064cb5d39b3SMika Westerbergconfig CRASH_DUMP 2065cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2066cb5d39b3SMika Westerberg depends on EXPERIMENTAL 2067cb5d39b3SMika Westerberg help 2068cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2069cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2070cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2071cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2072cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2073cb5d39b3SMika Westerberg memory address not used by the main kernel 2074cb5d39b3SMika Westerberg 2075cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2076cb5d39b3SMika Westerberg 2077e69edc79SEric Miaoconfig AUTO_ZRELADDR 2078e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2079e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 2080e69edc79SEric Miao help 2081e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2082e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2083e69edc79SEric Miao will be determined at run-time by masking the current IP with 2084e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2085e69edc79SEric Miao from start of memory. 2086e69edc79SEric Miao 20871da177e4SLinus Torvaldsendmenu 20881da177e4SLinus Torvalds 2089ac9d7efcSRussell Kingmenu "CPU Power Management" 20901da177e4SLinus Torvalds 209189c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 20921da177e4SLinus Torvalds 20931da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20941da177e4SLinus Torvalds 209564f102b6SYong Shenconfig CPU_FREQ_IMX 209664f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 209764f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 209864f102b6SYong Shen help 209964f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 210064f102b6SYong Shen 21011da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 21021da177e4SLinus Torvalds bool 21031da177e4SLinus Torvalds 21041da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 21051da177e4SLinus Torvalds bool 21061da177e4SLinus Torvalds 21071da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 21081da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 21091da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 21101da177e4SLinus Torvalds default y 21111da177e4SLinus Torvalds help 21121da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 21131da177e4SLinus Torvalds 21141da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 21151da177e4SLinus Torvalds 21161da177e4SLinus Torvalds If in doubt, say Y. 21171da177e4SLinus Torvalds 21189e2697ffSRussell Kingconfig CPU_FREQ_PXA 21199e2697ffSRussell King bool 21209e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 21219e2697ffSRussell King default y 2122ca7d156eSArnd Bergmann select CPU_FREQ_TABLE 21239e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 21249e2697ffSRussell King 21259d56c02aSBen Dooksconfig CPU_FREQ_S3C 21269d56c02aSBen Dooks bool 21279d56c02aSBen Dooks help 21289d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 21299d56c02aSBen Dooks 21309d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 21314a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2132b130d5c2SKukjin Kim depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL 21339d56c02aSBen Dooks select CPU_FREQ_S3C 21349d56c02aSBen Dooks help 21359d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 21369d56c02aSBen Dooks of CPUs. 21379d56c02aSBen Dooks 21389d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 21399d56c02aSBen Dooks 21409d56c02aSBen Dooks If in doubt, say N. 21419d56c02aSBen Dooks 21429d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 21434a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 21449d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX && EXPERIMENTAL 21459d56c02aSBen Dooks help 21469d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 21479d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 21489d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 21499d56c02aSBen Dooks 21509d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 21519d56c02aSBen Dooks be built which may increase the size of the kernel image. 21529d56c02aSBen Dooks 21539d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 21549d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 21559d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21569d56c02aSBen Dooks help 21579d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 21589d56c02aSBen Dooks 21599d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 21609d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 21619d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21629d56c02aSBen Dooks help 21639d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 21649d56c02aSBen Dooks 2165e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2166e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2167e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2168e6d197a6SBen Dooks help 2169e6d197a6SBen Dooks Export status information via debugfs. 2170e6d197a6SBen Dooks 21711da177e4SLinus Torvaldsendif 21721da177e4SLinus Torvalds 2173ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2174ac9d7efcSRussell King 2175ac9d7efcSRussell Kingendmenu 2176ac9d7efcSRussell King 21771da177e4SLinus Torvaldsmenu "Floating point emulation" 21781da177e4SLinus Torvalds 21791da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21801da177e4SLinus Torvalds 21811da177e4SLinus Torvaldsconfig FPE_NWFPE 21821da177e4SLinus Torvalds bool "NWFPE math emulation" 2183593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21841da177e4SLinus Torvalds ---help--- 21851da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21861da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21871da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21881da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21891da177e4SLinus Torvalds 21901da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21911da177e4SLinus Torvalds early in the bootup. 21921da177e4SLinus Torvalds 21931da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21941da177e4SLinus Torvalds bool "Support extended precision" 2195bedf142bSLennert Buytenhek depends on FPE_NWFPE 21961da177e4SLinus Torvalds help 21971da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21981da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21991da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 22001da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 22011da177e4SLinus Torvalds floating point emulator without any good reason. 22021da177e4SLinus Torvalds 22031da177e4SLinus Torvalds You almost surely want to say N here. 22041da177e4SLinus Torvalds 22051da177e4SLinus Torvaldsconfig FPE_FASTFPE 22061da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 22078993a44cSNicolas Pitre depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL 22081da177e4SLinus Torvalds ---help--- 22091da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22101da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22111da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22121da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22131da177e4SLinus Torvalds 22141da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22151da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22161da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22171da177e4SLinus Torvalds choose NWFPE. 22181da177e4SLinus Torvalds 22191da177e4SLinus Torvaldsconfig VFP 22201da177e4SLinus Torvalds bool "VFP-format floating point maths" 2221e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22221da177e4SLinus Torvalds help 22231da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22241da177e4SLinus Torvalds if your hardware includes a VFP unit. 22251da177e4SLinus Torvalds 22261da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22271da177e4SLinus Torvalds release notes and additional status information. 22281da177e4SLinus Torvalds 22291da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22301da177e4SLinus Torvalds 223125ebee02SCatalin Marinasconfig VFPv3 223225ebee02SCatalin Marinas bool 223325ebee02SCatalin Marinas depends on VFP 223425ebee02SCatalin Marinas default y if CPU_V7 223525ebee02SCatalin Marinas 2236b5872db4SCatalin Marinasconfig NEON 2237b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2238b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2239b5872db4SCatalin Marinas help 2240b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2241b5872db4SCatalin Marinas Extension. 2242b5872db4SCatalin Marinas 22431da177e4SLinus Torvaldsendmenu 22441da177e4SLinus Torvalds 22451da177e4SLinus Torvaldsmenu "Userspace binary formats" 22461da177e4SLinus Torvalds 22471da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22481da177e4SLinus Torvalds 22491da177e4SLinus Torvaldsconfig ARTHUR 22501da177e4SLinus Torvalds tristate "RISC OS personality" 2251704bdda0SNicolas Pitre depends on !AEABI 22521da177e4SLinus Torvalds help 22531da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22541da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22551da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22561da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22571da177e4SLinus Torvalds will be called arthur). 22581da177e4SLinus Torvalds 22591da177e4SLinus Torvaldsendmenu 22601da177e4SLinus Torvalds 22611da177e4SLinus Torvaldsmenu "Power management options" 22621da177e4SLinus Torvalds 2263eceab4acSRussell Kingsource "kernel/power/Kconfig" 22641da177e4SLinus Torvalds 2265f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22666b6844ddSAbhilash Kesavan depends on !ARCH_S5PC100 22676a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 22686a786182SRussell King CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE 2269f4cb5700SJohannes Berg def_bool y 2270f4cb5700SJohannes Berg 227115e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 227215e0d9e3SArnd Bergmann def_bool PM_SLEEP 227315e0d9e3SArnd Bergmann 22741da177e4SLinus Torvaldsendmenu 22751da177e4SLinus Torvalds 2276d5950b43SSam Ravnborgsource "net/Kconfig" 2277d5950b43SSam Ravnborg 2278ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22791da177e4SLinus Torvalds 22801da177e4SLinus Torvaldssource "fs/Kconfig" 22811da177e4SLinus Torvalds 22821da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22831da177e4SLinus Torvalds 22841da177e4SLinus Torvaldssource "security/Kconfig" 22851da177e4SLinus Torvalds 22861da177e4SLinus Torvaldssource "crypto/Kconfig" 22871da177e4SLinus Torvalds 22881da177e4SLinus Torvaldssource "lib/Kconfig" 2289