xref: /linux/arch/arm/Kconfig (revision 01464226ac6089bd6a33f9899cc792c2355ebf39)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47563bbf8SMark Brown	select ARCH_HAVE_CUSTOM_GPIO_H
5e17c6d56SDavid Woodhouse	select HAVE_AOUT
624056f52SRussell King	select HAVE_DMA_API_DEBUG
7d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
82dc6a016SMarek Szyprowski	select HAVE_DMA_ATTRS
9c7909509SMarek Szyprowski	select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
102778f620SRussell King	select HAVE_MEMBLOCK
1112b824fbSAlessandro Zummo	select RTC_LIB
1275e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
13a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
147463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
15fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1609f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
175cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
180693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
19856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
209edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
21606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
2280be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
2380be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
240e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
25e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
261fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
27e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
28e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
296e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
30a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
31e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
327ada189fSJamie Iles	select HAVE_PERF_EVENTS
337ada189fSJamie Iles	select PERF_USE_VMALLOC
34e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
35e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
36ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
37e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3837e74bebSStephen Boyd	select HARDIRQS_SW_RESEND
3937e74bebSStephen Boyd	select GENERIC_IRQ_PROBE
4025a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
41c1d7e01dSWill Deacon	select ARCH_WANT_IPC_PARSE_VERSION
42d4aa8b15SThomas Gleixner	select HARDIRQS_SW_RESEND
431fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
44e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
45e47b65b0SSam Ravnborg	select HAVE_BPF_JIT
4684ec6d57SThomas Gleixner	select GENERIC_SMP_IDLE_THREAD
473d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
483d92a71aSAnna-Maria Gleixner	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
498c56cc8bSWill Deacon	select GENERIC_STRNCPY_FROM_USER
508c56cc8bSWill Deacon	select GENERIC_STRNLEN_USER
51b9a50f74SWill Deacon	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
521da177e4SLinus Torvalds	help
531da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
54f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
551da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
561da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
571da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
581da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
591da177e4SLinus Torvalds
6074facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
6174facffeSRussell King	bool
6274facffeSRussell King
634ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
644ce63fcdSMarek Szyprowski	bool
654ce63fcdSMarek Szyprowski
664ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
674ce63fcdSMarek Szyprowski	select NEED_SG_DMA_LENGTH
684ce63fcdSMarek Szyprowski	select ARM_HAS_SG_CHAIN
694ce63fcdSMarek Szyprowski	bool
704ce63fcdSMarek Szyprowski
711a189b97SRussell Kingconfig HAVE_PWM
721a189b97SRussell King	bool
731a189b97SRussell King
740b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
750b05da72SHans Ulli Kroll	bool
760b05da72SHans Ulli Kroll
7775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
7875e7153aSRalf Baechle	bool
7975e7153aSRalf Baechle
800a938b97SDavid Brownellconfig GENERIC_GPIO
810a938b97SDavid Brownell	bool
820a938b97SDavid Brownell
83bc581770SLinus Walleijconfig HAVE_TCM
84bc581770SLinus Walleij	bool
85bc581770SLinus Walleij	select GENERIC_ALLOCATOR
86bc581770SLinus Walleij
87e119bfffSRussell Kingconfig HAVE_PROC_CPU
88e119bfffSRussell King	bool
89e119bfffSRussell King
905ea81769SAl Viroconfig NO_IOPORT
915ea81769SAl Viro	bool
925ea81769SAl Viro
931da177e4SLinus Torvaldsconfig EISA
941da177e4SLinus Torvalds	bool
951da177e4SLinus Torvalds	---help---
961da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
971da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
981da177e4SLinus Torvalds
991da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1001da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1011da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1021da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1031da177e4SLinus Torvalds
1041da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1051da177e4SLinus Torvalds
1061da177e4SLinus Torvalds	  Otherwise, say N.
1071da177e4SLinus Torvalds
1081da177e4SLinus Torvaldsconfig SBUS
1091da177e4SLinus Torvalds	bool
1101da177e4SLinus Torvalds
111f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
112f16fb1ecSRussell King	bool
113f16fb1ecSRussell King	default y
114f16fb1ecSRussell King
115f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
116f76e9154SNicolas Pitre	bool
117f76e9154SNicolas Pitre	depends on !SMP
118f76e9154SNicolas Pitre	default y
119f76e9154SNicolas Pitre
120f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
121f16fb1ecSRussell King	bool
122f16fb1ecSRussell King	default y
123f16fb1ecSRussell King
1247ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1257ad1bcb2SRussell King	bool
1267ad1bcb2SRussell King	default y
1277ad1bcb2SRussell King
1281da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1291da177e4SLinus Torvalds	bool
1301da177e4SLinus Torvalds	default y
1311da177e4SLinus Torvalds
1321da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1331da177e4SLinus Torvalds	bool
1341da177e4SLinus Torvalds
135f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
136f0d1b0b3SDavid Howells	bool
137f0d1b0b3SDavid Howells
138f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
139f0d1b0b3SDavid Howells	bool
140f0d1b0b3SDavid Howells
14189c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
14289c52ed4SBen Dooks	bool
14389c52ed4SBen Dooks	help
14489c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
14589c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
14689c52ed4SBen Dooks	  it.
14789c52ed4SBen Dooks
148b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
149b89c3b16SAkinobu Mita	bool
150b89c3b16SAkinobu Mita	default y
151b89c3b16SAkinobu Mita
1521da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1531da177e4SLinus Torvalds	bool
1541da177e4SLinus Torvalds	default y
1551da177e4SLinus Torvalds
156a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
157a08b6b79Sviro@ZenIV.linux.org.uk	bool
158a08b6b79Sviro@ZenIV.linux.org.uk
1595ac6da66SChristoph Lameterconfig ZONE_DMA
1605ac6da66SChristoph Lameter	bool
1615ac6da66SChristoph Lameter
162ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
163ccd7ab7fSFUJITA Tomonori       def_bool y
164ccd7ab7fSFUJITA Tomonori
16558af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
16658af4a24SRob Herring	bool
16758af4a24SRob Herring
1681da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1691da177e4SLinus Torvalds	bool
1701da177e4SLinus Torvalds
1711da177e4SLinus Torvaldsconfig FIQ
1721da177e4SLinus Torvalds	bool
1731da177e4SLinus Torvalds
17413a5045dSRob Herringconfig NEED_RET_TO_USER
17513a5045dSRob Herring	bool
17613a5045dSRob Herring
177034d2f5aSAl Viroconfig ARCH_MTD_XIP
178034d2f5aSAl Viro	bool
179034d2f5aSAl Viro
180c760fc19SHyok S. Choiconfig VECTORS_BASE
181c760fc19SHyok S. Choi	hex
1826afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
183c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
184c760fc19SHyok S. Choi	default 0x00000000
185c760fc19SHyok S. Choi	help
186c760fc19SHyok S. Choi	  The base address of exception vectors.
187c760fc19SHyok S. Choi
188dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
189c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
190c1becedcSRussell King	default y
191b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
192dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
193dc21af99SRussell King	help
194111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
195111e9a5cSRussell King	  boot and module load time according to the position of the
196111e9a5cSRussell King	  kernel in system memory.
197dc21af99SRussell King
198111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
199daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
200dc21af99SRussell King
201c1becedcSRussell King	  Only disable this option if you know that you do not require
202c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
203c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
204c1becedcSRussell King
205*01464226SRob Herringconfig NEED_MACH_GPIO_H
206*01464226SRob Herring	bool
207*01464226SRob Herring	help
208*01464226SRob Herring	  Select this when mach/gpio.h is required to provide special
209*01464226SRob Herring	  definitions for this platform. The need for mach/gpio.h should
210*01464226SRob Herring	  be avoided when possible.
211*01464226SRob Herring
212c334bc15SRob Herringconfig NEED_MACH_IO_H
213c334bc15SRob Herring	bool
214c334bc15SRob Herring	help
215c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
216c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
217c334bc15SRob Herring	  be avoided when possible.
218c334bc15SRob Herring
2190cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2201b9f95f8SNicolas Pitre	bool
221111e9a5cSRussell King	help
2220cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2230cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2240cdc8b92SNicolas Pitre	  be avoided when possible.
2251b9f95f8SNicolas Pitre
2261b9f95f8SNicolas Pitreconfig PHYS_OFFSET
227974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2280cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
229974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2301b9f95f8SNicolas Pitre	help
2311b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2321b9f95f8SNicolas Pitre	  location of main memory in your system.
233cada3c08SRussell King
23487e040b6SSimon Glassconfig GENERIC_BUG
23587e040b6SSimon Glass	def_bool y
23687e040b6SSimon Glass	depends on BUG
23787e040b6SSimon Glass
2381da177e4SLinus Torvaldssource "init/Kconfig"
2391da177e4SLinus Torvalds
240dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
241dc52ddc0SMatt Helsley
2421da177e4SLinus Torvaldsmenu "System Type"
2431da177e4SLinus Torvalds
2443c427975SHyok S. Choiconfig MMU
2453c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2463c427975SHyok S. Choi	default y
2473c427975SHyok S. Choi	help
2483c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2493c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2503c427975SHyok S. Choi
251ccf50e23SRussell King#
252ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
253ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
254ccf50e23SRussell King#
2551da177e4SLinus Torvaldschoice
2561da177e4SLinus Torvalds	prompt "ARM system type"
2576a0e2430SCatalin Marinas	default ARCH_VERSATILE
2581da177e4SLinus Torvalds
25966314223SDinh Nguyenconfig ARCH_SOCFPGA
26066314223SDinh Nguyen	bool "Altera SOCFPGA family"
26166314223SDinh Nguyen	select ARCH_WANT_OPTIONAL_GPIOLIB
26266314223SDinh Nguyen	select ARM_AMBA
26366314223SDinh Nguyen	select ARM_GIC
26466314223SDinh Nguyen	select CACHE_L2X0
26566314223SDinh Nguyen	select CLKDEV_LOOKUP
26666314223SDinh Nguyen	select COMMON_CLK
26766314223SDinh Nguyen	select CPU_V7
26866314223SDinh Nguyen	select DW_APB_TIMER
26966314223SDinh Nguyen	select DW_APB_TIMER_OF
27066314223SDinh Nguyen	select GENERIC_CLOCKEVENTS
27166314223SDinh Nguyen	select GPIO_PL061 if GPIOLIB
27266314223SDinh Nguyen	select HAVE_ARM_SCU
27366314223SDinh Nguyen	select SPARSE_IRQ
27466314223SDinh Nguyen	select USE_OF
27566314223SDinh Nguyen	help
27666314223SDinh Nguyen	  This enables support for Altera SOCFPGA Cyclone V platform
27766314223SDinh Nguyen
2784af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2794af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2804af6fee1SDeepak Saxena	select ARM_AMBA
28189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
282a613163dSLinus Walleij	select COMMON_CLK
283a613163dSLinus Walleij	select CLK_VERSATILE
2849904f793SLinus Walleij	select HAVE_TCM
285c5a0adb5SRussell King	select ICST
28613edd86dSRussell King	select GENERIC_CLOCKEVENTS
287f4b8b319SRussell King	select PLAT_VERSATILE
288c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
289c334bc15SRob Herring	select NEED_MACH_IO_H
2900cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
291695436e3SLinus Walleij	select SPARSE_IRQ
2923108e6abSLinus Walleij	select MULTI_IRQ_HANDLER
2934af6fee1SDeepak Saxena	help
2944af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2954af6fee1SDeepak Saxena
2964af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2974af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2984af6fee1SDeepak Saxena	select ARM_AMBA
2996d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
300aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
301c5a0adb5SRussell King	select ICST
302ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
303eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
304f4b8b319SRussell King	select PLAT_VERSATILE
30556a34b03SPawel Moll	select PLAT_VERSATILE_CLOCK
3063cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
307e3887714SRussell King	select ARM_TIMER_SP804
308b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
3090cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
3104af6fee1SDeepak Saxena	help
3114af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3124af6fee1SDeepak Saxena
3134af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3144af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
3154af6fee1SDeepak Saxena	select ARM_AMBA
3164af6fee1SDeepak Saxena	select ARM_VIC
3176d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
318aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
319c5a0adb5SRussell King	select ICST
32089df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
321bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3229b0f7e39SArnd Bergmann	select NEED_MACH_IO_H if PCI
323f4b8b319SRussell King	select PLAT_VERSATILE
32456a34b03SPawel Moll	select PLAT_VERSATILE_CLOCK
3253414ba8cSRussell King	select PLAT_VERSATILE_CLCD
326c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
327e3887714SRussell King	select ARM_TIMER_SP804
3284af6fee1SDeepak Saxena	help
3294af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3304af6fee1SDeepak Saxena
331ceade897SRussell Kingconfig ARCH_VEXPRESS
332ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
333ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
334ceade897SRussell King	select ARM_AMBA
335ceade897SRussell King	select ARM_TIMER_SP804
3366d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
337d1b8a775SPawel Moll	select COMMON_CLK
338ceade897SRussell King	select GENERIC_CLOCKEVENTS
339ceade897SRussell King	select HAVE_CLK
34095c34f83SNick Bowler	select HAVE_PATA_PLATFORM
341ceade897SRussell King	select ICST
342ba81f502SRussell King	select NO_IOPORT
343ceade897SRussell King	select PLAT_VERSATILE
3440fb44b91SRussell King	select PLAT_VERSATILE_CLCD
345b2a54ff0SPawel Moll	select REGULATOR_FIXED_VOLTAGE if REGULATOR
346ceade897SRussell King	help
347ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
348ceade897SRussell King
3498fc5ffa0SAndrew Victorconfig ARCH_AT91
3508fc5ffa0SAndrew Victor	bool "Atmel AT91"
351f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
35293686ae8SDavid Brownell	select HAVE_CLK
353bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
354e261501dSNicolas Ferre	select IRQ_DOMAIN
355*01464226SRob Herring	select NEED_MACH_GPIO_H
3561ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3574af6fee1SDeepak Saxena	help
358929e994fSNicolas Ferre	  This enables support for systems based on Atmel
359929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3604af6fee1SDeepak Saxena
361ccf50e23SRussell Kingconfig ARCH_BCMRING
362ccf50e23SRussell King	bool "Broadcom BCMRING"
363ccf50e23SRussell King	depends on MMU
364ccf50e23SRussell King	select CPU_V6
365ccf50e23SRussell King	select ARM_AMBA
36682d63734SRussell King	select ARM_TIMER_SP804
3676d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
368ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
369ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
370ccf50e23SRussell King	help
371ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
372ccf50e23SRussell King
373220e6cf7SRob Herringconfig ARCH_HIGHBANK
374220e6cf7SRob Herring	bool "Calxeda Highbank-based"
375220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
376220e6cf7SRob Herring	select ARM_AMBA
377220e6cf7SRob Herring	select ARM_GIC
378220e6cf7SRob Herring	select ARM_TIMER_SP804
37922d80379SDave Martin	select CACHE_L2X0
380220e6cf7SRob Herring	select CLKDEV_LOOKUP
3818d4d9f52SRob Herring	select COMMON_CLK
382220e6cf7SRob Herring	select CPU_V7
383220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
384220e6cf7SRob Herring	select HAVE_ARM_SCU
3853b55658aSDave Martin	select HAVE_SMP
386fdfa64a4SRob Herring	select SPARSE_IRQ
387220e6cf7SRob Herring	select USE_OF
388220e6cf7SRob Herring	help
389220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
390220e6cf7SRob Herring
3911da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3920e2fce59SAlexander Shiyan	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
393c750815eSRussell King	select CPU_ARM720T
3945cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3950cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
396f999b8bdSMartin Michlmayr	help
3970e2fce59SAlexander Shiyan	  Support for Cirrus Logic 711x/721x/731x based boards.
3981da177e4SLinus Torvalds
399d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
400d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
40100d2711dSImre Kaloz	select CPU_V6K
402d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
403d94f944eSAnton Vorontsov	select ARM_GIC
404ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
4050b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
4065f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
407d94f944eSAnton Vorontsov	help
408d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
409d94f944eSAnton Vorontsov
410788c9700SRussell Kingconfig ARCH_GEMINI
411788c9700SRussell King	bool "Cortina Systems Gemini"
412788c9700SRussell King	select CPU_FA526
413788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4145cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
415788c9700SRussell King	help
416788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
417788c9700SRussell King
4183a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
4193a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
4203a6cb8ceSArnd Bergmann	select CPU_V7
4213a6cb8ceSArnd Bergmann	select NO_IOPORT
422f6387092SArnd Bergmann	select ARCH_REQUIRE_GPIOLIB
4233a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
4243a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
4253a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
426ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
427cbd8d842SBarry Song	select PINCTRL
428cbd8d842SBarry Song	select PINCTRL_SIRF
4293a6cb8ceSArnd Bergmann	select USE_OF
4303a6cb8ceSArnd Bergmann	select ZONE_DMA
4313a6cb8ceSArnd Bergmann	help
4323a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
4333a6cb8ceSArnd Bergmann
4341da177e4SLinus Torvaldsconfig ARCH_EBSA110
4351da177e4SLinus Torvalds	bool "EBSA-110"
436c750815eSRussell King	select CPU_SA110
437f7e68bbfSRussell King	select ISA
438c5eb2a2bSRussell King	select NO_IOPORT
4395cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
440c334bc15SRob Herring	select NEED_MACH_IO_H
4410cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4421da177e4SLinus Torvalds	help
4431da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
444f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4451da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4461da177e4SLinus Torvalds	  parallel port.
4471da177e4SLinus Torvalds
448e7736d47SLennert Buytenhekconfig ARCH_EP93XX
449e7736d47SLennert Buytenhek	bool "EP93xx-based"
450c750815eSRussell King	select CPU_ARM920T
451e7736d47SLennert Buytenhek	select ARM_AMBA
452e7736d47SLennert Buytenhek	select ARM_VIC
4536d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4547444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
455eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4565cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4575725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
458e7736d47SLennert Buytenhek	help
459e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
460e7736d47SLennert Buytenhek
4611da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4621da177e4SLinus Torvalds	bool "FootBridge"
463c750815eSRussell King	select CPU_SA110
4641da177e4SLinus Torvalds	select FOOTBRIDGE
4654e8d7637SRussell King	select GENERIC_CLOCKEVENTS
466d0ee9f40SArnd Bergmann	select HAVE_IDE
467c334bc15SRob Herring	select NEED_MACH_IO_H
4680cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
469f999b8bdSMartin Michlmayr	help
470f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
471f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4721da177e4SLinus Torvalds
473788c9700SRussell Kingconfig ARCH_MXC
474788c9700SRussell King	bool "Freescale MXC/iMX-based"
475788c9700SRussell King	select GENERIC_CLOCKEVENTS
476788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4776d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
478234b6cedSRussell King	select CLKSRC_MMIO
4798b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
480ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
4818842a9e2SShawn Guo	select SPARSE_IRQ
4823e62af82SUwe Kleine-König	select USE_OF
483788c9700SRussell King	help
484788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
485788c9700SRussell King
4861d3f33d5SShawn Guoconfig ARCH_MXS
4871d3f33d5SShawn Guo	bool "Freescale MXS-based"
4881d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4891d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
490b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4915c61ddcfSRussell King	select CLKSRC_MMIO
4922664681fSShawn Guo	select COMMON_CLK
4936abda3e1SShawn Guo	select HAVE_CLK_PREPARE
494a0f5e363SShawn Guo	select PINCTRL
4956c4d4efbSShawn Guo	select USE_OF
4961d3f33d5SShawn Guo	help
4971d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4981d3f33d5SShawn Guo
4994af6fee1SDeepak Saxenaconfig ARCH_NETX
5004af6fee1SDeepak Saxena	bool "Hilscher NetX based"
501234b6cedSRussell King	select CLKSRC_MMIO
502c750815eSRussell King	select CPU_ARM926T
5034af6fee1SDeepak Saxena	select ARM_VIC
5042fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
505f999b8bdSMartin Michlmayr	help
5064af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
5074af6fee1SDeepak Saxena
5084af6fee1SDeepak Saxenaconfig ARCH_H720X
5094af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
510c750815eSRussell King	select CPU_ARM720T
5114af6fee1SDeepak Saxena	select ISA_DMA_API
5125cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
5134af6fee1SDeepak Saxena	help
5144af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
5154af6fee1SDeepak Saxena
5163b938be6SRussell Kingconfig ARCH_IOP13XX
5173b938be6SRussell King	bool "IOP13xx-based"
5183b938be6SRussell King	depends on MMU
519c750815eSRussell King	select CPU_XSC3
5203b938be6SRussell King	select PLAT_IOP
5213b938be6SRussell King	select PCI
5223b938be6SRussell King	select ARCH_SUPPORTS_MSI
5238d5796d2SLennert Buytenhek	select VMSPLIT_1G
524c334bc15SRob Herring	select NEED_MACH_IO_H
5250cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
52613a5045dSRob Herring	select NEED_RET_TO_USER
5273b938be6SRussell King	help
5283b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
5293b938be6SRussell King
5303f7e5815SLennert Buytenhekconfig ARCH_IOP32X
5313f7e5815SLennert Buytenhek	bool "IOP32x-based"
532a4f7e763SRussell King	depends on MMU
533c750815eSRussell King	select CPU_XSCALE
534*01464226SRob Herring	select NEED_MACH_GPIO_H
535c334bc15SRob Herring	select NEED_MACH_IO_H
53613a5045dSRob Herring	select NEED_RET_TO_USER
5377ae1f7ecSLennert Buytenhek	select PLAT_IOP
538f7e68bbfSRussell King	select PCI
539bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
540f999b8bdSMartin Michlmayr	help
5413f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5423f7e5815SLennert Buytenhek	  processors.
5433f7e5815SLennert Buytenhek
5443f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5453f7e5815SLennert Buytenhek	bool "IOP33x-based"
5463f7e5815SLennert Buytenhek	depends on MMU
547c750815eSRussell King	select CPU_XSCALE
548*01464226SRob Herring	select NEED_MACH_GPIO_H
549c334bc15SRob Herring	select NEED_MACH_IO_H
55013a5045dSRob Herring	select NEED_RET_TO_USER
5517ae1f7ecSLennert Buytenhek	select PLAT_IOP
5523f7e5815SLennert Buytenhek	select PCI
553bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5543f7e5815SLennert Buytenhek	help
5553f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5561da177e4SLinus Torvalds
5573b938be6SRussell Kingconfig ARCH_IXP4XX
5583b938be6SRussell King	bool "IXP4xx-based"
559a4f7e763SRussell King	depends on MMU
56058af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
561234b6cedSRussell King	select CLKSRC_MMIO
562c750815eSRussell King	select CPU_XSCALE
5639dde0ae3SRichard Cochran	select ARCH_REQUIRE_GPIOLIB
5643b938be6SRussell King	select GENERIC_CLOCKEVENTS
5650b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
566c334bc15SRob Herring	select NEED_MACH_IO_H
567485bdde7SRussell King	select DMABOUNCE if PCI
568c4713074SLennert Buytenhek	help
5693b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
570c4713074SLennert Buytenhek
5713e93a22bSGregory CLEMENTconfig ARCH_MVEBU
5723e93a22bSGregory CLEMENT	bool "Marvell SOCs with Device Tree support"
5733e93a22bSGregory CLEMENT	select GENERIC_CLOCKEVENTS
5743e93a22bSGregory CLEMENT	select MULTI_IRQ_HANDLER
5753e93a22bSGregory CLEMENT	select SPARSE_IRQ
5763e93a22bSGregory CLEMENT	select CLKSRC_MMIO
5773e93a22bSGregory CLEMENT	select GENERIC_IRQ_CHIP
5783e93a22bSGregory CLEMENT	select IRQ_DOMAIN
5793e93a22bSGregory CLEMENT	select COMMON_CLK
5803e93a22bSGregory CLEMENT	help
5813e93a22bSGregory CLEMENT	  Support for the Marvell SoC Family with device tree support
5823e93a22bSGregory CLEMENT
583edabd38eSSaeed Bisharaconfig ARCH_DOVE
584edabd38eSSaeed Bishara	bool "Marvell Dove"
5857b769bb3SKonstantin Porotchkin	select CPU_V7
586edabd38eSSaeed Bishara	select PCI
587edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
588edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
589c334bc15SRob Herring	select NEED_MACH_IO_H
590edabd38eSSaeed Bishara	select PLAT_ORION
591edabd38eSSaeed Bishara	help
592edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
593edabd38eSSaeed Bishara
594651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
595651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
596c750815eSRussell King	select CPU_FEROCEON
597651c74c7SSaeed Bishara	select PCI
598a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
599651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
600c334bc15SRob Herring	select NEED_MACH_IO_H
601651c74c7SSaeed Bishara	select PLAT_ORION
602651c74c7SSaeed Bishara	help
603651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
604651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
605651c74c7SSaeed Bishara
60640805949SKevin Wellsconfig ARCH_LPC32XX
60740805949SKevin Wells	bool "NXP LPC32XX"
608234b6cedSRussell King	select CLKSRC_MMIO
60940805949SKevin Wells	select CPU_ARM926T
61040805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
61140805949SKevin Wells	select HAVE_IDE
61240805949SKevin Wells	select ARM_AMBA
61340805949SKevin Wells	select USB_ARCH_HAS_OHCI
6146d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
61540805949SKevin Wells	select GENERIC_CLOCKEVENTS
616f5c42271SRoland Stigge	select USE_OF
617c49a1830SAlexandre Pereira da Silva	select HAVE_PWM
61840805949SKevin Wells	help
61940805949SKevin Wells	  Support for the NXP LPC32XX family of processors
62040805949SKevin Wells
621788c9700SRussell Kingconfig ARCH_MV78XX0
622788c9700SRussell King	bool "Marvell MV78xx0"
623788c9700SRussell King	select CPU_FEROCEON
624788c9700SRussell King	select PCI
625a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
626788c9700SRussell King	select GENERIC_CLOCKEVENTS
627c334bc15SRob Herring	select NEED_MACH_IO_H
628788c9700SRussell King	select PLAT_ORION
629788c9700SRussell King	help
630788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
631788c9700SRussell King	  MV781x0, MV782x0.
632788c9700SRussell King
633788c9700SRussell Kingconfig ARCH_ORION5X
634788c9700SRussell King	bool "Marvell Orion"
635788c9700SRussell King	depends on MMU
636788c9700SRussell King	select CPU_FEROCEON
637788c9700SRussell King	select PCI
638a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
639788c9700SRussell King	select GENERIC_CLOCKEVENTS
640b5e12229SAndrew Lunn	select NEED_MACH_IO_H
641788c9700SRussell King	select PLAT_ORION
642788c9700SRussell King	help
643788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
644788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
645788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
646788c9700SRussell King
647788c9700SRussell Kingconfig ARCH_MMP
6482f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
649788c9700SRussell King	depends on MMU
650788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6516d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
652788c9700SRussell King	select GENERIC_CLOCKEVENTS
653157d2644SHaojian Zhuang	select GPIO_PXA
654c24b3114SHaojian Zhuang	select IRQ_DOMAIN
655788c9700SRussell King	select PLAT_PXA
6560bd86961SHaojian Zhuang	select SPARSE_IRQ
6573c7241bdSLeo Yan	select GENERIC_ALLOCATOR
658*01464226SRob Herring	select NEED_MACH_GPIO_H
659788c9700SRussell King	help
6602f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
661788c9700SRussell King
662c53c9cf6SAndrew Victorconfig ARCH_KS8695
663c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
664c750815eSRussell King	select CPU_ARM922T
66572880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6665cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6670cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
668c53c9cf6SAndrew Victor	help
669c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
670c53c9cf6SAndrew Victor	  System-on-Chip devices.
671c53c9cf6SAndrew Victor
672788c9700SRussell Kingconfig ARCH_W90X900
673788c9700SRussell King	bool "Nuvoton W90X900 CPU"
674788c9700SRussell King	select CPU_ARM926T
675c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6766d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6776fa5d5f7SRussell King	select CLKSRC_MMIO
67858b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
679777f9bebSLennert Buytenhek	help
680a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
681a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
682a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
683a8bc4eadSwanzongshun	  link address to know more.
684a8bc4eadSwanzongshun
685a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
686a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
687585cf175STzachi Perelstein
688c5f80065SErik Gillingconfig ARCH_TEGRA
689c5f80065SErik Gilling	bool "NVIDIA Tegra"
6904073723aSRussell King	select CLKDEV_LOOKUP
691234b6cedSRussell King	select CLKSRC_MMIO
692c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
693c5f80065SErik Gilling	select GENERIC_GPIO
694c5f80065SErik Gilling	select HAVE_CLK
6953b55658aSDave Martin	select HAVE_SMP
696ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
697c334bc15SRob Herring	select NEED_MACH_IO_H if PCI
6987056d423SColin Cross	select ARCH_HAS_CPUFREQ
6992c95b7e0SStephen Warren	select USE_OF
700c5f80065SErik Gilling	help
701c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
702c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
703c5f80065SErik Gilling
704af75655cSJamie Ilesconfig ARCH_PICOXCELL
705af75655cSJamie Iles	bool "Picochip picoXcell"
706af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
707af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
708af75655cSJamie Iles	select ARM_VIC
709af75655cSJamie Iles	select CPU_V6K
710af75655cSJamie Iles	select DW_APB_TIMER
711cfda5901SDinh Nguyen	select DW_APB_TIMER_OF
712af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
713af75655cSJamie Iles	select GENERIC_GPIO
714af75655cSJamie Iles	select HAVE_TCM
715af75655cSJamie Iles	select NO_IOPORT
71698e27a5cSJamie Iles	select SPARSE_IRQ
717af75655cSJamie Iles	select USE_OF
718af75655cSJamie Iles	help
719af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
720af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
721af75655cSJamie Iles	  for all boards.
722af75655cSJamie Iles
7234af6fee1SDeepak Saxenaconfig ARCH_PNX4008
7244af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
725c750815eSRussell King	select CPU_ARM926T
7266d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
7275cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
7284af6fee1SDeepak Saxena	help
7294af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
7304af6fee1SDeepak Saxena
7311da177e4SLinus Torvaldsconfig ARCH_PXA
7322c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
733a4f7e763SRussell King	depends on MMU
734034d2f5aSAl Viro	select ARCH_MTD_XIP
73589c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7366d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
737234b6cedSRussell King	select CLKSRC_MMIO
7387444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
739981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
740157d2644SHaojian Zhuang	select GPIO_PXA
741bd5ce433SEric Miao	select PLAT_PXA
7426ac6b817SHaojian Zhuang	select SPARSE_IRQ
7434e234cc0SEric Miao	select AUTO_ZRELADDR
7448a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
74515e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
746d0ee9f40SArnd Bergmann	select HAVE_IDE
747*01464226SRob Herring	select NEED_MACH_GPIO_H
748f999b8bdSMartin Michlmayr	help
7492c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
7501da177e4SLinus Torvalds
751788c9700SRussell Kingconfig ARCH_MSM
752788c9700SRussell King	bool "Qualcomm MSM"
7534b536b8dSSteve Muckle	select HAVE_CLK
75449cbe786SEric Miao	select GENERIC_CLOCKEVENTS
755923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
756bd32344aSStephen Boyd	select CLKDEV_LOOKUP
75749cbe786SEric Miao	help
7584b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7594b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7604b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7614b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7624b53eb4fSDaniel Walker	  (clock and power control, etc).
76349cbe786SEric Miao
764c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7656d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7666d72ad35SPaul Mundt	select HAVE_CLK
7675e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
768aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7693b55658aSDave Martin	select HAVE_SMP
7706d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
771ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7726d72ad35SPaul Mundt	select NO_IOPORT
7736d72ad35SPaul Mundt	select SPARSE_IRQ
77460f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
775e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7760cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
777c793c1b0SMagnus Damm	help
7786d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
779c793c1b0SMagnus Damm
7801da177e4SLinus Torvaldsconfig ARCH_RPC
7811da177e4SLinus Torvalds	bool "RiscPC"
7821da177e4SLinus Torvalds	select ARCH_ACORN
7831da177e4SLinus Torvalds	select FIQ
784a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
785341eb781SBen Dooks	select HAVE_PATA_PLATFORM
786065909b9SRussell King	select ISA_DMA_API
7875ea81769SAl Viro	select NO_IOPORT
78807f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7895cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
790d0ee9f40SArnd Bergmann	select HAVE_IDE
791c334bc15SRob Herring	select NEED_MACH_IO_H
7920cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7931da177e4SLinus Torvalds	help
7941da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7951da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7961da177e4SLinus Torvalds
7971da177e4SLinus Torvaldsconfig ARCH_SA1100
7981da177e4SLinus Torvalds	bool "SA1100-based"
799234b6cedSRussell King	select CLKSRC_MMIO
800c750815eSRussell King	select CPU_SA1100
801f7e68bbfSRussell King	select ISA
80205944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
803034d2f5aSAl Viro	select ARCH_MTD_XIP
80489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
8051937f5b9SRussell King	select CPU_FREQ
8063e238be2SRussell King	select GENERIC_CLOCKEVENTS
8074a8f8340SJett.Zhou	select CLKDEV_LOOKUP
8087444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
809d0ee9f40SArnd Bergmann	select HAVE_IDE
810*01464226SRob Herring	select NEED_MACH_GPIO_H
8110cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
812375dec92SRussell King	select SPARSE_IRQ
813f999b8bdSMartin Michlmayr	help
814f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
8151da177e4SLinus Torvalds
816b130d5c2SKukjin Kimconfig ARCH_S3C24XX
817b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
8180a938b97SDavid Brownell	select GENERIC_GPIO
8199d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
8209483a578SDavid Brownell	select HAVE_CLK
821e83626f2SThomas Abraham	select CLKDEV_LOOKUP
8225cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
82320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
824b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
825b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
826*01464226SRob Herring	select NEED_MACH_GPIO_H
827c334bc15SRob Herring	select NEED_MACH_IO_H
8281da177e4SLinus Torvalds	help
829b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
830b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
831b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
832b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
83363b1f51bSBen Dooks
834a08ab637SBen Dooksconfig ARCH_S3C64XX
835a08ab637SBen Dooks	bool "Samsung S3C64XX"
83689f1fa08SBen Dooks	select PLAT_SAMSUNG
83789f0ce72SBen Dooks	select CPU_V6
83889f0ce72SBen Dooks	select ARM_VIC
839a08ab637SBen Dooks	select HAVE_CLK
8406700397aSMark Brown	select HAVE_TCM
841226e85f4SThomas Abraham	select CLKDEV_LOOKUP
84289f0ce72SBen Dooks	select NO_IOPORT
8435cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
84489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
84589f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
84689f0ce72SBen Dooks	select SAMSUNG_CLKSRC
84789f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
84889f0ce72SBen Dooks	select S3C_GPIO_TRACK
84989f0ce72SBen Dooks	select S3C_DEV_NAND
85089f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
85189f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
85220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
853c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
854*01464226SRob Herring	select NEED_MACH_GPIO_H
855a08ab637SBen Dooks	help
856a08ab637SBen Dooks	  Samsung S3C64XX series based systems
857a08ab637SBen Dooks
85849b7a491SKukjin Kimconfig ARCH_S5P64X0
85949b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
860c4ffccddSKukjin Kim	select CPU_V6
861c4ffccddSKukjin Kim	select GENERIC_GPIO
862c4ffccddSKukjin Kim	select HAVE_CLK
863d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8640665ccc4SChanwoo Choi	select CLKSRC_MMIO
865c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8669e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
86720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
868754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
869*01464226SRob Herring	select NEED_MACH_GPIO_H
870c4ffccddSKukjin Kim	help
87149b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
87249b7a491SKukjin Kim	  SMDK6450.
873c4ffccddSKukjin Kim
874acc84707SMarek Szyprowskiconfig ARCH_S5PC100
875acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8765a7652f2SByungho Min	select GENERIC_GPIO
8775a7652f2SByungho Min	select HAVE_CLK
87829e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8795a7652f2SByungho Min	select CPU_V7
880925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
88120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
882754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
883c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
884*01464226SRob Herring	select NEED_MACH_GPIO_H
8855a7652f2SByungho Min	help
886acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8875a7652f2SByungho Min
888170f4e42SKukjin Kimconfig ARCH_S5PV210
889170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
890170f4e42SKukjin Kim	select CPU_V7
891eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8920f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
893170f4e42SKukjin Kim	select GENERIC_GPIO
894170f4e42SKukjin Kim	select HAVE_CLK
895b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8960665ccc4SChanwoo Choi	select CLKSRC_MMIO
897d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8989e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
89920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
900754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
901c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
902*01464226SRob Herring	select NEED_MACH_GPIO_H
9030cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
904170f4e42SKukjin Kim	help
905170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
906170f4e42SKukjin Kim
90783014579SKukjin Kimconfig ARCH_EXYNOS
90883014579SKukjin Kim	bool "SAMSUNG EXYNOS"
909cc0e72b8SChanghwan Youn	select CPU_V7
910f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
9110f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
912cc0e72b8SChanghwan Youn	select GENERIC_GPIO
913cc0e72b8SChanghwan Youn	select HAVE_CLK
914badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
915b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
916cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
917754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
91820676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
919c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
920*01464226SRob Herring	select NEED_MACH_GPIO_H
9210cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
922cc0e72b8SChanghwan Youn	help
92383014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
924cc0e72b8SChanghwan Youn
9251da177e4SLinus Torvaldsconfig ARCH_SHARK
9261da177e4SLinus Torvalds	bool "Shark"
927c750815eSRussell King	select CPU_SA110
928f7e68bbfSRussell King	select ISA
929f7e68bbfSRussell King	select ISA_DMA
9303bca103aSNicolas Pitre	select ZONE_DMA
931f7e68bbfSRussell King	select PCI
9325cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
9330cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
934c334bc15SRob Herring	select NEED_MACH_IO_H
935f999b8bdSMartin Michlmayr	help
936f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
937f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
9381da177e4SLinus Torvalds
939d98aac75SLinus Walleijconfig ARCH_U300
940d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
941d98aac75SLinus Walleij	depends on MMU
942234b6cedSRussell King	select CLKSRC_MMIO
943d98aac75SLinus Walleij	select CPU_ARM926T
944bc581770SLinus Walleij	select HAVE_TCM
945d98aac75SLinus Walleij	select ARM_AMBA
9465485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
947d98aac75SLinus Walleij	select ARM_VIC
948d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
9496d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
95050667d63SLinus Walleij	select COMMON_CLK
951d98aac75SLinus Walleij	select GENERIC_GPIO
952cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
953d98aac75SLinus Walleij	help
954d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
955d98aac75SLinus Walleij
956ccf50e23SRussell Kingconfig ARCH_U8500
957ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
95867ae14fcSArnd Bergmann	depends on MMU
959ccf50e23SRussell King	select CPU_V7
960ccf50e23SRussell King	select ARM_AMBA
961ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9626d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
96394bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9647c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9653b55658aSDave Martin	select HAVE_SMP
966ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
967ccf50e23SRussell King	help
968ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
969ccf50e23SRussell King
970ccf50e23SRussell Kingconfig ARCH_NOMADIK
971ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
972ccf50e23SRussell King	select ARM_AMBA
973ccf50e23SRussell King	select ARM_VIC
974ccf50e23SRussell King	select CPU_ARM926T
9754a31bd28SLinus Walleij	select COMMON_CLK
976ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9770fa7be40SArnd Bergmann	select PINCTRL
978ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
979ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
980ccf50e23SRussell King	help
981ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
982ccf50e23SRussell King
9837c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9847c6337e2SKevin Hilman	bool "TI DaVinci"
9857c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
986dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9873bca103aSNicolas Pitre	select ZONE_DMA
9889232fcc9SKevin Hilman	select HAVE_IDE
9896d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
99020e9969bSDavid Brownell	select GENERIC_ALLOCATOR
991dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
992ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
993*01464226SRob Herring	select NEED_MACH_GPIO_H
9947c6337e2SKevin Hilman	help
9957c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9967c6337e2SKevin Hilman
9973b938be6SRussell Kingconfig ARCH_OMAP
9983b938be6SRussell King	bool "TI OMAP"
99900a36698SArnd Bergmann	depends on MMU
10009483a578SDavid Brownell	select HAVE_CLK
10017444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
100289c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
1003354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
100406cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
10059af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
1006*01464226SRob Herring	select NEED_MACH_GPIO_H
10073b938be6SRussell King	help
10086e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
10093b938be6SRussell King
1010cee37e50Sviresh kumarconfig PLAT_SPEAR
1011cee37e50Sviresh kumar	bool "ST SPEAr"
1012cee37e50Sviresh kumar	select ARM_AMBA
1013cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
10146d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
10155df33a62SViresh Kumar	select COMMON_CLK
1016d6e15d78SRussell King	select CLKSRC_MMIO
1017cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
1018cee37e50Sviresh kumar	select HAVE_CLK
1019cee37e50Sviresh kumar	help
1020cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1021cee37e50Sviresh kumar
102221f47fbcSAlexey Charkovconfig ARCH_VT8500
102321f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
102421f47fbcSAlexey Charkov	select CPU_ARM926T
102521f47fbcSAlexey Charkov	select GENERIC_GPIO
102621f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
102721f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
102821f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
102921f47fbcSAlexey Charkov	help
103021f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
103102c981c0SBinghua Duan
1032b85a3ef4SJohn Linnconfig ARCH_ZYNQ
1033b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
103402c981c0SBinghua Duan	select CPU_V7
103502c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
103602c981c0SBinghua Duan	select CLKDEV_LOOKUP
1037b85a3ef4SJohn Linn	select ARM_GIC
1038b85a3ef4SJohn Linn	select ARM_AMBA
1039b85a3ef4SJohn Linn	select ICST
1040ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
104102c981c0SBinghua Duan	select USE_OF
104202c981c0SBinghua Duan	help
1043b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
10441da177e4SLinus Torvaldsendchoice
10451da177e4SLinus Torvalds
1046ccf50e23SRussell King#
1047ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
1048ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
1049ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
1050ccf50e23SRussell King#
10513e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
10523e93a22bSGregory CLEMENT
105395b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
105495b8f20fSRussell King
105595b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
105695b8f20fSRussell King
10571da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
10581da177e4SLinus Torvalds
1059d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1060d94f944eSAnton Vorontsov
106195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
106295b8f20fSRussell King
106395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
106495b8f20fSRussell King
1065e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1066e7736d47SLennert Buytenhek
10671da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10681da177e4SLinus Torvalds
106959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
107059d3a193SPaulius Zaleckas
107195b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
107295b8f20fSRussell King
10731da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10741da177e4SLinus Torvalds
10753f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10763f7e5815SLennert Buytenhek
10773f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10781da177e4SLinus Torvalds
1079285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1080285f5fa7SDan Williams
10811da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10821da177e4SLinus Torvalds
108395b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
108495b8f20fSRussell King
108595b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
108695b8f20fSRussell King
108795b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
108895b8f20fSRussell King
1089794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1090794d15b2SStanislav Samsonov
109195b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10921da177e4SLinus Torvalds
10931d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10941d3f33d5SShawn Guo
109595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
109649cbe786SEric Miao
109795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
109895b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
109995b8f20fSRussell King
1100d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1101d48af15eSTony Lindgren
1102d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
11031da177e4SLinus Torvalds
11041dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
11051dbae815STony Lindgren
11069dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1107585cf175STzachi Perelstein
110895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
110995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
11101da177e4SLinus Torvalds
111195b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
111295b8f20fSRussell King
111395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
111495b8f20fSRussell King
111595b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1116edabd38eSSaeed Bishara
1117cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1118a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1119a21765a7SBen Dooks
1120cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1121a21765a7SBen Dooks
112285fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1123b130d5c2SKukjin Kimif ARCH_S3C24XX
1124a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1125a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1126a21765a7SBen Dooksendif
11271da177e4SLinus Torvalds
1128a08ab637SBen Dooksif ARCH_S3C64XX
1129431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1130a08ab637SBen Dooksendif
1131a08ab637SBen Dooks
113249b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1133c4ffccddSKukjin Kim
11345a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
11355a7652f2SByungho Min
1136170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1137170f4e42SKukjin Kim
113883014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1139cc0e72b8SChanghwan Youn
1140882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
11411da177e4SLinus Torvalds
1142c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1143c5f80065SErik Gilling
114495b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
11451da177e4SLinus Torvalds
114695b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
11471da177e4SLinus Torvalds
11481da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
11491da177e4SLinus Torvalds
1150ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1151420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1152ceade897SRussell King
115321f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
115421f47fbcSAlexey Charkov
11557ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11567ec80ddfSwanzongshun
11571da177e4SLinus Torvalds# Definitions to make life easier
11581da177e4SLinus Torvaldsconfig ARCH_ACORN
11591da177e4SLinus Torvalds	bool
11601da177e4SLinus Torvalds
11617ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11627ae1f7ecSLennert Buytenhek	bool
1163469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
11647ae1f7ecSLennert Buytenhek
116569b02f6aSLennert Buytenhekconfig PLAT_ORION
116669b02f6aSLennert Buytenhek	bool
1167bfe45e0bSRussell King	select CLKSRC_MMIO
1168dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1169278b45b0SAndrew Lunn	select IRQ_DOMAIN
11702f129bf4SAndrew Lunn	select COMMON_CLK
117169b02f6aSLennert Buytenhek
1172bd5ce433SEric Miaoconfig PLAT_PXA
1173bd5ce433SEric Miao	bool
1174bd5ce433SEric Miao
1175f4b8b319SRussell Kingconfig PLAT_VERSATILE
1176f4b8b319SRussell King	bool
1177f4b8b319SRussell King
1178e3887714SRussell Kingconfig ARM_TIMER_SP804
1179e3887714SRussell King	bool
1180bfe45e0bSRussell King	select CLKSRC_MMIO
1181a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1182e3887714SRussell King
11831da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11841da177e4SLinus Torvalds
1185958cab0fSRussell Kingconfig ARM_NR_BANKS
1186958cab0fSRussell King	int
1187958cab0fSRussell King	default 16 if ARCH_EP93XX
1188958cab0fSRussell King	default 8
1189958cab0fSRussell King
1190afe4b25eSLennert Buytenhekconfig IWMMXT
1191afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1192ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1193ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1194afe4b25eSLennert Buytenhek	help
1195afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1196afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1197afe4b25eSLennert Buytenhek
11981da177e4SLinus Torvaldsconfig XSCALE_PMU
11991da177e4SLinus Torvalds	bool
1200bfc994b5SPaul Bolle	depends on CPU_XSCALE
12011da177e4SLinus Torvalds	default y
12021da177e4SLinus Torvalds
12030f4f0672SJamie Ilesconfig CPU_HAS_PMU
1204e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
12058954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
12060f4f0672SJamie Iles	default y
12070f4f0672SJamie Iles	bool
12080f4f0672SJamie Iles
120952108641Seric miaoconfig MULTI_IRQ_HANDLER
121052108641Seric miao	bool
121152108641Seric miao	help
121252108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
121352108641Seric miao
12143b93e7b0SHyok S. Choiif !MMU
12153b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
12163b93e7b0SHyok S. Choiendif
12173b93e7b0SHyok S. Choi
1218f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1219f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1220f0c4b8d6SWill Deacon	depends on CPU_V6
1221f0c4b8d6SWill Deacon	help
1222f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1223f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1224f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1225f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1226f0c4b8d6SWill Deacon
12279cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
12289cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1229e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
12309cba3cccSCatalin Marinas	help
12319cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
12329cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
12339cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
12349cba3cccSCatalin Marinas	  recommended workaround.
12359cba3cccSCatalin Marinas
12367ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
12377ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
12387ce236fcSCatalin Marinas	depends on CPU_V7
12397ce236fcSCatalin Marinas	help
12407ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
12417ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
12427ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
12437ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
12447ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
12457ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
12467ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
12477ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
12487ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
12497ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
12507ce236fcSCatalin Marinas	  available in non-secure mode.
12517ce236fcSCatalin Marinas
1252855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1253855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1254855c551fSCatalin Marinas	depends on CPU_V7
1255855c551fSCatalin Marinas	help
1256855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1257855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1258855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1259855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1260855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1261855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1262855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1263855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1264855c551fSCatalin Marinas
12650516e464SCatalin Marinasconfig ARM_ERRATA_460075
12660516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12670516e464SCatalin Marinas	depends on CPU_V7
12680516e464SCatalin Marinas	help
12690516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12700516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12710516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12720516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12730516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12740516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12750516e464SCatalin Marinas	  may not be available in non-secure mode.
12760516e464SCatalin Marinas
12779f05027cSWill Deaconconfig ARM_ERRATA_742230
12789f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12799f05027cSWill Deacon	depends on CPU_V7 && SMP
12809f05027cSWill Deacon	help
12819f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12829f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12839f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12849f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12859f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12869f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12879f05027cSWill Deacon	  the two writes.
12889f05027cSWill Deacon
1289a672e99bSWill Deaconconfig ARM_ERRATA_742231
1290a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1291a672e99bSWill Deacon	depends on CPU_V7 && SMP
1292a672e99bSWill Deacon	help
1293a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1294a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1295a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1296a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1297a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1298a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1299a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1300a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1301a672e99bSWill Deacon	  capabilities of the processor.
1302a672e99bSWill Deacon
13039e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1304fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
13052839e06cSSantosh Shilimkar	depends on CACHE_L2X0
13069e65582aSSantosh Shilimkar	help
13079e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
13089e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
13099e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
13109e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
13119e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
13129e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
13139e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
13142839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1315cdf357f1SWill Deacon
1316cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1317cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1318e66dc745SDave Martin	depends on CPU_V7
1319cdf357f1SWill Deacon	help
1320cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1321cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1322cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1323cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1324cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1325cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1326cdf357f1SWill Deacon	  entries regardless of the ASID.
1327475d92fcSWill Deacon
13281f0090a1SRussell Kingconfig PL310_ERRATA_727915
1329fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
13301f0090a1SRussell King	depends on CACHE_L2X0
13311f0090a1SRussell King	help
13321f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
13331f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
13341f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
13351f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
13361f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
13371f0090a1SRussell King	  Invalidate by Way operation.
13381f0090a1SRussell King
1339475d92fcSWill Deaconconfig ARM_ERRATA_743622
1340475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1341475d92fcSWill Deacon	depends on CPU_V7
1342475d92fcSWill Deacon	help
1343475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1344efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1345475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1346475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1347475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1348475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1349475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1350475d92fcSWill Deacon	  processor.
1351475d92fcSWill Deacon
13529a27c27cSWill Deaconconfig ARM_ERRATA_751472
13539a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1354ba90c516SDave Martin	depends on CPU_V7
13559a27c27cSWill Deacon	help
13569a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
13579a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13589a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13599a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13609a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13619a27c27cSWill Deacon
1362fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1363fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1364885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1365885028e4SSrinidhi Kasagar	help
1366885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1367885028e4SSrinidhi Kasagar
1368885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1369885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1370885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1371885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1372885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1373885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1374885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1375885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1376885028e4SSrinidhi Kasagar
1377fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1378fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1379fcbdc5feSWill Deacon	depends on CPU_V7
1380fcbdc5feSWill Deacon	help
1381fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1382fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1383fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1384fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1385fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1386fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1387fcbdc5feSWill Deacon
13885dab26afSWill Deaconconfig ARM_ERRATA_754327
13895dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13905dab26afSWill Deacon	depends on CPU_V7 && SMP
13915dab26afSWill Deacon	help
13925dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13935dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13945dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13955dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13965dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13975dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13985dab26afSWill Deacon
1399145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1400145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1401145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1402145e10e1SCatalin Marinas	help
1403145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1404145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1405145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1406145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1407145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1408145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1409145e10e1SCatalin Marinas	  is not affected.
1410145e10e1SCatalin Marinas
1411f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1412f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1413f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1414f630c1bdSWill Deacon	help
1415f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1416f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1417f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1418f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1419f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1420f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1421f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1422f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1423f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1424f630c1bdSWill Deacon
142511ed0ba1SWill Deaconconfig PL310_ERRATA_769419
142611ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
142711ed0ba1SWill Deacon	depends on CACHE_L2X0
142811ed0ba1SWill Deacon	help
142911ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
143011ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
143111ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
143211ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
143311ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
143411ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
143511ed0ba1SWill Deacon	  explicitly.
143611ed0ba1SWill Deacon
14371da177e4SLinus Torvaldsendmenu
14381da177e4SLinus Torvalds
14391da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
14401da177e4SLinus Torvalds
14411da177e4SLinus Torvaldsmenu "Bus support"
14421da177e4SLinus Torvalds
14431da177e4SLinus Torvaldsconfig ARM_AMBA
14441da177e4SLinus Torvalds	bool
14451da177e4SLinus Torvalds
14461da177e4SLinus Torvaldsconfig ISA
14471da177e4SLinus Torvalds	bool
14481da177e4SLinus Torvalds	help
14491da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
14501da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
14511da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
14521da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
14531da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
14541da177e4SLinus Torvalds
1455065909b9SRussell King# Select ISA DMA controller support
14561da177e4SLinus Torvaldsconfig ISA_DMA
14571da177e4SLinus Torvalds	bool
1458065909b9SRussell King	select ISA_DMA_API
14591da177e4SLinus Torvalds
1460065909b9SRussell King# Select ISA DMA interface
14615cae841bSAl Viroconfig ISA_DMA_API
14625cae841bSAl Viro	bool
14635cae841bSAl Viro
14641da177e4SLinus Torvaldsconfig PCI
14650b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14661da177e4SLinus Torvalds	help
14671da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14681da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14691da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14701da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14711da177e4SLinus Torvalds
147252882173SAnton Vorontsovconfig PCI_DOMAINS
147352882173SAnton Vorontsov	bool
147452882173SAnton Vorontsov	depends on PCI
147552882173SAnton Vorontsov
1476b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1477b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1478b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1479b080ac8aSMarcelo Roberto Jimenez	help
1480b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1481b080ac8aSMarcelo Roberto Jimenez
148236e23590SMatthew Wilcoxconfig PCI_SYSCALL
148336e23590SMatthew Wilcox	def_bool PCI
148436e23590SMatthew Wilcox
14851da177e4SLinus Torvalds# Select the host bridge type
14861da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14871da177e4SLinus Torvalds	bool
14881da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14891da177e4SLinus Torvalds	default y
14901da177e4SLinus Torvalds
1491a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1492a0113a99SMike Rapoport	bool
1493a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1494a0113a99SMike Rapoport	default y
1495a0113a99SMike Rapoport	select DMABOUNCE
1496a0113a99SMike Rapoport
14971da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14981da177e4SLinus Torvalds
14991da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
15001da177e4SLinus Torvalds
15011da177e4SLinus Torvaldsendmenu
15021da177e4SLinus Torvalds
15031da177e4SLinus Torvaldsmenu "Kernel Features"
15041da177e4SLinus Torvalds
15053b55658aSDave Martinconfig HAVE_SMP
15063b55658aSDave Martin	bool
15073b55658aSDave Martin	help
15083b55658aSDave Martin	  This option should be selected by machines which have an SMP-
15093b55658aSDave Martin	  capable CPU.
15103b55658aSDave Martin
15113b55658aSDave Martin	  The only effect of this option is to make the SMP-related
15123b55658aSDave Martin	  options available to the user for configuration.
15133b55658aSDave Martin
15141da177e4SLinus Torvaldsconfig SMP
1515bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1516fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1517bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
15183b55658aSDave Martin	depends on HAVE_SMP
15199934ebb8SArnd Bergmann	depends on MMU
1520f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
152189c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
15221da177e4SLinus Torvalds	help
15231da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
15241da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
15251da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
15261da177e4SLinus Torvalds
15271da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
15281da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
15291da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
15301da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
15311da177e4SLinus Torvalds	  run faster if you say N here.
15321da177e4SLinus Torvalds
1533395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
15341da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
153550a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
15361da177e4SLinus Torvalds
15371da177e4SLinus Torvalds	  If you don't know what to do here, say N.
15381da177e4SLinus Torvalds
1539f00ec48fSRussell Kingconfig SMP_ON_UP
1540f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1541f00ec48fSRussell King	depends on EXPERIMENTAL
15424d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1543f00ec48fSRussell King	default y
1544f00ec48fSRussell King	help
1545f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1546f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1547f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1548f00ec48fSRussell King	  savings.
1549f00ec48fSRussell King
1550f00ec48fSRussell King	  If you don't know what to do here, say Y.
1551f00ec48fSRussell King
1552c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1553c9018aabSVincent Guittot	bool "Support cpu topology definition"
1554c9018aabSVincent Guittot	depends on SMP && CPU_V7
1555c9018aabSVincent Guittot	default y
1556c9018aabSVincent Guittot	help
1557c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1558c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1559c9018aabSVincent Guittot	  topology of an ARM System.
1560c9018aabSVincent Guittot
1561c9018aabSVincent Guittotconfig SCHED_MC
1562c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1563c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1564c9018aabSVincent Guittot	help
1565c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1566c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1567c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1568c9018aabSVincent Guittot
1569c9018aabSVincent Guittotconfig SCHED_SMT
1570c9018aabSVincent Guittot	bool "SMT scheduler support"
1571c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1572c9018aabSVincent Guittot	help
1573c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1574c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1575c9018aabSVincent Guittot	  places. If unsure say N here.
1576c9018aabSVincent Guittot
1577a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1578a8cbcd92SRussell King	bool
1579a8cbcd92SRussell King	help
1580a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1581a8cbcd92SRussell King
1582022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER
1583022c03a2SMarc Zyngier	bool "Architected timer support"
1584022c03a2SMarc Zyngier	depends on CPU_V7
1585022c03a2SMarc Zyngier	help
1586022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1587022c03a2SMarc Zyngier
1588f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1589f32f4ce2SRussell King	bool
1590f32f4ce2SRussell King	depends on SMP
1591f32f4ce2SRussell King	help
1592f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1593f32f4ce2SRussell King
15948d5796d2SLennert Buytenhekchoice
15958d5796d2SLennert Buytenhek	prompt "Memory split"
15968d5796d2SLennert Buytenhek	default VMSPLIT_3G
15978d5796d2SLennert Buytenhek	help
15988d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15998d5796d2SLennert Buytenhek
16008d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
16018d5796d2SLennert Buytenhek	  option alone!
16028d5796d2SLennert Buytenhek
16038d5796d2SLennert Buytenhek	config VMSPLIT_3G
16048d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
16058d5796d2SLennert Buytenhek	config VMSPLIT_2G
16068d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
16078d5796d2SLennert Buytenhek	config VMSPLIT_1G
16088d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
16098d5796d2SLennert Buytenhekendchoice
16108d5796d2SLennert Buytenhek
16118d5796d2SLennert Buytenhekconfig PAGE_OFFSET
16128d5796d2SLennert Buytenhek	hex
16138d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
16148d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
16158d5796d2SLennert Buytenhek	default 0xC0000000
16168d5796d2SLennert Buytenhek
16171da177e4SLinus Torvaldsconfig NR_CPUS
16181da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
16191da177e4SLinus Torvalds	range 2 32
16201da177e4SLinus Torvalds	depends on SMP
16211da177e4SLinus Torvalds	default "4"
16221da177e4SLinus Torvalds
1623a054a811SRussell Kingconfig HOTPLUG_CPU
1624a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1625a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1626a054a811SRussell King	help
1627a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1628a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1629a054a811SRussell King
163037ee16aeSRussell Kingconfig LOCAL_TIMERS
163137ee16aeSRussell King	bool "Use local timer interrupts"
1632971acb9bSRussell King	depends on SMP
163337ee16aeSRussell King	default y
163430d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
163537ee16aeSRussell King	help
163637ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
163737ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
163837ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
163937ee16aeSRussell King	  "thundering herd" at every timer tick.
164037ee16aeSRussell King
164144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
164244986ab0SPeter De Schrijver (NVIDIA)	int
16433dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
164470227a45SPhilippe Langlais	default 355 if ARCH_U8500
16459a01ec30SPaul Parsons	default 264 if MACH_H4700
164639f47d9fSTarun Kanti DebBarma	default 512 if SOC_OMAP5
164744986ab0SPeter De Schrijver (NVIDIA)	default 0
164844986ab0SPeter De Schrijver (NVIDIA)	help
164944986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
165044986ab0SPeter De Schrijver (NVIDIA)
165144986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
165244986ab0SPeter De Schrijver (NVIDIA)
1653d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16541da177e4SLinus Torvalds
1655f8065813SRussell Kingconfig HZ
1656f8065813SRussell King	int
1657b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1658a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1659bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
16605248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16615da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1662f8065813SRussell King	default 100
1663f8065813SRussell King
166416c79651SCatalin Marinasconfig THUMB2_KERNEL
16654a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1666e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
166716c79651SCatalin Marinas	select AEABI
166816c79651SCatalin Marinas	select ARM_ASM_UNIFIED
166989bace65SArnd Bergmann	select ARM_UNWIND
167016c79651SCatalin Marinas	help
167116c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
167216c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
167316c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
167416c79651SCatalin Marinas
167516c79651SCatalin Marinas	  If unsure, say N.
167616c79651SCatalin Marinas
16776f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16786f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16796f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16806f685c5cSDave Martin	default y
16816f685c5cSDave Martin	help
16826f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16836f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16846f685c5cSDave Martin	  branch instructions.
16856f685c5cSDave Martin
16866f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16876f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16886f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16896f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16906f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16916f685c5cSDave Martin	  support.
16926f685c5cSDave Martin
16936f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16946f685c5cSDave Martin	  relocation" error when loading some modules.
16956f685c5cSDave Martin
16966f685c5cSDave Martin	  Until fixed tools are available, passing
16976f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16986f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16996f685c5cSDave Martin	  stack usage in some cases.
17006f685c5cSDave Martin
17016f685c5cSDave Martin	  The problem is described in more detail at:
17026f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
17036f685c5cSDave Martin
17046f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
17056f685c5cSDave Martin
17066f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
17076f685c5cSDave Martin
17080becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
17090becb088SCatalin Marinas	bool
17100becb088SCatalin Marinas
1711704bdda0SNicolas Pitreconfig AEABI
1712704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1713704bdda0SNicolas Pitre	help
1714704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1715704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1716704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1717704bdda0SNicolas Pitre
1718704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1719704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1720704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1721704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1722704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1723704bdda0SNicolas Pitre
1724704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1725704bdda0SNicolas Pitre
17266c90c872SNicolas Pitreconfig OABI_COMPAT
1727a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
17289bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
17296c90c872SNicolas Pitre	default y
17306c90c872SNicolas Pitre	help
17316c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
17326c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
17336c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
17346c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
17356c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
17366c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
17376c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
17386c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
17396c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
17406c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
17416c90c872SNicolas Pitre	  at all). If in doubt say Y.
17426c90c872SNicolas Pitre
1743eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1744e80d6a24SMel Gorman	bool
1745e80d6a24SMel Gorman
174605944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
174705944d74SRussell King	bool
174805944d74SRussell King
174907a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
175007a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
175107a2f737SRussell King
175205944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1753be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1754c80d79d7SYasunori Goto
17557b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17567b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17577b7bf499SWill Deacon
1758053a96caSNicolas Pitreconfig HIGHMEM
1759e8db89a2SRussell King	bool "High Memory Support"
1760e8db89a2SRussell King	depends on MMU
1761053a96caSNicolas Pitre	help
1762053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1763053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1764053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1765053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1766053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1767053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1768053a96caSNicolas Pitre
1769053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1770053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1771053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1772053a96caSNicolas Pitre
1773053a96caSNicolas Pitre	  If unsure, say n.
1774053a96caSNicolas Pitre
177565cec8e3SRussell Kingconfig HIGHPTE
177665cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
177765cec8e3SRussell King	depends on HIGHMEM
177865cec8e3SRussell King
17791b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17801b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1781fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17821b8873a0SJamie Iles	default y
17831b8873a0SJamie Iles	help
17841b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17851b8873a0SJamie Iles	  disabled, perf events will use software events only.
17861b8873a0SJamie Iles
17873f22ab27SDave Hansensource "mm/Kconfig"
17883f22ab27SDave Hansen
1789c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1790c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1791c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1792c1b2d970SMagnus Damm	default "9" if SA1111
1793c1b2d970SMagnus Damm	default "11"
1794c1b2d970SMagnus Damm	help
1795c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1796c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1797c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1798c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1799c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1800c1b2d970SMagnus Damm	  increase this value.
1801c1b2d970SMagnus Damm
1802c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1803c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1804c1b2d970SMagnus Damm
18051da177e4SLinus Torvaldsconfig LEDS
18061da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1807e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
18088c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
18091da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
18101da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
181173a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
181225329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1813ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
18141da177e4SLinus Torvalds	help
18151da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
18161da177e4SLinus Torvalds	  to provide useful information about your current system status.
18171da177e4SLinus Torvalds
18181da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
18191da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
18201da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
18211da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
18221da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
18231da177e4SLinus Torvalds	  system, but the driver will do nothing.
18241da177e4SLinus Torvalds
18251da177e4SLinus Torvaldsconfig LEDS_TIMER
18261da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1827eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1828eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
18291da177e4SLinus Torvalds	depends on LEDS
18300567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
18311da177e4SLinus Torvalds	default y if ARCH_EBSA110
18321da177e4SLinus Torvalds	help
18331da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
18341da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
18351da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
18361da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
18371da177e4SLinus Torvalds	  debugging unstable kernels.
18381da177e4SLinus Torvalds
18391da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18401da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18411da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18421da177e4SLinus Torvalds
18431da177e4SLinus Torvaldsconfig LEDS_CPU
18441da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1845eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1846eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1847eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
18481da177e4SLinus Torvalds	depends on LEDS
18491da177e4SLinus Torvalds	help
18501da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
18511da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
18521da177e4SLinus Torvalds	  is not currently executing.
18531da177e4SLinus Torvalds
18541da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18551da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18561da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18571da177e4SLinus Torvalds
18581da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18591da177e4SLinus Torvalds	bool
1860f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18611da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1862e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18631da177e4SLinus Torvalds	help
18641da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18651da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18661da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18671da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18681da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18691da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18701da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18711da177e4SLinus Torvalds
187239ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
187339ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
187439ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
187539ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
187639ec58f3SLennert Buytenhek	help
187739ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
187839ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
187939ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
188039ec58f3SLennert Buytenhek
188139ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
188239ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
188339ec58f3SLennert Buytenhek	  such copy operations with large buffers.
188439ec58f3SLennert Buytenhek
188539ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
188639ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
188739ec58f3SLennert Buytenhek
188870c70d97SNicolas Pitreconfig SECCOMP
188970c70d97SNicolas Pitre	bool
189070c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
189170c70d97SNicolas Pitre	---help---
189270c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
189370c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
189470c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
189570c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
189670c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
189770c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
189870c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
189970c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
190070c70d97SNicolas Pitre	  defined by each seccomp mode.
190170c70d97SNicolas Pitre
1902c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1903c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
19044a50bfe3SRussell King	depends on EXPERIMENTAL
1905c743f380SNicolas Pitre	help
1906c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1907c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1908c743f380SNicolas Pitre	  the stack just before the return address, and validates
1909c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1910c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1911c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1912c743f380SNicolas Pitre	  neutralized via a kernel panic.
1913c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1914c743f380SNicolas Pitre
191573a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
191673a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
191773a65b3fSUwe Kleine-König	help
191873a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
191973a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
192073a65b3fSUwe Kleine-König
19211da177e4SLinus Torvaldsendmenu
19221da177e4SLinus Torvalds
19231da177e4SLinus Torvaldsmenu "Boot options"
19241da177e4SLinus Torvalds
19259eb8f674SGrant Likelyconfig USE_OF
19269eb8f674SGrant Likely	bool "Flattened Device Tree support"
19279eb8f674SGrant Likely	select OF
19289eb8f674SGrant Likely	select OF_EARLY_FLATTREE
192908a543adSGrant Likely	select IRQ_DOMAIN
19309eb8f674SGrant Likely	help
19319eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
19329eb8f674SGrant Likely
19331da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
19341da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
19351da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
19361da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
19371da177e4SLinus Torvalds	default "0"
19381da177e4SLinus Torvalds	help
19391da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
19401da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
19411da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
19421da177e4SLinus Torvalds	  value in their defconfig file.
19431da177e4SLinus Torvalds
19441da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19451da177e4SLinus Torvalds
19461da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
19471da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
19481da177e4SLinus Torvalds	default "0"
19491da177e4SLinus Torvalds	help
1950f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1951f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1952f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1953f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1954f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1955f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19561da177e4SLinus Torvalds
19571da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19581da177e4SLinus Torvalds
19591da177e4SLinus Torvaldsconfig ZBOOT_ROM
19601da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19611da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19621da177e4SLinus Torvalds	help
19631da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19641da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19651da177e4SLinus Torvalds
1966090ab3ffSSimon Hormanchoice
1967090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1968090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1969090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1970090ab3ffSSimon Horman	help
1971090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
197259bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1973090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1974090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
197559bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1976090ab3ffSSimon Horman	  rest the kernel image to RAM.
1977090ab3ffSSimon Horman
1978090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1979090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1980090ab3ffSSimon Horman	help
1981090ab3ffSSimon Horman	  Do not load image from SD or MMC
1982090ab3ffSSimon Horman
1983f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1984f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1985f45b1149SSimon Horman	help
1986090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1987090ab3ffSSimon Horman
1988090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1989090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1990090ab3ffSSimon Horman	help
1991090ab3ffSSimon Horman	  Load image from SDHI hardware block
1992090ab3ffSSimon Horman
1993090ab3ffSSimon Hormanendchoice
1994f45b1149SSimon Horman
1995e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1996e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1997e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1998e2a6a3aaSJohn Bonesio	help
1999e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
2000e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
2001e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2002e2a6a3aaSJohn Bonesio
2003e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
2004e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
2005e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
2006e2a6a3aaSJohn Bonesio
2007e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
2008e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
2009e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
2010e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
2011e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
2012e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
2013e2a6a3aaSJohn Bonesio	  to this option.
2014e2a6a3aaSJohn Bonesio
2015b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
2016b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
2017b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
2018b90b9a38SNicolas Pitre	help
2019b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
2020b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
2021b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
2022b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
2023b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
2024b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
2025b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
2026b90b9a38SNicolas Pitre
2027d0f34a11SGenoud Richardchoice
2028d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2029d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2030d0f34a11SGenoud Richard
2031d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2032d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
2033d0f34a11SGenoud Richard	help
2034d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
2035d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
2036d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
2037d0f34a11SGenoud Richard
2038d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2039d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
2040d0f34a11SGenoud Richard	help
2041d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
2042d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
2043d0f34a11SGenoud Richard
2044d0f34a11SGenoud Richardendchoice
2045d0f34a11SGenoud Richard
20461da177e4SLinus Torvaldsconfig CMDLINE
20471da177e4SLinus Torvalds	string "Default kernel command string"
20481da177e4SLinus Torvalds	default ""
20491da177e4SLinus Torvalds	help
20501da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
20511da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
20521da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
20531da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
20541da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
20551da177e4SLinus Torvalds
20564394c124SVictor Boiviechoice
20574394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
20584394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
20594394c124SVictor Boivie
20604394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
20614394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
20624394c124SVictor Boivie	help
20634394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
20644394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
20654394c124SVictor Boivie	  string provided in CMDLINE will be used.
20664394c124SVictor Boivie
20674394c124SVictor Boivieconfig CMDLINE_EXTEND
20684394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20694394c124SVictor Boivie	help
20704394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20714394c124SVictor Boivie	  appended to the default kernel command string.
20724394c124SVictor Boivie
207392d2040dSAlexander Hollerconfig CMDLINE_FORCE
207492d2040dSAlexander Holler	bool "Always use the default kernel command string"
207592d2040dSAlexander Holler	help
207692d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
207792d2040dSAlexander Holler	  loader passes other arguments to the kernel.
207892d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
207992d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20804394c124SVictor Boivieendchoice
208192d2040dSAlexander Holler
20821da177e4SLinus Torvaldsconfig XIP_KERNEL
20831da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2084497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
20851da177e4SLinus Torvalds	help
20861da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20871da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20881da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20891da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20901da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20911da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20921da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20931da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20941da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20951da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20961da177e4SLinus Torvalds
20971da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20981da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20991da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
21001da177e4SLinus Torvalds
21011da177e4SLinus Torvalds	  If unsure, say N.
21021da177e4SLinus Torvalds
21031da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
21041da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
21051da177e4SLinus Torvalds	depends on XIP_KERNEL
21061da177e4SLinus Torvalds	default "0x00080000"
21071da177e4SLinus Torvalds	help
21081da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
21091da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
21101da177e4SLinus Torvalds	  own flash usage.
21111da177e4SLinus Torvalds
2112c587e4a6SRichard Purdieconfig KEXEC
2113c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
211402b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2115c587e4a6SRichard Purdie	help
2116c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2117c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
211801dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2119c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2120c587e4a6SRichard Purdie
2121c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2122c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2123c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2124c587e4a6SRichard Purdie	  support.
2125c587e4a6SRichard Purdie
21264cd9d6f7SRichard Purdieconfig ATAGS_PROC
21274cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2128b98d7291SUli Luckas	depends on KEXEC
2129b98d7291SUli Luckas	default y
21304cd9d6f7SRichard Purdie	help
21314cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
21324cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
21334cd9d6f7SRichard Purdie
2134cb5d39b3SMika Westerbergconfig CRASH_DUMP
2135cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2136cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2137cb5d39b3SMika Westerberg	help
2138cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2139cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2140cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2141cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2142cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2143cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2144cb5d39b3SMika Westerberg
2145cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2146cb5d39b3SMika Westerberg
2147e69edc79SEric Miaoconfig AUTO_ZRELADDR
2148e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2149e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2150e69edc79SEric Miao	help
2151e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2152e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2153e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2154e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2155e69edc79SEric Miao	  from start of memory.
2156e69edc79SEric Miao
21571da177e4SLinus Torvaldsendmenu
21581da177e4SLinus Torvalds
2159ac9d7efcSRussell Kingmenu "CPU Power Management"
21601da177e4SLinus Torvalds
216189c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
21621da177e4SLinus Torvalds
21631da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
21641da177e4SLinus Torvalds
216564f102b6SYong Shenconfig CPU_FREQ_IMX
216664f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
216764f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
2168f637c4c9SArnd Bergmann	select CPU_FREQ_TABLE
216964f102b6SYong Shen	help
217064f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
217164f102b6SYong Shen
21721da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
21731da177e4SLinus Torvalds	bool
21741da177e4SLinus Torvalds
21751da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
21761da177e4SLinus Torvalds	bool
21771da177e4SLinus Torvalds
21781da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
21791da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
21801da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
21811da177e4SLinus Torvalds	default y
21821da177e4SLinus Torvalds	help
21831da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21841da177e4SLinus Torvalds
21851da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21861da177e4SLinus Torvalds
21871da177e4SLinus Torvalds	  If in doubt, say Y.
21881da177e4SLinus Torvalds
21899e2697ffSRussell Kingconfig CPU_FREQ_PXA
21909e2697ffSRussell King	bool
21919e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21929e2697ffSRussell King	default y
2193ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21949e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21959e2697ffSRussell King
21969d56c02aSBen Dooksconfig CPU_FREQ_S3C
21979d56c02aSBen Dooks	bool
21989d56c02aSBen Dooks	help
21999d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
22009d56c02aSBen Dooks
22019d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
22024a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2203b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
22049d56c02aSBen Dooks	select CPU_FREQ_S3C
22059d56c02aSBen Dooks	help
22069d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
22079d56c02aSBen Dooks	  of CPUs.
22089d56c02aSBen Dooks
22099d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
22109d56c02aSBen Dooks
22119d56c02aSBen Dooks	  If in doubt, say N.
22129d56c02aSBen Dooks
22139d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
22144a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
22159d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
22169d56c02aSBen Dooks	help
22179d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
22189d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
22199d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
22209d56c02aSBen Dooks
22219d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
22229d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
22239d56c02aSBen Dooks
22249d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
22259d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
22269d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
22279d56c02aSBen Dooks	help
22289d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
22299d56c02aSBen Dooks
22309d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
22319d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
22329d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
22339d56c02aSBen Dooks	help
22349d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
22359d56c02aSBen Dooks
2236e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2237e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2238e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2239e6d197a6SBen Dooks	help
2240e6d197a6SBen Dooks	  Export status information via debugfs.
2241e6d197a6SBen Dooks
22421da177e4SLinus Torvaldsendif
22431da177e4SLinus Torvalds
2244ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2245ac9d7efcSRussell King
2246ac9d7efcSRussell Kingendmenu
2247ac9d7efcSRussell King
22481da177e4SLinus Torvaldsmenu "Floating point emulation"
22491da177e4SLinus Torvalds
22501da177e4SLinus Torvaldscomment "At least one emulation must be selected"
22511da177e4SLinus Torvalds
22521da177e4SLinus Torvaldsconfig FPE_NWFPE
22531da177e4SLinus Torvalds	bool "NWFPE math emulation"
2254593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
22551da177e4SLinus Torvalds	---help---
22561da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
22571da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
22581da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
22591da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
22601da177e4SLinus Torvalds
22611da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
22621da177e4SLinus Torvalds	  early in the bootup.
22631da177e4SLinus Torvalds
22641da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
22651da177e4SLinus Torvalds	bool "Support extended precision"
2266bedf142bSLennert Buytenhek	depends on FPE_NWFPE
22671da177e4SLinus Torvalds	help
22681da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
22691da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
22701da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
22711da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
22721da177e4SLinus Torvalds	  floating point emulator without any good reason.
22731da177e4SLinus Torvalds
22741da177e4SLinus Torvalds	  You almost surely want to say N here.
22751da177e4SLinus Torvalds
22761da177e4SLinus Torvaldsconfig FPE_FASTFPE
22771da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
22788993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
22791da177e4SLinus Torvalds	---help---
22801da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22811da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22821da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22831da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22841da177e4SLinus Torvalds
22851da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22861da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22871da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22881da177e4SLinus Torvalds	  choose NWFPE.
22891da177e4SLinus Torvalds
22901da177e4SLinus Torvaldsconfig VFP
22911da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2292e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22931da177e4SLinus Torvalds	help
22941da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22951da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22961da177e4SLinus Torvalds
22971da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22981da177e4SLinus Torvalds	  release notes and additional status information.
22991da177e4SLinus Torvalds
23001da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
23011da177e4SLinus Torvalds
230225ebee02SCatalin Marinasconfig VFPv3
230325ebee02SCatalin Marinas	bool
230425ebee02SCatalin Marinas	depends on VFP
230525ebee02SCatalin Marinas	default y if CPU_V7
230625ebee02SCatalin Marinas
2307b5872db4SCatalin Marinasconfig NEON
2308b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2309b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2310b5872db4SCatalin Marinas	help
2311b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2312b5872db4SCatalin Marinas	  Extension.
2313b5872db4SCatalin Marinas
23141da177e4SLinus Torvaldsendmenu
23151da177e4SLinus Torvalds
23161da177e4SLinus Torvaldsmenu "Userspace binary formats"
23171da177e4SLinus Torvalds
23181da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
23191da177e4SLinus Torvalds
23201da177e4SLinus Torvaldsconfig ARTHUR
23211da177e4SLinus Torvalds	tristate "RISC OS personality"
2322704bdda0SNicolas Pitre	depends on !AEABI
23231da177e4SLinus Torvalds	help
23241da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
23251da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
23261da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
23271da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
23281da177e4SLinus Torvalds	  will be called arthur).
23291da177e4SLinus Torvalds
23301da177e4SLinus Torvaldsendmenu
23311da177e4SLinus Torvalds
23321da177e4SLinus Torvaldsmenu "Power management options"
23331da177e4SLinus Torvalds
2334eceab4acSRussell Kingsource "kernel/power/Kconfig"
23351da177e4SLinus Torvalds
2336f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
23373d5e8af4SStephen Warren	depends on !ARCH_S5PC100 && !ARCH_TEGRA
23386a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
23393f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2340f4cb5700SJohannes Berg	def_bool y
2341f4cb5700SJohannes Berg
234215e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
234315e0d9e3SArnd Bergmann	def_bool PM_SLEEP
234415e0d9e3SArnd Bergmann
23451da177e4SLinus Torvaldsendmenu
23461da177e4SLinus Torvalds
2347d5950b43SSam Ravnborgsource "net/Kconfig"
2348d5950b43SSam Ravnborg
2349ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
23501da177e4SLinus Torvalds
23511da177e4SLinus Torvaldssource "fs/Kconfig"
23521da177e4SLinus Torvalds
23531da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
23541da177e4SLinus Torvalds
23551da177e4SLinus Torvaldssource "security/Kconfig"
23561da177e4SLinus Torvalds
23571da177e4SLinus Torvaldssource "crypto/Kconfig"
23581da177e4SLinus Torvalds
23591da177e4SLinus Torvaldssource "lib/Kconfig"
2360