1*912275c3SClément Le Goffic# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2*912275c3SClément Le Goffic# Copyright (C) STMicroelectronics 2025. 3*912275c3SClément Le Goffic%YAML 1.2 4*912275c3SClément Le Goffic--- 5*912275c3SClément Le Goffic$id: http://devicetree.org/schemas/pinctrl/st,stm32-hdp.yaml# 6*912275c3SClément Le Goffic$schema: http://devicetree.org/meta-schemas/core.yaml# 7*912275c3SClément Le Goffic 8*912275c3SClément Le Goffictitle: STM32 Hardware Debug Port Mux/Config 9*912275c3SClément Le Goffic 10*912275c3SClément Le Gofficmaintainers: 11*912275c3SClément Le Goffic - Clément LE GOFFIC <legoffic.clement@gmail.com> 12*912275c3SClément Le Goffic 13*912275c3SClément Le Gofficdescription: 14*912275c3SClément Le Goffic STMicroelectronics's STM32 MPUs integrate a Hardware Debug Port (HDP). 15*912275c3SClément Le Goffic It allows to output internal signals on SoC's GPIO. 16*912275c3SClément Le Goffic 17*912275c3SClément Le Gofficproperties: 18*912275c3SClément Le Goffic compatible: 19*912275c3SClément Le Goffic enum: 20*912275c3SClément Le Goffic - st,stm32mp131-hdp 21*912275c3SClément Le Goffic - st,stm32mp151-hdp 22*912275c3SClément Le Goffic - st,stm32mp251-hdp 23*912275c3SClément Le Goffic 24*912275c3SClément Le Goffic reg: 25*912275c3SClément Le Goffic maxItems: 1 26*912275c3SClément Le Goffic 27*912275c3SClément Le Goffic clocks: 28*912275c3SClément Le Goffic maxItems: 1 29*912275c3SClément Le Goffic 30*912275c3SClément Le GofficpatternProperties: 31*912275c3SClément Le Goffic "^hdp[0-7]-pins$": 32*912275c3SClément Le Goffic type: object 33*912275c3SClément Le Goffic $ref: pinmux-node.yaml# 34*912275c3SClément Le Goffic additionalProperties: false 35*912275c3SClément Le Goffic 36*912275c3SClément Le Goffic properties: 37*912275c3SClément Le Goffic pins: 38*912275c3SClément Le Goffic pattern: '^HDP[0-7]$' 39*912275c3SClément Le Goffic 40*912275c3SClément Le Goffic function: true 41*912275c3SClément Le Goffic 42*912275c3SClément Le Goffic required: 43*912275c3SClément Le Goffic - function 44*912275c3SClément Le Goffic - pins 45*912275c3SClément Le Goffic 46*912275c3SClément Le GofficallOf: 47*912275c3SClément Le Goffic - $ref: pinctrl.yaml# 48*912275c3SClément Le Goffic - if: 49*912275c3SClément Le Goffic properties: 50*912275c3SClément Le Goffic compatible: 51*912275c3SClément Le Goffic contains: 52*912275c3SClément Le Goffic const: st,stm32mp131-hdp 53*912275c3SClément Le Goffic then: 54*912275c3SClément Le Goffic patternProperties: 55*912275c3SClément Le Goffic "^hdp[0-7]-pins$": 56*912275c3SClément Le Goffic properties: 57*912275c3SClément Le Goffic function: 58*912275c3SClément Le Goffic enum: [ pwr_pwrwake_sys, pwr_stop_forbidden, pwr_stdby_wakeup, pwr_encomp_vddcore, 59*912275c3SClément Le Goffic bsec_out_sec_niden, aiec_sys_wakeup, none, ddrctrl_lp_req, 60*912275c3SClément Le Goffic pwr_ddr_ret_enable_n, dts_clk_ptat, sram3ctrl_tamp_erase_act, gpoval0, 61*912275c3SClément Le Goffic pwr_sel_vth_vddcpu, pwr_mpu_ram_lowspeed, ca7_naxierrirq, pwr_okin_mr, 62*912275c3SClément Le Goffic bsec_out_sec_dbgen, aiec_c1_wakeup, rcc_pwrds_mpu, ddrctrl_dfi_ctrlupd_req, 63*912275c3SClément Le Goffic ddrctrl_cactive_ddrc_asr, sram3ctrl_hw_erase_act, nic400_s0_bready, gpoval1, 64*912275c3SClément Le Goffic pwr_pwrwake_mpu, pwr_mpu_clock_disable_ack, ca7_ndbgreset_i, 65*912275c3SClément Le Goffic bsec_in_rstcore_n, bsec_out_sec_bsc_dis, ddrctrl_dfi_init_complete, 66*912275c3SClément Le Goffic ddrctrl_perf_op_is_refresh, ddrctrl_gskp_dfi_lp_req, sram3ctrl_sw_erase_act, 67*912275c3SClément Le Goffic nic400_s0_bvalid, gpoval2, pwr_sel_vth_vddcore, pwr_mpu_clock_disable_req, 68*912275c3SClément Le Goffic ca7_npmuirq0, ca7_nfiqout0, bsec_out_sec_dftlock, bsec_out_sec_jtag_dis, 69*912275c3SClément Le Goffic rcc_pwrds_sys, sram3ctrl_tamp_erase_req, ddrctrl_stat_ddrc_reg_selfref_type0, 70*912275c3SClément Le Goffic dts_valobus1_0, dts_valobus2_0, tamp_potential_tamp_erfcfg, nic400_s0_wready, 71*912275c3SClément Le Goffic nic400_s0_rready, gpoval3, pwr_stop2_active, ca7_nl2reset_i, 72*912275c3SClément Le Goffic ca7_npreset_varm_i, bsec_out_sec_dften, bsec_out_sec_dbgswenable, 73*912275c3SClément Le Goffic eth1_out_pmt_intr_o, eth2_out_pmt_intr_o, ddrctrl_stat_ddrc_reg_selfref_type1, 74*912275c3SClément Le Goffic ddrctrl_cactive_0, dts_valobus1_1, dts_valobus2_1, tamp_nreset_sram_ercfg, 75*912275c3SClément Le Goffic nic400_s0_wlast, nic400_s0_rlast, gpoval4, ca7_standbywfil2, 76*912275c3SClément Le Goffic pwr_vth_vddcore_ack, ca7_ncorereset_i, ca7_nirqout0, bsec_in_pwrok, 77*912275c3SClément Le Goffic bsec_out_sec_deviceen, eth1_out_lpi_intr_o, eth2_out_lpi_intr_o, 78*912275c3SClément Le Goffic ddrctrl_cactive_ddrc, ddrctrl_wr_credit_cnt, dts_valobus1_2, dts_valobus2_2, 79*912275c3SClément Le Goffic pka_pka_itamp_out, nic400_s0_wvalid, nic400_s0_rvalid, gpoval5, 80*912275c3SClément Le Goffic ca7_standbywfe0, pwr_vth_vddcpu_ack, ca7_evento, bsec_in_tamper_det, 81*912275c3SClément Le Goffic bsec_out_sec_spniden, eth1_out_mac_speed_o1, eth2_out_mac_speed_o1, 82*912275c3SClément Le Goffic ddrctrl_csysack_ddrc, ddrctrl_lpr_credit_cnt, dts_valobus1_3, dts_valobus2_3, 83*912275c3SClément Le Goffic saes_tamper_out, nic400_s0_awready, nic400_s0_arready, gpoval6, 84*912275c3SClément Le Goffic ca7_standbywfi0, pwr_rcc_vcpu_rdy, ca7_eventi, ca7_dbgack0, bsec_out_fuse_ok, 85*912275c3SClément Le Goffic bsec_out_sec_spiden, eth1_out_mac_speed_o0, eth2_out_mac_speed_o0, 86*912275c3SClément Le Goffic ddrctrl_csysreq_ddrc, ddrctrl_hpr_credit_cnt, dts_valobus1_4, dts_valobus2_4, 87*912275c3SClément Le Goffic rng_tamper_out, nic400_s0_awavalid, nic400_s0_aravalid, gpoval7 ] 88*912275c3SClément Le Goffic - if: 89*912275c3SClément Le Goffic properties: 90*912275c3SClément Le Goffic compatible: 91*912275c3SClément Le Goffic contains: 92*912275c3SClément Le Goffic const: st,stm32mp151-hdp 93*912275c3SClément Le Goffic then: 94*912275c3SClément Le Goffic patternProperties: 95*912275c3SClément Le Goffic "^hdp[0-7]-pins$": 96*912275c3SClément Le Goffic properties: 97*912275c3SClément Le Goffic function: 98*912275c3SClément Le Goffic enum: [ pwr_pwrwake_sys, cm4_sleepdeep, pwr_stdby_wkup, pwr_encomp_vddcore, 99*912275c3SClément Le Goffic bsec_out_sec_niden, none, rcc_cm4_sleepdeep, gpu_dbg7, ddrctrl_lp_req, 100*912275c3SClément Le Goffic pwr_ddr_ret_enable_n, dts_clk_ptat, gpoval0, pwr_pwrwake_mcu, cm4_halted, 101*912275c3SClément Le Goffic ca7_naxierrirq, pwr_okin_mr, bsec_out_sec_dbgen, exti_sys_wakeup, 102*912275c3SClément Le Goffic rcc_pwrds_mpu, gpu_dbg6, ddrctrl_dfi_ctrlupd_req, ddrctrl_cactive_ddrc_asr, 103*912275c3SClément Le Goffic gpoval1, pwr_pwrwake_mpu, cm4_rxev, ca7_npmuirq1, ca7_nfiqout1, 104*912275c3SClément Le Goffic bsec_in_rstcore_n, exti_c2_wakeup, rcc_pwrds_mcu, gpu_dbg5, 105*912275c3SClément Le Goffic ddrctrl_dfi_init_complete, ddrctrl_perf_op_is_refresh, 106*912275c3SClément Le Goffic ddrctrl_gskp_dfi_lp_req, gpoval2, pwr_sel_vth_vddcore, cm4_txev, ca7_npmuirq0, 107*912275c3SClément Le Goffic ca7_nfiqout0, bsec_out_sec_dftlock, exti_c1_wakeup, rcc_pwrds_sys, gpu_dbg4, 108*912275c3SClément Le Goffic ddrctrl_stat_ddrc_reg_selfref_type0, ddrctrl_cactive_1, dts_valobus1_0, 109*912275c3SClément Le Goffic dts_valobus2_0, gpoval3, pwr_mpu_pdds_not_cstbydis, cm4_sleeping, ca7_nreset1, 110*912275c3SClément Le Goffic ca7_nirqout1, bsec_out_sec_dften, bsec_out_sec_dbgswenable, 111*912275c3SClément Le Goffic eth_out_pmt_intr_o, gpu_dbg3, ddrctrl_stat_ddrc_reg_selfref_type1, 112*912275c3SClément Le Goffic ddrctrl_cactive_0, dts_valobus1_1, dts_valobus2_1, gpoval4, ca7_standbywfil2, 113*912275c3SClément Le Goffic pwr_vth_vddcore_ack, ca7_nreset0, ca7_nirqout0, bsec_in_pwrok, 114*912275c3SClément Le Goffic bsec_out_sec_deviceen, eth_out_lpi_intr_o, gpu_dbg2, ddrctrl_cactive_ddrc, 115*912275c3SClément Le Goffic ddrctrl_wr_credit_cnt, dts_valobus1_2, dts_valobus2_2, gpoval5, 116*912275c3SClément Le Goffic ca7_standbywfi1, ca7_standbywfe1, ca7_evento, ca7_dbgack1, 117*912275c3SClément Le Goffic bsec_out_sec_spniden, eth_out_mac_speed_o1, gpu_dbg1, ddrctrl_csysack_ddrc, 118*912275c3SClément Le Goffic ddrctrl_lpr_credit_cnt, dts_valobus1_3, dts_valobus2_3, gpoval6, 119*912275c3SClément Le Goffic ca7_standbywfi0, ca7_standbywfe0, ca7_dbgack0, bsec_out_fuse_ok, 120*912275c3SClément Le Goffic bsec_out_sec_spiden, eth_out_mac_speed_o0, gpu_dbg0, ddrctrl_csysreq_ddrc, 121*912275c3SClément Le Goffic ddrctrl_hpr_credit_cnt, dts_valobus1_4, dts_valobus2_4, gpoval7 ] 122*912275c3SClément Le Goffic - if: 123*912275c3SClément Le Goffic properties: 124*912275c3SClément Le Goffic compatible: 125*912275c3SClément Le Goffic contains: 126*912275c3SClément Le Goffic const: st,stm32mp251-hdp 127*912275c3SClément Le Goffic then: 128*912275c3SClément Le Goffic patternProperties: 129*912275c3SClément Le Goffic "^hdp[0-7]-pins$": 130*912275c3SClément Le Goffic properties: 131*912275c3SClément Le Goffic function: 132*912275c3SClément Le Goffic enum: [ pwr_pwrwake_sys, cpu2_sleep_deep, bsec_out_tst_sdr_unlock_or_disable_scan, 133*912275c3SClément Le Goffic bsec_out_nidenm, bsec_out_nidena, cpu2_state_0, rcc_pwrds_sys, gpu_dbg7, 134*912275c3SClément Le Goffic ddrss_csysreq_ddrc, ddrss_dfi_phyupd_req, cpu3_sleep_deep, 135*912275c3SClément Le Goffic d2_gbl_per_clk_bus_req, pcie_usb_cxpl_debug_info_ei_0, 136*912275c3SClément Le Goffic pcie_usb_cxpl_debug_info_ei_8, d3_state_0, gpoval0, pwr_pwrwake_cpu2, 137*912275c3SClément Le Goffic cpu2_halted, cpu2_state_1, bsec_out_dbgenm, bsec_out_dbgena, exti1_sys_wakeup, 138*912275c3SClément Le Goffic rcc_pwrds_cpu2, gpu_dbg6, ddrss_csysack_ddrc, ddrss_dfi_phymstr_req, 139*912275c3SClément Le Goffic cpu3_halted, d2_gbl_per_dma_req, pcie_usb_cxpl_debug_info_ei_1, 140*912275c3SClément Le Goffic pcie_usb_cxpl_debug_info_ei_9, d3_state_1, gpoval1, pwr_pwrwake_cpu1, 141*912275c3SClément Le Goffic cpu2_rxev, cpu1_npumirq1, cpu1_nfiqout1, bsec_out_shdbgen, exti1_cpu2_wakeup, 142*912275c3SClément Le Goffic rcc_pwrds_cpu1, gpu_dbg5, ddrss_cactive_ddrc, ddrss_dfi_lp_req, cpu3_rxev, 143*912275c3SClément Le Goffic hpdma1_clk_bus_req, pcie_usb_cxpl_debug_info_ei_2, 144*912275c3SClément Le Goffic pcie_usb_cxpl_debug_info_ei_10, d3_state_2, gpoval2, pwr_sel_vth_vddcpu, 145*912275c3SClément Le Goffic cpu2_txev, cpu1_npumirq0, cpu1_nfiqout0, bsec_out_ddbgen, exti1_cpu1_wakeup, 146*912275c3SClément Le Goffic cpu3_state_0, gpu_dbg4, ddrss_mcdcg_en, ddrss_dfi_freq_0, cpu3_txev, 147*912275c3SClément Le Goffic hpdma2_clk_bus_req, pcie_usb_cxpl_debug_info_ei_3, 148*912275c3SClément Le Goffic pcie_usb_cxpl_debug_info_ei_11, d1_state_0, gpoval3, pwr_sel_vth_vddcore, 149*912275c3SClément Le Goffic cpu2_sleeping, cpu1_evento, cpu1_nirqout1, bsec_out_spnidena, exti2_d3_wakeup, 150*912275c3SClément Le Goffic eth1_out_pmt_intr_o, gpu_dbg3, ddrss_dphycg_en, ddrss_obsp0, cpu3_sleeping, 151*912275c3SClément Le Goffic hpdma3_clk_bus_req, pcie_usb_cxpl_debug_info_ei_4, 152*912275c3SClément Le Goffic pcie_usb_cxpl_debug_info_ei_12, d1_state_1, gpoval4, cpu1_standby_wfil2, 153*912275c3SClément Le Goffic none, cpu1_nirqout0, bsec_out_spidena, exti2_cpu3_wakeup, eth1_out_lpi_intr_o, 154*912275c3SClément Le Goffic gpu_dbg2, ddrctrl_dfi_init_start, ddrss_obsp1, cpu3_state_1, 155*912275c3SClément Le Goffic d3_gbl_per_clk_bus_req, pcie_usb_cxpl_debug_info_ei_5, 156*912275c3SClément Le Goffic pcie_usb_cxpl_debug_info_ei_13, d1_state_2, gpoval5, cpu1_standby_wfi1, 157*912275c3SClément Le Goffic cpu1_standby_wfe1, cpu1_halted1, cpu1_naxierrirq, bsec_out_spnidenm, 158*912275c3SClément Le Goffic exti2_cpu2_wakeup, eth2_out_pmt_intr_o, gpu_dbg1, ddrss_dfi_init_complete, 159*912275c3SClément Le Goffic ddrss_obsp2, d2_state_0, d3_gbl_per_dma_req, pcie_usb_cxpl_debug_info_ei_6, 160*912275c3SClément Le Goffic pcie_usb_cxpl_debug_info_ei_14, cpu1_state_0, gpoval6, cpu1_standby_wfi0, 161*912275c3SClément Le Goffic cpu1_standby_wfe0, cpu1_halted0, bsec_out_spidenm, exti2_cpu1__wakeup, 162*912275c3SClément Le Goffic eth2_out_lpi_intr_o, gpu_dbg0, ddrss_dfi_ctrlupd_req, ddrss_obsp3, d2_state_1, 163*912275c3SClément Le Goffic lpdma1_clk_bus_req, pcie_usb_cxpl_debug_info_ei_7, 164*912275c3SClément Le Goffic pcie_usb_cxpl_debug_info_ei_15, cpu1_state_1, gpoval7 ] 165*912275c3SClément Le Goffic 166*912275c3SClément Le Gofficrequired: 167*912275c3SClément Le Goffic - compatible 168*912275c3SClément Le Goffic - reg 169*912275c3SClément Le Goffic - clocks 170*912275c3SClément Le Goffic 171*912275c3SClément Le GofficadditionalProperties: false 172*912275c3SClément Le Goffic 173*912275c3SClément Le Gofficexamples: 174*912275c3SClément Le Goffic - | 175*912275c3SClément Le Goffic #include <dt-bindings/clock/stm32mp1-clks.h> 176*912275c3SClément Le Goffic 177*912275c3SClément Le Goffic pinctrl@54090000 { 178*912275c3SClément Le Goffic compatible = "st,stm32mp151-hdp"; 179*912275c3SClément Le Goffic reg = <0x54090000 0x400>; 180*912275c3SClément Le Goffic clocks = <&rcc HDP>; 181*912275c3SClément Le Goffic pinctrl-names = "default"; 182*912275c3SClément Le Goffic pinctrl-0 = <&hdp2_gpo>; 183*912275c3SClément Le Goffic hdp2_gpo: hdp2-pins { 184*912275c3SClément Le Goffic function = "gpoval2"; 185*912275c3SClément Le Goffic pins = "HDP2"; 186*912275c3SClément Le Goffic }; 187*912275c3SClément Le Goffic }; 188