1# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2%YAML 1.2 3--- 4$id: http://devicetree.org/schemas/pinctrl/qcom,sdx65-tlmm.yaml# 5$schema: http://devicetree.org/meta-schemas/core.yaml# 6 7title: Qualcomm Technologies, Inc. SDX65 TLMM block 8 9maintainers: 10 - Vamsi krishna Lanka <quic_vamslank@quicinc.com> 11 12description: 13 Top Level Mode Multiplexer pin controller in Qualcomm SDX65 SoC. 14 15properties: 16 compatible: 17 const: qcom,sdx65-tlmm 18 19 reg: 20 maxItems: 1 21 22 interrupts: 23 maxItems: 1 24 25 gpio-reserved-ranges: 26 maxItems: 1 27 28patternProperties: 29 "-state$": 30 oneOf: 31 - $ref: "#/$defs/qcom-sdx65-tlmm-state" 32 - patternProperties: 33 "-pins$": 34 $ref: "#/$defs/qcom-sdx65-tlmm-state" 35 additionalProperties: false 36 37$defs: 38 qcom-sdx65-tlmm-state: 39 type: object 40 description: 41 Pinctrl node's client devices use subnodes for desired pin configuration. 42 Client device subnodes use below standard properties. 43 $ref: qcom,tlmm-common.yaml#/$defs/qcom-tlmm-state 44 unevaluatedProperties: false 45 46 properties: 47 pins: 48 description: 49 List of gpio pins affected by the properties specified in this subnode. 50 items: 51 oneOf: 52 - pattern: "^gpio([0-9]|[1-9][0-9]|10[0-7])$" 53 - enum: [ ufs_reset, sdc1_clk, sdc1_cmd, sdc1_data, sdc2_clk, sdc2_cmd, sdc2_data, sdc1_rclk ] 54 minItems: 1 55 maxItems: 150 56 57 function: 58 description: 59 Specify the alternative function to be configured for the specified 60 pins. Functions are only valid for gpio pins. 61 enum: [ blsp_uart1, blsp_spi1, blsp_i2c1, blsp_uim1, atest_tsens, 62 bimc_dte1, dac_calib0, blsp_spi8, blsp_uart8, blsp_uim8, 63 qdss_cti_trig_out_b, bimc_dte0, dac_calib1, qdss_cti_trig_in_b, 64 dac_calib2, atest_tsens2, atest_usb1, blsp_spi10, blsp_uart10, 65 blsp_uim10, atest_bbrx1, atest_usb13, atest_bbrx0, atest_usb12, 66 mdp_vsync, edp_lcd, blsp_i2c10, atest_gpsadc1, atest_usb11, 67 atest_gpsadc0, edp_hot, atest_usb10, m_voc, dac_gpio, atest_char, 68 cam_mclk, pll_bypassnl, qdss_stm7, blsp_i2c8, qdss_tracedata_b, 69 pll_reset, qdss_stm6, qdss_stm5, qdss_stm4, atest_usb2, cci_i2c, 70 qdss_stm3, dac_calib3, atest_usb23, atest_char3, dac_calib4, 71 qdss_stm2, atest_usb22, atest_char2, qdss_stm1, dac_calib5, 72 atest_usb21, atest_char1, dbg_out, qdss_stm0, dac_calib6, 73 atest_usb20, atest_char0, dac_calib10, qdss_stm10, 74 qdss_cti_trig_in_a, cci_timer4, blsp_spi6, blsp_uart6, blsp_uim6, 75 blsp2_spi, qdss_stm9, qdss_cti_trig_out_a, dac_calib11, 76 qdss_stm8, cci_timer0, qdss_stm13, dac_calib7, cci_timer1, 77 qdss_stm12, dac_calib8, cci_timer2, blsp1_spi, qdss_stm11, 78 dac_calib9, cci_timer3, cci_async, dac_calib12, blsp_i2c6, 79 qdss_tracectl_a, dac_calib13, qdss_traceclk_a, dac_calib14, 80 dac_calib15, hdmi_rcv, dac_calib16, hdmi_cec, pwr_modem, 81 dac_calib17, hdmi_ddc, pwr_nav, dac_calib18, pwr_crypto, 82 dac_calib19, hdmi_hot, dac_calib20, dac_calib21, pci_e0, pcie_clkreq, 83 dac_calib22, dac_calib23, dac_calib24, tsif1_sync, dac_calib25, 84 sd_write, tsif1_error, blsp_spi2, blsp_uart2, blsp_uim2, 85 qdss_cti, blsp_i2c2, blsp_spi3, blsp_uart3, blsp_uim3, blsp_i2c3, 86 uim3, blsp_spi9, blsp_uart9, blsp_uim9, blsp10_spi, blsp_i2c9, 87 blsp_spi7, blsp_uart7, blsp_uim7, qdss_tracedata_a, blsp_i2c7, 88 qua_mi2s, gcc_gp1_clk_a, ssc_irq, uim4, blsp_spi11, blsp_uart11, 89 blsp_uim11, gcc_gp2_clk_a, gcc_gp3_clk_a, blsp_i2c11, cri_trng0, 90 cri_trng1, cri_trng, qdss_stm18, pri_mi2s, qdss_stm17, blsp_spi4, 91 blsp_uart4, blsp_uim4, qdss_stm16, qdss_stm15, blsp_i2c4, 92 qdss_stm14, dac_calib26, spkr_i2s, audio_ref, lpass_slimbus, 93 isense_dbg, tsense_pwm1, tsense_pwm2, btfm_slimbus, ter_mi2s, 94 qdss_stm22, qdss_stm21, qdss_stm20, qdss_stm19, gcc_gp1_clk_b, 95 sec_mi2s, blsp_spi5, blsp_uart5, blsp_uim5, gcc_gp2_clk_b, 96 gcc_gp3_clk_b, blsp_i2c5, blsp_spi12, blsp_uart12, blsp_uim12, 97 qdss_stm25, qdss_stm31, blsp_i2c12, qdss_stm30, qdss_stm29, 98 tsif1_clk, qdss_stm28, tsif1_en, tsif1_data, sdc4_cmd, qdss_stm27, 99 qdss_traceclk_b, tsif2_error, sdc43, vfr_1, qdss_stm26, tsif2_clk, 100 sdc4_clk, qdss_stm24, tsif2_en, sdc42, qdss_stm23, qdss_tracectl_b, 101 sd_card, tsif2_data, sdc41, tsif2_sync, sdc40, mdp_vsync_p_b, 102 ldo_en, mdp_vsync_s_b, ldo_update, blsp11_uart_tx_b, blsp11_uart_rx_b, 103 blsp11_i2c_sda_b, prng_rosc, blsp11_i2c_scl_b, uim2, uim1, uim_batt, 104 pci_e2, pa_indicator, adsp_ext, ddr_bist, qdss_tracedata_11, 105 qdss_tracedata_12, modem_tsync, nav_dr, nav_pps, pci_e1, gsm_tx, 106 qspi_cs, ssbi2, ssbi1, mss_lte, qspi_clk, qspi0, qspi1, qspi2, qspi3, 107 gpio ] 108 109 required: 110 - pins 111 112allOf: 113 - $ref: /schemas/pinctrl/qcom,tlmm-common.yaml# 114 115required: 116 - compatible 117 - reg 118 119unevaluatedProperties: false 120 121examples: 122 - | 123 #include <dt-bindings/interrupt-controller/arm-gic.h> 124 tlmm: pinctrl@f100000 { 125 compatible = "qcom,sdx65-tlmm"; 126 reg = <0x03000000 0xdc2000>; 127 gpio-controller; 128 #gpio-cells = <2>; 129 gpio-ranges = <&tlmm 0 0 109>; 130 interrupt-controller; 131 #interrupt-cells = <2>; 132 interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>; 133 134 gpio-wo-subnode-state { 135 pins = "gpio1"; 136 function = "gpio"; 137 }; 138 139 uart-w-subnodes-state { 140 rx-pins { 141 pins = "gpio4"; 142 function = "blsp_uart1"; 143 bias-pull-up; 144 }; 145 146 tx-pins { 147 pins = "gpio5"; 148 function = "blsp_uart1"; 149 bias-disable; 150 }; 151 }; 152 }; 153... 154