| /linux/arch/arm64/boot/dts/freescale/ | 
| H A D | fsl-lx2160a-tqmlx2160a-mblx2160a.dts | 1 // SPDX-License-Identifier: GPL-2.0-or-later OR MIT3  * Copyright (c) 2020-2023 TQ-Systems GmbH <linux@ew.tq-group.com>,
 4  * D-82229 Seefeld, Germany.
 8 /dts-v1/;
 10 #include <dt-bindings/input/input.h>
 11 #include <dt-bindings/leds/common.h>
 12 #include <dt-bindings/net/ti-dp83867.h>
 14 #include "fsl-lx2160a-tqmlx2160a.dtsi"
 18 	compatible = "tq,lx2160a-tqmlx2160a-mblx2160a", "tq,lx2160a-tqmlx2160a",
 31 		stdout-path = &uart0;
 [all …]
 
 | 
| H A D | imx8mp-tqma8mpql-mba8mpxl.dts | 1 // SPDX-License-Identifier: GPL-2.0-or-later OR MIT3  * Copyright 2021-2022 TQ-Systems GmbH
 4  * Author: Alexander Stein <alexander.stein@tq-group.com>
 7 /dts-v1/;
 9 #include <dt-bindings/leds/common.h>
 10 #include <dt-bindings/net/ti-dp83867.h>
 11 #include <dt-bindings/phy/phy-imx8-pcie.h>
 12 #include <dt-bindings/pwm/pwm.h>
 13 #include "imx8mp-tqma8mpql.dtsi"
 16 	model = "TQ-Systems i.MX8MPlus TQMa8MPxL on MBa8MPxL";
 [all …]
 
 | 
| H A D | imx8mp-tqma8mpql-mba8mp-ras314.dts | 1 // SPDX-License-Identifier: GPL-2.0-or-later OR MIT3  * Copyright (c) 2023-2024 TQ-Systems GmbH <linux@ew.tq-group.com>,
 4  * D-82229 Seefeld, Germany.
 9 /dts-v1/;
 11 #include <dt-bindings/leds/common.h>
 12 #include <dt-bindings/net/ti-dp83867.h>
 13 #include <dt-bindings/phy/phy-imx8-pcie.h>
 14 #include <dt-bindings/pwm/pwm.h>
 15 #include "imx8mp-tqma8mpql.dtsi"
 18 	model = "TQ-Systems i.MX8MPlus TQMa8MPxL on MBa8MP-RAS314";
 [all …]
 
 | 
| H A D | mba8xx.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0-or-later OR X11)3  * Copyright 2018-2023 TQ-Systems GmbH <linux@ew.tq-group.com>,
 4  * D-82229 Seefeld, Germany.
 8 #include <dt-bindings/input/input.h>
 9 #include <dt-bindings/leds/common.h>
 10 #include <dt-bindings/net/ti-dp83867.h>
 14 		compatible = "iio-hwmon";
 15 		io-channels = <&adc0 0>, <&adc0 1>, <&adc0 2>, <&adc0 3>;
 23 	backlight_lvds: backlight-lvds {
 24 		compatible = "pwm-backlight";
 [all …]
 
 | 
| H A D | imx8mm-venice-gw7901.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)6 /dts-v1/;
 8 #include <dt-bindings/gpio/gpio.h>
 9 #include <dt-bindings/input/linux-event-codes.h>
 10 #include <dt-bindings/leds/common.h>
 11 #include <dt-bindings/phy/phy-imx8-pcie.h>
 17 	compatible = "gw,imx8mm-gw7901", "fsl,imx8mm";
 32 		stdout-path = &uart2;
 40 	gpio-keys {
 41 		compatible = "gpio-keys";
 [all …]
 
 | 
| H A D | mba8mx.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0-or-later OR MIT)3  * Copyright 2020-2021 TQ-Systems GmbH
 6 #include <dt-bindings/net/ti-dp83867.h>
 8 /* TQ-Systems GmbH MBa8Mx baseboard */
 12 		compatible = "pwm-backlight";
 14 		brightness-levels = <0 4 8 16 32 64 128 255>;
 15 		default-brightness-level = <7>;
 16 		power-supply = <®_12v>;
 17 		enable-gpios = <&expander2 2 GPIO_ACTIVE_HIGH>;
 22 		compatible = "pwm-beeper";
 [all …]
 
 | 
| H A D | imx8mm-venice-gw7903.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)6 /dts-v1/;
 8 #include <dt-bindings/gpio/gpio.h>
 9 #include <dt-bindings/input/linux-event-codes.h>
 10 #include <dt-bindings/leds/common.h>
 11 #include <dt-bindings/phy/phy-imx8-pcie.h>
 17 	compatible = "gw,imx8mm-gw7903", "fsl,imx8mm";
 27 		stdout-path = &uart2;
 35 	gpio-keys {
 36 		compatible = "gpio-keys";
 [all …]
 
 | 
| H A D | imx8mq-kontron-pitx-imx8m.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)3  * Device Tree File for the Kontron pitx-imx8m board.
 8 /dts-v1/;
 11 #include <dt-bindings/net/ti-dp83867.h>
 14 	model = "Kontron pITX-imx8m";
 15 	compatible = "kontron,pitx-imx8m", "fsl,imx8mq";
 31 		stdout-path = "serial2:115200n8";
 34 	pcie0_refclk: pcie0-clock {
 35 		compatible = "fixed-clock";
 36 		#clock-cells = <0>;
 [all …]
 
 | 
| H A D | imx8mp-msc-sm2s.dtsi | 1 // SPDX-License-Identifier: GPL-2.06 /dts-v1/;
 9 #include <dt-bindings/net/ti-dp83867.h>
 18 		stdout-path = &uart2;
 21 	reg_usb0_host_vbus: regulator-usb0-vbus {
 22 		compatible = "regulator-fixed";
 23 		regulator-name = "usb0_host_vbus";
 24 		pinctrl-names = "default";
 25 		pinctrl-0 = <&pinctrl_usb0_vbus>;
 26 		regulator-min-microvolt = <5000000>;
 [all …]
 
 | 
| H A D | imx8mm-venice-gw7902.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)6 /dts-v1/;
 8 #include <dt-bindings/gpio/gpio.h>
 9 #include <dt-bindings/input/linux-event-codes.h>
 10 #include <dt-bindings/leds/common.h>
 11 #include <dt-bindings/net/ti-dp83867.h>
 12 #include <dt-bindings/phy/phy-imx8-pcie.h>
 18 	compatible = "gw,imx8mm-gw7902", "fsl,imx8mm";
 29 		stdout-path = &uart2;
 38 		compatible = "fixed-clock";
 [all …]
 
 | 
| H A D | imx8mp-phyboard-pollux-rdk.dts | 1 // SPDX-License-Identifier: GPL-2.07 /dts-v1/;
 9 #include <dt-bindings/phy/phy-imx8-pcie.h>
 10 #include <dt-bindings/leds/leds-pca9532.h>
 11 #include <dt-bindings/pwm/pwm.h>
 12 #include <dt-bindings/thermal/thermal.h>
 13 #include "imx8mp-phycore-som.dtsi"
 16 	model = "PHYTEC phyBOARD-Pollux i.MX8MP";
 17 	compatible = "phytec,imx8mp-phyboard-pollux-rdk",
 18 		     "phytec,imx8mp-phycore-som", "fsl,imx8mp";
 [all …]
 
 | 
| H A D | tqma8xxs.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0-or-later OR MIT)3  * Copyright (c) 2018-2025 TQ-Systems GmbH <linux@ew.tq-group.com>,
 4  * D-82229 Seefeld, Germany.
 8 #include <dt-bindings/net/ti-dp83867.h>
 10 /delete-node/ &encoder_rpc;
 22 	clk_xtal25: clk-xtal25 {
 23 		compatible = "fixed-clock";
 24 		#clock-cells = <0>;
 25 		clock-frequency = <25000000>;
 28 	reg_tqma8xxs_3v3: regulator-3v3 {
 [all …]
 
 | 
| H A D | imx95-tqma9596sa.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0-or-later OR MIT)3  * Copyright (c) 2024 TQ-Systems GmbH <linux@ew.tq-group.com>,
 4  * D-82229 Seefeld, Germany.
 8 /dts-v1/;
 10 #include <dt-bindings/net/ti-dp83867.h>
 11 #include <dt-bindings/phy/phy-imx8-pcie.h>
 12 #include <dt-bindings/usb/pd.h>
 30 	reserved-memory {
 31 		#address-cells = <2>;
 32 		#size-cells = <2>;
 [all …]
 
 | 
| /linux/Documentation/devicetree/bindings/net/ | 
| H A D | intel,ixp4xx-hss.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)4 ---
 5 $id: http://devicetree.org/schemas/net/intel,ixp4xx-hss.yaml#
 6 $schema: http://devicetree.org/meta-schemas/core.yaml#
 11   - Linus Walleij <linus.walleij@linaro.org>
 20     const: intel,ixp4xx-hss
 26   intel,npe-handle:
 27     $ref: /schemas/types.yaml#/definitions/phandle-array
 30         - description: phandle to the NPE this HSS instance is using
 31         - description: the NPE instance number
 [all …]
 
 | 
| /linux/arch/arm/boot/dts/nxp/ls/ | 
| H A D | ls1021a-tqmls1021a-mbls1021a.dts | 1 // SPDX-License-Identifier: (GPL-2.0-or-later OR MIT)3  * Copyright 2013-2014 Freescale Semiconductor, Inc.
 4  * Copyright 2018-2023 TQ-Systems GmbH <linux@ew.tq-group.com>,
 5  * D-82229 Seefeld, Germany.
 9 /dts-v1/;
 11 #include <dt-bindings/gpio/gpio.h>
 12 #include <dt-bindings/input/linux-event-codes.h>
 13 #include <dt-bindings/leds/common.h>
 14 #include <dt-bindings/leds/leds-pca9532.h>
 15 #include <dt-bindings/net/ti-dp83867.h>
 [all …]
 
 | 
| /linux/Documentation/devicetree/bindings/sound/ | 
| H A D | nvidia,tegra-audio-rt5677.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)3 ---
 4 $id: http://devicetree.org/schemas/sound/nvidia,tegra-audio-rt5677.yaml#
 5 $schema: http://devicetree.org/meta-schemas/core.yaml#
 10   - Jon Hunter <jonathanh@nvidia.com>
 11   - Thierry Reding <thierry.reding@gmail.com>
 14   - $ref: nvidia,tegra-audio-common.yaml#
 19       - pattern: '^[a-z0-9]+,tegra-audio-rt5677(-[a-z0-9]+)+$'
 20       - const: nvidia,tegra-audio-rt5677
 22   nvidia,audio-routing:
 [all …]
 
 | 
| /linux/arch/arm64/boot/dts/mediatek/ | 
| H A D | mt8183-kukui-jacuzzi-pico6.dts | 1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)6 /dts-v1/;
 7 #include "mt8183-kukui-jacuzzi.dtsi"
 8 #include "mt8183-kukui-audio-ts3a227e-max98357a.dtsi"
 12 	chassis-type = "convertible";
 13 	compatible = "google,pico-sku2", "google,pico", "mediatek,mt8183";
 15 	bt_wakeup: bt-wakeup {
 16 		compatible = "gpio-keys";
 17 		pinctrl-names = "default";
 18 		pinctrl-0 = <&bt_pins_wakeup>;
 [all …]
 
 | 
| /linux/arch/arm/boot/dts/intel/ixp/ | 
| H A D | intel-ixp42x-goramo-multilink.dts | 1 // SPDX-License-Identifier: ISC5  * - MultiLink Basic (a box)
 6  * - MultiLink Max (19" rack mount)
 9  * This is one of the few devices supporting the IXP4xx High-Speed Serial
 14 /dts-v1/;
 16 #include "intel-ixp42x.dtsi"
 17 #include <dt-bindings/input/input.h>
 21 	compatible = "goramo,multilink-router", "intel,ixp42x";
 22 	#address-cells = <1>;
 23 	#size-cells = <1>;
 [all …]
 
 | 
| /linux/Documentation/devicetree/bindings/spi/ | 
| H A D | spi-davinci.txt | 4 Keystone 2 - https://www.ti.com/lit/ug/sprugp2a/sprugp2a.pdf5 dm644x - https://www.ti.com/lit/ug/sprue32a/sprue32a.pdf
 6 OMAP-L138/da830 - http://www.ti.com/lit/ug/spruh77a/spruh77a.pdf
 9 - #address-cells: number of cells required to define a chip select
 11 - #size-cells: should be zero.
 12 - compatible:
 13 	- "ti,dm6441-spi" for SPI used similar to that on DM644x SoC family
 14 	- "ti,da830-spi" for SPI used similar to that on DA8xx SoC family
 15 	- "ti,keystone-spi" for SPI used similar to that on Keystone2 SoC
 17 - reg: Offset and length of SPI controller register space
 [all …]
 
 | 
| /linux/arch/arm64/boot/dts/amlogic/ | 
| H A D | meson-gxl-s905w-jethome-jethub-j80.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)10 /dts-v1/;
 12 #include "meson-gxl.dtsi"
 15 	compatible = "jethome,jethub-j80", "amlogic,s905w", "amlogic,meson-gxl";
 22 	reserved-memory {
 37 		stdout-path = "serial0:115200n8";
 40 	vddio_ao18: regulator-vddio-ao18 {
 41 		compatible = "regulator-fixed";
 42 		regulator-name = "VDDIO_AO18";
 43 		regulator-min-microvolt = <1800000>;
 [all …]
 
 | 
| H A D | meson-g12b-odroid-go-ultra.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)6 /dts-v1/;
 8 #include "meson-g12b-s922x.dtsi"
 9 #include <dt-bindings/input/input.h>
 10 #include <dt-bindings/leds/common.h>
 11 #include <dt-bindings/gpio/meson-g12a-gpio.h>
 12 #include <dt-bindings/sound/meson-g12a-toacodec.h>
 13 #include <dt-bindings/sound/meson-g12a-tohdmitx.h>
 16 	compatible = "hardkernel,odroid-go-ultra", "amlogic,s922x", "amlogic,g12b";
 17 	model = "Hardkernel ODROID-GO-Ultra";
 [all …]
 
 | 
| H A D | meson-sm1-sei610.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)6 /dts-v1/;
 8 #include "meson-sm1.dtsi"
 9 #include <dt-bindings/gpio/gpio.h>
 10 #include <dt-bindings/input/input.h>
 11 #include <dt-bindings/gpio/meson-g12a-gpio.h>
 12 #include <dt-bindings/sound/meson-g12a-tohdmitx.h>
 23 	mono_dac: audio-codec-0 {
 25 		#sound-dai-cells = <0>;
 26 		sound-name-prefix = "U16";
 [all …]
 
 | 
| /linux/Documentation/devicetree/bindings/media/ | 
| H A D | stih407-c8sectpfe.txt | 14 - compatible	: Should be "stih407-c8sectpfe"16 - reg		: Address and length of register sets for each device in
 17 		  "reg-names"
 19 - reg-names	: The names of the register addresses corresponding to the
 21 			- c8sectpfe: c8sectpfe registers
 22 			- c8sectpfe-ram: c8sectpfe internal sram
 24 - clocks	: phandle list of c8sectpfe clocks
 25 - clock-names	: should be "c8sectpfe"
 26 See: Documentation/devicetree/bindings/clock/clock-bindings.txt
 28 - pinctrl-names	: a pinctrl state named tsin%d-serial or tsin%d-parallel (where %d is tsin-num)
 [all …]
 
 | 
| /linux/Documentation/devicetree/bindings/mfd/ | 
| H A D | cirrus,lochnagar.yaml | 1 # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause3 ---
 5 $schema: http://devicetree.org/meta-schemas/core.yaml#
 10   - patches@opensource.cirrus.com
 15   Logic devices on mini-cards, as well as allowing connection of
 25     [2] include/dt-bindings/pinctrl/lochnagar.h
 26     [3] include/dt-bindings/clock/lochnagar.h
 28   And these documents for the required sub-node binding details:
 35   - if:
 39             - cirrus,lochnagar2
 [all …]
 
 | 
| /linux/Documentation/devicetree/bindings/firmware/ | 
| H A D | intel,ixp4xx-network-processing-engine.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)4 ---
 5 $id: http://devicetree.org/schemas/firmware/intel,ixp4xx-network-processing-engine.yaml#
 6 $schema: http://devicetree.org/meta-schemas/core.yaml#
 11   - Linus Walleij <linus.walleij@linaro.org>
 24       - items:
 25           - const: intel,ixp4xx-network-processing-engine
 29       - description: NPE0 (NPE-A) register range
 30       - description: NPE1 (NPE-B) register range
 31       - description: NPE2 (NPE-C) register range
 [all …]
 
 |