xref: /linux/arch/arm64/boot/dts/freescale/imx8mm-venice-gw7902.dts (revision 3a39d672e7f48b8d6b91a09afa4b55352773b4b5)
1ef484dfcSTim Harvey// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2ef484dfcSTim Harvey/*
3ef484dfcSTim Harvey * Copyright 2021 Gateworks Corporation
4ef484dfcSTim Harvey */
5ef484dfcSTim Harvey
6ef484dfcSTim Harvey/dts-v1/;
7ef484dfcSTim Harvey
8ef484dfcSTim Harvey#include <dt-bindings/gpio/gpio.h>
9ef484dfcSTim Harvey#include <dt-bindings/input/linux-event-codes.h>
10ef484dfcSTim Harvey#include <dt-bindings/leds/common.h>
11ef484dfcSTim Harvey#include <dt-bindings/net/ti-dp83867.h>
12afb424b9STim Harvey#include <dt-bindings/phy/phy-imx8-pcie.h>
13ef484dfcSTim Harvey
14ef484dfcSTim Harvey#include "imx8mm.dtsi"
15ef484dfcSTim Harvey
16ef484dfcSTim Harvey/ {
17ef484dfcSTim Harvey	model = "Gateworks Venice GW7902 i.MX8MM board";
18ef484dfcSTim Harvey	compatible = "gw,imx8mm-gw7902", "fsl,imx8mm";
19ef484dfcSTim Harvey
20ef484dfcSTim Harvey	aliases {
21afb424b9STim Harvey		ethernet1 = &eth1;
22ef484dfcSTim Harvey		usb0 = &usbotg1;
23ef484dfcSTim Harvey		usb1 = &usbotg2;
24ef484dfcSTim Harvey	};
25ef484dfcSTim Harvey
26ef484dfcSTim Harvey	chosen {
27ef484dfcSTim Harvey		stdout-path = &uart2;
28ef484dfcSTim Harvey	};
29ef484dfcSTim Harvey
30ef484dfcSTim Harvey	memory@40000000 {
31ef484dfcSTim Harvey		device_type = "memory";
32ef484dfcSTim Harvey		reg = <0x0 0x40000000 0 0x80000000>;
33ef484dfcSTim Harvey	};
34ef484dfcSTim Harvey
35ef484dfcSTim Harvey	can20m: can20m {
36ef484dfcSTim Harvey		compatible = "fixed-clock";
37ef484dfcSTim Harvey		#clock-cells = <0>;
38ef484dfcSTim Harvey		clock-frequency = <20000000>;
39ef484dfcSTim Harvey		clock-output-names = "can20m";
40ef484dfcSTim Harvey	};
41ef484dfcSTim Harvey
42ef484dfcSTim Harvey	gpio-keys {
43ef484dfcSTim Harvey		compatible = "gpio-keys";
44ef484dfcSTim Harvey
45b803d15eSKrzysztof Kozlowski		key-user-pb {
46ef484dfcSTim Harvey			label = "user_pb";
47ef484dfcSTim Harvey			gpios = <&gpio 2 GPIO_ACTIVE_LOW>;
48ef484dfcSTim Harvey			linux,code = <BTN_0>;
49ef484dfcSTim Harvey		};
50ef484dfcSTim Harvey
51b803d15eSKrzysztof Kozlowski		key-user-pb1x {
52ef484dfcSTim Harvey			label = "user_pb1x";
53ef484dfcSTim Harvey			linux,code = <BTN_1>;
54ef484dfcSTim Harvey			interrupt-parent = <&gsc>;
55ef484dfcSTim Harvey			interrupts = <0>;
56ef484dfcSTim Harvey		};
57ef484dfcSTim Harvey
58ef484dfcSTim Harvey		key-erased {
59ef484dfcSTim Harvey			label = "key_erased";
60ef484dfcSTim Harvey			linux,code = <BTN_2>;
61ef484dfcSTim Harvey			interrupt-parent = <&gsc>;
62ef484dfcSTim Harvey			interrupts = <1>;
63ef484dfcSTim Harvey		};
64ef484dfcSTim Harvey
65b803d15eSKrzysztof Kozlowski		key-eeprom-wp {
66ef484dfcSTim Harvey			label = "eeprom_wp";
67ef484dfcSTim Harvey			linux,code = <BTN_3>;
68ef484dfcSTim Harvey			interrupt-parent = <&gsc>;
69ef484dfcSTim Harvey			interrupts = <2>;
70ef484dfcSTim Harvey		};
71ef484dfcSTim Harvey
72b803d15eSKrzysztof Kozlowski		key-tamper {
73ef484dfcSTim Harvey			label = "tamper";
74ef484dfcSTim Harvey			linux,code = <BTN_4>;
75ef484dfcSTim Harvey			interrupt-parent = <&gsc>;
76ef484dfcSTim Harvey			interrupts = <5>;
77ef484dfcSTim Harvey		};
78ef484dfcSTim Harvey
79ef484dfcSTim Harvey		switch-hold {
80ef484dfcSTim Harvey			label = "switch_hold";
81ef484dfcSTim Harvey			linux,code = <BTN_5>;
82ef484dfcSTim Harvey			interrupt-parent = <&gsc>;
83ef484dfcSTim Harvey			interrupts = <7>;
84ef484dfcSTim Harvey		};
85ef484dfcSTim Harvey	};
86ef484dfcSTim Harvey
87ef484dfcSTim Harvey	led-controller {
88ef484dfcSTim Harvey		compatible = "gpio-leds";
89ef484dfcSTim Harvey		pinctrl-names = "default";
90ef484dfcSTim Harvey		pinctrl-0 = <&pinctrl_gpio_leds>;
91ef484dfcSTim Harvey
92ef484dfcSTim Harvey		led-0 {
93ef484dfcSTim Harvey			function = LED_FUNCTION_STATUS;
94ef484dfcSTim Harvey			color = <LED_COLOR_ID_GREEN>;
95ef484dfcSTim Harvey			label = "panel1";
96ef484dfcSTim Harvey			gpios = <&gpio3 21 GPIO_ACTIVE_LOW>;
97ef484dfcSTim Harvey			default-state = "off";
98ef484dfcSTim Harvey		};
99ef484dfcSTim Harvey
100ef484dfcSTim Harvey		led-1 {
101ef484dfcSTim Harvey			function = LED_FUNCTION_STATUS;
102ef484dfcSTim Harvey			color = <LED_COLOR_ID_GREEN>;
103ef484dfcSTim Harvey			label = "panel2";
104ef484dfcSTim Harvey			gpios = <&gpio3 23 GPIO_ACTIVE_LOW>;
105ef484dfcSTim Harvey			default-state = "off";
106ef484dfcSTim Harvey		};
107ef484dfcSTim Harvey
108ef484dfcSTim Harvey		led-2 {
109ef484dfcSTim Harvey			function = LED_FUNCTION_STATUS;
110ef484dfcSTim Harvey			color = <LED_COLOR_ID_GREEN>;
111ef484dfcSTim Harvey			label = "panel3";
112ef484dfcSTim Harvey			gpios = <&gpio3 22 GPIO_ACTIVE_LOW>;
113ef484dfcSTim Harvey			default-state = "off";
114ef484dfcSTim Harvey		};
115ef484dfcSTim Harvey
116ef484dfcSTim Harvey		led-3 {
117ef484dfcSTim Harvey			function = LED_FUNCTION_STATUS;
118ef484dfcSTim Harvey			color = <LED_COLOR_ID_GREEN>;
119ef484dfcSTim Harvey			label = "panel4";
120ef484dfcSTim Harvey			gpios = <&gpio3 20 GPIO_ACTIVE_LOW>;
121ef484dfcSTim Harvey			default-state = "off";
122ef484dfcSTim Harvey		};
123ef484dfcSTim Harvey
124ef484dfcSTim Harvey		led-4 {
125ef484dfcSTim Harvey			function = LED_FUNCTION_STATUS;
126ef484dfcSTim Harvey			color = <LED_COLOR_ID_GREEN>;
127ef484dfcSTim Harvey			label = "panel5";
128ef484dfcSTim Harvey			gpios = <&gpio3 25 GPIO_ACTIVE_LOW>;
129ef484dfcSTim Harvey			default-state = "off";
130ef484dfcSTim Harvey		};
131ef484dfcSTim Harvey	};
132ef484dfcSTim Harvey
133afb424b9STim Harvey	pcie0_refclk: pcie0-refclk {
134afb424b9STim Harvey		compatible = "fixed-clock";
135afb424b9STim Harvey		#clock-cells = <0>;
136afb424b9STim Harvey		clock-frequency = <100000000>;
137afb424b9STim Harvey	};
138afb424b9STim Harvey
139ef484dfcSTim Harvey	pps {
140ef484dfcSTim Harvey		compatible = "pps-gpio";
141ef484dfcSTim Harvey		pinctrl-names = "default";
142ef484dfcSTim Harvey		pinctrl-0 = <&pinctrl_pps>;
143ef484dfcSTim Harvey		gpios = <&gpio3 24 GPIO_ACTIVE_HIGH>;
144ef484dfcSTim Harvey		status = "okay";
145ef484dfcSTim Harvey	};
146ef484dfcSTim Harvey
147ef484dfcSTim Harvey	reg_3p3v: regulator-3p3v {
148ef484dfcSTim Harvey		compatible = "regulator-fixed";
149ef484dfcSTim Harvey		regulator-name = "3P3V";
150ef484dfcSTim Harvey		regulator-min-microvolt = <3300000>;
151ef484dfcSTim Harvey		regulator-max-microvolt = <3300000>;
152ef484dfcSTim Harvey		regulator-always-on;
153ef484dfcSTim Harvey	};
154ef484dfcSTim Harvey
155ef484dfcSTim Harvey	reg_usb1_vbus: regulator-usb1 {
156ef484dfcSTim Harvey		compatible = "regulator-fixed";
157ef484dfcSTim Harvey		pinctrl-names = "default";
158ef484dfcSTim Harvey		pinctrl-0 = <&pinctrl_reg_usb1>;
159ef484dfcSTim Harvey		regulator-name = "usb_usb1_vbus";
160ef484dfcSTim Harvey		gpio = <&gpio2 7 GPIO_ACTIVE_HIGH>;
161ef484dfcSTim Harvey		enable-active-high;
162ef484dfcSTim Harvey		regulator-min-microvolt = <5000000>;
163ef484dfcSTim Harvey		regulator-max-microvolt = <5000000>;
164ef484dfcSTim Harvey	};
165ef484dfcSTim Harvey
166ef484dfcSTim Harvey	reg_wifi: regulator-wifi {
167ef484dfcSTim Harvey		compatible = "regulator-fixed";
168ef484dfcSTim Harvey		pinctrl-names = "default";
169ef484dfcSTim Harvey		pinctrl-0 = <&pinctrl_reg_wl>;
170ef484dfcSTim Harvey		regulator-name = "wifi";
171ef484dfcSTim Harvey		gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>;
172ef484dfcSTim Harvey		enable-active-high;
173ef484dfcSTim Harvey		startup-delay-us = <100>;
174ef484dfcSTim Harvey		regulator-min-microvolt = <3300000>;
175ef484dfcSTim Harvey		regulator-max-microvolt = <3300000>;
176ef484dfcSTim Harvey	};
177ef484dfcSTim Harvey};
178ef484dfcSTim Harvey
179ef484dfcSTim Harvey&A53_0 {
180ef484dfcSTim Harvey	cpu-supply = <&buck2>;
181ef484dfcSTim Harvey};
182ef484dfcSTim Harvey
183ef484dfcSTim Harvey&A53_1 {
184ef484dfcSTim Harvey	cpu-supply = <&buck2>;
185ef484dfcSTim Harvey};
186ef484dfcSTim Harvey
187ef484dfcSTim Harvey&A53_2 {
188ef484dfcSTim Harvey	cpu-supply = <&buck2>;
189ef484dfcSTim Harvey};
190ef484dfcSTim Harvey
191ef484dfcSTim Harvey&A53_3 {
192ef484dfcSTim Harvey	cpu-supply = <&buck2>;
193ef484dfcSTim Harvey};
194ef484dfcSTim Harvey
195ef484dfcSTim Harvey&ddrc {
196ef484dfcSTim Harvey	operating-points-v2 = <&ddrc_opp_table>;
197ef484dfcSTim Harvey
198ef484dfcSTim Harvey	ddrc_opp_table: opp-table {
199ef484dfcSTim Harvey		compatible = "operating-points-v2";
200ef484dfcSTim Harvey
2010c068a36SMarek Vasut		opp-25000000 {
202ef484dfcSTim Harvey			opp-hz = /bits/ 64 <25000000>;
203ef484dfcSTim Harvey		};
204ef484dfcSTim Harvey
2050c068a36SMarek Vasut		opp-100000000 {
206ef484dfcSTim Harvey			opp-hz = /bits/ 64 <100000000>;
207ef484dfcSTim Harvey		};
208ef484dfcSTim Harvey
2090c068a36SMarek Vasut		opp-750000000 {
210ef484dfcSTim Harvey			opp-hz = /bits/ 64 <750000000>;
211ef484dfcSTim Harvey		};
212ef484dfcSTim Harvey	};
213ef484dfcSTim Harvey};
214ef484dfcSTim Harvey
215ef484dfcSTim Harvey&ecspi1 {
216ef484dfcSTim Harvey	pinctrl-names = "default";
217ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_spi1>;
218ef484dfcSTim Harvey	cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>;
219ef484dfcSTim Harvey	status = "okay";
220ef484dfcSTim Harvey
221ef484dfcSTim Harvey	can@0 {
222ef484dfcSTim Harvey		compatible = "microchip,mcp2515";
223ef484dfcSTim Harvey		reg = <0>;
224ef484dfcSTim Harvey		clocks = <&can20m>;
225ef484dfcSTim Harvey		interrupt-parent = <&gpio2>;
226ef484dfcSTim Harvey		interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
227ef484dfcSTim Harvey		spi-max-frequency = <10000000>;
228ef484dfcSTim Harvey	};
229ef484dfcSTim Harvey};
230ef484dfcSTim Harvey
231ef484dfcSTim Harvey/* off-board header */
232ef484dfcSTim Harvey&ecspi2 {
233ef484dfcSTim Harvey	pinctrl-names = "default";
234ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_spi2>;
235ef484dfcSTim Harvey	cs-gpios = <&gpio5 13 GPIO_ACTIVE_LOW>;
236ef484dfcSTim Harvey	status = "okay";
237ef484dfcSTim Harvey};
238ef484dfcSTim Harvey
239ef484dfcSTim Harvey&fec1 {
240ef484dfcSTim Harvey	pinctrl-names = "default";
241ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_fec1>;
242ef484dfcSTim Harvey	phy-mode = "rgmii-id";
243ef484dfcSTim Harvey	phy-handle = <&ethphy0>;
244ef484dfcSTim Harvey	local-mac-address = [00 00 00 00 00 00];
245ef484dfcSTim Harvey	status = "okay";
246ef484dfcSTim Harvey
247ef484dfcSTim Harvey	mdio {
248ef484dfcSTim Harvey		#address-cells = <1>;
249ef484dfcSTim Harvey		#size-cells = <0>;
250ef484dfcSTim Harvey
251ef484dfcSTim Harvey		ethphy0: ethernet-phy@0 {
252ef484dfcSTim Harvey			compatible = "ethernet-phy-ieee802.3-c22";
253ef484dfcSTim Harvey			reg = <0>;
254ef484dfcSTim Harvey			ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_00_NS>;
255ef484dfcSTim Harvey			ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_00_NS>;
256ef484dfcSTim Harvey			tx-fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
257ef484dfcSTim Harvey			rx-fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
258ef484dfcSTim Harvey		};
259ef484dfcSTim Harvey	};
260ef484dfcSTim Harvey};
261ef484dfcSTim Harvey
2629d46d9f7STim Harvey&gpio1 {
2639d46d9f7STim Harvey	gpio-line-names = "", "", "", "", "", "", "", "",
264e59418a4STim Harvey		"m2_pwr_en", "", "", "", "", "m2_reset", "", "m2_wdis#",
2659d46d9f7STim Harvey		"", "", "", "", "", "", "", "",
2669d46d9f7STim Harvey		"", "", "", "", "", "", "", "";
2679d46d9f7STim Harvey};
2689d46d9f7STim Harvey
2699d46d9f7STim Harvey&gpio2 {
2709d46d9f7STim Harvey	gpio-line-names = "", "", "", "", "", "", "", "",
2719d46d9f7STim Harvey		"uart2_en#", "", "", "", "", "", "", "",
2729d46d9f7STim Harvey		"", "", "", "", "", "", "", "",
2739d46d9f7STim Harvey		"", "", "", "", "", "", "", "";
2749d46d9f7STim Harvey};
2759d46d9f7STim Harvey
2769d46d9f7STim Harvey&gpio3 {
2779d46d9f7STim Harvey	gpio-line-names = "", "m2_gdis#", "", "", "", "", "", "m2_off#",
2789d46d9f7STim Harvey		"", "", "", "", "", "", "", "",
2799d46d9f7STim Harvey		"", "", "", "", "", "", "", "",
2809d46d9f7STim Harvey		"", "", "", "", "", "", "", "";
2819d46d9f7STim Harvey};
2829d46d9f7STim Harvey
2839d46d9f7STim Harvey&gpio4 {
2849d46d9f7STim Harvey	gpio-line-names = "", "", "", "", "", "", "", "",
2859d46d9f7STim Harvey		"", "", "", "amp_gpio3", "amp_gpio2", "", "amp_gpio1", "",
286e59418a4STim Harvey		"lte_pwr#", "lte_rst", "lte_int", "",
287e59418a4STim Harvey		"amp_gpio4", "app_gpio1", "vdd_4p0_en", "uart1_rs485",
2889d46d9f7STim Harvey		"", "uart1_term", "uart1_half", "app_gpio2",
2899d46d9f7STim Harvey		"mipi_gpio1", "", "", "";
2909d46d9f7STim Harvey};
2919d46d9f7STim Harvey
2929d46d9f7STim Harvey&gpio5 {
2939d46d9f7STim Harvey	gpio-line-names = "", "", "", "mipi_gpio4",
2949d46d9f7STim Harvey		"mipi_gpio3", "mipi_gpio2", "", "",
2959d46d9f7STim Harvey		"", "", "", "", "", "", "", "",
2969d46d9f7STim Harvey		"", "", "", "", "", "", "", "",
2979d46d9f7STim Harvey		"", "", "", "", "", "", "", "";
2989d46d9f7STim Harvey};
2999d46d9f7STim Harvey
300ef484dfcSTim Harvey&i2c1 {
301ef484dfcSTim Harvey	clock-frequency = <100000>;
30219d0fc9eSTim Harvey	pinctrl-names = "default", "gpio";
303ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_i2c1>;
30419d0fc9eSTim Harvey	pinctrl-1 = <&pinctrl_i2c1_gpio>;
30519d0fc9eSTim Harvey	scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
30619d0fc9eSTim Harvey	sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
307ef484dfcSTim Harvey	status = "okay";
308ef484dfcSTim Harvey
309ef484dfcSTim Harvey	gsc: gsc@20 {
310ef484dfcSTim Harvey		compatible = "gw,gsc";
311ef484dfcSTim Harvey		reg = <0x20>;
312ef484dfcSTim Harvey		pinctrl-0 = <&pinctrl_gsc>;
313ef484dfcSTim Harvey		interrupt-parent = <&gpio2>;
314ef484dfcSTim Harvey		interrupts = <6 IRQ_TYPE_EDGE_FALLING>;
315ef484dfcSTim Harvey		interrupt-controller;
316ef484dfcSTim Harvey		#interrupt-cells = <1>;
317*f3ab3459SFrank Li		#address-cells = <1>;
318*f3ab3459SFrank Li		#size-cells = <0>;
319ef484dfcSTim Harvey
320ef484dfcSTim Harvey		adc {
321ef484dfcSTim Harvey			compatible = "gw,gsc-adc";
322ef484dfcSTim Harvey			#address-cells = <1>;
323ef484dfcSTim Harvey			#size-cells = <0>;
324ef484dfcSTim Harvey
325ef484dfcSTim Harvey			channel@6 {
326ef484dfcSTim Harvey				gw,mode = <0>;
327ef484dfcSTim Harvey				reg = <0x06>;
328ef484dfcSTim Harvey				label = "temp";
329ef484dfcSTim Harvey			};
330ef484dfcSTim Harvey
331ef484dfcSTim Harvey			channel@8 {
332c79d8096SNicolas Cavallari				gw,mode = <3>;
333ef484dfcSTim Harvey				reg = <0x08>;
334ef484dfcSTim Harvey				label = "vdd_bat";
335ef484dfcSTim Harvey			};
336ef484dfcSTim Harvey
337ef484dfcSTim Harvey			channel@82 {
338ef484dfcSTim Harvey				gw,mode = <2>;
339ef484dfcSTim Harvey				reg = <0x82>;
340ef484dfcSTim Harvey				label = "vin";
341ef484dfcSTim Harvey				gw,voltage-divider-ohms = <22100 1000>;
342ef484dfcSTim Harvey				gw,voltage-offset-microvolt = <700000>;
343ef484dfcSTim Harvey			};
344ef484dfcSTim Harvey
345ef484dfcSTim Harvey			channel@84 {
346ef484dfcSTim Harvey				gw,mode = <2>;
347ef484dfcSTim Harvey				reg = <0x84>;
348ef484dfcSTim Harvey				label = "vin_4p0";
349ef484dfcSTim Harvey				gw,voltage-divider-ohms = <10000 10000>;
350ef484dfcSTim Harvey			};
351ef484dfcSTim Harvey
352ef484dfcSTim Harvey			channel@86 {
353ef484dfcSTim Harvey				gw,mode = <2>;
354ef484dfcSTim Harvey				reg = <0x86>;
355ef484dfcSTim Harvey				label = "vdd_3p3";
356ef484dfcSTim Harvey				gw,voltage-divider-ohms = <10000 10000>;
357ef484dfcSTim Harvey			};
358ef484dfcSTim Harvey
359ef484dfcSTim Harvey			channel@88 {
360ef484dfcSTim Harvey				gw,mode = <2>;
361ef484dfcSTim Harvey				reg = <0x88>;
362ef484dfcSTim Harvey				label = "vdd_0p9";
363ef484dfcSTim Harvey			};
364ef484dfcSTim Harvey
365ef484dfcSTim Harvey			channel@8c {
366ef484dfcSTim Harvey				gw,mode = <2>;
367ef484dfcSTim Harvey				reg = <0x8c>;
368ef484dfcSTim Harvey				label = "vdd_soc";
369ef484dfcSTim Harvey			};
370ef484dfcSTim Harvey
371ef484dfcSTim Harvey			channel@8e {
372ef484dfcSTim Harvey				gw,mode = <2>;
373ef484dfcSTim Harvey				reg = <0x8e>;
374ef484dfcSTim Harvey				label = "vdd_arm";
375ef484dfcSTim Harvey			};
376ef484dfcSTim Harvey
377ef484dfcSTim Harvey			channel@90 {
378ef484dfcSTim Harvey				gw,mode = <2>;
379ef484dfcSTim Harvey				reg = <0x90>;
380ef484dfcSTim Harvey				label = "vdd_1p8";
381ef484dfcSTim Harvey			};
382ef484dfcSTim Harvey
383ef484dfcSTim Harvey			channel@92 {
384ef484dfcSTim Harvey				gw,mode = <2>;
385ef484dfcSTim Harvey				reg = <0x92>;
386ef484dfcSTim Harvey				label = "vdd_dram";
387ef484dfcSTim Harvey			};
388ef484dfcSTim Harvey
389ef484dfcSTim Harvey			channel@98 {
390ef484dfcSTim Harvey				gw,mode = <2>;
391ef484dfcSTim Harvey				reg = <0x98>;
392ef484dfcSTim Harvey				label = "vdd_1p0";
393ef484dfcSTim Harvey			};
394ef484dfcSTim Harvey
395ef484dfcSTim Harvey			channel@9a {
396ef484dfcSTim Harvey				gw,mode = <2>;
397ef484dfcSTim Harvey				reg = <0x9a>;
398ef484dfcSTim Harvey				label = "vdd_2p5";
399ef484dfcSTim Harvey				gw,voltage-divider-ohms = <10000 10000>;
400ef484dfcSTim Harvey			};
401ef484dfcSTim Harvey
402dd6fa860STim Harvey			channel@9c {
403dd6fa860STim Harvey				gw,mode = <2>;
404dd6fa860STim Harvey				reg = <0x9c>;
405dd6fa860STim Harvey				label = "vdd_5p0";
406dd6fa860STim Harvey				gw,voltage-divider-ohms = <10000 10000>;
407dd6fa860STim Harvey			};
408dd6fa860STim Harvey
409ef484dfcSTim Harvey			channel@a2 {
410ef484dfcSTim Harvey				gw,mode = <2>;
411ef484dfcSTim Harvey				reg = <0xa2>;
412ef484dfcSTim Harvey				label = "vdd_gsc";
413ef484dfcSTim Harvey				gw,voltage-divider-ohms = <10000 10000>;
414ef484dfcSTim Harvey			};
415ef484dfcSTim Harvey		};
416ef484dfcSTim Harvey	};
417ef484dfcSTim Harvey
418ef484dfcSTim Harvey	gpio: gpio@23 {
419ef484dfcSTim Harvey		compatible = "nxp,pca9555";
420ef484dfcSTim Harvey		reg = <0x23>;
421ef484dfcSTim Harvey		gpio-controller;
422ef484dfcSTim Harvey		#gpio-cells = <2>;
423ef484dfcSTim Harvey		interrupt-parent = <&gsc>;
424ef484dfcSTim Harvey		interrupts = <4>;
425ef484dfcSTim Harvey	};
426ef484dfcSTim Harvey
427ef484dfcSTim Harvey	pmic@4b {
428ef484dfcSTim Harvey		compatible = "rohm,bd71847";
429ef484dfcSTim Harvey		reg = <0x4b>;
430ef484dfcSTim Harvey		pinctrl-names = "default";
431ef484dfcSTim Harvey		pinctrl-0 = <&pinctrl_pmic>;
432ef484dfcSTim Harvey		interrupt-parent = <&gpio3>;
433ef484dfcSTim Harvey		interrupts = <8 IRQ_TYPE_LEVEL_LOW>;
434ef484dfcSTim Harvey		rohm,reset-snvs-powered;
435ef484dfcSTim Harvey		#clock-cells = <0>;
436ebb8dbecSFabio Estevam		clocks = <&osc_32k>;
437ef484dfcSTim Harvey		clock-output-names = "clk-32k-out";
438ef484dfcSTim Harvey
439ef484dfcSTim Harvey		regulators {
440ef484dfcSTim Harvey			/* vdd_soc: 0.805-0.900V (typ=0.8V) */
441ef484dfcSTim Harvey			BUCK1 {
442ef484dfcSTim Harvey				regulator-name = "buck1";
443ef484dfcSTim Harvey				regulator-min-microvolt = <700000>;
444ef484dfcSTim Harvey				regulator-max-microvolt = <1300000>;
445ef484dfcSTim Harvey				regulator-boot-on;
446ef484dfcSTim Harvey				regulator-always-on;
447ef484dfcSTim Harvey				regulator-ramp-delay = <1250>;
448ef484dfcSTim Harvey			};
449ef484dfcSTim Harvey
450ef484dfcSTim Harvey			/* vdd_arm: 0.805-1.0V (typ=0.9V) */
451ef484dfcSTim Harvey			buck2: BUCK2 {
452ef484dfcSTim Harvey				regulator-name = "buck2";
453ef484dfcSTim Harvey				regulator-min-microvolt = <700000>;
454ef484dfcSTim Harvey				regulator-max-microvolt = <1300000>;
455ef484dfcSTim Harvey				regulator-boot-on;
456ef484dfcSTim Harvey				regulator-always-on;
457ef484dfcSTim Harvey				regulator-ramp-delay = <1250>;
458ef484dfcSTim Harvey				rohm,dvs-run-voltage = <1000000>;
459ef484dfcSTim Harvey				rohm,dvs-idle-voltage = <900000>;
460ef484dfcSTim Harvey			};
461ef484dfcSTim Harvey
462ef484dfcSTim Harvey			/* vdd_0p9: 0.805-1.0V (typ=0.9V) */
463ef484dfcSTim Harvey			BUCK3 {
464ef484dfcSTim Harvey				regulator-name = "buck3";
465ef484dfcSTim Harvey				regulator-min-microvolt = <700000>;
466ef484dfcSTim Harvey				regulator-max-microvolt = <1350000>;
467ef484dfcSTim Harvey				regulator-boot-on;
468ef484dfcSTim Harvey				regulator-always-on;
469ef484dfcSTim Harvey			};
470ef484dfcSTim Harvey
471ef484dfcSTim Harvey			/* vdd_3p3 */
472ef484dfcSTim Harvey			BUCK4 {
473ef484dfcSTim Harvey				regulator-name = "buck4";
474ef484dfcSTim Harvey				regulator-min-microvolt = <3000000>;
475ef484dfcSTim Harvey				regulator-max-microvolt = <3300000>;
476ef484dfcSTim Harvey				regulator-boot-on;
477ef484dfcSTim Harvey				regulator-always-on;
478ef484dfcSTim Harvey			};
479ef484dfcSTim Harvey
480ef484dfcSTim Harvey			/* vdd_1p8 */
481ef484dfcSTim Harvey			BUCK5 {
482ef484dfcSTim Harvey				regulator-name = "buck5";
483ef484dfcSTim Harvey				regulator-min-microvolt = <1605000>;
484ef484dfcSTim Harvey				regulator-max-microvolt = <1995000>;
485ef484dfcSTim Harvey				regulator-boot-on;
486ef484dfcSTim Harvey				regulator-always-on;
487ef484dfcSTim Harvey			};
488ef484dfcSTim Harvey
489ef484dfcSTim Harvey			/* vdd_dram */
490ef484dfcSTim Harvey			BUCK6 {
491ef484dfcSTim Harvey				regulator-name = "buck6";
492ef484dfcSTim Harvey				regulator-min-microvolt = <800000>;
493ef484dfcSTim Harvey				regulator-max-microvolt = <1400000>;
494ef484dfcSTim Harvey				regulator-boot-on;
495ef484dfcSTim Harvey				regulator-always-on;
496ef484dfcSTim Harvey			};
497ef484dfcSTim Harvey
498ef484dfcSTim Harvey			/* nvcc_snvs_1p8 */
499ef484dfcSTim Harvey			LDO1 {
500ef484dfcSTim Harvey				regulator-name = "ldo1";
501ef484dfcSTim Harvey				regulator-min-microvolt = <1600000>;
502ef484dfcSTim Harvey				regulator-max-microvolt = <1900000>;
503ef484dfcSTim Harvey				regulator-boot-on;
504ef484dfcSTim Harvey				regulator-always-on;
505ef484dfcSTim Harvey			};
506ef484dfcSTim Harvey
507ef484dfcSTim Harvey			/* vdd_snvs_0p8 */
508ef484dfcSTim Harvey			LDO2 {
509ef484dfcSTim Harvey				regulator-name = "ldo2";
510ef484dfcSTim Harvey				regulator-min-microvolt = <800000>;
511ef484dfcSTim Harvey				regulator-max-microvolt = <900000>;
512ef484dfcSTim Harvey				regulator-boot-on;
513ef484dfcSTim Harvey				regulator-always-on;
514ef484dfcSTim Harvey			};
515ef484dfcSTim Harvey
516ef484dfcSTim Harvey			/* vdda_1p8 */
517ef484dfcSTim Harvey			LDO3 {
518ef484dfcSTim Harvey				regulator-name = "ldo3";
519ef484dfcSTim Harvey				regulator-min-microvolt = <1800000>;
520ef484dfcSTim Harvey				regulator-max-microvolt = <3300000>;
521ef484dfcSTim Harvey				regulator-boot-on;
522ef484dfcSTim Harvey				regulator-always-on;
523ef484dfcSTim Harvey			};
524ef484dfcSTim Harvey
525ef484dfcSTim Harvey			LDO4 {
526ef484dfcSTim Harvey				regulator-name = "ldo4";
527ef484dfcSTim Harvey				regulator-min-microvolt = <900000>;
528ef484dfcSTim Harvey				regulator-max-microvolt = <1800000>;
529ef484dfcSTim Harvey				regulator-boot-on;
530ef484dfcSTim Harvey				regulator-always-on;
531ef484dfcSTim Harvey			};
532ef484dfcSTim Harvey
533ef484dfcSTim Harvey			LDO6 {
534ef484dfcSTim Harvey				regulator-name = "ldo6";
535ef484dfcSTim Harvey				regulator-min-microvolt = <900000>;
536ef484dfcSTim Harvey				regulator-max-microvolt = <1800000>;
537ef484dfcSTim Harvey				regulator-boot-on;
538ef484dfcSTim Harvey				regulator-always-on;
539ef484dfcSTim Harvey			};
540ef484dfcSTim Harvey		};
541ef484dfcSTim Harvey	};
542ef484dfcSTim Harvey
543ef484dfcSTim Harvey	eeprom@50 {
544ef484dfcSTim Harvey		compatible = "atmel,24c02";
545ef484dfcSTim Harvey		reg = <0x50>;
546ef484dfcSTim Harvey		pagesize = <16>;
547ef484dfcSTim Harvey	};
548ef484dfcSTim Harvey
549ef484dfcSTim Harvey	eeprom@51 {
550ef484dfcSTim Harvey		compatible = "atmel,24c02";
551ef484dfcSTim Harvey		reg = <0x51>;
552ef484dfcSTim Harvey		pagesize = <16>;
553ef484dfcSTim Harvey	};
554ef484dfcSTim Harvey
555ef484dfcSTim Harvey	eeprom@52 {
556ef484dfcSTim Harvey		compatible = "atmel,24c02";
557ef484dfcSTim Harvey		reg = <0x52>;
558ef484dfcSTim Harvey		pagesize = <16>;
559ef484dfcSTim Harvey	};
560ef484dfcSTim Harvey
561ef484dfcSTim Harvey	eeprom@53 {
562ef484dfcSTim Harvey		compatible = "atmel,24c02";
563ef484dfcSTim Harvey		reg = <0x53>;
564ef484dfcSTim Harvey		pagesize = <16>;
565ef484dfcSTim Harvey	};
566ef484dfcSTim Harvey
567ef484dfcSTim Harvey	rtc@68 {
568ef484dfcSTim Harvey		compatible = "dallas,ds1672";
569ef484dfcSTim Harvey		reg = <0x68>;
570ef484dfcSTim Harvey	};
571ef484dfcSTim Harvey};
572ef484dfcSTim Harvey
573ef484dfcSTim Harvey&i2c2 {
574ef484dfcSTim Harvey	clock-frequency = <400000>;
57519d0fc9eSTim Harvey	pinctrl-names = "default", "gpio";
576ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_i2c2>;
57719d0fc9eSTim Harvey	pinctrl-1 = <&pinctrl_i2c2_gpio>;
57819d0fc9eSTim Harvey	scl-gpios = <&gpio5 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
57919d0fc9eSTim Harvey	sda-gpios = <&gpio5 17 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
580ef484dfcSTim Harvey	status = "okay";
581ef484dfcSTim Harvey
582ef484dfcSTim Harvey	accelerometer@19 {
583ef484dfcSTim Harvey		compatible = "st,lis2de12";
584ef484dfcSTim Harvey		pinctrl-names = "default";
585ef484dfcSTim Harvey		pinctrl-0 = <&pinctrl_accel>;
586ef484dfcSTim Harvey		reg = <0x19>;
587ef484dfcSTim Harvey		st,drdy-int-pin = <1>;
588ef484dfcSTim Harvey		interrupt-parent = <&gpio1>;
589ef484dfcSTim Harvey		interrupts = <12 IRQ_TYPE_LEVEL_LOW>;
590ef484dfcSTim Harvey	};
591ef484dfcSTim Harvey};
592ef484dfcSTim Harvey
593ef484dfcSTim Harvey/* off-board header */
594ef484dfcSTim Harvey&i2c3 {
595ef484dfcSTim Harvey	clock-frequency = <400000>;
59619d0fc9eSTim Harvey	pinctrl-names = "default", "gpio";
597ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_i2c3>;
59819d0fc9eSTim Harvey	pinctrl-1 = <&pinctrl_i2c3_gpio>;
59919d0fc9eSTim Harvey	scl-gpios = <&gpio5 18 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
60019d0fc9eSTim Harvey	sda-gpios = <&gpio5 19 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
601ef484dfcSTim Harvey	status = "okay";
602ef484dfcSTim Harvey};
603ef484dfcSTim Harvey
604ef484dfcSTim Harvey/* off-board header */
605ef484dfcSTim Harvey&i2c4 {
606ef484dfcSTim Harvey	clock-frequency = <400000>;
60719d0fc9eSTim Harvey	pinctrl-names = "default", "gpio";
608ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_i2c4>;
60919d0fc9eSTim Harvey	pinctrl-1 = <&pinctrl_i2c4_gpio>;
61019d0fc9eSTim Harvey	scl-gpios = <&gpio5 20 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
61119d0fc9eSTim Harvey	sda-gpios = <&gpio5 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
612ef484dfcSTim Harvey	status = "okay";
613ef484dfcSTim Harvey};
614ef484dfcSTim Harvey
615afb424b9STim Harvey&pcie_phy {
616afb424b9STim Harvey	fsl,refclk-pad-mode = <IMX8_PCIE_REFCLK_PAD_INPUT>;
617afb424b9STim Harvey	fsl,clkreq-unsupported;
618bf198e2eSTim Harvey	clocks = <&pcie0_refclk>;
619bf198e2eSTim Harvey	clock-names = "ref";
620afb424b9STim Harvey	status = "okay";
621afb424b9STim Harvey};
622afb424b9STim Harvey
623afb424b9STim Harvey&pcie0 {
624afb424b9STim Harvey	pinctrl-names = "default";
625afb424b9STim Harvey	pinctrl-0 = <&pinctrl_pcie0>;
626afb424b9STim Harvey	reset-gpio = <&gpio4 5 GPIO_ACTIVE_LOW>;
6273c033fb1SMarek Vasut	clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>, <&pcie0_refclk>,
6283c033fb1SMarek Vasut		 <&clk IMX8MM_CLK_PCIE1_AUX>;
629afb424b9STim Harvey	assigned-clocks = <&clk IMX8MM_CLK_PCIE1_AUX>,
630afb424b9STim Harvey			  <&clk IMX8MM_CLK_PCIE1_CTRL>;
631afb424b9STim Harvey	assigned-clock-rates = <10000000>, <250000000>;
632afb424b9STim Harvey	assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_50M>,
633afb424b9STim Harvey				 <&clk IMX8MM_SYS_PLL2_250M>;
634afb424b9STim Harvey	status = "okay";
635afb424b9STim Harvey
636afb424b9STim Harvey	pcie@0,0 {
637afb424b9STim Harvey		reg = <0x0000 0 0 0 0>;
63831e2689bSFabio Estevam		device_type = "pci";
63931e2689bSFabio Estevam		#address-cells = <3>;
64031e2689bSFabio Estevam		#size-cells = <2>;
64131e2689bSFabio Estevam		ranges;
642afb424b9STim Harvey
643e3873abfSFabio Estevam		eth1: ethernet@0,0 {
644afb424b9STim Harvey			reg = <0x0000 0 0 0 0>;
64531e2689bSFabio Estevam			#address-cells = <3>;
64631e2689bSFabio Estevam			#size-cells = <2>;
64731e2689bSFabio Estevam			ranges;
648afb424b9STim Harvey
649afb424b9STim Harvey			local-mac-address = [00 00 00 00 00 00];
650afb424b9STim Harvey		};
651afb424b9STim Harvey	};
652afb424b9STim Harvey};
653afb424b9STim Harvey
654ef484dfcSTim Harvey/* off-board header */
655ef484dfcSTim Harvey&sai3 {
656ef484dfcSTim Harvey	pinctrl-names = "default";
657ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_sai3>;
658ef484dfcSTim Harvey	assigned-clocks = <&clk IMX8MM_CLK_SAI3>;
659ef484dfcSTim Harvey	assigned-clock-parents = <&clk IMX8MM_AUDIO_PLL1_OUT>;
660ef484dfcSTim Harvey	assigned-clock-rates = <24576000>;
661ef484dfcSTim Harvey	status = "okay";
662ef484dfcSTim Harvey};
663ef484dfcSTim Harvey
664ef484dfcSTim Harvey/* RS232/RS485/RS422 selectable */
665ef484dfcSTim Harvey&uart1 {
666ef484dfcSTim Harvey	pinctrl-names = "default";
667ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_uart1>, <&pinctrl_uart1_gpio>;
668ef484dfcSTim Harvey	rts-gpios = <&gpio4 10 GPIO_ACTIVE_LOW>;
6699635b713STim Harvey	cts-gpios = <&gpio4 24 GPIO_ACTIVE_LOW>;
670ef484dfcSTim Harvey	status = "okay";
671ef484dfcSTim Harvey};
672ef484dfcSTim Harvey
673ef484dfcSTim Harvey/* RS232 console */
674ef484dfcSTim Harvey&uart2 {
675ef484dfcSTim Harvey	pinctrl-names = "default";
676ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_uart2>;
677ef484dfcSTim Harvey	status = "okay";
678ef484dfcSTim Harvey};
679ef484dfcSTim Harvey
680ef484dfcSTim Harvey/* bluetooth HCI */
681ef484dfcSTim Harvey&uart3 {
682ef484dfcSTim Harvey	pinctrl-names = "default";
683ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_uart3>, <&pinctrl_uart3_gpio>;
684ef484dfcSTim Harvey	rts-gpios = <&gpio2 1 GPIO_ACTIVE_LOW>;
685ef484dfcSTim Harvey	cts-gpios = <&gpio2 0 GPIO_ACTIVE_LOW>;
686ef484dfcSTim Harvey	status = "okay";
687ef484dfcSTim Harvey
688ef484dfcSTim Harvey	bluetooth {
689ef484dfcSTim Harvey		compatible = "brcm,bcm4330-bt";
690ef484dfcSTim Harvey		shutdown-gpios = <&gpio2 12 GPIO_ACTIVE_HIGH>;
691ef484dfcSTim Harvey	};
692ef484dfcSTim Harvey};
693ef484dfcSTim Harvey
694ef484dfcSTim Harvey/* LTE Cat M1/NB1/EGPRS modem or GPS (loading option) */
695ef484dfcSTim Harvey&uart4 {
696ef484dfcSTim Harvey	pinctrl-names = "default";
697ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_uart4>;
698ef484dfcSTim Harvey	rts-gpios = <&gpio4 2 GPIO_ACTIVE_LOW>;
699ef484dfcSTim Harvey	cts-gpios = <&gpio4 1 GPIO_ACTIVE_LOW>;
700ef484dfcSTim Harvey	dtr-gpios = <&gpio4 3 GPIO_ACTIVE_LOW>;
701ef484dfcSTim Harvey	dsr-gpios = <&gpio4 4 GPIO_ACTIVE_LOW>;
702ef484dfcSTim Harvey	dcd-gpios = <&gpio4 6 GPIO_ACTIVE_LOW>;
703ef484dfcSTim Harvey	status = "okay";
704ef484dfcSTim Harvey};
705ef484dfcSTim Harvey
706ef484dfcSTim Harvey&usbotg1 {
707ef484dfcSTim Harvey	dr_mode = "host";
708ef484dfcSTim Harvey	vbus-supply = <&reg_usb1_vbus>;
709ef484dfcSTim Harvey	disable-over-current;
710ef484dfcSTim Harvey	status = "okay";
711ef484dfcSTim Harvey};
712ef484dfcSTim Harvey
713ef484dfcSTim Harvey&usbotg2 {
714ef484dfcSTim Harvey	dr_mode = "host";
715ef484dfcSTim Harvey	disable-over-current;
716ef484dfcSTim Harvey	status = "okay";
717ef484dfcSTim Harvey};
718ef484dfcSTim Harvey
719ef484dfcSTim Harvey/* SDIO WiFi */
720ef484dfcSTim Harvey&usdhc2 {
721efdb4d23STim Harvey	pinctrl-names = "default", "state_100mhz", "state_200mhz";
722ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_usdhc2>;
723efdb4d23STim Harvey	pinctrl-1 = <&pinctrl_usdhc2_100mhz>;
724efdb4d23STim Harvey	pinctrl-2 = <&pinctrl_usdhc2_200mhz>;
725ef484dfcSTim Harvey	bus-width = <4>;
726ef484dfcSTim Harvey	non-removable;
727ef484dfcSTim Harvey	vmmc-supply = <&reg_wifi>;
728efdb4d23STim Harvey	#address-cells = <1>;
729efdb4d23STim Harvey	#size-cells = <0>;
730ef484dfcSTim Harvey	status = "okay";
731efdb4d23STim Harvey
732efdb4d23STim Harvey	wifi@0 {
733e4f7fbf7SFabio Estevam		compatible = "brcm,bcm43455-fmac", "brcm,bcm4329-fmac";
734efdb4d23STim Harvey		reg = <0>;
735efdb4d23STim Harvey	};
736ef484dfcSTim Harvey};
737ef484dfcSTim Harvey
738ef484dfcSTim Harvey/* eMMC */
739ef484dfcSTim Harvey&usdhc3 {
740ef484dfcSTim Harvey	pinctrl-names = "default", "state_100mhz", "state_200mhz";
741ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_usdhc3>;
742ef484dfcSTim Harvey	pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
743ef484dfcSTim Harvey	pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
744ef484dfcSTim Harvey	bus-width = <8>;
745ef484dfcSTim Harvey	non-removable;
746ef484dfcSTim Harvey	status = "okay";
747ef484dfcSTim Harvey};
748ef484dfcSTim Harvey
749ef484dfcSTim Harvey&wdog1 {
750ef484dfcSTim Harvey	pinctrl-names = "default";
751ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_wdog>;
752ef484dfcSTim Harvey	fsl,ext-reset-output;
753ef484dfcSTim Harvey	status = "okay";
754ef484dfcSTim Harvey};
755ef484dfcSTim Harvey
756ef484dfcSTim Harvey&iomuxc {
757ef484dfcSTim Harvey	pinctrl-names = "default";
758ef484dfcSTim Harvey	pinctrl-0 = <&pinctrl_hog>;
759ef484dfcSTim Harvey
760ef484dfcSTim Harvey	pinctrl_hog: hoggrp {
761ef484dfcSTim Harvey		fsl,pins = <
762ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CE0_B_GPIO3_IO1	0x40000159 /* M2_GDIS# */
763e59418a4STim Harvey			MX8MM_IOMUXC_GPIO1_IO08_GPIO1_IO8	0x40000041 /* M2_PWR_EN */
7649d46d9f7STim Harvey			MX8MM_IOMUXC_GPIO1_IO13_GPIO1_IO13	0x40000041 /* M2_RESET */
765ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA01_GPIO3_IO7	0x40000119 /* M2_OFF# */
766ef484dfcSTim Harvey			MX8MM_IOMUXC_GPIO1_IO15_GPIO1_IO15	0x40000159 /* M2_WDIS# */
767e59418a4STim Harvey			MX8MM_IOMUXC_SAI1_TXD6_GPIO4_IO18       0x40000041 /* LTE_INT */
768e59418a4STim Harvey			MX8MM_IOMUXC_SAI1_TXD5_GPIO4_IO17       0x40000041 /* LTE_RST# */
769e59418a4STim Harvey			MX8MM_IOMUXC_SAI1_TXD4_GPIO4_IO16       0x40000041 /* LTE_PWR */
770ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_TXD2_GPIO4_IO14	0x40000041 /* AMP GPIO1 */
771ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_TXD0_GPIO4_IO12	0x40000041 /* AMP GPIO2 */
772ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_TXC_GPIO4_IO11	0x40000041 /* AMP GPIO3 */
773ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_MCLK_GPIO4_IO20	0x40000041 /* AMP_GPIO4 */
774ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI2_RXFS_GPIO4_IO21	0x40000041 /* APP GPIO1 */
775e59418a4STim Harvey			MX8MM_IOMUXC_SAI2_RXC_GPIO4_IO22	0x40000041 /* VDD_4P0_EN */
776ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI2_MCLK_GPIO4_IO27	0x40000041 /* APP GPIO2 */
777ef484dfcSTim Harvey			MX8MM_IOMUXC_SD1_DATA6_GPIO2_IO8	0x40000041 /* UART2_EN# */
778ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI3_RXFS_GPIO4_IO28	0x40000041 /* MIPI_GPIO1 */
779ef484dfcSTim Harvey			MX8MM_IOMUXC_SPDIF_EXT_CLK_GPIO5_IO5	0x40000041 /* MIPI_GPIO2 */
780ef484dfcSTim Harvey			MX8MM_IOMUXC_SPDIF_RX_GPIO5_IO4		0x40000041 /* MIPI_GPIO3/PWM2 */
781ef484dfcSTim Harvey			MX8MM_IOMUXC_SPDIF_TX_GPIO5_IO3		0x40000041 /* MIPI_GPIO4/PWM3 */
782ef484dfcSTim Harvey		>;
783ef484dfcSTim Harvey	};
784ef484dfcSTim Harvey
785ef484dfcSTim Harvey	pinctrl_accel: accelgrp {
786ef484dfcSTim Harvey		fsl,pins = <
787ef484dfcSTim Harvey			MX8MM_IOMUXC_GPIO1_IO12_GPIO1_IO12	0x159
788ef484dfcSTim Harvey		>;
789ef484dfcSTim Harvey	};
790ef484dfcSTim Harvey
791ef484dfcSTim Harvey	pinctrl_fec1: fec1grp {
792ef484dfcSTim Harvey		fsl,pins = <
793ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_MDC_ENET1_MDC			0x3
794ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO		0x3
795ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_TD3_ENET1_RGMII_TD3		0x1f
796ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_TD2_ENET1_RGMII_TD2		0x1f
797ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_TD1_ENET1_RGMII_TD1		0x1f
798ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_TD0_ENET1_RGMII_TD0		0x1f
799ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3		0x91
800ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2		0x91
801ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1		0x91
802ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0		0x91
803ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_TXC_ENET1_RGMII_TXC		0x1f
804ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC		0x91
805ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL	0x91
806ef484dfcSTim Harvey			MX8MM_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL	0x1f
807ef484dfcSTim Harvey			MX8MM_IOMUXC_GPIO1_IO10_GPIO1_IO10		0x19 /* RST# */
808ef484dfcSTim Harvey			MX8MM_IOMUXC_GPIO1_IO11_GPIO1_IO11		0x19 /* IRQ# */
809ef484dfcSTim Harvey		>;
810ef484dfcSTim Harvey	};
811ef484dfcSTim Harvey
812ef484dfcSTim Harvey	pinctrl_gsc: gscgrp {
813ef484dfcSTim Harvey		fsl,pins = <
814ef484dfcSTim Harvey			MX8MM_IOMUXC_SD1_DATA4_GPIO2_IO6	0x40
815ef484dfcSTim Harvey		>;
816ef484dfcSTim Harvey	};
817ef484dfcSTim Harvey
818ef484dfcSTim Harvey	pinctrl_i2c1: i2c1grp {
819ef484dfcSTim Harvey		fsl,pins = <
820ef484dfcSTim Harvey			MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL		0x400001c3
821ef484dfcSTim Harvey			MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA		0x400001c3
822ef484dfcSTim Harvey		>;
823ef484dfcSTim Harvey	};
824ef484dfcSTim Harvey
82519d0fc9eSTim Harvey	pinctrl_i2c1_gpio: i2c1gpiogrp {
82619d0fc9eSTim Harvey		fsl,pins = <
82719d0fc9eSTim Harvey			MX8MM_IOMUXC_I2C1_SCL_GPIO5_IO14	0x400001c3
82819d0fc9eSTim Harvey			MX8MM_IOMUXC_I2C1_SDA_GPIO5_IO15	0x400001c3
82919d0fc9eSTim Harvey		>;
83019d0fc9eSTim Harvey	};
83119d0fc9eSTim Harvey
832ef484dfcSTim Harvey	pinctrl_i2c2: i2c2grp {
833ef484dfcSTim Harvey		fsl,pins = <
834ef484dfcSTim Harvey			MX8MM_IOMUXC_I2C2_SCL_I2C2_SCL		0x400001c3
835ef484dfcSTim Harvey			MX8MM_IOMUXC_I2C2_SDA_I2C2_SDA		0x400001c3
836ef484dfcSTim Harvey		>;
837ef484dfcSTim Harvey	};
838ef484dfcSTim Harvey
83919d0fc9eSTim Harvey	pinctrl_i2c2_gpio: i2c2gpiogrp {
84019d0fc9eSTim Harvey		fsl,pins = <
84119d0fc9eSTim Harvey			MX8MM_IOMUXC_I2C2_SCL_GPIO5_IO16	0x400001c3
84219d0fc9eSTim Harvey			MX8MM_IOMUXC_I2C2_SDA_GPIO5_IO17	0x400001c3
84319d0fc9eSTim Harvey		>;
84419d0fc9eSTim Harvey	};
84519d0fc9eSTim Harvey
846ef484dfcSTim Harvey	pinctrl_i2c3: i2c3grp {
847ef484dfcSTim Harvey		fsl,pins = <
848ef484dfcSTim Harvey			MX8MM_IOMUXC_I2C3_SCL_I2C3_SCL		0x400001c3
849ef484dfcSTim Harvey			MX8MM_IOMUXC_I2C3_SDA_I2C3_SDA		0x400001c3
850ef484dfcSTim Harvey		>;
851ef484dfcSTim Harvey	};
852ef484dfcSTim Harvey
85319d0fc9eSTim Harvey	pinctrl_i2c3_gpio: i2c3gpiogrp {
85419d0fc9eSTim Harvey		fsl,pins = <
85519d0fc9eSTim Harvey			MX8MM_IOMUXC_I2C3_SCL_GPIO5_IO18	0x400001c3
85619d0fc9eSTim Harvey			MX8MM_IOMUXC_I2C3_SDA_GPIO5_IO19	0x400001c3
85719d0fc9eSTim Harvey		>;
85819d0fc9eSTim Harvey	};
85919d0fc9eSTim Harvey
860ef484dfcSTim Harvey	pinctrl_i2c4: i2c4grp {
861ef484dfcSTim Harvey		fsl,pins = <
862ef484dfcSTim Harvey			MX8MM_IOMUXC_I2C4_SCL_I2C4_SCL		0x400001c3
863ef484dfcSTim Harvey			MX8MM_IOMUXC_I2C4_SDA_I2C4_SDA		0x400001c3
864ef484dfcSTim Harvey		>;
865ef484dfcSTim Harvey	};
866ef484dfcSTim Harvey
86719d0fc9eSTim Harvey	pinctrl_i2c4_gpio: i2c4gpiogrp {
86819d0fc9eSTim Harvey		fsl,pins = <
86919d0fc9eSTim Harvey			MX8MM_IOMUXC_I2C4_SCL_GPIO5_IO20	0x400001c3
87019d0fc9eSTim Harvey			MX8MM_IOMUXC_I2C4_SDA_GPIO5_IO21	0x400001c3
87119d0fc9eSTim Harvey		>;
87219d0fc9eSTim Harvey	};
87319d0fc9eSTim Harvey
874ef484dfcSTim Harvey	pinctrl_gpio_leds: gpioledgrp {
875ef484dfcSTim Harvey		fsl,pins = <
876ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI5_RXD0_GPIO3_IO21	0x19
877ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI5_RXD2_GPIO3_IO23	0x19
878ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI5_RXD1_GPIO3_IO22	0x19
879ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI5_RXC_GPIO3_IO20	0x19
880ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI5_MCLK_GPIO3_IO25	0x19
881ef484dfcSTim Harvey		>;
882ef484dfcSTim Harvey	};
883ef484dfcSTim Harvey
884afb424b9STim Harvey	pinctrl_pcie0: pciegrp {
885afb424b9STim Harvey		fsl,pins = <
886afb424b9STim Harvey			MX8MM_IOMUXC_SAI1_RXD3_GPIO4_IO5	0x41
887afb424b9STim Harvey		>;
888afb424b9STim Harvey	};
889afb424b9STim Harvey
890ef484dfcSTim Harvey	pinctrl_pmic: pmicgrp {
891ef484dfcSTim Harvey		fsl,pins = <
892ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA02_GPIO3_IO8	0x41
893ef484dfcSTim Harvey		>;
894ef484dfcSTim Harvey	};
895ef484dfcSTim Harvey
896ef484dfcSTim Harvey	pinctrl_pps: ppsgrp {
897ef484dfcSTim Harvey		fsl,pins = <
898ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI5_RXD3_GPIO3_IO24	0x141 /* PPS */
899ef484dfcSTim Harvey		>;
900ef484dfcSTim Harvey	};
901ef484dfcSTim Harvey
902ef484dfcSTim Harvey	pinctrl_reg_wl: regwlgrp {
903ef484dfcSTim Harvey		fsl,pins = <
904ef484dfcSTim Harvey			MX8MM_IOMUXC_SD2_RESET_B_GPIO2_IO19	0x41 /* WLAN_WLON */
905ef484dfcSTim Harvey		>;
906ef484dfcSTim Harvey	};
907ef484dfcSTim Harvey
908ef484dfcSTim Harvey	pinctrl_reg_usb1: regusb1grp {
909ef484dfcSTim Harvey		fsl,pins = <
910ef484dfcSTim Harvey			MX8MM_IOMUXC_SD1_DATA5_GPIO2_IO7	0x41
911ef484dfcSTim Harvey		>;
912ef484dfcSTim Harvey	};
913ef484dfcSTim Harvey
914ef484dfcSTim Harvey	pinctrl_sai3: sai3grp {
915ef484dfcSTim Harvey		fsl,pins = <
916ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI3_MCLK_SAI3_MCLK	0xd6
917ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI3_RXD_SAI3_RX_DATA0	0xd6
918ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI3_TXC_SAI3_TX_BCLK	0xd6
919ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI3_TXD_SAI3_TX_DATA0	0xd6
920ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI3_TXFS_SAI3_TX_SYNC	0xd6
921ef484dfcSTim Harvey		>;
922ef484dfcSTim Harvey	};
923ef484dfcSTim Harvey
924ef484dfcSTim Harvey	pinctrl_spi1: spi1grp {
925ef484dfcSTim Harvey		fsl,pins = <
926ef484dfcSTim Harvey			MX8MM_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK	0x82
927ef484dfcSTim Harvey			MX8MM_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI	0x82
928ef484dfcSTim Harvey			MX8MM_IOMUXC_ECSPI1_MISO_ECSPI1_MISO	0x82
929ef484dfcSTim Harvey			MX8MM_IOMUXC_ECSPI1_SS0_GPIO5_IO9	0x40
930ef484dfcSTim Harvey			MX8MM_IOMUXC_SD1_DATA1_GPIO2_IO3	0x140 /* CAN_IRQ# */
931ef484dfcSTim Harvey		>;
932ef484dfcSTim Harvey	};
933ef484dfcSTim Harvey
934ef484dfcSTim Harvey	pinctrl_spi2: spi2grp {
935ef484dfcSTim Harvey		fsl,pins = <
936ef484dfcSTim Harvey			MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK	0x82
937ef484dfcSTim Harvey			MX8MM_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI	0x82
938ef484dfcSTim Harvey			MX8MM_IOMUXC_ECSPI2_MISO_ECSPI2_MISO	0x82
939ef484dfcSTim Harvey			MX8MM_IOMUXC_ECSPI2_SS0_GPIO5_IO13	0x40 /* SS0 */
940ef484dfcSTim Harvey		>;
941ef484dfcSTim Harvey	};
942ef484dfcSTim Harvey
943ef484dfcSTim Harvey	pinctrl_uart1: uart1grp {
944ef484dfcSTim Harvey		fsl,pins = <
945ef484dfcSTim Harvey			MX8MM_IOMUXC_UART1_RXD_UART1_DCE_RX	0x140
946ef484dfcSTim Harvey			MX8MM_IOMUXC_UART1_TXD_UART1_DCE_TX	0x140
947ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_TXFS_GPIO4_IO10	0x140 /* RTS */
948ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI2_TXFS_GPIO4_IO24	0x140 /* CTS */
949ef484dfcSTim Harvey		>;
950ef484dfcSTim Harvey	};
951ef484dfcSTim Harvey
952ef484dfcSTim Harvey	pinctrl_uart1_gpio: uart1gpiogrp {
953ef484dfcSTim Harvey		fsl,pins = <
954ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI2_TXD0_GPIO4_IO26	0x40000110 /* HALF */
955ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI2_TXC_GPIO4_IO25	0x40000110 /* TERM */
956ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI2_RXD0_GPIO4_IO23	0x40000110 /* RS485 */
957ef484dfcSTim Harvey		>;
958ef484dfcSTim Harvey	};
959ef484dfcSTim Harvey
960ef484dfcSTim Harvey	pinctrl_uart2: uart2grp {
961ef484dfcSTim Harvey		fsl,pins = <
962ef484dfcSTim Harvey			MX8MM_IOMUXC_UART2_RXD_UART2_DCE_RX	0x140
963ef484dfcSTim Harvey			MX8MM_IOMUXC_UART2_TXD_UART2_DCE_TX	0x140
964ef484dfcSTim Harvey		>;
965ef484dfcSTim Harvey	};
966ef484dfcSTim Harvey
967ef484dfcSTim Harvey	pinctrl_uart3_gpio: uart3_gpiogrp {
968ef484dfcSTim Harvey		fsl,pins = <
969ef484dfcSTim Harvey			MX8MM_IOMUXC_SD2_CD_B_GPIO2_IO12	0x41 /* BT_EN# */
970ef484dfcSTim Harvey		>;
971ef484dfcSTim Harvey	};
972ef484dfcSTim Harvey
973ef484dfcSTim Harvey	pinctrl_uart3: uart3grp {
974ef484dfcSTim Harvey		fsl,pins = <
975ef484dfcSTim Harvey			MX8MM_IOMUXC_UART3_RXD_UART3_DCE_RX	0x140
976ef484dfcSTim Harvey			MX8MM_IOMUXC_UART3_TXD_UART3_DCE_TX	0x140
977ef484dfcSTim Harvey			MX8MM_IOMUXC_SD1_CLK_GPIO2_IO0		0x140 /* CTS */
978ef484dfcSTim Harvey			MX8MM_IOMUXC_SD1_CMD_GPIO2_IO1		0x140 /* RTS */
979ef484dfcSTim Harvey		>;
980ef484dfcSTim Harvey	};
981ef484dfcSTim Harvey
982ef484dfcSTim Harvey	pinctrl_uart4: uart4grp {
983ef484dfcSTim Harvey		fsl,pins = <
984ef484dfcSTim Harvey			MX8MM_IOMUXC_UART4_RXD_UART4_DCE_RX	0x140
985ef484dfcSTim Harvey			MX8MM_IOMUXC_UART4_TXD_UART4_DCE_TX	0x140
986ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_RXC_GPIO4_IO1		0x140 /* CTS */
987ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_RXD0_GPIO4_IO2	0x140 /* RTS */
988ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_RXD1_GPIO4_IO3	0x140 /* DTR */
989ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_RXD2_GPIO4_IO4	0x140 /* DSR */
990ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_RXD4_GPIO4_IO6	0x140 /* DCD */
991ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_RXD5_GPIO4_IO7	0x140 /* RI */
992ef484dfcSTim Harvey			MX8MM_IOMUXC_SAI1_RXFS_GPIO4_IO0	0x140 /* GNSS_PPS */
993ef484dfcSTim Harvey			MX8MM_IOMUXC_GPIO1_IO06_GPIO1_IO6	0x141 /* GNSS_GASP */
994ef484dfcSTim Harvey		>;
995ef484dfcSTim Harvey	};
996ef484dfcSTim Harvey
997ef484dfcSTim Harvey	pinctrl_usdhc2: usdhc2grp {
998ef484dfcSTim Harvey		fsl,pins = <
999ef484dfcSTim Harvey			MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x190
1000ef484dfcSTim Harvey			MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d0
1001ef484dfcSTim Harvey			MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d0
1002ef484dfcSTim Harvey			MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d0
1003ef484dfcSTim Harvey			MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d0
1004ef484dfcSTim Harvey			MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d0
1005ef484dfcSTim Harvey		>;
1006ef484dfcSTim Harvey	};
1007ef484dfcSTim Harvey
1008efdb4d23STim Harvey	pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
1009efdb4d23STim Harvey		fsl,pins = <
1010efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x194
1011efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d4
1012efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d4
1013efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d4
1014efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d4
1015efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d4
1016efdb4d23STim Harvey		>;
1017efdb4d23STim Harvey	};
1018efdb4d23STim Harvey
1019efdb4d23STim Harvey	pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
1020efdb4d23STim Harvey		fsl,pins = <
1021efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x196
1022efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d6
1023efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d6
1024efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d6
1025efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d6
1026efdb4d23STim Harvey			MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d6
1027efdb4d23STim Harvey		>;
1028efdb4d23STim Harvey	};
1029efdb4d23STim Harvey
1030ef484dfcSTim Harvey	pinctrl_usdhc3: usdhc3grp {
1031ef484dfcSTim Harvey		fsl,pins = <
1032ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK	0x190
1033ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD	0x1d0
1034ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d0
1035ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d0
1036ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d0
1037ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d0
1038ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4	0x1d0
1039ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d0
1040ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d0
1041ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7	0x1d0
1042ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x190
1043ef484dfcSTim Harvey		>;
1044ef484dfcSTim Harvey	};
1045ef484dfcSTim Harvey
1046ef484dfcSTim Harvey	pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
1047ef484dfcSTim Harvey		fsl,pins = <
1048ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK	0x194
1049ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD	0x1d4
1050ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d4
1051ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d4
1052ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d4
1053ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d4
1054ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4	0x1d4
1055ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d4
1056ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d4
1057ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7	0x1d4
1058ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x194
1059ef484dfcSTim Harvey		>;
1060ef484dfcSTim Harvey	};
1061ef484dfcSTim Harvey
1062ef484dfcSTim Harvey	pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
1063ef484dfcSTim Harvey		fsl,pins = <
1064ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK	0x196
1065ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD	0x1d6
1066ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d6
1067ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d6
1068ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d6
1069ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d6
1070ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4	0x1d6
1071ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d6
1072ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d6
1073ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7	0x1d6
1074ef484dfcSTim Harvey			MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x196
1075ef484dfcSTim Harvey		>;
1076ef484dfcSTim Harvey	};
1077ef484dfcSTim Harvey
1078ef484dfcSTim Harvey	pinctrl_wdog: wdoggrp {
1079ef484dfcSTim Harvey		fsl,pins = <
1080ef484dfcSTim Harvey			MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B	0xc6
1081ef484dfcSTim Harvey		>;
1082ef484dfcSTim Harvey	};
1083ef484dfcSTim Harvey};
1084