Home
last modified time | relevance | path

Searched full:dplls (Results 1 – 22 of 22) sorted by relevance

/linux/drivers/net/ethernet/intel/ice/
H A Dice_dpll.c142 * Context: Called under pf->dplls.lock
194 * Context: Acquires pf->dplls.lock
214 mutex_lock(&pf->dplls.lock); in ice_dpll_frequency_set()
216 mutex_unlock(&pf->dplls.lock); in ice_dpll_frequency_set()
232 * Context: Calls a function which acquires pf->dplls.lock
257 * Context: Calls a function which acquires pf->dplls.lock
283 * Context: Acquires pf->dplls.lock
298 mutex_lock(&pf->dplls.lock); in ice_dpll_frequency_get()
300 mutex_unlock(&pf->dplls.lock); in ice_dpll_frequency_get()
316 * Context: Calls a function which acquires pf->dplls.lock
[all …]
H A Dice_dpll.h109 * @clock_id: clock_id of dplls
H A Dice.h516 ICE_FLAG_DPLL, /* SyncE/PTP dplls initialized */
661 struct ice_dplls dplls; member
/linux/drivers/dpll/zl3073x/
H A Ddevlink.c94 /* Unregister all DPLLs */ in zl3073x_devlink_reload_down()
95 list_for_each_entry(zldpll, &zldev->dplls, list) in zl3073x_devlink_reload_down()
128 /* Re-register all DPLLs */ in zl3073x_devlink_reload_up()
129 list_for_each_entry(zldpll, &zldev->dplls, list) { in zl3073x_devlink_reload_up()
H A Dcore.c804 list_for_each_entry(zldpll, &zldev->dplls, list) in zl3073x_dev_periodic_work()
824 /* Release DPLLs */ in zl3073x_dev_dpll_fini()
825 list_for_each_entry_safe(zldpll, next, &zldev->dplls, list) { in zl3073x_dev_dpll_fini()
840 INIT_LIST_HEAD(&zldev->dplls); in zl3073x_devm_dpll_init()
842 /* Initialize all DPLLs */ in zl3073x_devm_dpll_init()
860 list_add_tail(&zldpll->list, &zldev->dplls); in zl3073x_devm_dpll_init()
901 * and enable DPLL-to-its-ref phase measurement for all DPLLs.
H A Dcore.h74 * @dplls: list of DPLLs
90 struct list_head dplls; member
/linux/arch/arm/mach-omap2/
H A Dclock.c85 /* Fint setup for DPLLs */ in ti_clk_init_features()
96 /* Bypass value setup for DPLLs */ in ti_clk_init_features()
H A Dcm2xxx.c24 /* CM_AUTOIDLE_PLL.AUTO_* bit values for DPLLs */
/linux/include/linux/clk/
H A Dti.h75 * DPLL_J_TYPE: "J-type DPLL" (only some 36xx, 4xxx DPLLs)
79 * XXX Some DPLLs have multiple bypass inputs, so it's not technically
161 * @dpll_data: for DPLLs, pointer to struct dpll_data for this clock
/linux/Documentation/devicetree/bindings/dpll/
H A Ddpll-device.yaml15 have one or more channels (DPLLs) and one or more physical input and
/linux/drivers/gpu/drm/i915/display/
H A Dintel_lvds_regs.h14 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
H A Dintel_ddi.c4400 drm_dbg_kms(display->drm, "[ENCODER:%d:%s] Forcing full modeset to compute TC port DPLLs\n", in intel_ddi_initial_fastset_check()
/linux/drivers/dpll/
H A Ddpll_core.h45 * @dpll_refs: hold referencees to dplls pin was registered with
H A Ddpll_core.c724 * between newly registered pin and dplls connected with a parent pin.
/linux/drivers/clk/ti/
H A Dclkt_dpll.c228 * DPLLs can be locked or bypassed - basically, enabled or disabled.
231 * or sys_clk. Bypass rates on OMAP3 depend on the DPLL: DPLLs 1 and
H A Ddpll3xxx.c420 /* Configure dco and sd_div for dplls that have these fields */ in omap3_noncore_dpll_program()
506 /* Non-CORE DPLL (e.g., DPLLs that do not control SDRC) clock functions */
/linux/drivers/gpu/drm/gma500/
H A Dpsb_intel_display.c225 /* The LVDS pin pair needs to be on before the DPLLs are enabled. in psb_intel_crtc_mode_set()
239 * set the DPLLs for dual-channel mode or not. in psb_intel_crtc_mode_set()
H A Dcdv_intel_display.c730 /* The LVDS pin pair needs to be on before the DPLLs are enabled. in cdv_intel_crtc_mode_set()
742 * set the DPLLs for dual-channel mode or not. in cdv_intel_crtc_mode_set()
H A Dpsb_intel_reg.h438 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
/linux/Documentation/driver-api/
H A Ddpll.rst36 ``DPLL_CMD_DEVICE_GET`` and list of dplls registered in the subsystem
441 of parent dplls, targeted by ``DPLL_A_PIN_PARENT_ID`` attribute which is
/linux/arch/arm/boot/dts/ti/omap/
H A Ddm814x-clocks.dtsi5 * See TRM "2.6.10 Connected outputso DPLLS" and
/linux/drivers/ata/
H A Dpata_hpt3x2n.c92 * different DPLLs