/linux/drivers/pinctrl/mediatek/ |
H A D | pinctrl-mt2712.c | 20 MTK_PIN_PUPD_SPEC_SR(18, 0xe50, 2, 1, 0), 21 MTK_PIN_PUPD_SPEC_SR(19, 0xe60, 12, 11, 10), 22 MTK_PIN_PUPD_SPEC_SR(20, 0xe50, 5, 4, 3), 23 MTK_PIN_PUPD_SPEC_SR(21, 0xe60, 15, 14, 13), 24 MTK_PIN_PUPD_SPEC_SR(22, 0xe50, 8, 7, 6), 25 MTK_PIN_PUPD_SPEC_SR(23, 0xe70, 2, 1, 0), 27 MTK_PIN_PUPD_SPEC_SR(30, 0xf30, 2, 1, 0), 28 MTK_PIN_PUPD_SPEC_SR(31, 0xf30, 6, 5, 4), 29 MTK_PIN_PUPD_SPEC_SR(32, 0xf30, 10, 9, 8), 30 MTK_PIN_PUPD_SPEC_SR(33, 0xf30, 14, 13, 12), [all …]
|
H A D | pinctrl-mt8127.c | 19 /* 0E4E8SR 4/8/12/16 */ 21 /* 0E2E4SR 2/4/6/8 */ 24 MTK_DRV_GRP(2, 16, 0, 2, 2) 28 MTK_PIN_DRV_GRP(0, 0xb00, 0, 1), 29 MTK_PIN_DRV_GRP(1, 0xb00, 0, 1), 30 MTK_PIN_DRV_GRP(2, 0xb00, 0, 1), 31 MTK_PIN_DRV_GRP(3, 0xb00, 0, 1), 32 MTK_PIN_DRV_GRP(4, 0xb00, 0, 1), 33 MTK_PIN_DRV_GRP(5, 0xb00, 0, 1), 34 MTK_PIN_DRV_GRP(6, 0xb00, 0, 1), [all …]
|
H A D | pinctrl-mt8173.c | 18 #define DRV_BASE 0xb00 21 MTK_PIN_PUPD_SPEC_SR(119, 0xe00, 2, 1, 0), /* KROW0 */ 22 MTK_PIN_PUPD_SPEC_SR(120, 0xe00, 6, 5, 4), /* KROW1 */ 23 MTK_PIN_PUPD_SPEC_SR(121, 0xe00, 10, 9, 8), /* KROW2 */ 24 MTK_PIN_PUPD_SPEC_SR(122, 0xe10, 2, 1, 0), /* KCOL0 */ 25 MTK_PIN_PUPD_SPEC_SR(123, 0xe10, 6, 5, 4), /* KCOL1 */ 26 MTK_PIN_PUPD_SPEC_SR(124, 0xe10, 10, 9, 8), /* KCOL2 */ 28 MTK_PIN_PUPD_SPEC_SR(67, 0xd10, 2, 1, 0), /* ms0 DS */ 29 MTK_PIN_PUPD_SPEC_SR(68, 0xd00, 2, 1, 0), /* ms0 RST */ 30 MTK_PIN_PUPD_SPEC_SR(66, 0xc10, 2, 1, 0), /* ms0 cmd */ [all …]
|
H A D | pinctrl-mt6795.c | 11 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 12 _x_bits, 15, 0) 15 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 16 _x_bits, 16, 0) 19 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 23 PIN_FIELD16(0, 196, 0x0, 0x10, 0, 1), 27 PIN_FIELD16(0, 196, 0x100, 0x10, 0, 1), 31 PIN_FIELD16(0, 196, 0x200, 0x10, 0, 1), 35 PIN_FIELD16(0, 196, 0x400, 0x10, 0, 1), 39 PIN_FIELD16(0, 196, 0x500, 0x10, 0, 1), [all …]
|
/linux/arch/sh/boards/ |
H A D | board-sh7757lcr.c | 27 .start = 0xffec005c, /* PUDR */ 28 .end = 0xffec005c, 32 static unsigned char heartbeat_bit_pos[] = { 0, 1, 2, 3 }; 51 #define GBECONT 0xffc10100 56 if (((unsigned long)addr & 0x00000fff) < 0x0800) in sh7757_eth_set_mdio_gate() 64 .start = 0xfef00000, 65 .end = 0xfef001ff, 68 .start = evt2irq(0xc80), 69 .end = evt2irq(0xc80), 82 .id = 0, [all …]
|
/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | jpeg_v4_0_3.c | 37 (offset & 0x1FFFF) 40 UVD_PGFSM_STATUS__UVDJ_PWR_ON = 0, 65 (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4)); in jpeg_v4_0_3_normalizn_reqd() 85 return 0; in jpeg_v4_0_3_early_init() 101 for (j = 0; j < adev->jpeg.num_jpeg_rings; ++j) { in jpeg_v4_0_3_sw_init() 117 for (i = 0; i < adev->jpeg.num_jpeg_inst; ++i) { in jpeg_v4_0_3_sw_init() 120 for (j = 0; j < adev->jpeg.num_jpeg_rings; ++j) { in jpeg_v4_0_3_sw_init() 139 r = amdgpu_ring_init(adev, ring, 512, &adev->jpeg.inst->irq, 0, in jpeg_v4_0_3_sw_init() 150 (j ? (0x40 * j - 0xc80) : 0)); in jpeg_v4_0_3_sw_init() 162 return 0; in jpeg_v4_0_3_sw_init() [all …]
|
/linux/arch/sh/kernel/cpu/sh4a/ |
H A D | setup-sh7763.c | 26 DEFINE_RES_MEM(0xffe00000, 0x100), 27 DEFINE_RES_IRQ(evt2irq(0x700)), 32 .id = 0, 47 DEFINE_RES_MEM(0xffe08000, 0x100), 48 DEFINE_RES_IRQ(evt2irq(0xb80)), 68 DEFINE_RES_MEM(0xffe10000, 0x100), 69 DEFINE_RES_IRQ(evt2irq(0xf00)), 83 [0] = { 84 .start = 0xffe80000, 85 .end = 0xffe80000 + 0x58 - 1, [all …]
|
/linux/include/linux/ |
H A D | eisa.h | 16 #define EISA_INT1_CTRL 0x20 17 #define EISA_INT1_MASK 0x21 18 #define EISA_INT2_CTRL 0xA0 19 #define EISA_INT2_MASK 0xA1 20 #define EISA_DMA2_STATUS 0xD0 21 #define EISA_DMA2_WRITE_SINGLE 0xD4 22 #define EISA_EXT_NMI_RESET_CTRL 0x461 23 #define EISA_INT1_EDGE_LEVEL 0x4D0 24 #define EISA_INT2_EDGE_LEVEL 0x4D1 25 #define EISA_VENDOR_ID_OFFSET 0xC80 [all …]
|
/linux/drivers/net/ethernet/huawei/hinic/ |
H A D | hinic_hw_csr.h | 11 #define HINIC_CSR_FUNC_ATTR0_ADDR 0x0 12 #define HINIC_CSR_FUNC_ATTR1_ADDR 0x4 13 #define HINIC_CSR_FUNC_ATTR2_ADDR 0x8 14 #define HINIC_CSR_FUNC_ATTR4_ADDR 0x10 15 #define HINIC_CSR_FUNC_ATTR5_ADDR 0x14 17 #define HINIC_DMA_ATTR_BASE 0xC80 18 #define HINIC_ELECTION_BASE 0x4200 20 #define HINIC_DMA_ATTR_STRIDE 0x4 24 #define HINIC_PPF_ELECTION_STRIDE 0x4 30 #define HINIC_CSR_API_CMD_BASE 0xF000 [all …]
|
/linux/drivers/gpu/drm/nouveau/nvkm/engine/sec2/ |
H A D | tu102.c | 35 .debug = 0x408, 41 .emem_addr = 0x01000000, 44 .cmdq = { 0xc00, 0xc04, 8 }, 45 .msgq = { 0xc80, 0xc84, 8 }, 75 { 0, gp102_sec2_load, &tu102_sec2, &gp102_sec2_acr_1 }, 86 const u32 addr = 0x840000; in tu102_sec2_new()
|
H A D | ga102.c | 44 for (i = 0; i < ARRAY_SIZE(msg.queue_info); i++) { in ga102_sec2_initmsg() 56 return 0; in ga102_sec2_initmsg() 70 *pvector = nvkm_rd32(device, 0x8403e0) & 0x000000ff; in ga102_sec2_intr_vector() 89 return 0; in ga102_sec2_acr_bootstrap_falcon_callback() 126 .addr2 = 0x1000, 134 .emem_addr = 0x01000000, 137 .cmdq = { 0xc00, 0xc04, 8 }, 138 .msgq = { 0xc80, 0xc84, 8 }, 186 { 0, ga102_sec2_load, &ga102_sec2, &ga102_sec2_acr_0 }, 197 const u32 addr = 0x840000; in ga102_sec2_new()
|
/linux/drivers/staging/rtl8723bs/hal/ |
H A D | odm_RegDefine11N.h | 13 #define ODM_REG_RF_MODE_11N 0x00 14 #define ODM_REG_RF_0B_11N 0x0B 15 #define ODM_REG_CHNBW_11N 0x18 16 #define ODM_REG_T_METER_11N 0x24 17 #define ODM_REG_RF_25_11N 0x25 18 #define ODM_REG_RF_26_11N 0x26 19 #define ODM_REG_RF_27_11N 0x27 20 #define ODM_REG_RF_2B_11N 0x2B 21 #define ODM_REG_RF_2C_11N 0x2C 22 #define ODM_REG_RXRF_A3_11N 0x3C [all …]
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8192ee/ |
H A D | dm.h | 11 #define MF_USC_LSC 0 14 #define MAIN_ANT 0 17 #define AUX_ANT_CG_TRX 0 18 #define MAIN_ANT_CGCS_RX 0 22 #define DM_REG_RF_MODE_11N 0x00 23 #define DM_REG_RF_0B_11N 0x0B 24 #define DM_REG_CHNBW_11N 0x18 25 #define DM_REG_T_METER_11N 0x24 26 #define DM_REG_RF_25_11N 0x25 27 #define DM_REG_RF_26_11N 0x26 [all …]
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8188ee/ |
H A D | dm.h | 7 #define MAIN_ANT 0 10 #define AUX_ANT_CG_TRX 0 11 #define MAIN_ANT_CGCS_RX 0 15 #define DM_REG_RF_MODE_11N 0x00 16 #define DM_REG_RF_0B_11N 0x0B 17 #define DM_REG_CHNBW_11N 0x18 18 #define DM_REG_T_METER_11N 0x24 19 #define DM_REG_RF_25_11N 0x25 20 #define DM_REG_RF_26_11N 0x26 21 #define DM_REG_RF_27_11N 0x27 [all …]
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8723be/ |
H A D | dm.h | 7 #define MAIN_ANT 0 10 #define AUX_ANT_CG_TRX 0 11 #define MAIN_ANT_CGCS_RX 0 17 #define DM_REG_RF_MODE_11N 0x00 18 #define DM_REG_RF_0B_11N 0x0B 19 #define DM_REG_CHNBW_11N 0x18 20 #define DM_REG_T_METER_11N 0x24 21 #define DM_REG_RF_25_11N 0x25 22 #define DM_REG_RF_26_11N 0x26 23 #define DM_REG_RF_27_11N 0x27 [all …]
|
/linux/arch/sh/kernel/cpu/sh3/ |
H A D | setup-sh7705.c | 20 UNUSED = 0, 36 INTC_VECT(PINT07, 0x700), INTC_VECT(PINT815, 0x720), 37 INTC_VECT(DMAC, 0x800), INTC_VECT(DMAC, 0x820), 38 INTC_VECT(DMAC, 0x840), INTC_VECT(DMAC, 0x860), 39 INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0), 40 INTC_VECT(SCIF0, 0x8e0), 41 INTC_VECT(SCIF2, 0x900), INTC_VECT(SCIF2, 0x920), 42 INTC_VECT(SCIF2, 0x960), 43 INTC_VECT(ADC_ADI, 0x980), 44 INTC_VECT(USB, 0xa20), INTC_VECT(USB, 0xa40), [all …]
|
/linux/drivers/gpu/host1x/hw/ |
H A D | hw_host1x05_sync.h | 29 * <x> value 'r' after being shifted to place its LSB at bit 0. 46 return 0xf80 + id * REGISTER_STRIDE; in host1x_sync_syncpt_r() 52 return 0xe80 + id * REGISTER_STRIDE; in host1x_sync_syncpt_thresh_cpu0_int_status_r() 58 return 0xf00 + id * REGISTER_STRIDE; in host1x_sync_syncpt_thresh_int_disable_r() 64 return 0xf20 + id * REGISTER_STRIDE; in host1x_sync_syncpt_thresh_int_enable_cpu0_r() 70 return 0xc00 + channel * REGISTER_STRIDE; in host1x_sync_cf_setup_r() 76 return (r >> 0) & 0x3ff; in host1x_sync_cf_setup_base_v() 82 return (r >> 16) & 0x3ff; in host1x_sync_cf_setup_limit_v() 88 return 0xac; in host1x_sync_cmdproc_stop_r() 94 return 0xb0; in host1x_sync_ch_teardown_r() [all …]
|
H A D | hw_host1x04_sync.h | 29 * <x> value 'r' after being shifted to place its LSB at bit 0. 46 return 0xf80 + id * REGISTER_STRIDE; in host1x_sync_syncpt_r() 52 return 0xe80 + id * REGISTER_STRIDE; in host1x_sync_syncpt_thresh_cpu0_int_status_r() 58 return 0xf00 + id * REGISTER_STRIDE; in host1x_sync_syncpt_thresh_int_disable_r() 64 return 0xf20 + id * REGISTER_STRIDE; in host1x_sync_syncpt_thresh_int_enable_cpu0_r() 70 return 0xc00 + channel * REGISTER_STRIDE; in host1x_sync_cf_setup_r() 76 return (r >> 0) & 0x3ff; in host1x_sync_cf_setup_base_v() 82 return (r >> 16) & 0x3ff; in host1x_sync_cf_setup_limit_v() 88 return 0xac; in host1x_sync_cmdproc_stop_r() 94 return 0xb0; in host1x_sync_ch_teardown_r() [all …]
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/ |
H A D | dm.h | 7 #define MAIN_ANT 0 10 #define AUX_ANT_CG_TRX 0 11 #define MAIN_ANT_CGCS_RX 0 17 #define DM_REG_RF_MODE_11N 0x00 18 #define DM_REG_RF_0B_11N 0x0B 19 #define DM_REG_CHNBW_11N 0x18 20 #define DM_REG_T_METER_11N 0x24 21 #define DM_REG_RF_25_11N 0x25 22 #define DM_REG_RF_26_11N 0x26 23 #define DM_REG_RF_27_11N 0x27 [all …]
|
H A D | phy.c | 23 } while (0) 53 rtl_set_bbreg(hw, RRFMOD, 0xC00, 0x3); in rtl8812ae_fixspur() 54 /* 0x8AC[11:10] = 2'b11*/ in rtl8812ae_fixspur() 56 rtl_set_bbreg(hw, RRFMOD, 0xC00, 0x2); in rtl8812ae_fixspur() 57 /* 0x8AC[11:10] = 2'b10*/ in rtl8812ae_fixspur() 64 rtl_set_bbreg(hw, RRFMOD, 0x300, 0x3); in rtl8812ae_fixspur() 65 /*0x8AC[9:8] = 2'b11*/ in rtl8812ae_fixspur() 67 /* 0x8C4[30] = 1*/ in rtl8812ae_fixspur() 71 /*0x8C4[30] = 1*/ in rtl8812ae_fixspur() 73 rtl_set_bbreg(hw, RRFMOD, 0x300, 0x2); in rtl8812ae_fixspur() [all …]
|
/linux/drivers/interconnect/imx/ |
H A D | imx8mp.c | 23 .reg = 0x180, 28 .reg = 0x200, 33 .reg = 0x280, 38 .reg = 0x300, 43 .reg = 0x380, 48 .reg = 0x400, 53 .reg = 0x480, 58 .reg = 0x500, 63 .reg = 0x580, 68 .reg = 0x600, [all …]
|
/linux/drivers/nvmem/ |
H A D | vf610-ocotp.c | 23 #define OCOTP_CTRL_REG 0x00 24 #define OCOTP_CTRL_SET 0x04 25 #define OCOTP_CTRL_CLR 0x08 26 #define OCOTP_TIMING 0x10 27 #define OCOTP_DATA 0x20 28 #define OCOTP_READ_CTRL_REG 0x30 29 #define OCOTP_READ_FUSE_DATA 0x40 33 #define OCOTP_CTRL_WR_UNLOCK_KEY 0x3E77 35 #define OCOTP_CTRL_ADDR 0 36 #define OCOTP_CTRL_ADDR_MASK GENMASK(6, 0) [all …]
|
/linux/Documentation/devicetree/bindings/display/msm/ |
H A D | qcom,sdm670-mdss.yaml | 42 "^display-controller@[0-9a-f]+$": 50 "^displayport-controller@[0-9a-f]+$": 58 "^dsi@[0-9a-f]+$": 67 "^phy@[0-9a-f]+$": 91 reg = <0x0ae00000 0x1000>; 103 interconnects = <&mmss_noc MASTER_MDP_PORT0 0 &mem_noc SLAVE_EBI_CH0 0>, 104 <&mmss_noc MASTER_MDP_PORT1 0 &mem_noc SLAVE_EBI_CH0 0>; 107 iommus = <&apps_smmu 0x880 0x8>, 108 <&apps_smmu 0xc80 0x8>; 116 reg = <0x0ae01000 0x8f000>, [all …]
|
H A D | qcom,sdm845-mdss.yaml | 43 "^display-controller@[0-9a-f]+$": 51 "^displayport-controller@[0-9a-f]+$": 59 "^dsi@[0-9a-f]+$": 69 "^phy@[0-9a-f]+$": 94 reg = <0x0ae00000 0x1000>; 106 iommus = <&apps_smmu 0x880 0x8>, 107 <&apps_smmu 0xc80 0x8>; 112 reg = <0x0ae01000 0x8f000>, 113 <0x0aeb0000 0x2008>; 124 interrupts = <0>; [all …]
|
/linux/drivers/net/ethernet/ti/ |
H A D | tlan.h | 40 #define TLAN_IGNORE 0 47 } while (0) 49 #define TLAN_DEBUG_GNRL 0x0001 50 #define TLAN_DEBUG_TX 0x0002 51 #define TLAN_DEBUG_RX 0x0004 52 #define TLAN_DEBUG_LIST 0x0008 53 #define TLAN_DEBUG_PROBE 0x0010 65 #define PCI_DEVICE_ID_NETELLIGENT_10_T2 0xB012 66 #define PCI_DEVICE_ID_NETELLIGENT_10_100_WS_5100 0xB030 68 #define PCI_DEVICE_ID_OLICOM_OC2183 0x0013 [all …]
|