Home
last modified time | relevance | path

Searched defs:dpll (Results 1 – 25 of 25) sorted by relevance

/linux/drivers/dpll/zl3073x/
H A Ddpll.c48 struct zl3073x_dpll *dpll; member
97 const struct dpll_device *dpll, void *dpll_priv, in zl3073x_dpll_pin_direction_get()
125 const struct dpll_device *dpll, in zl3073x_dpll_input_pin_esync_get()
162 const struct dpll_device *dpll, in zl3073x_dpll_input_pin_esync_set()
297 const struct dpll_device *dpll, void *dpll_priv, in zl3073x_dpll_input_pin_ffo_get()
310 const struct dpll_device *dpll, in zl3073x_dpll_input_pin_measured_freq_get()
325 const struct dpll_device *dpll, in zl3073x_dpll_input_pin_frequency_get()
342 const struct dpll_device *dpll, in zl3073x_dpll_input_pin_frequency_set()
389 const struct dpll_device *dpll, in zl3073x_dpll_input_pin_phase_offset_get()
445 const struct dpll_device *dpll, in zl3073x_dpll_input_pin_phase_adjust_get()
[all …]
/linux/drivers/net/ethernet/mellanox/mlx5/core/
H A Ddpll.c11 struct dpll_device *dpll; member
146 mlx5_dpll_device_lock_status_get(const struct dpll_device *dpll, void *priv, in mlx5_dpll_device_lock_status_get()
163 static int mlx5_dpll_device_mode_get(const struct dpll_device *dpll, in mlx5_dpll_device_mode_get()
200 static int mlx5_dpll_clock_quality_level_get(const struct dpll_device *dpll, in mlx5_dpll_clock_quality_level_get()
259 const struct dpll_device *dpll, in mlx5_dpll_pin_direction_get()
270 const struct dpll_device *dpll, in mlx5_dpll_state_on_dpll_get()
288 const struct dpll_device *dpll, in mlx5_dpll_state_on_dpll_set()
302 const struct dpll_device *dpll, void *dpll_priv, in mlx5_dpll_ffo_get()
/linux/drivers/gpu/drm/gma500/
H A Dpsb_intel_display.c108 u32 dpll = 0, fp = 0, dspcntr, pipeconf; in psb_intel_crtc_mode_set() local
311 u32 dpll; in psb_intel_crtc_clock_get() local
H A Dcdv_intel_display.c585 u32 dpll = 0, dspcntr, pipeconf; in cdv_intel_crtc_mode_set() local
843 u32 dpll; in cdv_intel_crtc_clock_get() local
H A Doaktrail_hdmi.c286 u32 dspcntr, pipeconf, dpll, temp; in oaktrail_crtc_hdmi_mode_set() local
/linux/drivers/ata/
H A Dpata_hpt3x2n.c312 int dpll = hpt3x2n_use_dpll(ap, qc->tf.flags & ATA_TFLAG_WRITE); in hpt3x2n_qc_defer() local
328 int dpll = hpt3x2n_use_dpll(ap, qc->tf.flags & ATA_TFLAG_WRITE); in hpt3x2n_qc_issue() local
H A Dpata_hpt37x.c948 int dpll, adjust; in hpt37x_init_one() local
/linux/arch/arm64/boot/dts/sprd/
H A Dsharkl3.dtsi123 dpll: dpll@0 { label
/linux/drivers/clk/rockchip/
H A Dclk-rv1108.c19 apll, dpll, gpll, enumerator
H A Dclk-rk3036.c21 apll, dpll, gpll, enumerator
H A Dclk-rk3328.c21 apll, dpll, cpll, gpll, npll, enumerator
H A Dclk-rk3228.c19 apll, dpll, cpll, gpll, enumerator
H A Dclk-rv1126b.c24 gpll, cpll, aupll, dpll enumerator
H A Dclk-rk3308.c18 apll, dpll, vpll0, vpll1, enumerator
H A Dclk-rk3128.c18 apll, dpll, cpll, gpll, enumerator
H A Dclk-px30.c18 apll, dpll, cpll, npll, apll_b_h, apll_b_l, enumerator
H A Dclk-rk3368.c17 apllb, aplll, dpll, cpll, gpll, npll, enumerator
H A Dclk-rk3528.c24 apll, cpll, gpll, ppll, dpll, enumerator
H A Dclk-rv1126.c28 apll, dpll, cpll, hpll, enumerator
H A Dclk-rk3399.c19 lpll, bpll, dpll, cpll, gpll, npll, vpll, enumerator
H A Dclk-rk3288.c24 apll, dpll, cpll, gpll, npll, enumerator
/linux/drivers/gpu/drm/renesas/rcar-du/
H A Drcar_du_crtc.c84 struct dpll_info *dpll, in rcar_du_dpll_divider()
218 struct dpll_info dpll = { 0 }; in rcar_du_crtc_set_display_timing() local
/linux/drivers/gpu/drm/i915/display/
H A Dintel_dvo.c422 u32 dpll[I915_MAX_PIPES]; in intel_dvo_init_dev() local
H A Dintel_display_types.h623 struct dpll { struct
646 bool dpll_set, modeset; argument
1142 struct dpll dpll; member
H A Dintel_display.c8375 u32 dpll, fp; in i830_enable_pipe() local