Home
last modified time | relevance | path

Searched refs:CLK_MM_SMI_LARB0 (Results 1 – 23 of 23) sorted by relevance

/linux/arch/arm64/boot/dts/mediatek/
H A Dmt8167.dtsi146 clocks = <&mmsys CLK_MM_SMI_LARB0>,
147 <&mmsys CLK_MM_SMI_LARB0>;
H A Dmt2712e.dtsi1006 clocks = <&mmsys CLK_MM_SMI_LARB0>,
1007 <&mmsys CLK_MM_SMI_LARB0>;
H A Dmt8173.dtsi1295 clocks = <&mmsys CLK_MM_SMI_LARB0>,
1296 <&mmsys CLK_MM_SMI_LARB0>;
H A Dmt6795.dtsi940 clocks = <&mmsys CLK_MM_SMI_COMMON>, <&mmsys CLK_MM_SMI_LARB0>;
/linux/drivers/clk/mediatek/
H A Dclk-mt6765-mm.c46 GATE_MM(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_ck", 20),
H A Dclk-mt8167-mm.c39 GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "smi_mm", 1),
H A Dclk-mt6795-mm.c34 GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
H A Dclk-mt6797-mm.c34 GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
H A Dclk-mt8183-mm.c37 GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
H A Dclk-mt6779-mm.c37 GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
H A Dclk-mt8173-mm.c38 GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
H A Dclk-mt2712-mm.c45 GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
/linux/include/dt-bindings/clock/
H A Dmt8167-clk.h80 #define CLK_MM_SMI_LARB0 1 macro
H A Dmt6797-clk.h216 #define CLK_MM_SMI_LARB0 2 macro
H A Dmediatek,mt6795-clk.h220 #define CLK_MM_SMI_LARB0 1 macro
H A Dmt8173-clk.h249 #define CLK_MM_SMI_LARB0 2 macro
H A Dmt6765-clk.h271 #define CLK_MM_SMI_LARB0 20 macro
H A Dmt6779-clk.h342 #define CLK_MM_SMI_LARB0 2 macro
H A Dmt8183-clk.h310 #define CLK_MM_SMI_LARB0 1 macro
H A Dmt2712-clk.h302 #define CLK_MM_SMI_LARB0 1 macro
H A Dmt2701-clk.h354 #define CLK_MM_SMI_LARB0 2 macro
/linux/arch/arm/boot/dts/mediatek/
H A Dmt7623n.dtsi65 clocks = <&mmsys CLK_MM_SMI_LARB0>,
66 <&mmsys CLK_MM_SMI_LARB0>;
H A Dmt2701.dtsi534 clocks = <&mmsys CLK_MM_SMI_LARB0>,
535 <&mmsys CLK_MM_SMI_LARB0>;